2
0

attiny13.pp 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. unit ATtiny13;
  2. interface
  3. var
  4. // AD_CONVERTER
  5. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  6. ADCSRA : byte absolute $00+$26; // The ADC Control and Status register
  7. ADC : word absolute $00+$24; // ADC Data Register Bytes
  8. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  9. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  10. ADCSRB : byte absolute $00+$23; // ADC Control and Status Register B
  11. DIDR0 : byte absolute $00+$34; // Digital Input Disable Register 0
  12. // ANALOG_COMPARATOR
  13. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  14. // EEPROM
  15. EEAR : byte absolute $00+$3E; // EEPROM Read/Write Access
  16. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  17. EECR : byte absolute $00+$3C; // EEPROM Control Register
  18. // CPU
  19. SREG : byte absolute $00+$5F; // Status Register
  20. SPL : byte absolute $00+$5D; // Stack Pointer Low Byte
  21. MCUCR : byte absolute $00+$55; // MCU Control Register
  22. MCUSR : byte absolute $00+$54; // MCU Status register
  23. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Register
  24. CLKPR : byte absolute $00+$46; // Clock Prescale Register
  25. DWDR : byte absolute $00+$4E; // Debug Wire Data Register
  26. SPMCSR : byte absolute $00+$57; // Store Program Memory Control and Status Register
  27. // PORTB
  28. PORTB : byte absolute $00+$38; // Data Register, Port B
  29. DDRB : byte absolute $00+$37; // Data Direction Register, Port B
  30. PINB : byte absolute $00+$36; // Input Pins, Port B
  31. // EXTERNAL_INTERRUPT
  32. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  33. GIFR : byte absolute $00+$5A; // General Interrupt Flag register
  34. PCMSK : byte absolute $00+$35; // Pin Change Enable Mask
  35. // TIMER_COUNTER_0
  36. TIMSK0 : byte absolute $00+$59; // Timer/Counter0 Interrupt Mask Register
  37. TIFR0 : byte absolute $00+$58; // Timer/Counter0 Interrupt Flag register
  38. OCR0A : byte absolute $00+$56; // Timer/Counter0 Output Compare Register
  39. TCCR0A : byte absolute $00+$4F; // Timer/Counter Control Register A
  40. TCNT0 : byte absolute $00+$52; // Timer/Counter0
  41. TCCR0B : byte absolute $00+$53; // Timer/Counter Control Register B
  42. OCR0B : byte absolute $00+$49; // Timer/Counter0 Output Compare Register
  43. GTCCR : byte absolute $00+$48; // General Timer Conuter Register
  44. // WATCHDOG
  45. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  46. const
  47. // ADMUX
  48. REFS0 = 6; // Reference Selection Bit 0
  49. ADLAR = 5; // Left Adjust Result
  50. MUX = 0; // Analog Channel and Gain Selection Bits
  51. // ADCSRA
  52. ADEN = 7; // ADC Enable
  53. ADSC = 6; // ADC Start Conversion
  54. ADATE = 5; // ADC Auto Trigger Enable
  55. ADIF = 4; // ADC Interrupt Flag
  56. ADIE = 3; // ADC Interrupt Enable
  57. ADPS = 0; // ADC Prescaler Select Bits
  58. // ADCSRB
  59. ADTS = 0; // ADC Auto Trigger Sources
  60. // DIDR0
  61. ADC0D = 5; // ADC0 Digital input Disable
  62. ADC2D = 4; // ADC2 Digital input Disable
  63. ADC3D = 3; // ADC3 Digital input Disable
  64. ADC1D = 2; // ADC2 Digital input Disable
  65. // ADCSRB
  66. ACME = 6; // Analog Comparator Multiplexer Enable
  67. // ACSR
  68. ACD = 7; // Analog Comparator Disable
  69. ACBG = 6; // Analog Comparator Bandgap Select
  70. ACO = 5; // Analog Compare Output
  71. ACI = 4; // Analog Comparator Interrupt Flag
  72. ACIE = 3; // Analog Comparator Interrupt Enable
  73. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  74. // DIDR0
  75. AIN1D = 1; // AIN1 Digital Input Disable
  76. AIN0D = 0; // AIN0 Digital Input Disable
  77. // EECR
  78. EEPM = 4; //
  79. EERIE = 3; // EEProm Ready Interrupt Enable
  80. EEMWE = 2; // EEPROM Master Write Enable
  81. EEWE = 1; // EEPROM Write Enable
  82. EERE = 0; // EEPROM Read Enable
  83. // SREG
  84. I = 7; // Global Interrupt Enable
  85. T = 6; // Bit Copy Storage
  86. H = 5; // Half Carry Flag
  87. S = 4; // Sign Bit
  88. V = 3; // Two's Complement Overflow Flag
  89. N = 2; // Negative Flag
  90. Z = 1; // Zero Flag
  91. C = 0; // Carry Flag
  92. // MCUCR
  93. PUD = 6; // Pull-up Disable
  94. SE = 5; // Sleep Enable
  95. SM = 3; // Sleep Mode Select Bits
  96. ISC0 = 0; // Interrupt Sense Control 0 bits
  97. // MCUSR
  98. WDRF = 3; // Watchdog Reset Flag
  99. BORF = 2; // Brown-out Reset Flag
  100. EXTRF = 1; // External Reset Flag
  101. PORF = 0; // Power-On Reset Flag
  102. // CLKPR
  103. CLKPCE = 7; // Clock Prescaler Change Enable
  104. CLKPS = 0; // Clock Prescaler Select Bits
  105. // SPMCSR
  106. CTPB = 4; // Clear Temporary Page Buffer
  107. RFLB = 3; // Read Fuse and Lock Bits
  108. PGWRT = 2; // Page Write
  109. PGERS = 1; // Page Erase
  110. SPMEN = 0; // Store program Memory Enable
  111. // MCUCR
  112. ISC01 = 1; // Interrupt Sense Control 0 Bit 1
  113. ISC00 = 0; // Interrupt Sense Control 0 Bit 0
  114. // GIMSK
  115. INT0 = 6; // External Interrupt Request 0 Enable
  116. PCIE = 5; // Pin Change Interrupt Enable
  117. // GIFR
  118. INTF0 = 6; // External Interrupt Flag 0
  119. PCIF = 5; // Pin Change Interrupt Flag
  120. // TIMSK0
  121. OCIE0B = 3; // Timer/Counter0 Output Compare Match B Interrupt Enable
  122. OCIE0A = 2; // Timer/Counter0 Output Compare Match A Interrupt Enable
  123. TOIE0 = 1; // Timer/Counter0 Overflow Interrupt Enable
  124. // TIFR0
  125. OCF0B = 3; // Timer/Counter0 Output Compare Flag 0B
  126. OCF0A = 2; // Timer/Counter0 Output Compare Flag 0A
  127. TOV0 = 1; // Timer/Counter0 Overflow Flag
  128. // TCCR0A
  129. COM0A = 6; // Compare Match Output A Mode
  130. COM0B = 4; // Compare Match Output B Mode
  131. WGM0 = 0; // Waveform Generation Mode
  132. // TCCR0B
  133. FOC0A = 7; // Force Output Compare A
  134. FOC0B = 6; // Force Output Compare B
  135. WGM02 = 3; // Waveform Generation Mode
  136. CS0 = 0; // Clock Select
  137. // GTCCR
  138. TSM = 7; // Timer/Counter Synchronization Mode
  139. PSR10 = 0; // Prescaler Reset Timer/Counter0
  140. // WDTCR
  141. WDTIF = 7; // Watchdog Timeout Interrupt Flag
  142. WDTIE = 6; // Watchdog Timeout Interrupt Enable
  143. WDP = 0; // Watchdog Timer Prescaler Bits
  144. WDCE = 4; // Watchdog Change Enable
  145. WDE = 3; // Watch Dog Enable
  146. implementation
  147. {$define RELBRANCHES}
  148. {$i avrcommon.inc}
  149. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt 0
  150. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 External Interrupt Request 0
  151. procedure TIM0_OVF_ISR; external name 'TIM0_OVF_ISR'; // Interrupt 3 Timer/Counter0 Overflow
  152. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 4 EEPROM Ready
  153. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 5 Analog Comparator
  154. procedure TIM0_COMPA_ISR; external name 'TIM0_COMPA_ISR'; // Interrupt 6 Timer/Counter Compare Match A
  155. procedure TIM0_COMPB_ISR; external name 'TIM0_COMPB_ISR'; // Interrupt 7 Timer/Counter Compare Match B
  156. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 8 Watchdog Time-out
  157. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 9 ADC Conversion Complete
  158. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  159. asm
  160. rjmp __dtors_end
  161. rjmp INT0_ISR
  162. rjmp PCINT0_ISR
  163. rjmp TIM0_OVF_ISR
  164. rjmp EE_RDY_ISR
  165. rjmp ANA_COMP_ISR
  166. rjmp TIM0_COMPA_ISR
  167. rjmp TIM0_COMPB_ISR
  168. rjmp WDT_ISR
  169. rjmp ADC_ISR
  170. .weak INT0_ISR
  171. .weak PCINT0_ISR
  172. .weak TIM0_OVF_ISR
  173. .weak EE_RDY_ISR
  174. .weak ANA_COMP_ISR
  175. .weak TIM0_COMPA_ISR
  176. .weak TIM0_COMPB_ISR
  177. .weak WDT_ISR
  178. .weak ADC_ISR
  179. .set INT0_ISR, Default_IRQ_handler
  180. .set PCINT0_ISR, Default_IRQ_handler
  181. .set TIM0_OVF_ISR, Default_IRQ_handler
  182. .set EE_RDY_ISR, Default_IRQ_handler
  183. .set ANA_COMP_ISR, Default_IRQ_handler
  184. .set TIM0_COMPA_ISR, Default_IRQ_handler
  185. .set TIM0_COMPB_ISR, Default_IRQ_handler
  186. .set WDT_ISR, Default_IRQ_handler
  187. .set ADC_ISR, Default_IRQ_handler
  188. end;
  189. end.