attiny13a.pp 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. unit ATtiny13A;
  2. interface
  3. var
  4. // AD_CONVERTER
  5. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  6. ADCSRA : byte absolute $00+$26; // The ADC Control and Status register
  7. ADC : word absolute $00+$24; // ADC Data Register Bytes
  8. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  9. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  10. ADCSRB : byte absolute $00+$23; // ADC Control and Status Register B
  11. DIDR0 : byte absolute $00+$34; // Digital Input Disable Register 0
  12. // ANALOG_COMPARATOR
  13. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  14. // EEPROM
  15. EEAR : byte absolute $00+$3E; // EEPROM Read/Write Access
  16. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  17. EECR : byte absolute $00+$3C; // EEPROM Control Register
  18. // PORTB
  19. PORTB : byte absolute $00+$38; // Data Register, Port B
  20. DDRB : byte absolute $00+$37; // Data Direction Register, Port B
  21. PINB : byte absolute $00+$36; // Input Pins, Port B
  22. // EXTERNAL_INTERRUPT
  23. MCUCR : byte absolute $00+$55; // MCU Control Register
  24. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  25. GIFR : byte absolute $00+$5A; // General Interrupt Flag register
  26. PCMSK : byte absolute $00+$35; // Pin Change Enable Mask
  27. // TIMER_COUNTER_0
  28. TIMSK0 : byte absolute $00+$59; // Timer/Counter0 Interrupt Mask Register
  29. TIFR0 : byte absolute $00+$58; // Timer/Counter0 Interrupt Flag register
  30. OCR0A : byte absolute $00+$56; // Timer/Counter0 Output Compare Register
  31. TCCR0A : byte absolute $00+$4F; // Timer/Counter Control Register A
  32. TCNT0 : byte absolute $00+$52; // Timer/Counter0
  33. TCCR0B : byte absolute $00+$53; // Timer/Counter Control Register B
  34. OCR0B : byte absolute $00+$49; // Timer/Counter0 Output Compare Register
  35. GTCCR : byte absolute $00+$48; // General Timer Conuter Register
  36. // WATCHDOG
  37. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  38. // CPU
  39. SREG : byte absolute $00+$5F; // Status Register
  40. SPL : byte absolute $00+$5D; // Stack Pointer Low Byte
  41. MCUSR : byte absolute $00+$54; // MCU Status register
  42. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Register
  43. CLKPR : byte absolute $00+$46; // Clock Prescale Register
  44. DWDR : byte absolute $00+$4E; // Debug Wire Data Register
  45. SPMCSR : byte absolute $00+$57; // Store Program Memory Control and Status Register
  46. PRR : byte absolute $00+$45; // Power Reduction Register
  47. BODCR : byte absolute $00+$50; // BOD Control Register
  48. const
  49. // ADMUX
  50. REFS0 = 6; // Reference Selection Bit 0
  51. ADLAR = 5; // Left Adjust Result
  52. MUX = 0; // Analog Channel and Gain Selection Bits
  53. // ADCSRA
  54. ADEN = 7; // ADC Enable
  55. ADSC = 6; // ADC Start Conversion
  56. ADATE = 5; // ADC Auto Trigger Enable
  57. ADIF = 4; // ADC Interrupt Flag
  58. ADIE = 3; // ADC Interrupt Enable
  59. ADPS = 0; // ADC Prescaler Select Bits
  60. // ADCSRB
  61. ADTS = 0; // ADC Auto Trigger Sources
  62. // DIDR0
  63. ADC0D = 5; // ADC0 Digital input Disable
  64. ADC2D = 4; // ADC2 Digital input Disable
  65. ADC3D = 3; // ADC3 Digital input Disable
  66. ADC1D = 2; // ADC2 Digital input Disable
  67. // ADCSRB
  68. ACME = 6; // Analog Comparator Multiplexer Enable
  69. // ACSR
  70. ACD = 7; // Analog Comparator Disable
  71. ACBG = 6; // Analog Comparator Bandgap Select
  72. ACO = 5; // Analog Compare Output
  73. ACI = 4; // Analog Comparator Interrupt Flag
  74. ACIE = 3; // Analog Comparator Interrupt Enable
  75. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  76. // DIDR0
  77. AIN1D = 1; // AIN1 Digital Input Disable
  78. AIN0D = 0; // AIN0 Digital Input Disable
  79. // EECR
  80. EEPM = 4; //
  81. EERIE = 3; // EEProm Ready Interrupt Enable
  82. EEMWE = 2; // EEPROM Master Write Enable
  83. EEWE = 1; // EEPROM Write Enable
  84. EERE = 0; // EEPROM Read Enable
  85. // MCUCR
  86. ISC01 = 1; // Interrupt Sense Control 0 Bit 1
  87. ISC00 = 0; // Interrupt Sense Control 0 Bit 0
  88. // GIMSK
  89. INT0 = 6; // External Interrupt Request 0 Enable
  90. PCIE = 5; // Pin Change Interrupt Enable
  91. // GIFR
  92. INTF0 = 6; // External Interrupt Flag 0
  93. PCIF = 5; // Pin Change Interrupt Flag
  94. // TIMSK0
  95. OCIE0B = 3; // Timer/Counter0 Output Compare Match B Interrupt Enable
  96. OCIE0A = 2; // Timer/Counter0 Output Compare Match A Interrupt Enable
  97. TOIE0 = 1; // Timer/Counter0 Overflow Interrupt Enable
  98. // TIFR0
  99. OCF0B = 3; // Timer/Counter0 Output Compare Flag 0B
  100. OCF0A = 2; // Timer/Counter0 Output Compare Flag 0A
  101. TOV0 = 1; // Timer/Counter0 Overflow Flag
  102. // TCCR0A
  103. COM0A = 6; // Compare Match Output A Mode
  104. COM0B = 4; // Compare Match Output B Mode
  105. WGM0 = 0; // Waveform Generation Mode
  106. // TCCR0B
  107. FOC0A = 7; // Force Output Compare A
  108. FOC0B = 6; // Force Output Compare B
  109. WGM02 = 3; // Waveform Generation Mode
  110. CS0 = 0; // Clock Select
  111. // GTCCR
  112. TSM = 7; // Timer/Counter Synchronization Mode
  113. PSR10 = 0; // Prescaler Reset Timer/Counter0
  114. // WDTCR
  115. WDTIF = 7; // Watchdog Timeout Interrupt Flag
  116. WDTIE = 6; // Watchdog Timeout Interrupt Enable
  117. WDP = 0; // Watchdog Timer Prescaler Bits
  118. WDCE = 4; // Watchdog Change Enable
  119. WDE = 3; // Watch Dog Enable
  120. // SREG
  121. I = 7; // Global Interrupt Enable
  122. T = 6; // Bit Copy Storage
  123. H = 5; // Half Carry Flag
  124. S = 4; // Sign Bit
  125. V = 3; // Two's Complement Overflow Flag
  126. N = 2; // Negative Flag
  127. Z = 1; // Zero Flag
  128. C = 0; // Carry Flag
  129. // MCUCR
  130. PUD = 6; // Pull-up Disable
  131. SE = 5; // Sleep Enable
  132. SM = 3; // Sleep Mode Select Bits
  133. ISC0 = 0; // Interrupt Sense Control 0 bits
  134. // MCUSR
  135. WDRF = 3; // Watchdog Reset Flag
  136. BORF = 2; // Brown-out Reset Flag
  137. EXTRF = 1; // External Reset Flag
  138. PORF = 0; // Power-On Reset Flag
  139. // CLKPR
  140. CLKPCE = 7; // Clock Prescaler Change Enable
  141. CLKPS = 0; // Clock Prescaler Select Bits
  142. // SPMCSR
  143. CTPB = 4; // Clear Temporary Page Buffer
  144. RFLB = 3; // Read Fuse and Lock Bits
  145. PGWRT = 2; // Page Write
  146. PGERS = 1; // Page Erase
  147. SPMEN = 0; // Store program Memory Enable
  148. // PRR
  149. PRTIM0 = 1; // Power Reduction Timer/Counter0
  150. PRADC = 0; // Power Reduction ADC
  151. // BODCR
  152. BPDS = 1; // BOD Power-Down in Power-Down Sleep
  153. BPDSE = 0; // BOD Power-Down Sleep Enable
  154. implementation
  155. {$define RELBRANCHES}
  156. {$i avrcommon.inc}
  157. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt 0
  158. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 External Interrupt Request 0
  159. procedure TIM0_OVF_ISR; external name 'TIM0_OVF_ISR'; // Interrupt 3 Timer/Counter0 Overflow
  160. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 4 EEPROM Ready
  161. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 5 Analog Comparator
  162. procedure TIM0_COMPA_ISR; external name 'TIM0_COMPA_ISR'; // Interrupt 6 Timer/Counter Compare Match A
  163. procedure TIM0_COMPB_ISR; external name 'TIM0_COMPB_ISR'; // Interrupt 7 Timer/Counter Compare Match B
  164. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 8 Watchdog Time-out
  165. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 9 ADC Conversion Complete
  166. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  167. asm
  168. rjmp __dtors_end
  169. rjmp INT0_ISR
  170. rjmp PCINT0_ISR
  171. rjmp TIM0_OVF_ISR
  172. rjmp EE_RDY_ISR
  173. rjmp ANA_COMP_ISR
  174. rjmp TIM0_COMPA_ISR
  175. rjmp TIM0_COMPB_ISR
  176. rjmp WDT_ISR
  177. rjmp ADC_ISR
  178. .weak INT0_ISR
  179. .weak PCINT0_ISR
  180. .weak TIM0_OVF_ISR
  181. .weak EE_RDY_ISR
  182. .weak ANA_COMP_ISR
  183. .weak TIM0_COMPA_ISR
  184. .weak TIM0_COMPB_ISR
  185. .weak WDT_ISR
  186. .weak ADC_ISR
  187. .set INT0_ISR, Default_IRQ_handler
  188. .set PCINT0_ISR, Default_IRQ_handler
  189. .set TIM0_OVF_ISR, Default_IRQ_handler
  190. .set EE_RDY_ISR, Default_IRQ_handler
  191. .set ANA_COMP_ISR, Default_IRQ_handler
  192. .set TIM0_COMPA_ISR, Default_IRQ_handler
  193. .set TIM0_COMPB_ISR, Default_IRQ_handler
  194. .set WDT_ISR, Default_IRQ_handler
  195. .set ADC_ISR, Default_IRQ_handler
  196. end;
  197. end.