2
0

attiny24a.pp 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. unit ATtiny24A;
  2. interface
  3. var
  4. // PORTA
  5. PORTA : byte absolute $00+$3B; // Port A Data Register
  6. DDRA : byte absolute $00+$3A; // Port A Data Direction Register
  7. PINA : byte absolute $00+$39; // Port A Input Pins
  8. // PORTB
  9. PORTB : byte absolute $00+$38; // Data Register, Port B
  10. DDRB : byte absolute $00+$37; // Data Direction Register, Port B
  11. PINB : byte absolute $00+$36; // Input Pins, Port B
  12. // ANALOG_COMPARATOR
  13. ADCSRB : byte absolute $00+$23; // ADC Control and Status Register B
  14. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  15. DIDR0 : byte absolute $00+$21; //
  16. // AD_CONVERTER
  17. ADMUX : byte absolute $00+$27; // ADC Multiplexer Selection Register
  18. ADCSRA : byte absolute $00+$26; // ADC Control and Status Register A
  19. ADC : word absolute $00+$24; // ADC Data Register Bytes
  20. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  21. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  22. // USI
  23. USIBR : byte absolute $00+$30; // USI Buffer Register
  24. USIDR : byte absolute $00+$2F; // USI Data Register
  25. USISR : byte absolute $00+$2E; // USI Status Register
  26. USICR : byte absolute $00+$2D; // USI Control Register
  27. // EXTERNAL_INTERRUPT
  28. MCUCR : byte absolute $00+$55; // MCU Control Register
  29. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  30. GIFR : byte absolute $00+$5A; // General Interrupt Flag register
  31. PCMSK1 : byte absolute $00+$40; // Pin Change Enable Mask 1
  32. PCMSK0 : byte absolute $00+$32; // Pin Change Enable Mask 0
  33. // EEPROM
  34. EEAR : word absolute $00+$3E; // EEPROM Address Register Bytes
  35. EEARL : byte absolute $00+$3E; // EEPROM Address Register Bytes
  36. EEARH : byte absolute $00+$3E+1; // EEPROM Address Register Bytes
  37. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  38. EECR : byte absolute $00+$3C; // EEPROM Control Register
  39. // WATCHDOG
  40. WDTCSR : byte absolute $00+$41; // Watchdog Timer Control Register
  41. // TIMER_COUNTER_0
  42. TIMSK0 : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  43. TIFR0 : byte absolute $00+$58; // Timer/Counter0 Interrupt Flag Register
  44. TCCR0A : byte absolute $00+$50; // Timer/Counter Control Register A
  45. TCCR0B : byte absolute $00+$53; // Timer/Counter Control Register B
  46. TCNT0 : byte absolute $00+$52; // Timer/Counter0
  47. OCR0A : byte absolute $00+$56; // Timer/Counter0 Output Compare Register A
  48. OCR0B : byte absolute $00+$5C; // Timer/Counter0 Output Compare Register B
  49. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  50. // TIMER_COUNTER_1
  51. TIMSK1 : byte absolute $00+$2C; // Timer/Counter1 Interrupt Mask Register
  52. TIFR1 : byte absolute $00+$2B; // Timer/Counter Interrupt Flag register
  53. TCCR1A : byte absolute $00+$4F; // Timer/Counter1 Control Register A
  54. TCCR1B : byte absolute $00+$4E; // Timer/Counter1 Control Register B
  55. TCCR1C : byte absolute $00+$42; // Timer/Counter1 Control Register C
  56. TCNT1 : word absolute $00+$4C; // Timer/Counter1 Bytes
  57. TCNT1L : byte absolute $00+$4C; // Timer/Counter1 Bytes
  58. TCNT1H : byte absolute $00+$4C+1; // Timer/Counter1 Bytes
  59. OCR1A : word absolute $00+$4A; // Timer/Counter1 Output Compare Register A Bytes
  60. OCR1AL : byte absolute $00+$4A; // Timer/Counter1 Output Compare Register A Bytes
  61. OCR1AH : byte absolute $00+$4A+1; // Timer/Counter1 Output Compare Register A Bytes
  62. OCR1B : word absolute $00+$48; // Timer/Counter1 Output Compare Register B Bytes
  63. OCR1BL : byte absolute $00+$48; // Timer/Counter1 Output Compare Register B Bytes
  64. OCR1BH : byte absolute $00+$48+1; // Timer/Counter1 Output Compare Register B Bytes
  65. ICR1 : word absolute $00+$44; // Timer/Counter1 Input Capture Register Bytes
  66. ICR1L : byte absolute $00+$44; // Timer/Counter1 Input Capture Register Bytes
  67. ICR1H : byte absolute $00+$44+1; // Timer/Counter1 Input Capture Register Bytes
  68. // CPU
  69. PRR : byte absolute $00+$20; // Power Reduction Register
  70. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Value
  71. CLKPR : byte absolute $00+$46; // Clock Prescale Register
  72. SREG : byte absolute $00+$5F; // Status Register
  73. SPL : byte absolute $00+$5D; // Stack Pointer Low
  74. MCUSR : byte absolute $00+$54; // MCU Status Register
  75. GPIOR2 : byte absolute $00+$35; // General Purpose I/O Register 2
  76. GPIOR1 : byte absolute $00+$34; // General Purpose I/O Register 1
  77. GPIOR0 : byte absolute $00+$33; // General Purpose I/O Register 0
  78. // BOOT_LOAD
  79. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  80. const
  81. // ADCSRB
  82. ACME = 6; // Analog Comparator Multiplexer Enable
  83. // ACSR
  84. ACD = 7; // Analog Comparator Disable
  85. ACBG = 6; // Analog Comparator Bandgap Select
  86. ACO = 5; // Analog Compare Output
  87. ACI = 4; // Analog Comparator Interrupt Flag
  88. ACIE = 3; // Analog Comparator Interrupt Enable
  89. ACIC = 2; // Analog Comparator Input Capture Enable
  90. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  91. // DIDR0
  92. ADC1D = 1; // ADC 1 Digital input buffer disable
  93. ADC0D = 0; // ADC 0 Digital input buffer disable
  94. // ADCSRA
  95. ADEN = 7; // ADC Enable
  96. ADSC = 6; // ADC Start Conversion
  97. ADATE = 5; // ADC Auto Trigger Enable
  98. ADIF = 4; // ADC Interrupt Flag
  99. ADIE = 3; // ADC Interrupt Enable
  100. ADPS = 0; // ADC Prescaler Select Bits
  101. // ADCSRB
  102. BIN = 7; // Bipolar Input Mode
  103. ADLAR = 4; // ADC Left Adjust Result
  104. ADTS = 0; // ADC Auto Trigger Source bits
  105. // USISR
  106. USISIF = 7; // Start Condition Interrupt Flag
  107. USIOIF = 6; // Counter Overflow Interrupt Flag
  108. USIPF = 5; // Stop Condition Flag
  109. USIDC = 4; // Data Output Collision
  110. USICNT = 0; // USI Counter Value Bits
  111. // USICR
  112. USISIE = 7; // Start Condition Interrupt Enable
  113. USIOIE = 6; // Counter Overflow Interrupt Enable
  114. USIWM = 4; // USI Wire Mode Bits
  115. USICS = 2; // USI Clock Source Select Bits
  116. USICLK = 1; // Clock Strobe
  117. USITC = 0; // Toggle Clock Port Pin
  118. // MCUCR
  119. ISC01 = 1; // Interrupt Sense Control 0 Bit 1
  120. ISC00 = 0; // Interrupt Sense Control 0 Bit 0
  121. // GIMSK
  122. INT0 = 6; // External Interrupt Request 0 Enable
  123. PCIE = 4; // Pin Change Interrupt Enables
  124. // GIFR
  125. INTF0 = 6; // External Interrupt Flag 0
  126. PCIF = 4; // Pin Change Interrupt Flags
  127. // EECR
  128. EEPM = 4; // EEPROM Programming Mode Bits
  129. EERIE = 3; // EEPROM Ready Interrupt Enable
  130. EEMPE = 2; // EEPROM Master Write Enable
  131. EEPE = 1; // EEPROM Write Enable
  132. EERE = 0; // EEPROM Read Enable
  133. // WDTCSR
  134. WDIF = 7; // Watchdog Timeout Interrupt Flag
  135. WDIE = 6; // Watchdog Timeout Interrupt Enable
  136. WDP = 0; // Watchdog Timer Prescaler Bits
  137. WDCE = 4; // Watchdog Change Enable
  138. WDE = 3; // Watch Dog Enable
  139. // TIMSK0
  140. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  141. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  142. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  143. // TIFR0
  144. OCF0B = 2; // Timer/Counter0 Output Compare Flag B
  145. OCF0A = 1; // Timer/Counter0 Output Compare Flag A
  146. TOV0 = 0; // Timer/Counter0 Overflow Flag
  147. // TCCR0A
  148. COM0A = 6; // Compare Match Output A Mode bits
  149. COM0B = 4; // Compare Match Output B Mode bits
  150. WGM0 = 0; // Waveform Generation Mode bits
  151. // TCCR0B
  152. FOC0A = 7; // Force Output Compare A
  153. FOC0B = 6; // Force Output Compare B
  154. WGM02 = 3; // Waveform Generation Mode bit 2
  155. CS0 = 0; // Clock Select bits
  156. // GTCCR
  157. TSM = 7; // Timer/Counter Synchronization Mode
  158. PSR10 = 0; // Prescaler Reset Timer/CounterN
  159. // TIMSK1
  160. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  161. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  162. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  163. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  164. // TIFR1
  165. ICF1 = 5; // Timer/Counter1 Input Capture Flag
  166. OCF1B = 2; // Timer/Counter1 Output Compare B Match Flag
  167. OCF1A = 1; // Timer/Counter1 Output Compare A Match Flag
  168. TOV1 = 0; // Timer/Counter1 Overflow Flag
  169. // TCCR1A
  170. COM1A = 6; // Compare Output Mode 1A, bits
  171. COM1B = 4; // Compare Output Mode 1B, bits
  172. WGM1 = 0; // Pulse Width Modulator Select Bits
  173. // TCCR1B
  174. ICNC1 = 7; // Input Capture 1 Noise Canceler
  175. ICES1 = 6; // Input Capture 1 Edge Select
  176. CS1 = 0; // Clock Select1 bits
  177. // TCCR1C
  178. FOC1A = 7; // Force Output Compare for Channel A
  179. FOC1B = 6; // Force Output Compare for Channel B
  180. // PRR
  181. PRTIM1 = 3; // Power Reduction Timer/Counter1
  182. PRTIM0 = 2; // Power Reduction Timer/Counter0
  183. PRUSI = 1; // Power Reduction USI
  184. PRADC = 0; // Power Reduction ADC
  185. // CLKPR
  186. CLKPCE = 7; // Clock Prescaler Change Enable
  187. CLKPS = 0; // Clock Prescaler Select Bits
  188. // SREG
  189. I = 7; // Global Interrupt Enable
  190. T = 6; // Bit Copy Storage
  191. H = 5; // Half Carry Flag
  192. S = 4; // Sign Bit
  193. V = 3; // Two's Complement Overflow Flag
  194. N = 2; // Negative Flag
  195. Z = 1; // Zero Flag
  196. C = 0; // Carry Flag
  197. // MCUCR
  198. PUD = 6; //
  199. SE = 5; // Sleep Enable
  200. SM = 3; // Sleep Mode Select Bits
  201. // MCUSR
  202. WDRF = 3; // Watchdog Reset Flag
  203. BORF = 2; // Brown-out Reset Flag
  204. EXTRF = 1; // External Reset Flag
  205. PORF = 0; // Power-on reset flag
  206. // SPMCSR
  207. CTPB = 4; // Clear temporary page buffer
  208. RFLB = 3; // Read fuse and lock bits
  209. PGWRT = 2; // Page Write
  210. PGERS = 1; // Page Erase
  211. SPMEN = 0; // Store Program Memory Enable
  212. implementation
  213. {$define RELBRANCHES}
  214. {$i avrcommon.inc}
  215. procedure EXT_INT0_ISR; external name 'EXT_INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  216. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin Change Interrupt Request 0
  217. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 3 Pin Change Interrupt Request 1
  218. procedure WATCHDOG_ISR; external name 'WATCHDOG_ISR'; // Interrupt 4 Watchdog Time-out
  219. procedure TIM1_CAPT_ISR; external name 'TIM1_CAPT_ISR'; // Interrupt 5 Timer/Counter1 Capture Event
  220. procedure TIM1_COMPA_ISR; external name 'TIM1_COMPA_ISR'; // Interrupt 6 Timer/Counter1 Compare Match A
  221. procedure TIM1_COMPB_ISR; external name 'TIM1_COMPB_ISR'; // Interrupt 7 Timer/Counter1 Compare Match B
  222. procedure TIM1_OVF_ISR; external name 'TIM1_OVF_ISR'; // Interrupt 8 Timer/Counter1 Overflow
  223. procedure TIM0_COMPA_ISR; external name 'TIM0_COMPA_ISR'; // Interrupt 9 Timer/Counter0 Compare Match A
  224. procedure TIM0_COMPB_ISR; external name 'TIM0_COMPB_ISR'; // Interrupt 10 Timer/Counter0 Compare Match B
  225. procedure TIM0_OVF_ISR; external name 'TIM0_OVF_ISR'; // Interrupt 11 Timer/Counter0 Overflow
  226. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 12 Analog Comparator
  227. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 13 ADC Conversion Complete
  228. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 14 EEPROM Ready
  229. procedure USI_STR_ISR; external name 'USI_STR_ISR'; // Interrupt 15 USI START
  230. procedure USI_OVF_ISR; external name 'USI_OVF_ISR'; // Interrupt 16 USI Overflow
  231. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  232. asm
  233. rjmp __dtors_end
  234. rjmp EXT_INT0_ISR
  235. rjmp PCINT0_ISR
  236. rjmp PCINT1_ISR
  237. rjmp WATCHDOG_ISR
  238. rjmp TIM1_CAPT_ISR
  239. rjmp TIM1_COMPA_ISR
  240. rjmp TIM1_COMPB_ISR
  241. rjmp TIM1_OVF_ISR
  242. rjmp TIM0_COMPA_ISR
  243. rjmp TIM0_COMPB_ISR
  244. rjmp TIM0_OVF_ISR
  245. rjmp ANA_COMP_ISR
  246. rjmp ADC_ISR
  247. rjmp EE_RDY_ISR
  248. rjmp USI_STR_ISR
  249. rjmp USI_OVF_ISR
  250. .weak EXT_INT0_ISR
  251. .weak PCINT0_ISR
  252. .weak PCINT1_ISR
  253. .weak WATCHDOG_ISR
  254. .weak TIM1_CAPT_ISR
  255. .weak TIM1_COMPA_ISR
  256. .weak TIM1_COMPB_ISR
  257. .weak TIM1_OVF_ISR
  258. .weak TIM0_COMPA_ISR
  259. .weak TIM0_COMPB_ISR
  260. .weak TIM0_OVF_ISR
  261. .weak ANA_COMP_ISR
  262. .weak ADC_ISR
  263. .weak EE_RDY_ISR
  264. .weak USI_STR_ISR
  265. .weak USI_OVF_ISR
  266. .set EXT_INT0_ISR, Default_IRQ_handler
  267. .set PCINT0_ISR, Default_IRQ_handler
  268. .set PCINT1_ISR, Default_IRQ_handler
  269. .set WATCHDOG_ISR, Default_IRQ_handler
  270. .set TIM1_CAPT_ISR, Default_IRQ_handler
  271. .set TIM1_COMPA_ISR, Default_IRQ_handler
  272. .set TIM1_COMPB_ISR, Default_IRQ_handler
  273. .set TIM1_OVF_ISR, Default_IRQ_handler
  274. .set TIM0_COMPA_ISR, Default_IRQ_handler
  275. .set TIM0_COMPB_ISR, Default_IRQ_handler
  276. .set TIM0_OVF_ISR, Default_IRQ_handler
  277. .set ANA_COMP_ISR, Default_IRQ_handler
  278. .set ADC_ISR, Default_IRQ_handler
  279. .set EE_RDY_ISR, Default_IRQ_handler
  280. .set USI_STR_ISR, Default_IRQ_handler
  281. .set USI_OVF_ISR, Default_IRQ_handler
  282. end;
  283. end.