attiny26.pp 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. unit ATtiny26;
  2. interface
  3. var
  4. // AD_CONVERTER
  5. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  6. ADCSR : byte absolute $00+$26; // The ADC Control and Status register
  7. ADC : word absolute $00+$24; // ADC Data Register Bytes
  8. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  9. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  10. // ANALOG_COMPARATOR
  11. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  12. // USI
  13. USIDR : byte absolute $00+$2F; // USI Data Register
  14. USISR : byte absolute $00+$2E; // USI Status Register
  15. USICR : byte absolute $00+$2D; // USI Control Register
  16. // PORTA
  17. PORTA : byte absolute $00+$3B; // Port A Data Register
  18. DDRA : byte absolute $00+$3A; // Port A Data Direction Register
  19. PINA : byte absolute $00+$39; // Port A Input Pins
  20. // PORTB
  21. PORTB : byte absolute $00+$38; // Port B Data Register
  22. DDRB : byte absolute $00+$37; // Port B Data Direction Register
  23. PINB : byte absolute $00+$36; // Port B Input Pins
  24. // EEPROM
  25. EEAR : byte absolute $00+$3E; // EEPROM Read/Write Access
  26. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  27. EECR : byte absolute $00+$3C; // EEPROM Control Register
  28. // WATCHDOG
  29. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  30. // CPU
  31. SREG : byte absolute $00+$5F; // Status Register
  32. SP : byte absolute $00+$5D; // Stack Pointer
  33. MCUCR : byte absolute $00+$55; // MCU Control Register
  34. MCUSR : byte absolute $00+$54; // MCU Status register
  35. OSCCAL : byte absolute $00+$51; // Status Register
  36. // TIMER_COUNTER_0
  37. TIMSK : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  38. TIFR : byte absolute $00+$58; // Timer/Counter Interrupt Flag register
  39. TCCR0 : byte absolute $00+$53; // Timer/Counter0 Control Register
  40. TCNT0 : byte absolute $00+$52; // Timer Counter 0
  41. // TIMER_COUNTER_1
  42. TCCR1A : byte absolute $00+$50; // Timer/Counter Control Register A
  43. TCCR1B : byte absolute $00+$4F; // Timer/Counter Control Register B
  44. TCNT1 : byte absolute $00+$4E; // Timer/Counter Register
  45. OCR1A : byte absolute $00+$4D; // Output Compare Register
  46. OCR1B : byte absolute $00+$4C; // Output Compare Register
  47. OCR1C : byte absolute $00+$4B; // Output Compare Register
  48. PLLCSR : byte absolute $00+$49; // PLL Control and Status Register
  49. // EXTERNAL_INTERRUPT
  50. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  51. GIFR : byte absolute $00+$5A; // General Interrupt Flag register
  52. const
  53. // ADMUX
  54. REFS = 6; // Reference Selection Bits
  55. ADLAR = 5; // Left Adjust Result
  56. MUX = 0; // Analog Channel and Gain Selection Bits
  57. // ADCSR
  58. ADEN = 7; // ADC Enable
  59. ADSC = 6; // ADC Start Conversion
  60. ADFR = 5; // ADC Free Running Select
  61. ADIF = 4; // ADC Interrupt Flag
  62. ADIE = 3; // ADC Interrupt Enable
  63. ADPS = 0; // ADC Prescaler Select Bits
  64. // ACSR
  65. ACD = 7; // Analog Comparator Disable
  66. ACBG = 6; // Analog Comparator Bandgap Select
  67. ACO = 5; // Analog Compare Output
  68. ACI = 4; // Analog Comparator Interrupt Flag
  69. ACIE = 3; // Analog Comparator Interrupt Enable
  70. ACME = 2; // Analog Comparator Multiplexer Enable
  71. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  72. // USISR
  73. USISIF = 7; // Start Condition Interrupt Flag
  74. USIOIF = 6; // Counter Overflow Interrupt Flag
  75. USIPF = 5; // Stop Condition Flag
  76. USIDC = 4; // Data Output Collision
  77. USICNT = 0; // USI Counter Value Bits
  78. // USICR
  79. USISIE = 7; // Start Condition Interrupt Enable
  80. USIOIE = 6; // Counter Overflow Interrupt Enable
  81. USIWM = 4; // USI Wire Mode Bits
  82. USICS = 2; // USI Clock Source Select Bits
  83. USICLK = 1; // Clock Strobe
  84. USITC = 0; // Toggle Clock Port Pin
  85. // EECR
  86. EERIE = 3; // EEProm Ready Interrupt Enable
  87. EEMWE = 2; // EEPROM Master Write Enable
  88. EEWE = 1; // EEPROM Write Enable
  89. EERE = 0; // EEPROM Read Enable
  90. // WDTCR
  91. WDCE = 4; // Watchdog Change Enable
  92. WDE = 3; // Watch Dog Enable
  93. WDP = 0; // Watch Dog Timer Prescaler bits
  94. // SREG
  95. I = 7; // Global Interrupt Enable
  96. T = 6; // Bit Copy Storage
  97. H = 5; // Half Carry Flag
  98. S = 4; // Sign Bit
  99. V = 3; // Two's Complement Overflow Flag
  100. N = 2; // Negative Flag
  101. Z = 1; // Zero Flag
  102. C = 0; // Carry Flag
  103. // MCUCR
  104. PUD = 6; // Pull-up Disable
  105. SE = 5; // Sleep Enable
  106. SM = 3; // Sleep Mode Select Bits
  107. ISC0 = 0; // Interrupt Sense Control 0 bits
  108. // MCUSR
  109. WDRF = 3; // Watchdog Reset Flag
  110. BORF = 2; // Brown-out Reset Flag
  111. EXTRF = 1; // External Reset Flag
  112. PORF = 0; // Power-On Reset Flag
  113. // TIMSK
  114. TOIE0 = 1; // Timer/Counter0 Overflow Interrupt Enable
  115. // TIFR
  116. TOV0 = 1; // Timer/Counter0 Overflow Flag
  117. // TCCR0
  118. PSR0 = 3; // Prescaler Reset Timer/Counter0
  119. CS0 = 0; // Clock Select0 bits
  120. // TCCR1A
  121. COM1A = 6; // Comparator A Output Mode Bits
  122. COM1B = 4; // Comparator B Output Mode Bits
  123. FOC1A = 3; // Force Output Compare Match 1A
  124. FOC1B = 2; // Force Output Compare Match 1B
  125. PWM1A = 1; // Pulse Width Modulator A Enable
  126. PWM1B = 0; // Pulse Width Modulator B Enable
  127. // TCCR1B
  128. CTC1 = 7; // Clear Timer/Counter on Compare Match
  129. PSR1 = 6; // Prescaler Reset Timer/Counter1
  130. CS1 = 0; // Clock Select Bits
  131. // TIMSK
  132. OCIE1A = 6; // Timer/Counter1 Output Compare Interrupt Enable
  133. OCIE1B = 5; // Timer/Counter1 Output Compare Interrupt Enable
  134. TOIE1 = 2; // Timer/Counter1 Overflow Interrupt Enable
  135. // TIFR
  136. OCF1A = 6; // Timer/Counter1 Output Compare Flag 1A
  137. OCF1B = 5; // Timer/Counter1 Output Compare Flag 1B
  138. TOV1 = 2; // Timer/Counter1 Overflow Flag
  139. // PLLCSR
  140. PCKE = 2; // PCK Enable
  141. PLLE = 1; // PLL Enable
  142. PLOCK = 0; // PLL Lock Detector
  143. // GIMSK
  144. INT0 = 6; // External Interrupt Request 0 Enable
  145. PCIE = 4; // Pin Change Interrupt Enables
  146. // GIFR
  147. INTF0 = 6; // External Interrupt Flag 0
  148. PCIF = 5; // Pin Change Interrupt Flag
  149. implementation
  150. {$define RELBRANCHES}
  151. {$i avrcommon.inc}
  152. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt 0
  153. procedure IO_PINS_ISR; external name 'IO_PINS_ISR'; // Interrupt 2 External Interrupt Request 0
  154. procedure TIMER1_CMPA_ISR; external name 'TIMER1_CMPA_ISR'; // Interrupt 3 Timer/Counter1 Compare Match 1A
  155. procedure TIMER1_CMPB_ISR; external name 'TIMER1_CMPB_ISR'; // Interrupt 4 Timer/Counter1 Compare Match 1B
  156. procedure TIMER1_OVF1_ISR; external name 'TIMER1_OVF1_ISR'; // Interrupt 5 Timer/Counter1 Overflow
  157. procedure TIMER0_OVF0_ISR; external name 'TIMER0_OVF0_ISR'; // Interrupt 6 Timer/Counter0 Overflow
  158. procedure USI_STRT_ISR; external name 'USI_STRT_ISR'; // Interrupt 7 USI Start
  159. procedure USI_OVF_ISR; external name 'USI_OVF_ISR'; // Interrupt 8 USI Overflow
  160. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 9 EEPROM Ready
  161. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 10 Analog Comparator
  162. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 11 ADC Conversion Complete
  163. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  164. asm
  165. rjmp __dtors_end
  166. rjmp INT0_ISR
  167. rjmp IO_PINS_ISR
  168. rjmp TIMER1_CMPA_ISR
  169. rjmp TIMER1_CMPB_ISR
  170. rjmp TIMER1_OVF1_ISR
  171. rjmp TIMER0_OVF0_ISR
  172. rjmp USI_STRT_ISR
  173. rjmp USI_OVF_ISR
  174. rjmp EE_RDY_ISR
  175. rjmp ANA_COMP_ISR
  176. rjmp ADC_ISR
  177. .weak INT0_ISR
  178. .weak IO_PINS_ISR
  179. .weak TIMER1_CMPA_ISR
  180. .weak TIMER1_CMPB_ISR
  181. .weak TIMER1_OVF1_ISR
  182. .weak TIMER0_OVF0_ISR
  183. .weak USI_STRT_ISR
  184. .weak USI_OVF_ISR
  185. .weak EE_RDY_ISR
  186. .weak ANA_COMP_ISR
  187. .weak ADC_ISR
  188. .set INT0_ISR, Default_IRQ_handler
  189. .set IO_PINS_ISR, Default_IRQ_handler
  190. .set TIMER1_CMPA_ISR, Default_IRQ_handler
  191. .set TIMER1_CMPB_ISR, Default_IRQ_handler
  192. .set TIMER1_OVF1_ISR, Default_IRQ_handler
  193. .set TIMER0_OVF0_ISR, Default_IRQ_handler
  194. .set USI_STRT_ISR, Default_IRQ_handler
  195. .set USI_OVF_ISR, Default_IRQ_handler
  196. .set EE_RDY_ISR, Default_IRQ_handler
  197. .set ANA_COMP_ISR, Default_IRQ_handler
  198. .set ADC_ISR, Default_IRQ_handler
  199. end;
  200. end.