attiny828.pp 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. unit ATtiny828;
  2. interface
  3. var
  4. // SPI
  5. SPDR : byte absolute $00+$4E; // SPI Data Register
  6. SPSR : byte absolute $00+$4D; // SPI Status Register
  7. SPCR : byte absolute $00+$4C; // SPI Control Register
  8. // PORTA
  9. PUEA : byte absolute $00+$23; // Pull-up Enable Control Register
  10. PORTA : byte absolute $00+$22; // Port A Data Register
  11. DDRA : byte absolute $00+$21; // Data Direction Register, Port A
  12. PINA : byte absolute $00+$20; // Port A Input Pins
  13. // PORTB
  14. PUEB : byte absolute $00+$27; // Pull-up Enable Control Register
  15. PORTB : byte absolute $00+$26; // Port B Data Register
  16. DDRB : byte absolute $00+$25; // Data Direction Register, Port B
  17. PINB : byte absolute $00+$24; // Port B Input Pins
  18. // PORTC
  19. PHDE : byte absolute $00+$34; // Port High Drive Enable Register
  20. PUEC : byte absolute $00+$2B; // Pull-up Enable Control Register
  21. PORTC : byte absolute $00+$2A; // Port C Data Register
  22. DDRC : byte absolute $00+$29; // Data Direction Register, Port C
  23. PINC : byte absolute $00+$28; // Port C Input Pins
  24. // PORTD
  25. PUED : byte absolute $00+$2F; // Pull-up Enable Control Register
  26. PORTD : byte absolute $00+$2E; // Port D Data Register
  27. DDRD : byte absolute $00+$2D; // Data Direction Register, Port D
  28. PIND : byte absolute $00+$2C; // Port D Input Pins
  29. // CPU
  30. PRR : byte absolute $00+$64; // Power Reduction Register
  31. CCP : byte absolute $00+$56; // Configuration Change Protection
  32. OSCCAL0 : byte absolute $00+$66; // Oscillator Calibration Value
  33. OSCCAL1 : byte absolute $00+$67; //
  34. OSCTCAL0A : byte absolute $00+$F0; //
  35. OSCTCAL0B : byte absolute $00+$F1; //
  36. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  37. SREG : byte absolute $00+$5F; // Status Register
  38. SP : word absolute $00+$5D; // Stack Pointer
  39. SPL : byte absolute $00+$5D; // Stack Pointer
  40. SPH : byte absolute $00+$5D+1; // Stack Pointer
  41. MCUCR : byte absolute $00+$55; // MCU Control Register
  42. MCUSR : byte absolute $00+$54; // MCU Status Register
  43. GPIOR2 : byte absolute $00+$4B; // General Purpose I/O Register 2
  44. GPIOR1 : byte absolute $00+$4A; // General Purpose I/O Register 1
  45. GPIOR0 : byte absolute $00+$3E; // General Purpose I/O Register 0
  46. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  47. SPMCSR : byte absolute $00+$57; // Store Program Memory Control and Status Register
  48. // TIMER_COUNTER_0
  49. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  50. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  51. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  52. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  53. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  54. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  55. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  56. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  57. // TIMER_COUNTER_1
  58. TIMSK1 : byte absolute $00+$6F; // Timer/Counter Interrupt Mask Register
  59. TIFR1 : byte absolute $00+$36; // Timer/Counter Interrupt Flag register
  60. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  61. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  62. TCCR1C : byte absolute $00+$82; // Timer/Counter1 Control Register C
  63. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  64. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  65. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  66. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register Bytes
  67. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register Bytes
  68. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register Bytes
  69. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register Bytes
  70. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register Bytes
  71. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register Bytes
  72. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  73. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  74. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  75. // TOCPM
  76. TOCPMSA1 : byte absolute $00+$E9; // Timer Output Compare Pin Mux Selection 1
  77. TOCPMSA0 : byte absolute $00+$E8; // Timer Output Compare Pin Mux Selection 0
  78. TOCPMCOE : byte absolute $00+$E2; // Timer Output Compare Pin Mux Channel Output Enable
  79. // AD_CONVERTER
  80. ADMUXA : byte absolute $00+$7C; // The ADC multiplexer Selection Register A
  81. ADMUXB : byte absolute $00+$7D; // The ADC multiplexer Selection Register B
  82. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  83. ADC : word absolute $00+$78; // ADC Data Register Bytes
  84. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  85. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  86. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  87. DIDR3 : byte absolute $00+$DF; // Digital Input Disable Register 2
  88. DIDR2 : byte absolute $00+$DE; // Digital Input Disable Register 2
  89. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  90. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  91. // ANALOG_COMPARATOR
  92. ACSRB : byte absolute $00+$4F; // Analog Comparator Control And Status Register B
  93. ACSRA : byte absolute $00+$50; // Analog Comparator Control And Status Register A
  94. // EXTERNAL_INTERRUPT
  95. EICRA : byte absolute $00+$69; // External Interrupt Control Register
  96. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  97. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  98. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  99. PCMSK3 : byte absolute $00+$73; // Pin Change Mask Register 3
  100. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  101. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  102. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  103. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  104. // WATCHDOG
  105. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control and Status Register
  106. // EEPROM
  107. EEAR : byte absolute $00+$41; // EEPROM Read/Write Access
  108. EEDR : byte absolute $00+$40; // EEPROM Data Register
  109. EECR : byte absolute $00+$3F; // EEPROM Control Register
  110. // TWI
  111. TWSCRA : byte absolute $00+$B8; // TWI Slave Control Register A
  112. TWSCRB : byte absolute $00+$B9; // TWI Slave Control Register B
  113. TWSSRA : byte absolute $00+$BA; // TWI Slave Status Register A
  114. TWSA : byte absolute $00+$BC; // TWI Slave Address Register
  115. TWSD : byte absolute $00+$BD; // TWI Slave Data Register
  116. TWSAM : byte absolute $00+$BB; // TWI Slave Address Mask Register
  117. // USART
  118. UDR : byte absolute $00+$C6; // USART I/O Data Register
  119. UCSRA : byte absolute $00+$C0; // USART Control and Status Register A
  120. UCSRB : byte absolute $00+$C1; // USART Control and Status Register B
  121. UCSRC : byte absolute $00+$C2; // USART Control and Status Register C
  122. UCSRD : byte absolute $00+$C3; // USART Control and Status Register D
  123. UBRR : word absolute $00+$C4; // USART Baud Rate Register Bytes
  124. UBRRL : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  125. UBRRH : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  126. const
  127. // SPSR
  128. SPIF = 7; // SPI Interrupt Flag
  129. WCOL = 6; // Write Collision Flag
  130. SPI2X = 0; // Double SPI Speed Bit
  131. // SPCR
  132. SPIE = 7; // SPI Interrupt Enable
  133. SPE = 6; // SPI Enable
  134. DORD = 5; // Data Order
  135. MSTR = 4; // Master/Slave Select
  136. CPOL = 3; // Clock polarity
  137. CPHA = 2; // Clock Phase
  138. SPR = 0; // SPI Clock Rate Selects
  139. // PHDE
  140. PHDEC = 2; // Port C High Drive Enable
  141. // PRR
  142. PRTWI = 7; // Power Reduction TWI
  143. PRTIM0 = 5; // Power Reduction Timer/Counter0
  144. PRTIM1 = 3; // Power Reduction Timer/Counter1
  145. PRSPI = 2; // Power Reduction SPI
  146. PRUSART0 = 1; // Power Reduction USART 0
  147. PRADC = 0; // Power Reduction ADC
  148. // CLKPR
  149. CLKPS = 0; // Clock Prescaler Select Bits
  150. // SREG
  151. I = 7; // Global Interrupt Enable
  152. T = 6; // Bit Copy Storage
  153. H = 5; // Half Carry Flag
  154. S = 4; // Sign Bit
  155. V = 3; // Two's Complement Overflow Flag
  156. N = 2; // Negative Flag
  157. Z = 1; // Zero Flag
  158. C = 0; // Carry Flag
  159. // MCUCR
  160. IVSEL = 1; // Interrupt Vector Select
  161. // MCUSR
  162. WDRF = 3; // Watchdog Reset Flag
  163. BORF = 2; // Brown-out Reset Flag
  164. EXTRF = 1; // External Reset Flag
  165. PORF = 0; // Power-on reset flag
  166. // SMCR
  167. SM = 1; // Sleep Mode Select Bits
  168. SE = 0; // Sleep Enable
  169. // SPMCSR
  170. SPMIE = 7; // SPM Interrupt Enable
  171. RWWSB = 6; // Read-While-Write Section Busy
  172. RSIG = 5; // Read Device Signature Imprint Table
  173. RWWSRE = 4; // Read-While-Write section read enable
  174. RWFLB = 3; // Read/Write Fuse and Lock Bits
  175. PGWRT = 2; // Page Write
  176. PGERS = 1; // Page Erase
  177. SPMEN = 0; // Store Program Memory Enable
  178. // TCCR0B
  179. FOC0A = 7; // Force Output Compare A
  180. FOC0B = 6; // Force Output Compare B
  181. WGM02 = 3; //
  182. CS0 = 0; // Clock Select
  183. // TCCR0A
  184. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  185. COM0B = 4; // Compare Output Mode, Fast PWm
  186. WGM0 = 0; // Waveform Generation Mode
  187. // TIMSK0
  188. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  189. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  190. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  191. // TIFR0
  192. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  193. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  194. TOV0 = 0; // Timer/Counter0 Overflow Flag
  195. // GTCCR
  196. TSM = 7; // Timer/Counter Synchronization Mode
  197. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  198. // TIMSK1
  199. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  200. OCIE1B = 2; // Timer/Counter1 Output CompareB Match Interrupt Enable
  201. OCIE1A = 1; // Timer/Counter1 Output CompareA Match Interrupt Enable
  202. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  203. // TIFR1
  204. ICF1 = 5; // Input Capture Flag 1
  205. OCF1B = 2; // Output Compare Flag 1B
  206. OCF1A = 1; // Output Compare Flag 1A
  207. TOV1 = 0; // Timer/Counter1 Overflow Flag
  208. // TCCR1A
  209. COM1A = 6; // Compare Output Mode 1A, bits
  210. COM1B = 4; // Compare Output Mode 1B, bits
  211. WGM1 = 0; // Waveform Generation Mode
  212. // TCCR1B
  213. ICNC1 = 7; // Input Capture 1 Noise Canceler
  214. ICES1 = 6; // Input Capture 1 Edge Select
  215. CS1 = 0; // Prescaler source of Timer/Counter 1
  216. // TCCR1C
  217. FOC1A = 7; //
  218. FOC1B = 6; //
  219. // GTCCR
  220. // TOCPMSA1
  221. TOCC7S = 6; // Timer Output Compare Channel 7 Selection Bits
  222. TOCC6S = 4; // Timer Output Compare Channel 6 Selection Bits
  223. TOCC5S = 2; // Timer Output Compare Channel 5 Selection Bits
  224. TOCC4S = 0; // Timer Output Compare Channel 4 Selection Bits
  225. // TOCPMSA0
  226. TOCC3S = 6; // Timer Output Compare Channel 3 Selection Bits
  227. TOCC2S = 4; // Timer Output Compare Channel 2 Selection Bits
  228. TOCC1S = 2; // Timer Output Compare Channel 1 Selection Bits
  229. TOCC0S = 0; // Timer Output Compare Channel 0 Selection Bits
  230. // TOCPMCOE
  231. TOCC7OE = 7; // Timer Output Compare Channel 7 Output Enable
  232. TOCC6OE = 6; // Timer Output Compare Channel 6 Output Enable
  233. TOCC5OE = 5; // Timer Output Compare Channel 5 Output Enable
  234. TOCC4OE = 4; // Timer Output Compare Channel 4 Output Enable
  235. TOCC3OE = 3; // Timer Output Compare Channel 3 Output Enable
  236. TOCC2OE = 2; // Timer Output Compare Channel 2 Output Enable
  237. TOCC1OE = 1; // Timer Output Compare Channel 1 Output Enable
  238. TOCC0OE = 0; // Timer Output Compare Channel 0 Output Enable
  239. // ADMUXA
  240. MUX = 0; // Analog Channel Selection Bits 4:0
  241. // ADMUXB
  242. REFS = 5; // Reference Selection Bit
  243. MUX5 = 0; // Analog Channel Selection Bit 5
  244. // ADCSRA
  245. ADEN = 7; // ADC Enable
  246. ADSC = 6; // ADC Start Conversion
  247. ADATE = 5; // ADC Auto Trigger Enable
  248. ADIF = 4; // ADC Interrupt Flag
  249. ADIE = 3; // ADC Interrupt Enable
  250. ADPS = 0; // ADC Prescaler Select Bits
  251. // ADCSRB
  252. ADLAR = 3; //
  253. ADTS = 0; // ADC Auto Trigger Sources
  254. // DIDR3
  255. ADC27D = 3; // ADC27 Digital input Disable
  256. ADC26D = 2; // ADC26 Digital input Disable
  257. ADC25D = 1; // ADC25 Digital input Disable
  258. ADC24D = 0; // ADC24 Digital input Disable
  259. // DIDR2
  260. ADC23D = 7; // ADC23 Digital input Disable
  261. ADC22D = 6; // ADC22 Digital input Disable
  262. ADC21D = 5; // ADC21 Digital input Disable
  263. ADC20D = 4; // ADC20 Digital input Disable
  264. ADC19D = 3; // ADC19 Digital input Disable
  265. ADC18D = 2; // ADC18 Digital input Disable
  266. ADC17D = 1; // ADC17 Digital input Disable
  267. ADC16D = 0; // ADC16 Digital input Disable
  268. // DIDR1
  269. ADC15D = 7; // ADC15 Digital input Disable
  270. ADC14D = 6; // ADC14 Digital input Disable
  271. ADC13D = 5; // ADC13 Digital input Disable
  272. ADC12D = 4; // ADC12 Digital input Disable
  273. ADC11D = 3; // ADC11 Digital input Disable
  274. ADC10D = 2; // ADC10 Digital input Disable
  275. ADC9D = 1; // ADC9 Digital input Disable
  276. ADC8D = 0; // ADC8 Digital input Disable
  277. // DIDR0
  278. ADC7D = 7; // ADC7 Digital input Disable
  279. ADC6D = 6; // ADC6 Digital input Disable
  280. ADC5D = 5; // ADC5 Digital input Disable
  281. ADC4D = 4; // ADC4 Digital input Disable
  282. ADC3D = 3; // ADC3 Digital input Disable
  283. ADC2D = 2; // ADC2 Digital input Disable
  284. ADC1D = 1; // ADC1 Digital input Disable
  285. ADC0D = 0; // ADC0 Digital input Disable
  286. // ACSRB
  287. HSEL = 7; // Hysteresis Select
  288. HLEV = 6; // Hysteresis Level
  289. ACNMUX = 2; // Analog Comparator Negative Input Multiplexer
  290. ACPMUX = 0; // Analog Comparator Positive Input Multiplexer Bits 1:0
  291. // ACSRA
  292. ACD = 7; // Analog Comparator Disable
  293. ACPMUX2 = 6; // Analog Comparator Positive Input Multiplexer Bit 2
  294. ACO = 5; // Analog Compare Output
  295. ACI = 4; // Analog Comparator Interrupt Flag
  296. ACIE = 3; // Analog Comparator Interrupt Enable
  297. ACIC = 2; // Analog Comparator Input Capture Enable
  298. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  299. // EICRA
  300. ISC1 = 2; // External Interrupt Sense Control 1 Bits
  301. ISC0 = 0; // External Interrupt Sense Control 0 Bits
  302. // EIMSK
  303. INT = 0; // External Interrupt Request Enables
  304. // EIFR
  305. INTF = 0; // External Interrupt Flags
  306. // PCICR
  307. PCIE = 0; // Pin Change Interrupt Enables
  308. // PCMSK3
  309. PCINT = 0; // Pin Change Enable Masks
  310. // PCMSK2
  311. // PCMSK1
  312. // PCMSK0
  313. // PCIFR
  314. PCIF = 0; // Pin Change Interrupt Flags
  315. // WDTCSR
  316. WDIF = 7; // Watchdog Timer Interrupt Flag
  317. WDIE = 6; // Watchdog Timer Interrupt Enable
  318. WDP = 0; // Watchdog Timer Prescaler Bits
  319. WDE = 3; // Watch Dog Enable
  320. // EECR
  321. EEPM = 4; // EEPROM Programming Mode Bits
  322. EERIE = 3; // EEProm Ready Interrupt Enable
  323. EEMPE = 2; // EEPROM Master Write Enable
  324. EEPE = 1; // EEPROM Write Enable
  325. EERE = 0; // EEPROM Read Enable
  326. // TWSCRA
  327. TWSHE = 7; // TWI SDA Hold Time Enable
  328. TWDIE = 5; // TWI Data Interrupt Enable
  329. TWASIE = 4; // TWI Address/Stop Interrupt Enable
  330. TWEN = 3; // Two-Wire Interface Enable
  331. TWSIE = 2; // TWI Stop Interrupt Enable
  332. TWPME = 1; // TWI Promiscuous Mode Enable
  333. TWSME = 0; // TWI Smart Mode Enable
  334. // TWSCRB
  335. TWHNM = 3; // TWI High Noise Mode
  336. TWAA = 2; // TWI Acknowledge Action
  337. TWCMD = 0; //
  338. // TWSSRA
  339. TWDIF = 7; // TWI Data Interrupt Flag.
  340. TWASIF = 6; // TWI Address/Stop Interrupt Flag
  341. TWCH = 5; // TWI Clock Hold
  342. TWRA = 4; // TWI Receive Acknowledge
  343. TWC = 3; // TWI Collision
  344. TWBE = 2; // TWI Bus Error
  345. TWDIR = 1; // TWI Read/Write Direction
  346. TWAS = 0; // TWI Address or Stop
  347. // TWSD
  348. // TWSAM
  349. TWAE = 0; // TWI Address Enable
  350. // UCSRA
  351. RXC = 7; // USART Receive Complete
  352. TXC = 6; // USART Transmitt Complete
  353. UDRE = 5; // USART Data Register Empty
  354. FE = 4; // Framing Error
  355. DOR = 3; // Data overRun
  356. UPE = 2; // Parity Error
  357. U2X = 1; // Double the USART transmission speed
  358. MPCM = 0; // Multi-processor Communication Mode
  359. // UCSRB
  360. RXCIE = 7; // RX Complete Interrupt Enable
  361. TXCIE = 6; // TX Complete Interrupt Enable
  362. UDRIE = 5; // USART Data register Empty Interrupt Enable
  363. RXEN = 4; // Receiver Enable
  364. TXEN = 3; // Transmitter Enable
  365. UCSZ2 = 2; // Character Size
  366. RXB8 = 1; // Receive Data Bit 8
  367. TXB8 = 0; // Transmit Data Bit 8
  368. // UCSRC
  369. UMSEL = 6; // USART Mode Select
  370. UPM = 4; // Parity Mode Bits
  371. USBS = 3; // Stop Bit Select
  372. UCSZ = 1; // Character Size
  373. UCPOL = 0; // Clock Polarity
  374. // UCSRD
  375. RXSIE = 7; // USART RX Start Interrupt Enable
  376. RXS = 6; // USART RX Start Flag
  377. SFDE = 5; // USART RX Start Frame Detection Enable
  378. implementation
  379. {$define RELBRANCHES}
  380. {$i avrcommon.inc}
  381. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  382. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  383. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 3 Pin Change Interrupt Request 0
  384. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 4 Pin Change Interrupt Request 1
  385. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 5 Pin Change Interrupt Request 2
  386. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 6 Pin Change Interrupt Request 3
  387. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 7 Watchdog Time-out Interrupt
  388. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 8 Timer/Counter1 Capture Event
  389. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 9 Timer/Counter1 Compare Match A
  390. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 10 Timer/Counter1 Compare Match B
  391. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 11 Timer/Counter1 Overflow
  392. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 12 Timer/Counter0 Compare Match A
  393. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 13 Timer/Counter0 Compare Match B
  394. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 14 Timer/Counter0 Overflow
  395. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 15 SPI Serial Transfer Complete
  396. procedure USART__START_ISR; external name 'USART__START_ISR'; // Interrupt 16 USART, Start
  397. procedure USART__RX_ISR; external name 'USART__RX_ISR'; // Interrupt 17 USART Rx Complete
  398. procedure USART__UDRE_ISR; external name 'USART__UDRE_ISR'; // Interrupt 18 USART, Data Register Empty
  399. procedure USART__TX_ISR; external name 'USART__TX_ISR'; // Interrupt 19 USART Tx Complete
  400. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 20 ADC Conversion Complete
  401. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 21 EEPROM Ready
  402. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 22 Analog Comparator
  403. procedure TWI_SLAVE_ISR; external name 'TWI_SLAVE_ISR'; // Interrupt 23 Two-wire Serial Interface
  404. procedure SPM_Ready_ISR; external name 'SPM_Ready_ISR'; // Interrupt 24 Store Program Memory Read
  405. procedure QTRIP_ISR; external name 'QTRIP_ISR'; // Interrupt 25 Touch Sensing
  406. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  407. asm
  408. rjmp __dtors_end
  409. rjmp INT0_ISR
  410. rjmp INT1_ISR
  411. rjmp PCINT0_ISR
  412. rjmp PCINT1_ISR
  413. rjmp PCINT2_ISR
  414. rjmp PCINT3_ISR
  415. rjmp WDT_ISR
  416. rjmp TIMER1_CAPT_ISR
  417. rjmp TIMER1_COMPA_ISR
  418. rjmp TIMER1_COMPB_ISR
  419. rjmp TIMER1_OVF_ISR
  420. rjmp TIMER0_COMPA_ISR
  421. rjmp TIMER0_COMPB_ISR
  422. rjmp TIMER0_OVF_ISR
  423. rjmp SPI__STC_ISR
  424. rjmp USART__START_ISR
  425. rjmp USART__RX_ISR
  426. rjmp USART__UDRE_ISR
  427. rjmp USART__TX_ISR
  428. rjmp ADC_ISR
  429. rjmp EE_READY_ISR
  430. rjmp ANALOG_COMP_ISR
  431. rjmp TWI_SLAVE_ISR
  432. rjmp SPM_Ready_ISR
  433. rjmp QTRIP_ISR
  434. .weak INT0_ISR
  435. .weak INT1_ISR
  436. .weak PCINT0_ISR
  437. .weak PCINT1_ISR
  438. .weak PCINT2_ISR
  439. .weak PCINT3_ISR
  440. .weak WDT_ISR
  441. .weak TIMER1_CAPT_ISR
  442. .weak TIMER1_COMPA_ISR
  443. .weak TIMER1_COMPB_ISR
  444. .weak TIMER1_OVF_ISR
  445. .weak TIMER0_COMPA_ISR
  446. .weak TIMER0_COMPB_ISR
  447. .weak TIMER0_OVF_ISR
  448. .weak SPI__STC_ISR
  449. .weak USART__START_ISR
  450. .weak USART__RX_ISR
  451. .weak USART__UDRE_ISR
  452. .weak USART__TX_ISR
  453. .weak ADC_ISR
  454. .weak EE_READY_ISR
  455. .weak ANALOG_COMP_ISR
  456. .weak TWI_SLAVE_ISR
  457. .weak SPM_Ready_ISR
  458. .weak QTRIP_ISR
  459. .set INT0_ISR, Default_IRQ_handler
  460. .set INT1_ISR, Default_IRQ_handler
  461. .set PCINT0_ISR, Default_IRQ_handler
  462. .set PCINT1_ISR, Default_IRQ_handler
  463. .set PCINT2_ISR, Default_IRQ_handler
  464. .set PCINT3_ISR, Default_IRQ_handler
  465. .set WDT_ISR, Default_IRQ_handler
  466. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  467. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  468. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  469. .set TIMER1_OVF_ISR, Default_IRQ_handler
  470. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  471. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  472. .set TIMER0_OVF_ISR, Default_IRQ_handler
  473. .set SPI__STC_ISR, Default_IRQ_handler
  474. .set USART__START_ISR, Default_IRQ_handler
  475. .set USART__RX_ISR, Default_IRQ_handler
  476. .set USART__UDRE_ISR, Default_IRQ_handler
  477. .set USART__TX_ISR, Default_IRQ_handler
  478. .set ADC_ISR, Default_IRQ_handler
  479. .set EE_READY_ISR, Default_IRQ_handler
  480. .set ANALOG_COMP_ISR, Default_IRQ_handler
  481. .set TWI_SLAVE_ISR, Default_IRQ_handler
  482. .set SPM_Ready_ISR, Default_IRQ_handler
  483. .set QTRIP_ISR, Default_IRQ_handler
  484. end;
  485. end.