attiny85.pp 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. unit ATtiny85;
  2. interface
  3. var
  4. // PORTB
  5. PORTB : byte absolute $00+$38; // Data Register, Port B
  6. DDRB : byte absolute $00+$37; // Data Direction Register, Port B
  7. PINB : byte absolute $00+$36; // Input Pins, Port B
  8. // ANALOG_COMPARATOR
  9. ADCSRB : byte absolute $00+$23; // ADC Control and Status Register B
  10. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  11. DIDR0 : byte absolute $00+$34; //
  12. // AD_CONVERTER
  13. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  14. ADCSRA : byte absolute $00+$26; // The ADC Control and Status register
  15. ADC : word absolute $00+$24; // ADC Data Register Bytes
  16. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  17. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  18. // USI
  19. USIBR : byte absolute $00+$30; // USI Buffer Register
  20. USIDR : byte absolute $00+$2F; // USI Data Register
  21. USISR : byte absolute $00+$2E; // USI Status Register
  22. USICR : byte absolute $00+$2D; // USI Control Register
  23. // EXTERNAL_INTERRUPT
  24. MCUCR : byte absolute $00+$55; // MCU Control Register
  25. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  26. GIFR : byte absolute $00+$5A; // General Interrupt Flag register
  27. PCMSK : byte absolute $00+$35; // Pin Change Enable Mask
  28. // EEPROM
  29. EEAR : word absolute $00+$3E; // EEPROM Address Register Bytes
  30. EEARL : byte absolute $00+$3E; // EEPROM Address Register Bytes
  31. EEARH : byte absolute $00+$3E+1; // EEPROM Address Register Bytes
  32. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  33. EECR : byte absolute $00+$3C; // EEPROM Control Register
  34. // WATCHDOG
  35. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  36. // TIMER_COUNTER_0
  37. TIMSK : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  38. TIFR : byte absolute $00+$58; // Timer/Counter0 Interrupt Flag register
  39. TCCR0A : byte absolute $00+$4A; // Timer/Counter Control Register A
  40. TCCR0B : byte absolute $00+$53; // Timer/Counter Control Register B
  41. TCNT0 : byte absolute $00+$52; // Timer/Counter0
  42. OCR0A : byte absolute $00+$49; // Timer/Counter0 Output Compare Register
  43. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  44. GTCCR : byte absolute $00+$4C; // General Timer/Counter Control Register
  45. // TIMER_COUNTER_1
  46. TCCR1 : byte absolute $00+$50; // Timer/Counter Control Register
  47. TCNT1 : byte absolute $00+$4F; // Timer/Counter Register
  48. OCR1A : byte absolute $00+$4E; // Output Compare Register
  49. OCR1B : byte absolute $00+$4B; // Output Compare Register
  50. OCR1C : byte absolute $00+$4D; // Output compare register
  51. DTPS : byte absolute $00+$43; // Dead time prescaler register
  52. DT1A : byte absolute $00+$45; // Dead time value register
  53. DT1B : byte absolute $00+$44; // Dead time value B
  54. // BOOT_LOAD
  55. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  56. // CPU
  57. SREG : byte absolute $00+$5F; // Status Register
  58. PRR : byte absolute $00+$40; // Power Reduction Register
  59. SP : word absolute $00+$5D; // Stack Pointer Bytes
  60. SPL : byte absolute $00+$5D; // Stack Pointer Bytes
  61. SPH : byte absolute $00+$5D+1; // Stack Pointer Bytes
  62. MCUSR : byte absolute $00+$54; // MCU Status register
  63. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Register
  64. CLKPR : byte absolute $00+$46; // Clock Prescale Register
  65. PLLCSR : byte absolute $00+$47; // PLL Control and status register
  66. DWDR : byte absolute $00+$42; // debugWire data register
  67. GPIOR2 : byte absolute $00+$33; // General Purpose IO register 2
  68. GPIOR1 : byte absolute $00+$32; // General Purpose register 1
  69. GPIOR0 : byte absolute $00+$31; // General purpose register 0
  70. const
  71. // ADCSRB
  72. ACME = 6; // Analog Comparator Multiplexer Enable
  73. // ACSR
  74. ACD = 7; // Analog Comparator Disable
  75. ACBG = 6; // Analog Comparator Bandgap Select
  76. ACO = 5; // Analog Compare Output
  77. ACI = 4; // Analog Comparator Interrupt Flag
  78. ACIE = 3; // Analog Comparator Interrupt Enable
  79. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  80. // DIDR0
  81. AIN1D = 1; // AIN1 Digital Input Disable
  82. AIN0D = 0; // AIN0 Digital Input Disable
  83. // ADMUX
  84. REFS = 6; // Reference Selection Bits
  85. ADLAR = 5; // Left Adjust Result
  86. REFS2 = 4; // Reference Selection Bit 2
  87. MUX = 0; // Analog Channel and Gain Selection Bits
  88. // ADCSRA
  89. ADEN = 7; // ADC Enable
  90. ADSC = 6; // ADC Start Conversion
  91. ADATE = 5; // ADC Auto Trigger Enable
  92. ADIF = 4; // ADC Interrupt Flag
  93. ADIE = 3; // ADC Interrupt Enable
  94. ADPS = 0; // ADC Prescaler Select Bits
  95. // ADCSRB
  96. BIN = 7; // Bipolar Input Mode
  97. IPR = 5; // Input Polarity Mode
  98. ADTS = 0; // ADC Auto Trigger Sources
  99. // DIDR0
  100. ADC0D = 5; // ADC0 Digital input Disable
  101. ADC2D = 4; // ADC2 Digital input Disable
  102. ADC3D = 3; // ADC3 Digital input Disable
  103. ADC1D = 2; // ADC1 Digital input Disable
  104. // USISR
  105. USISIF = 7; // Start Condition Interrupt Flag
  106. USIOIF = 6; // Counter Overflow Interrupt Flag
  107. USIPF = 5; // Stop Condition Flag
  108. USIDC = 4; // Data Output Collision
  109. USICNT = 0; // USI Counter Value Bits
  110. // USICR
  111. USISIE = 7; // Start Condition Interrupt Enable
  112. USIOIE = 6; // Counter Overflow Interrupt Enable
  113. USIWM = 4; // USI Wire Mode Bits
  114. USICS = 2; // USI Clock Source Select Bits
  115. USICLK = 1; // Clock Strobe
  116. USITC = 0; // Toggle Clock Port Pin
  117. // MCUCR
  118. ISC01 = 1; // Interrupt Sense Control 0 Bit 1
  119. ISC00 = 0; // Interrupt Sense Control 0 Bit 0
  120. // GIMSK
  121. INT0 = 6; // External Interrupt Request 0 Enable
  122. PCIE = 5; // Pin Change Interrupt Enable
  123. // GIFR
  124. INTF0 = 6; // External Interrupt Flag 0
  125. PCIF = 5; // Pin Change Interrupt Flag
  126. // EECR
  127. EEPM = 4; // EEPROM Programming Mode Bits
  128. EERIE = 3; // EEPROM Ready Interrupt Enable
  129. EEMPE = 2; // EEPROM Master Write Enable
  130. EEPE = 1; // EEPROM Write Enable
  131. EERE = 0; // EEPROM Read Enable
  132. // WDTCR
  133. WDIF = 7; // Watchdog Timeout Interrupt Flag
  134. WDIE = 6; // Watchdog Timeout Interrupt Enable
  135. WDP = 0; // Watchdog Timer Prescaler Bits
  136. WDCE = 4; // Watchdog Change Enable
  137. WDE = 3; // Watch Dog Enable
  138. // TIMSK
  139. OCIE0A = 4; // Timer/Counter0 Output Compare Match A Interrupt Enable
  140. OCIE0B = 3; // Timer/Counter0 Output Compare Match B Interrupt Enable
  141. TOIE0 = 1; // Timer/Counter0 Overflow Interrupt Enable
  142. // TIFR
  143. OCF0A = 4; // Timer/Counter0 Output Compare Flag 0A
  144. OCF0B = 3; // Timer/Counter0 Output Compare Flag 0B
  145. TOV0 = 1; // Timer/Counter0 Overflow Flag
  146. // TCCR0A
  147. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  148. COM0B = 4; // Compare Output Mode, Fast PWm
  149. WGM0 = 0; // Waveform Generation Mode
  150. // TCCR0B
  151. FOC0A = 7; // Force Output Compare A
  152. FOC0B = 6; // Force Output Compare B
  153. WGM02 = 3; //
  154. CS0 = 0; // Clock Select
  155. // GTCCR
  156. TSM = 7; // Timer/Counter Synchronization Mode
  157. PSR0 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  158. // TCCR1
  159. CTC1 = 7; // Clear Timer/Counter on Compare Match
  160. PWM1A = 6; // Pulse Width Modulator Enable
  161. COM1A = 4; // Compare Output Mode, Bits
  162. CS1 = 0; // Clock Select Bits
  163. // TIMSK
  164. OCIE1A = 6; // OCIE1A: Timer/Counter1 Output Compare Interrupt Enable
  165. OCIE1B = 5; // OCIE1A: Timer/Counter1 Output Compare B Interrupt Enable
  166. TOIE1 = 2; // Timer/Counter1 Overflow Interrupt Enable
  167. // TIFR
  168. OCF1A = 6; // Timer/Counter1 Output Compare Flag 1A
  169. OCF1B = 5; // Timer/Counter1 Output Compare Flag 1B
  170. TOV1 = 2; // Timer/Counter1 Overflow Flag
  171. // GTCCR
  172. PWM1B = 6; // Pulse Width Modulator B Enable
  173. COM1B = 4; // Comparator B Output Mode
  174. FOC1B = 3; // Force Output Compare Match 1B
  175. FOC1A = 2; // Force Output Compare 1A
  176. PSR1 = 1; // Prescaler Reset Timer/Counter1
  177. // DTPS
  178. // DT1A
  179. DTVH = 4; //
  180. DTVL = 0; //
  181. // DT1B
  182. // SPMCSR
  183. CTPB = 4; // Clear temporary page buffer
  184. RFLB = 3; // Read fuse and lock bits
  185. PGWRT = 2; // Page Write
  186. PGERS = 1; // Page Erase
  187. SPMEN = 0; // Store Program Memory Enable
  188. // SREG
  189. I = 7; // Global Interrupt Enable
  190. T = 6; // Bit Copy Storage
  191. H = 5; // Half Carry Flag
  192. S = 4; // Sign Bit
  193. V = 3; // Two's Complement Overflow Flag
  194. N = 2; // Negative Flag
  195. Z = 1; // Zero Flag
  196. C = 0; // Carry Flag
  197. // PRR
  198. PRTIM1 = 3; // Power Reduction Timer/Counter1
  199. PRTIM0 = 2; // Power Reduction Timer/Counter0
  200. PRUSI = 1; // Power Reduction USI
  201. PRADC = 0; // Power Reduction ADC
  202. // MCUCR
  203. PUD = 6; // Pull-up Disable
  204. SE = 5; // Sleep Enable
  205. SM = 3; // Sleep Mode Select Bits
  206. ISC0 = 0; // Interrupt Sense Control 0 bits
  207. // MCUSR
  208. WDRF = 3; // Watchdog Reset Flag
  209. BORF = 2; // Brown-out Reset Flag
  210. EXTRF = 1; // External Reset Flag
  211. PORF = 0; // Power-On Reset Flag
  212. // CLKPR
  213. CLKPCE = 7; // Clock Prescaler Change Enable
  214. CLKPS = 0; // Clock Prescaler Select Bits
  215. // PLLCSR
  216. LSM = 7; // Low speed mode
  217. PCKE = 2; // PCK Enable
  218. PLLE = 1; // PLL Enable
  219. PLOCK = 0; // PLL Lock detector
  220. implementation
  221. {$define RELBRANCHES}
  222. {$i avrcommon.inc}
  223. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt 0
  224. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin change Interrupt Request 0
  225. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 3 Timer/Counter1 Compare Match 1A
  226. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 4 Timer/Counter1 Overflow
  227. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 5 Timer/Counter0 Overflow
  228. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 6 EEPROM Ready
  229. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 7 Analog comparator
  230. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 8 ADC Conversion ready
  231. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 9 Timer/Counter1 Compare Match B
  232. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 10 Timer/Counter0 Compare Match A
  233. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 11 Timer/Counter0 Compare Match B
  234. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 12 Watchdog Time-out
  235. procedure USI_START_ISR; external name 'USI_START_ISR'; // Interrupt 13 USI START
  236. procedure USI_OVF_ISR; external name 'USI_OVF_ISR'; // Interrupt 14 USI Overflow
  237. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  238. asm
  239. rjmp __dtors_end
  240. rjmp INT0_ISR
  241. rjmp PCINT0_ISR
  242. rjmp TIMER1_COMPA_ISR
  243. rjmp TIMER1_OVF_ISR
  244. rjmp TIMER0_OVF_ISR
  245. rjmp EE_RDY_ISR
  246. rjmp ANA_COMP_ISR
  247. rjmp ADC_ISR
  248. rjmp TIMER1_COMPB_ISR
  249. rjmp TIMER0_COMPA_ISR
  250. rjmp TIMER0_COMPB_ISR
  251. rjmp WDT_ISR
  252. rjmp USI_START_ISR
  253. rjmp USI_OVF_ISR
  254. .weak INT0_ISR
  255. .weak PCINT0_ISR
  256. .weak TIMER1_COMPA_ISR
  257. .weak TIMER1_OVF_ISR
  258. .weak TIMER0_OVF_ISR
  259. .weak EE_RDY_ISR
  260. .weak ANA_COMP_ISR
  261. .weak ADC_ISR
  262. .weak TIMER1_COMPB_ISR
  263. .weak TIMER0_COMPA_ISR
  264. .weak TIMER0_COMPB_ISR
  265. .weak WDT_ISR
  266. .weak USI_START_ISR
  267. .weak USI_OVF_ISR
  268. .set INT0_ISR, Default_IRQ_handler
  269. .set PCINT0_ISR, Default_IRQ_handler
  270. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  271. .set TIMER1_OVF_ISR, Default_IRQ_handler
  272. .set TIMER0_OVF_ISR, Default_IRQ_handler
  273. .set EE_RDY_ISR, Default_IRQ_handler
  274. .set ANA_COMP_ISR, Default_IRQ_handler
  275. .set ADC_ISR, Default_IRQ_handler
  276. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  277. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  278. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  279. .set WDT_ISR, Default_IRQ_handler
  280. .set USI_START_ISR, Default_IRQ_handler
  281. .set USI_OVF_ISR, Default_IRQ_handler
  282. end;
  283. end.