attiny88.pp 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. unit ATtiny88;
  2. interface
  3. var
  4. // TIMER_COUNTER_1
  5. TIMSK1 : byte absolute $00+$6F; // Timer/Counter Interrupt Mask Register
  6. TIFR1 : byte absolute $00+$36; // Timer/Counter Interrupt Flag register
  7. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  8. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  9. TCCR1C : byte absolute $00+$82; // Timer/Counter1 Control Register C
  10. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  11. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  12. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  13. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register Bytes
  14. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register Bytes
  15. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register Bytes
  16. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register Bytes
  17. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register Bytes
  18. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register Bytes
  19. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  20. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  21. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  22. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  23. // ANALOG_COMPARATOR
  24. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  25. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  26. // PORTB
  27. PORTB : byte absolute $00+$25; // Port B Data Register
  28. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  29. PINB : byte absolute $00+$23; // Port B Input Pins
  30. // PORTD
  31. PORTD : byte absolute $00+$2B; // Port D Data Register
  32. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  33. PIND : byte absolute $00+$29; // Port D Input Pins
  34. // SPI
  35. SPDR : byte absolute $00+$4E; // SPI Data Register
  36. SPSR : byte absolute $00+$4D; // SPI Status Register
  37. SPCR : byte absolute $00+$4C; // SPI Control Register
  38. // WATCHDOG
  39. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  40. // TWI
  41. TWHSR : byte absolute $00+$BE; // TWHSR
  42. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  43. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  44. TWCR : byte absolute $00+$BC; // TWI Control Register
  45. TWSR : byte absolute $00+$B9; // TWI Status Register
  46. TWDR : byte absolute $00+$BB; // TWI Data register
  47. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  48. // AD_CONVERTER
  49. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  50. ADC : word absolute $00+$78; // ADC Data Register Bytes
  51. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  52. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  53. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register A
  54. ADCSRB : byte absolute $00+$7B; // The ADC Control and Status register B
  55. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  56. // EXTERNAL_INTERRUPT
  57. EICRA : byte absolute $00+$69; // External Interrupt Control Register
  58. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  59. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  60. PCICR : byte absolute $00+$68; //
  61. PCMSK3 : byte absolute $00+$6A; // Pin Change Mask Register 3
  62. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  63. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  64. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  65. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  66. // PORTC
  67. PORTC : byte absolute $00+$28; // Port C Data Register
  68. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  69. PINC : byte absolute $00+$26; // Port C Input Pins
  70. // PORTA
  71. PORTA : byte absolute $00+$2E; // Port A Data Register
  72. DDRA : byte absolute $00+$2D; // Port A Data Direction Register
  73. PINA : byte absolute $00+$2C; // Port A Input Pins
  74. // TIMER_COUNTER_0
  75. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  76. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  77. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  78. TCCR0A : byte absolute $00+$45; // Timer/Counter Control Register A
  79. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  80. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  81. // CPU
  82. PRR : byte absolute $00+$64; // Power Reduction Register
  83. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  84. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  85. SREG : byte absolute $00+$5F; // Status Register
  86. SPL : byte absolute $00+$5D; // Stack Pointe Low
  87. SPH : byte absolute $00+$5E; // Stack Pointe High
  88. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  89. MCUCR : byte absolute $00+$55; // MCU Control Register
  90. MCUSR : byte absolute $00+$54; // MCU Status Register
  91. SMCR : byte absolute $00+$53; //
  92. GPIOR2 : byte absolute $00+$4B; // General Purpose I/O Register 2
  93. GPIOR1 : byte absolute $00+$4A; // General Purpose I/O Register 1
  94. GPIOR0 : byte absolute $00+$3E; // General Purpose I/O Register 0
  95. PORTCR : byte absolute $00+$32; // Port Configuration Register
  96. // EEPROM
  97. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Byte
  98. EEDR : byte absolute $00+$40; // EEPROM Data Register
  99. EECR : byte absolute $00+$3F; // EEPROM Control Register
  100. const
  101. // TIMSK1
  102. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  103. OCIE1B = 2; // Timer/Counter1 Output CompareB Match Interrupt Enable
  104. OCIE1A = 1; // Timer/Counter1 Output CompareA Match Interrupt Enable
  105. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  106. // TIFR1
  107. ICF1 = 5; // Input Capture Flag 1
  108. OCF1B = 2; // Output Compare Flag 1B
  109. OCF1A = 1; // Output Compare Flag 1A
  110. TOV1 = 0; // Timer/Counter1 Overflow Flag
  111. // TCCR1A
  112. COM1A = 6; // Compare Output Mode 1A, bits
  113. COM1B = 4; // Compare Output Mode 1B, bits
  114. WGM1 = 0; // Waveform Generation Mode
  115. // TCCR1B
  116. ICNC1 = 7; // Input Capture 1 Noise Canceler
  117. ICES1 = 6; // Input Capture 1 Edge Select
  118. CS1 = 0; // Prescaler source of Timer/Counter 1
  119. // TCCR1C
  120. FOC1A = 7; //
  121. FOC1B = 6; //
  122. // GTCCR
  123. TSM = 7; // Timer/Counter Synchronization Mode
  124. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  125. // ACSR
  126. ACD = 7; // Analog Comparator Disable
  127. ACBG = 6; // Analog Comparator Bandgap Select
  128. ACO = 5; // Analog Compare Output
  129. ACI = 4; // Analog Comparator Interrupt Flag
  130. ACIE = 3; // Analog Comparator Interrupt Enable
  131. ACIC = 2; // Analog Comparator Input Capture Enable
  132. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  133. // DIDR1
  134. AIN1D = 1; // AIN1 Digital Input Disable
  135. AIN0D = 0; // AIN0 Digital Input Disable
  136. // SPSR
  137. SPIF = 7; // SPI Interrupt Flag
  138. WCOL = 6; // Write Collision Flag
  139. SPI2X = 0; // Double SPI Speed Bit
  140. // SPCR
  141. SPIE = 7; // SPI Interrupt Enable
  142. SPE = 6; // SPI Enable
  143. DORD = 5; // Data Order
  144. MSTR = 4; // Master/Slave Select
  145. CPOL = 3; // Clock polarity
  146. CPHA = 2; // Clock Phase
  147. SPR = 0; // SPI Clock Rate Selects
  148. // WDTCSR
  149. WDIF = 7; // Watchdog Timeout Interrupt Flag
  150. WDIE = 6; // Watchdog Timeout Interrupt Enable
  151. WDP = 0; // Watchdog Timer Prescaler Bits
  152. WDCE = 4; // Watchdog Change Enable
  153. WDE = 3; // Watch Dog Enable
  154. // TWHSR
  155. TWHS = 0; //
  156. // TWAMR
  157. TWAM = 1; //
  158. // TWCR
  159. TWINT = 7; // TWI Interrupt Flag
  160. TWEA = 6; // TWI Enable Acknowledge Bit
  161. TWSTA = 5; // TWI Start Condition Bit
  162. TWSTO = 4; // TWI Stop Condition Bit
  163. TWWC = 3; // TWI Write Collition Flag
  164. TWEN = 2; // TWI Enable Bit
  165. TWIE = 0; // TWI Interrupt Enable
  166. // TWSR
  167. TWS = 3; // TWI Status
  168. TWPS = 0; // TWI Prescaler
  169. // TWAR
  170. TWA = 1; // TWI (Slave) Address register Bits
  171. TWGCE = 0; // TWI General Call Recognition Enable Bit
  172. // ADMUX
  173. REFS0 = 6; // Reference Selection Bit 0
  174. ADLAR = 5; // Left Adjust Result
  175. MUX = 0; // Analog Channel and Gain Selection Bits
  176. // ADCSRA
  177. ADEN = 7; // ADC Enable
  178. ADSC = 6; // ADC Start Conversion
  179. ADATE = 5; // ADC Auto Trigger Enable
  180. ADIF = 4; // ADC Interrupt Flag
  181. ADIE = 3; // ADC Interrupt Enable
  182. ADPS = 0; // ADC Prescaler Select Bits
  183. // ADCSRB
  184. ACME = 6; //
  185. ADTS = 0; // ADC Auto Trigger Source bits
  186. // DIDR1
  187. // DIDR0
  188. ADC7D = 7; //
  189. ADC6D = 6; //
  190. ADC5D = 5; //
  191. ADC4D = 4; //
  192. ADC3D = 3; //
  193. ADC2D = 2; //
  194. ADC1D = 1; //
  195. ADC0D = 0; //
  196. // EICRA
  197. ISC1 = 2; // External Interrupt Sense Control 1 Bits
  198. ISC0 = 0; // External Interrupt Sense Control 0 Bits
  199. // EIMSK
  200. INT = 0; // External Interrupt Request 1 Enable
  201. // EIFR
  202. INTF = 0; // External Interrupt Flags
  203. // PCICR
  204. PCIE = 0; //
  205. // PCMSK3
  206. PCINT = 0; // Pin Change Enable Masks
  207. // PCMSK2
  208. // PCMSK1
  209. // PCMSK0
  210. // PCIFR
  211. PCIF = 0; // Pin Change Interrupt Flags
  212. // TCCR0A
  213. CTC0 = 3; // Clear Timer on Compare Match
  214. CS0 = 0; // Clock Select
  215. // TIMSK0
  216. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  217. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  218. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  219. // TIFR0
  220. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  221. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  222. TOV0 = 0; // Timer/Counter0 Overflow Flag
  223. // GTCCR
  224. // PRR
  225. PRTWI = 7; // Power Reduction TWI
  226. PRTIM0 = 5; // Power Reduction Timer/Counter0
  227. PRTIM1 = 3; // Power Reduction Timer/Counter1
  228. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  229. PRADC = 0; // Power Reduction ADC
  230. // CLKPR
  231. CLKPCE = 7; // Clock Prescaler Change Enable
  232. CLKPS = 0; // Clock Prescaler Select Bits
  233. // SREG
  234. I = 7; // Global Interrupt Enable
  235. T = 6; // Bit Copy Storage
  236. H = 5; // Half Carry Flag
  237. S = 4; // Sign Bit
  238. V = 3; // Two's Complement Overflow Flag
  239. N = 2; // Negative Flag
  240. Z = 1; // Zero Flag
  241. C = 0; // Carry Flag
  242. // SPMCSR
  243. RWWSB = 6; // Read-While-Write Section Busy
  244. CTPB = 4; // Clear Temporary Page Buffer
  245. RFLB = 3; // Read Fuse and Lock Bits
  246. PGWRT = 2; // Page Write
  247. PGERS = 1; // Page Erase
  248. SELFPRGEN = 0; // Self Programming Enable
  249. // MCUCR
  250. BODS = 6; // BOD Sleep
  251. BODSE = 5; // BOD Sleep Enable
  252. PUD = 4; //
  253. // MCUSR
  254. WDRF = 3; // Watchdog Reset Flag
  255. BORF = 2; // Brown-out Reset Flag
  256. EXTRF = 1; // External Reset Flag
  257. PORF = 0; // Power-on reset flag
  258. // SMCR
  259. SM = 1; //
  260. SE = 0; //
  261. // PORTCR
  262. BBMD = 7; //
  263. BBMC = 6; //
  264. BBMB = 5; //
  265. BBMA = 4; //
  266. PUDD = 3; //
  267. PUDC = 2; //
  268. PUDB = 1; //
  269. PUDA = 0; //
  270. // EECR
  271. EEPM = 4; // EEPROM Programming Mode Bits
  272. EERIE = 3; // EEPROM Ready Interrupt Enable
  273. EEMPE = 2; // EEPROM Master Write Enable
  274. EEPE = 1; // EEPROM Write Enable
  275. EERE = 0; // EEPROM Read Enable
  276. implementation
  277. {$define RELBRANCHES}
  278. {$i avrcommon.inc}
  279. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  280. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  281. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 3 Pin Change Interrupt Request 0
  282. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 4 Pin Change Interrupt Request 1
  283. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 5 Pin Change Interrupt Request 2
  284. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 6 Pin Change Interrupt Request 3
  285. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 7 Watchdog Time-out Interrupt
  286. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 8 Timer/Counter1 Capture Event
  287. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 9 Timer/Counter1 Compare Match A
  288. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 10 Timer/Counter1 Compare Match B
  289. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 11 Timer/Counter1 Overflow
  290. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 12 TimerCounter0 Compare Match A
  291. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 13 TimerCounter0 Compare Match B
  292. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 14 Timer/Couner0 Overflow
  293. procedure SPI_STC_ISR; external name 'SPI_STC_ISR'; // Interrupt 15 SPI Serial Transfer Complete
  294. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 16 ADC Conversion Complete
  295. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 17 EEPROM Ready
  296. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 18 Analog Comparator
  297. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 19 Two-wire Serial Interface
  298. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  299. asm
  300. rjmp __dtors_end
  301. rjmp INT0_ISR
  302. rjmp INT1_ISR
  303. rjmp PCINT0_ISR
  304. rjmp PCINT1_ISR
  305. rjmp PCINT2_ISR
  306. rjmp PCINT3_ISR
  307. rjmp WDT_ISR
  308. rjmp TIMER1_CAPT_ISR
  309. rjmp TIMER1_COMPA_ISR
  310. rjmp TIMER1_COMPB_ISR
  311. rjmp TIMER1_OVF_ISR
  312. rjmp TIMER0_COMPA_ISR
  313. rjmp TIMER0_COMPB_ISR
  314. rjmp TIMER0_OVF_ISR
  315. rjmp SPI_STC_ISR
  316. rjmp ADC_ISR
  317. rjmp EE_RDY_ISR
  318. rjmp ANA_COMP_ISR
  319. rjmp TWI_ISR
  320. .weak INT0_ISR
  321. .weak INT1_ISR
  322. .weak PCINT0_ISR
  323. .weak PCINT1_ISR
  324. .weak PCINT2_ISR
  325. .weak PCINT3_ISR
  326. .weak WDT_ISR
  327. .weak TIMER1_CAPT_ISR
  328. .weak TIMER1_COMPA_ISR
  329. .weak TIMER1_COMPB_ISR
  330. .weak TIMER1_OVF_ISR
  331. .weak TIMER0_COMPA_ISR
  332. .weak TIMER0_COMPB_ISR
  333. .weak TIMER0_OVF_ISR
  334. .weak SPI_STC_ISR
  335. .weak ADC_ISR
  336. .weak EE_RDY_ISR
  337. .weak ANA_COMP_ISR
  338. .weak TWI_ISR
  339. .set INT0_ISR, Default_IRQ_handler
  340. .set INT1_ISR, Default_IRQ_handler
  341. .set PCINT0_ISR, Default_IRQ_handler
  342. .set PCINT1_ISR, Default_IRQ_handler
  343. .set PCINT2_ISR, Default_IRQ_handler
  344. .set PCINT3_ISR, Default_IRQ_handler
  345. .set WDT_ISR, Default_IRQ_handler
  346. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  347. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  348. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  349. .set TIMER1_OVF_ISR, Default_IRQ_handler
  350. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  351. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  352. .set TIMER0_OVF_ISR, Default_IRQ_handler
  353. .set SPI_STC_ISR, Default_IRQ_handler
  354. .set ADC_ISR, Default_IRQ_handler
  355. .set EE_RDY_ISR, Default_IRQ_handler
  356. .set ANA_COMP_ISR, Default_IRQ_handler
  357. .set TWI_ISR, Default_IRQ_handler
  358. end;
  359. end.