cpuinfo.pas 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. {
  2. Copyright (c) 1998-2002 by the Free Pascal development team
  3. Basic Processor information for the Risc-V32
  4. See the file COPYING.FPC, included in this distribution,
  5. for details about the copyright.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  9. **********************************************************************}
  10. Unit CPUInfo;
  11. {$i fpcdefs.inc}
  12. Interface
  13. uses
  14. globtype;
  15. Type
  16. bestreal = double;
  17. bestrealrec = TDoubleRec;
  18. ts32real = single;
  19. ts64real = double;
  20. ts80real = extended;
  21. ts128real = extended;
  22. ts64comp = comp;
  23. pbestreal=^bestreal;
  24. { possible supported processors for this target }
  25. tcputype =
  26. (cpu_none,
  27. cpu_rv32imac,
  28. cpu_rv32ima,
  29. cpu_rv32im,
  30. cpu_rv32i,
  31. cpu_rv32e,
  32. cpu_rv32imc
  33. );
  34. tfputype =
  35. (fpu_none,
  36. fpu_libgcc,
  37. fpu_soft,
  38. fpu_fd
  39. );
  40. tcontrollertype =
  41. (ct_none,
  42. ct_fe310g000,
  43. ct_fe310g002,
  44. ct_hifive1,
  45. ct_hifive1revb,
  46. ct_redfive,
  47. ct_redfivething,
  48. ct_gd32vf103c4,
  49. ct_gd32vf103c6,
  50. ct_gd32vf103c8,
  51. ct_gd32vf103cb,
  52. ct_gd32vf103r4,
  53. ct_gd32vf103r6,
  54. ct_gd32vf103r8,
  55. ct_gd32vf103rb,
  56. ct_gd32vf103t4,
  57. ct_gd32vf103t6,
  58. ct_gd32vf103t8,
  59. ct_gd32vf103tb,
  60. ct_gd32vf103v8,
  61. ct_gd32vf103vb,
  62. ct_ch32v303cb,
  63. ct_ch32v303rb,
  64. ct_ch32v303rc,
  65. ct_ch32v303vc,
  66. ct_ch32v305fb,
  67. ct_ch32v305rb,
  68. ct_ch32v307rc,
  69. ct_ch32v307wc,
  70. ct_ch32V307vc,
  71. ct_esp32c3
  72. );
  73. tcontrollerdatatype = record
  74. controllertypestr, controllerunitstr: string[20];
  75. cputype: tcputype; fputype: tfputype;
  76. flashbase, flashsize, srambase, sramsize, eeprombase, eepromsize, bootbase, bootsize: dword;
  77. end;
  78. Const
  79. { Is there support for dealing with multiple microcontrollers available }
  80. { for this platform? }
  81. ControllerSupport = true;
  82. { We know that there are fields after sramsize
  83. but we don't care about this warning }
  84. {$PUSH}
  85. {$WARN 3177 OFF}
  86. embedded_controllers : array [tcontrollertype] of tcontrollerdatatype =
  87. (
  88. (controllertypestr:'' ; controllerunitstr:''; cputype:cpu_none; fputype:fpu_none; flashbase:0; flashsize:0; srambase:0; sramsize:0),
  89. (controllertypestr:'FE310G000' ; controllerunitstr:'FE310G000'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$20400000; flashsize:$01000000; srambase:$80000000; sramsize:$00004000),
  90. (controllertypestr:'FE310G002' ; controllerunitstr:'FE310G002'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$20010000; flashsize:$00400000; srambase:$80000000; sramsize:$00004000),
  91. (controllertypestr:'HIFIVE1' ; controllerunitstr:'FE310G000'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$20400000; flashsize:$01000000; srambase:$80000000; sramsize:$00004000),
  92. (controllertypestr:'HIFIVE1REVB' ; controllerunitstr:'FE310G002'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$20010000; flashsize:$00400000; srambase:$80000000; sramsize:$00004000),
  93. (controllertypestr:'REDFIVE' ; controllerunitstr:'FE310G002'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$20010000; flashsize:$00400000; srambase:$80000000; sramsize:$00004000),
  94. (controllertypestr:'REDFIVETHING'; controllerunitstr:'FE310G002'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$20010000; flashsize:$02400000; srambase:$80000000; sramsize:$00004000),
  95. (controllertypestr:'GD32VF103C4' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00004000; srambase:$20000000; sramsize:$00001800),
  96. (controllertypestr:'GD32VF103C6' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00008000; srambase:$20000000; sramsize:$00002800),
  97. (controllertypestr:'GD32VF103C8' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00010000; srambase:$20000000; sramsize:$00005000),
  98. (controllertypestr:'GD32VF103CB' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00020000; srambase:$20000000; sramsize:$00008000),
  99. (controllertypestr:'GD32VF103R4' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00004000; srambase:$20000000; sramsize:$00001800),
  100. (controllertypestr:'GD32VF103R6' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00008000; srambase:$20000000; sramsize:$00002800),
  101. (controllertypestr:'GD32VF103R8' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00010000; srambase:$20000000; sramsize:$00005000),
  102. (controllertypestr:'GD32VF103RB' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00020000; srambase:$20000000; sramsize:$00008000),
  103. (controllertypestr:'GD32VF103T4' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00004000; srambase:$20000000; sramsize:$00001800),
  104. (controllertypestr:'GD32VF103T6' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00008000; srambase:$20000000; sramsize:$00002800),
  105. (controllertypestr:'GD32VF103T8' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00010000; srambase:$20000000; sramsize:$00005000),
  106. (controllertypestr:'GD32VF103TB' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00020000; srambase:$20000000; sramsize:$00008000),
  107. (controllertypestr:'GD32VF103V8' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00010000; srambase:$20000000; sramsize:$00005000),
  108. (controllertypestr:'GD32VF103VB' ; controllerunitstr:'GD32VF103XX'; cputype:cpu_rv32imac; fputype:fpu_none; flashbase:$08000000; flashsize:$00020000; srambase:$20000000; sramsize:$00008000),
  109. (controllertypestr:'CH32V303CB'; controllerunitstr:'CH32V303'; cputype:cpu_rv32imac; fputype:fpu_fd; flashbase:$00000000; flashsize:$00020000; srambase:$20000000; sramsize:$00008000),
  110. (controllertypestr:'CH32V303RB'; controllerunitstr:'CH32V303'; cputype:cpu_rv32imac; fputype:fpu_fd; flashbase:$00000000; flashsize:$00020000; srambase:$20000000; sramsize:$00008000),
  111. (controllertypestr:'CH32V303RC'; controllerunitstr:'CH32V303'; cputype:cpu_rv32imac; fputype:fpu_fd; flashbase:$00000000; flashsize:$00040000; srambase:$20000000; sramsize:$00010000),
  112. (controllertypestr:'CH32V303VC'; controllerunitstr:'CH32V303'; cputype:cpu_rv32imac; fputype:fpu_fd; flashbase:$00000000; flashsize:$00040000; srambase:$20000000; sramsize:$00010000),
  113. (controllertypestr:'CH32V305FB'; controllerunitstr:'CH32V307'; cputype:cpu_rv32imac; fputype:fpu_fd; flashbase:$00000000; flashsize:$00020000; srambase:$20000000; sramsize:$00008000),
  114. (controllertypestr:'CH32V305RB'; controllerunitstr:'CH32V307'; cputype:cpu_rv32imac; fputype:fpu_fd; flashbase:$00000000; flashsize:$00020000; srambase:$20000000; sramsize:$00008000),
  115. (controllertypestr:'CH32V307RC'; controllerunitstr:'CH32V307'; cputype:cpu_rv32imac; fputype:fpu_fd; flashbase:$00000000; flashsize:$00040000; srambase:$20000000; sramsize:$00010000),
  116. (controllertypestr:'CH32V307WC'; controllerunitstr:'CH32V307'; cputype:cpu_rv32imac; fputype:fpu_fd; flashbase:$00000000; flashsize:$00040000; srambase:$20000000; sramsize:$00010000),
  117. (controllertypestr:'CH32V307VC'; controllerunitstr:'CH32V307'; cputype:cpu_rv32imac; fputype:fpu_fd; flashbase:$00000000; flashsize:$00040000; srambase:$20000000; sramsize:$00010000),
  118. (controllertypestr:'ESP32C3'; controllerunitstr:'ESP32C3'; cputype:cpu_rv32imc; fputype:fpu_none; flashbase:$00000000; flashsize:2*1024*1024; srambase:$20000000; sramsize:$00010000)
  119. );
  120. {$POP}
  121. { calling conventions supported by the code generator }
  122. supported_calling_conventions : tproccalloptions = [
  123. pocall_internproc,
  124. pocall_safecall,
  125. pocall_stdcall,
  126. { the difference to stdcall is only the name mangling }
  127. pocall_cdecl,
  128. { the difference to stdcall is only the name mangling }
  129. pocall_cppdecl,
  130. { pass all const records by reference }
  131. pocall_mwpascal
  132. ];
  133. cputypestr : array[tcputype] of string[10] = ('',
  134. 'RV32IMAC',
  135. 'RV32IMA',
  136. 'RV32IM',
  137. 'RV32I',
  138. 'RV32E',
  139. 'RV32IMC'
  140. );
  141. fputypestr : array[tfputype] of string[8] = (
  142. 'LIBGCC',
  143. 'NONE',
  144. 'SOFT',
  145. 'FD'
  146. );
  147. { Supported optimizations, only used for information }
  148. supported_optimizerswitches = genericlevel1optimizerswitches+
  149. genericlevel2optimizerswitches+
  150. genericlevel3optimizerswitches-
  151. { no need to write info about those }
  152. [cs_opt_level1,cs_opt_level2,cs_opt_level3]+
  153. [{$ifndef llvm}cs_opt_regvar,{$endif}cs_opt_loopunroll,cs_opt_nodecse,
  154. cs_opt_tailrecursion,cs_opt_reorder_fields,cs_opt_fastmath,
  155. cs_opt_stackframe];
  156. level1optimizerswitches = genericlevel1optimizerswitches;
  157. level2optimizerswitches = genericlevel2optimizerswitches + level1optimizerswitches + [{$ifndef llvm}cs_opt_regvar,{$endif}cs_opt_nodecse,cs_opt_tailrecursion];
  158. level3optimizerswitches = genericlevel3optimizerswitches + level2optimizerswitches;
  159. level4optimizerswitches = genericlevel4optimizerswitches + level3optimizerswitches + [cs_opt_stackframe];
  160. type
  161. tcpuflags =
  162. (CPURV_HAS_MUL,
  163. CPURV_HAS_ATOMIC,
  164. CPURV_HAS_COMPACT,
  165. CPURV_HAS_16REGISTERS
  166. );
  167. const
  168. cpu_capabilities : array[tcputype] of set of tcpuflags =
  169. ( { cpu_none } [],
  170. { cpu_rv32imac } [CPURV_HAS_MUL,CPURV_HAS_ATOMIC,CPURV_HAS_COMPACT],
  171. { cpu_rv32ima } [CPURV_HAS_MUL,CPURV_HAS_ATOMIC],
  172. { cpu_rv32im } [CPURV_HAS_MUL],
  173. { cpu_rv32i } [],
  174. { cpu_rv32e } [CPURV_HAS_16REGISTERS],
  175. { cpu_rv32imc } [CPURV_HAS_MUL,CPURV_HAS_COMPACT]
  176. );
  177. Implementation
  178. end.