cgx86.pas 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the common parts of the code generator for the i386 and the x86-64.
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. { This unit implements the common parts of the code generator for the i386 and the x86-64.
  18. }
  19. unit cgx86;
  20. {$i fpcdefs.inc}
  21. interface
  22. uses
  23. globtype,
  24. cgbase,cgutils,cgobj,
  25. aasmbase,aasmtai,aasmcpu,
  26. cpubase,cpuinfo,rgobj,rgx86,rgcpu,
  27. symconst,symtype;
  28. type
  29. tcgx86 = class(tcg)
  30. rgfpu : Trgx86fpu;
  31. procedure done_register_allocators;override;
  32. function getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  33. function getmmxregister(list:Taasmoutput):Tregister;
  34. function getmmregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  35. procedure getcpuregister(list:Taasmoutput;r:Tregister);override;
  36. procedure ungetcpuregister(list:Taasmoutput;r:Tregister);override;
  37. procedure alloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);override;
  38. procedure dealloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);override;
  39. function uses_registers(rt:Tregistertype):boolean;override;
  40. procedure add_reg_instruction(instr:Tai;r:tregister);override;
  41. procedure dec_fpu_stack;
  42. procedure inc_fpu_stack;
  43. procedure a_call_name(list : taasmoutput;const s : string);override;
  44. procedure a_call_reg(list : taasmoutput;reg : tregister);override;
  45. procedure a_op_const_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister); override;
  46. procedure a_op_const_ref(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference); override;
  47. procedure a_op_reg_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  48. procedure a_op_ref_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister); override;
  49. procedure a_op_reg_ref(list : taasmoutput; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference); override;
  50. procedure a_op_const_reg_reg(list: taasmoutput; op: TOpCg;
  51. size: tcgsize; a: aint; src, dst: tregister); override;
  52. procedure a_op_reg_reg_reg(list: taasmoutput; op: TOpCg;
  53. size: tcgsize; src1, src2, dst: tregister); override;
  54. { move instructions }
  55. procedure a_load_const_reg(list : taasmoutput; tosize: tcgsize; a : aint;reg : tregister);override;
  56. procedure a_load_const_ref(list : taasmoutput; tosize: tcgsize; a : aint;const ref : treference);override;
  57. procedure a_load_reg_ref(list : taasmoutput;fromsize,tosize: tcgsize; reg : tregister;const ref : treference);override;
  58. procedure a_load_ref_reg(list : taasmoutput;fromsize,tosize: tcgsize;const ref : treference;reg : tregister);override;
  59. procedure a_load_reg_reg(list : taasmoutput;fromsize,tosize: tcgsize;reg1,reg2 : tregister);override;
  60. procedure a_loadaddr_ref_reg(list : taasmoutput;const ref : treference;r : tregister);override;
  61. { fpu move instructions }
  62. procedure a_loadfpu_reg_reg(list: taasmoutput; size: tcgsize; reg1, reg2: tregister); override;
  63. procedure a_loadfpu_ref_reg(list: taasmoutput; size: tcgsize; const ref: treference; reg: tregister); override;
  64. procedure a_loadfpu_reg_ref(list: taasmoutput; size: tcgsize; reg: tregister; const ref: treference); override;
  65. { vector register move instructions }
  66. procedure a_loadmm_reg_reg(list: taasmoutput; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  67. procedure a_loadmm_ref_reg(list: taasmoutput; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  68. procedure a_loadmm_reg_ref(list: taasmoutput; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  69. procedure a_opmm_ref_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  70. procedure a_opmm_reg_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);override;
  71. { comparison operations }
  72. procedure a_cmp_const_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  73. l : tasmlabel);override;
  74. procedure a_cmp_const_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  75. l : tasmlabel);override;
  76. procedure a_cmp_reg_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  77. procedure a_cmp_ref_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister; l : tasmlabel); override;
  78. procedure a_cmp_reg_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); override;
  79. procedure a_jmp_name(list : taasmoutput;const s : string);override;
  80. procedure a_jmp_always(list : taasmoutput;l: tasmlabel); override;
  81. procedure a_jmp_flags(list : taasmoutput;const f : TResFlags;l: tasmlabel); override;
  82. procedure g_flags2reg(list: taasmoutput; size: TCgSize; const f: tresflags; reg: TRegister); override;
  83. procedure g_flags2ref(list: taasmoutput; size: TCgSize; const f: tresflags; const ref: TReference); override;
  84. procedure g_concatcopy(list : taasmoutput;const source,dest : treference;len : aint);override;
  85. { entry/exit code helpers }
  86. procedure g_releasevaluepara_openarray(list : taasmoutput;const l:tlocation);override;
  87. procedure g_profilecode(list : taasmoutput);override;
  88. procedure g_stackpointer_alloc(list : taasmoutput;localsize : longint);override;
  89. procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;
  90. procedure g_overflowcheck(list: taasmoutput; const l:tlocation;def:tdef);override;
  91. procedure make_simple_ref(list:taasmoutput;var ref: treference);
  92. protected
  93. procedure a_jmp_cond(list : taasmoutput;cond : TOpCmp;l: tasmlabel);
  94. procedure check_register_size(size:tcgsize;reg:tregister);
  95. procedure opmm_loc_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  96. private
  97. procedure sizes2load(s1,s2 : tcgsize;var op: tasmop; var s3: topsize);
  98. procedure floatload(list: taasmoutput; t : tcgsize;const ref : treference);
  99. procedure floatstore(list: taasmoutput; t : tcgsize;const ref : treference);
  100. procedure floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  101. procedure floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  102. end;
  103. const
  104. {$ifdef x86_64}
  105. TCGSize2OpSize: Array[tcgsize] of topsize =
  106. (S_NO,S_B,S_W,S_L,S_Q,S_T,S_B,S_W,S_L,S_Q,S_Q,
  107. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  108. S_NO,S_NO,S_NO,S_MD,S_T,
  109. S_NO,S_NO,S_NO,S_NO,S_T);
  110. {$else x86_64}
  111. TCGSize2OpSize: Array[tcgsize] of topsize =
  112. (S_NO,S_B,S_W,S_L,S_L,S_T,S_B,S_W,S_L,S_L,S_L,
  113. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  114. S_NO,S_NO,S_NO,S_MD,S_T,
  115. S_NO,S_NO,S_NO,S_NO,S_T);
  116. {$endif x86_64}
  117. {$ifndef NOTARGETWIN}
  118. winstackpagesize = 4096;
  119. {$endif NOTARGETWIN}
  120. implementation
  121. uses
  122. globals,verbose,systems,cutils,
  123. dwarf,
  124. symdef,defutil,paramgr,procinfo;
  125. const
  126. TOpCG2AsmOp: Array[topcg] of TAsmOp = (A_NONE,A_ADD,A_AND,A_DIV,
  127. A_IDIV,A_MUL, A_IMUL, A_NEG,A_NOT,A_OR,
  128. A_SAR,A_SHL,A_SHR,A_SUB,A_XOR);
  129. TOpCmp2AsmCond: Array[topcmp] of TAsmCond = (C_NONE,
  130. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A);
  131. procedure Tcgx86.done_register_allocators;
  132. begin
  133. rg[R_INTREGISTER].free;
  134. rg[R_MMREGISTER].free;
  135. rg[R_MMXREGISTER].free;
  136. rgfpu.free;
  137. inherited done_register_allocators;
  138. end;
  139. function Tcgx86.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;
  140. begin
  141. result:=rgfpu.getregisterfpu(list);
  142. end;
  143. function Tcgx86.getmmxregister(list:Taasmoutput):Tregister;
  144. begin
  145. if not assigned(rg[R_MMXREGISTER]) then
  146. internalerror(200312124);
  147. result:=rg[R_MMXREGISTER].getregister(list,R_SUBNONE);
  148. end;
  149. function Tcgx86.getmmregister(list:Taasmoutput;size:Tcgsize):Tregister;
  150. begin
  151. if not assigned(rg[R_MMXREGISTER]) then
  152. internalerror(200312124);
  153. case size of
  154. OS_F64:
  155. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMD);
  156. OS_F32:
  157. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMS);
  158. else
  159. internalerror(200506041);
  160. end;
  161. end;
  162. procedure Tcgx86.getcpuregister(list:Taasmoutput;r:Tregister);
  163. begin
  164. if getregtype(r)=R_FPUREGISTER then
  165. internalerror(2003121210)
  166. else
  167. inherited getcpuregister(list,r);
  168. end;
  169. procedure tcgx86.ungetcpuregister(list:Taasmoutput;r:Tregister);
  170. begin
  171. if getregtype(r)=R_FPUREGISTER then
  172. rgfpu.ungetregisterfpu(list,r)
  173. else
  174. inherited ungetcpuregister(list,r);
  175. end;
  176. procedure Tcgx86.alloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);
  177. begin
  178. if rt<>R_FPUREGISTER then
  179. inherited alloccpuregisters(list,rt,r);
  180. end;
  181. procedure Tcgx86.dealloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);
  182. begin
  183. if rt<>R_FPUREGISTER then
  184. inherited dealloccpuregisters(list,rt,r);
  185. end;
  186. function Tcgx86.uses_registers(rt:Tregistertype):boolean;
  187. begin
  188. if rt=R_FPUREGISTER then
  189. result:=false
  190. else
  191. result:=inherited uses_registers(rt);
  192. end;
  193. procedure tcgx86.add_reg_instruction(instr:Tai;r:tregister);
  194. begin
  195. if getregtype(r)<>R_FPUREGISTER then
  196. inherited add_reg_instruction(instr,r);
  197. end;
  198. procedure tcgx86.dec_fpu_stack;
  199. begin
  200. dec(rgfpu.fpuvaroffset);
  201. end;
  202. procedure tcgx86.inc_fpu_stack;
  203. begin
  204. inc(rgfpu.fpuvaroffset);
  205. end;
  206. {****************************************************************************
  207. This is private property, keep out! :)
  208. ****************************************************************************}
  209. procedure tcgx86.sizes2load(s1,s2 : tcgsize; var op: tasmop; var s3: topsize);
  210. begin
  211. case s2 of
  212. OS_8,OS_S8 :
  213. if S1 in [OS_8,OS_S8] then
  214. s3 := S_B
  215. else
  216. internalerror(200109221);
  217. OS_16,OS_S16:
  218. case s1 of
  219. OS_8,OS_S8:
  220. s3 := S_BW;
  221. OS_16,OS_S16:
  222. s3 := S_W;
  223. else
  224. internalerror(200109222);
  225. end;
  226. OS_32,OS_S32:
  227. case s1 of
  228. OS_8,OS_S8:
  229. s3 := S_BL;
  230. OS_16,OS_S16:
  231. s3 := S_WL;
  232. OS_32,OS_S32:
  233. s3 := S_L;
  234. else
  235. internalerror(200109223);
  236. end;
  237. {$ifdef x86_64}
  238. OS_64,OS_S64:
  239. case s1 of
  240. OS_8:
  241. s3 := S_BL;
  242. OS_S8:
  243. s3 := S_BQ;
  244. OS_16:
  245. s3 := S_WL;
  246. OS_S16:
  247. s3 := S_WQ;
  248. OS_32:
  249. s3 := S_L;
  250. OS_S32:
  251. s3 := S_LQ;
  252. OS_64,OS_S64:
  253. s3 := S_Q;
  254. else
  255. internalerror(200304302);
  256. end;
  257. {$endif x86_64}
  258. else
  259. internalerror(200109227);
  260. end;
  261. if s3 in [S_B,S_W,S_L,S_Q] then
  262. op := A_MOV
  263. else if s1 in [OS_8,OS_16,OS_32,OS_64] then
  264. op := A_MOVZX
  265. else
  266. {$ifdef x86_64}
  267. if s3 in [S_LQ] then
  268. op := A_MOVSXD
  269. else
  270. {$endif x86_64}
  271. op := A_MOVSX;
  272. end;
  273. procedure tcgx86.make_simple_ref(list:taasmoutput;var ref: treference);
  274. var
  275. hreg : tregister;
  276. href : treference;
  277. begin
  278. {$ifdef x86_64}
  279. { Only 32bit is allowed }
  280. if ((ref.offset<low(longint)) or (ref.offset>high(longint))) then
  281. begin
  282. { Load constant value to register }
  283. hreg:=GetAddressRegister(list);
  284. list.concat(taicpu.op_const_reg(A_MOV,S_Q,ref.offset,hreg));
  285. ref.offset:=0;
  286. {if assigned(ref.symbol) then
  287. begin
  288. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_Q,ref.symbol,0,hreg));
  289. ref.symbol:=nil;
  290. end;}
  291. { Add register to reference }
  292. if ref.index=NR_NO then
  293. ref.index:=hreg
  294. else
  295. begin
  296. if ref.scalefactor<>0 then
  297. begin
  298. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  299. ref.base:=hreg;
  300. end
  301. else
  302. begin
  303. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.index,hreg));
  304. ref.index:=hreg;
  305. end;
  306. end;
  307. end;
  308. if (cs_create_pic in aktmoduleswitches) and
  309. assigned(ref.symbol) then
  310. begin
  311. reference_reset_symbol(href,ref.symbol,0);
  312. hreg:=getaddressregister(list);
  313. href.refaddr:=addr_pic;
  314. href.base:=NR_RIP;
  315. list.concat(taicpu.op_ref_reg(A_MOV,S_Q,href,hreg));
  316. ref.symbol:=nil;
  317. if ref.index=NR_NO then
  318. begin
  319. ref.index:=hreg;
  320. ref.scalefactor:=1;
  321. end
  322. else if ref.base=NR_NO then
  323. ref.base:=hreg
  324. else
  325. begin
  326. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  327. ref.base:=hreg;
  328. end;
  329. end;
  330. {$else x86_64}
  331. if (cs_create_pic in aktmoduleswitches) and
  332. assigned(ref.symbol) then
  333. begin
  334. reference_reset_symbol(href,ref.symbol,0);
  335. hreg:=getaddressregister(list);
  336. href.refaddr:=addr_pic;
  337. href.base:=current_procinfo.got;
  338. list.concat(taicpu.op_ref_reg(A_MOV,S_L,href,hreg));
  339. ref.symbol:=nil;
  340. if ref.base=NR_NO then
  341. ref.base:=hreg
  342. else if ref.index=NR_NO then
  343. begin
  344. ref.index:=hreg;
  345. ref.scalefactor:=1;
  346. end
  347. else
  348. begin
  349. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  350. ref.base:=hreg;
  351. end;
  352. end;
  353. {$endif x86_64}
  354. end;
  355. procedure tcgx86.floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  356. begin
  357. case t of
  358. OS_F32 :
  359. begin
  360. op:=A_FLD;
  361. s:=S_FS;
  362. end;
  363. OS_F64 :
  364. begin
  365. op:=A_FLD;
  366. s:=S_FL;
  367. end;
  368. OS_F80 :
  369. begin
  370. op:=A_FLD;
  371. s:=S_FX;
  372. end;
  373. OS_C64 :
  374. begin
  375. op:=A_FILD;
  376. s:=S_IQ;
  377. end;
  378. else
  379. internalerror(200204041);
  380. end;
  381. end;
  382. procedure tcgx86.floatload(list: taasmoutput; t : tcgsize;const ref : treference);
  383. var
  384. op : tasmop;
  385. s : topsize;
  386. tmpref : treference;
  387. begin
  388. tmpref:=ref;
  389. make_simple_ref(list,tmpref);
  390. floatloadops(t,op,s);
  391. list.concat(Taicpu.Op_ref(op,s,tmpref));
  392. inc_fpu_stack;
  393. end;
  394. procedure tcgx86.floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  395. begin
  396. case t of
  397. OS_F32 :
  398. begin
  399. op:=A_FSTP;
  400. s:=S_FS;
  401. end;
  402. OS_F64 :
  403. begin
  404. op:=A_FSTP;
  405. s:=S_FL;
  406. end;
  407. OS_F80 :
  408. begin
  409. op:=A_FSTP;
  410. s:=S_FX;
  411. end;
  412. OS_C64 :
  413. begin
  414. op:=A_FISTP;
  415. s:=S_IQ;
  416. end;
  417. else
  418. internalerror(200204042);
  419. end;
  420. end;
  421. procedure tcgx86.floatstore(list: taasmoutput; t : tcgsize;const ref : treference);
  422. var
  423. op : tasmop;
  424. s : topsize;
  425. tmpref : treference;
  426. begin
  427. tmpref:=ref;
  428. make_simple_ref(list,tmpref);
  429. floatstoreops(t,op,s);
  430. list.concat(Taicpu.Op_ref(op,s,tmpref));
  431. { storing non extended floats can cause a floating point overflow }
  432. if t<>OS_F80 then
  433. list.concat(Taicpu.Op_none(A_FWAIT,S_NO));
  434. dec_fpu_stack;
  435. end;
  436. procedure tcgx86.check_register_size(size:tcgsize;reg:tregister);
  437. begin
  438. if TCGSize2OpSize[size]<>TCGSize2OpSize[reg_cgsize(reg)] then
  439. internalerror(200306031);
  440. end;
  441. {****************************************************************************
  442. Assembler code
  443. ****************************************************************************}
  444. procedure tcgx86.a_jmp_name(list : taasmoutput;const s : string);
  445. begin
  446. list.concat(taicpu.op_sym(A_JMP,S_NO,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  447. end;
  448. procedure tcgx86.a_jmp_always(list : taasmoutput;l: tasmlabel);
  449. begin
  450. a_jmp_cond(list, OC_NONE, l);
  451. end;
  452. procedure tcgx86.a_call_name(list : taasmoutput;const s : string);
  453. begin
  454. list.concat(taicpu.op_sym(A_CALL,S_NO,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  455. end;
  456. procedure tcgx86.a_call_reg(list : taasmoutput;reg : tregister);
  457. begin
  458. list.concat(taicpu.op_reg(A_CALL,S_NO,reg));
  459. end;
  460. {********************** load instructions ********************}
  461. procedure tcgx86.a_load_const_reg(list : taasmoutput; tosize: TCGSize; a : aint; reg : TRegister);
  462. begin
  463. check_register_size(tosize,reg);
  464. { the optimizer will change it to "xor reg,reg" when loading zero, }
  465. { no need to do it here too (JM) }
  466. list.concat(taicpu.op_const_reg(A_MOV,TCGSize2OpSize[tosize],a,reg))
  467. end;
  468. procedure tcgx86.a_load_const_ref(list : taasmoutput; tosize: tcgsize; a : aint;const ref : treference);
  469. var
  470. tmpref : treference;
  471. begin
  472. tmpref:=ref;
  473. make_simple_ref(list,tmpref);
  474. {$ifdef x86_64}
  475. { x86_64 only supports signed 32 bits constants directly }
  476. if (tosize in [OS_S64,OS_64]) and
  477. ((a<low(longint)) or (a>high(longint))) then
  478. begin
  479. a_load_const_ref(list,OS_32,longint(a and $ffffffff),tmpref);
  480. inc(tmpref.offset,4);
  481. a_load_const_ref(list,OS_32,longint(a shr 32),tmpref);
  482. end
  483. else
  484. {$endif x86_64}
  485. list.concat(taicpu.op_const_ref(A_MOV,TCGSize2OpSize[tosize],a,tmpref));
  486. end;
  487. procedure tcgx86.a_load_reg_ref(list : taasmoutput; fromsize,tosize: TCGSize; reg : tregister;const ref : treference);
  488. var
  489. op: tasmop;
  490. s: topsize;
  491. tmpsize : tcgsize;
  492. tmpreg : tregister;
  493. tmpref : treference;
  494. begin
  495. tmpref:=ref;
  496. make_simple_ref(list,tmpref);
  497. check_register_size(fromsize,reg);
  498. sizes2load(fromsize,tosize,op,s);
  499. case s of
  500. {$ifdef x86_64}
  501. S_BQ,S_WQ,S_LQ,
  502. {$endif x86_64}
  503. S_BW,S_BL,S_WL :
  504. begin
  505. tmpreg:=getintregister(list,tosize);
  506. {$ifdef x86_64}
  507. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  508. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  509. 64 bit (FK) }
  510. if s in [S_BL,S_WL,S_L] then
  511. begin
  512. tmpreg:=makeregsize(list,tmpreg,OS_32);
  513. tmpsize:=OS_32;
  514. end
  515. else
  516. {$endif x86_64}
  517. tmpsize:=tosize;
  518. list.concat(taicpu.op_reg_reg(op,s,reg,tmpreg));
  519. a_load_reg_ref(list,tmpsize,tosize,tmpreg,tmpref);
  520. end;
  521. else
  522. list.concat(taicpu.op_reg_ref(op,s,reg,tmpref));
  523. end;
  524. end;
  525. procedure tcgx86.a_load_ref_reg(list : taasmoutput;fromsize,tosize : tcgsize;const ref: treference;reg : tregister);
  526. var
  527. op: tasmop;
  528. s: topsize;
  529. tmpref : treference;
  530. begin
  531. tmpref:=ref;
  532. make_simple_ref(list,tmpref);
  533. check_register_size(tosize,reg);
  534. sizes2load(fromsize,tosize,op,s);
  535. {$ifdef x86_64}
  536. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  537. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  538. 64 bit (FK) }
  539. if s in [S_BL,S_WL,S_L] then
  540. reg:=makeregsize(list,reg,OS_32);
  541. {$endif x86_64}
  542. list.concat(taicpu.op_ref_reg(op,s,tmpref,reg));
  543. end;
  544. procedure tcgx86.a_load_reg_reg(list : taasmoutput;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  545. var
  546. op: tasmop;
  547. s: topsize;
  548. instr:Taicpu;
  549. begin
  550. check_register_size(fromsize,reg1);
  551. check_register_size(tosize,reg2);
  552. if tcgsize2size[fromsize]>tcgsize2size[tosize] then
  553. begin
  554. reg1:=makeregsize(list,reg1,tosize);
  555. s:=tcgsize2opsize[tosize];
  556. op:=A_MOV;
  557. end
  558. else
  559. sizes2load(fromsize,tosize,op,s);
  560. {$ifdef x86_64}
  561. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  562. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  563. 64 bit (FK)
  564. }
  565. if s in [S_BL,S_WL,S_L] then
  566. reg2:=makeregsize(list,reg2,OS_32);
  567. {$endif x86_64}
  568. if (reg1<>reg2) then
  569. begin
  570. instr:=taicpu.op_reg_reg(op,s,reg1,reg2);
  571. { Notify the register allocator that we have written a move instruction so
  572. it can try to eliminate it. }
  573. add_move_instruction(instr);
  574. list.concat(instr);
  575. end;
  576. {$ifdef x86_64}
  577. { avoid merging of registers and killing the zero extensions (FK) }
  578. if (tosize in [OS_64,OS_S64]) and (s=S_L) then
  579. list.concat(taicpu.op_const_reg(A_AND,S_L,$ffffffff,reg2));
  580. {$endif x86_64}
  581. end;
  582. procedure tcgx86.a_loadaddr_ref_reg(list : taasmoutput;const ref : treference;r : tregister);
  583. var
  584. tmpref : treference;
  585. begin
  586. with ref do
  587. if (base=NR_NO) and (index=NR_NO) then
  588. begin
  589. if assigned(ref.symbol) then
  590. begin
  591. if cs_create_pic in aktmoduleswitches then
  592. begin
  593. {$ifdef x86_64}
  594. reference_reset_symbol(tmpref,ref.symbol,0);
  595. tmpref.refaddr:=addr_pic;
  596. tmpref.base:=NR_RIP;
  597. list.concat(taicpu.op_ref_reg(A_MOV,S_Q,tmpref,r));
  598. {$else x86_64}
  599. reference_reset_symbol(tmpref,ref.symbol,0);
  600. tmpref.refaddr:=addr_pic;
  601. tmpref.base:=current_procinfo.got;
  602. list.concat(taicpu.op_ref_reg(A_MOV,S_L,tmpref,r));
  603. {$endif x86_64}
  604. end
  605. else
  606. begin
  607. tmpref:=ref;
  608. tmpref.refaddr:=ADDR_FULL;
  609. list.concat(Taicpu.op_ref_reg(A_MOV,tcgsize2opsize[OS_ADDR],tmpref,r));
  610. end;
  611. end
  612. else
  613. a_load_const_reg(list,OS_ADDR,offset,r);
  614. end
  615. else if (base=NR_NO) and (index<>NR_NO) and
  616. (offset=0) and (scalefactor=0) and (symbol=nil) then
  617. a_load_reg_reg(list,OS_ADDR,OS_ADDR,index,r)
  618. else if (base<>NR_NO) and (index=NR_NO) and
  619. (offset=0) and (symbol=nil) then
  620. a_load_reg_reg(list,OS_ADDR,OS_ADDR,base,r)
  621. else
  622. begin
  623. tmpref:=ref;
  624. make_simple_ref(list,tmpref);
  625. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[OS_ADDR],tmpref,r));
  626. end;
  627. end;
  628. { all fpu load routines expect that R_ST[0-7] means an fpu regvar and }
  629. { R_ST means "the current value at the top of the fpu stack" (JM) }
  630. procedure tcgx86.a_loadfpu_reg_reg(list: taasmoutput; size: tcgsize; reg1, reg2: tregister);
  631. begin
  632. if (reg1<>NR_ST) then
  633. begin
  634. list.concat(taicpu.op_reg(A_FLD,S_NO,rgfpu.correct_fpuregister(reg1,rgfpu.fpuvaroffset)));
  635. inc_fpu_stack;
  636. end;
  637. if (reg2<>NR_ST) then
  638. begin
  639. list.concat(taicpu.op_reg(A_FSTP,S_NO,rgfpu.correct_fpuregister(reg2,rgfpu.fpuvaroffset)));
  640. dec_fpu_stack;
  641. end;
  642. end;
  643. procedure tcgx86.a_loadfpu_ref_reg(list: taasmoutput; size: tcgsize; const ref: treference; reg: tregister);
  644. begin
  645. floatload(list,size,ref);
  646. if (reg<>NR_ST) then
  647. a_loadfpu_reg_reg(list,size,NR_ST,reg);
  648. end;
  649. procedure tcgx86.a_loadfpu_reg_ref(list: taasmoutput; size: tcgsize; reg: tregister; const ref: treference);
  650. begin
  651. if reg<>NR_ST then
  652. a_loadfpu_reg_reg(list,size,reg,NR_ST);
  653. floatstore(list,size,ref);
  654. end;
  655. function get_scalar_mm_op(fromsize,tosize : tcgsize) : tasmop;
  656. const
  657. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of tasmop = (
  658. (A_MOVSS,A_CVTSS2SD,A_NONE,A_NONE,A_NONE),
  659. (A_CVTSD2SS,A_MOVSD,A_NONE,A_NONE,A_NONE),
  660. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  661. (A_NONE,A_NONE,A_NONE,A_MOVQ,A_NONE),
  662. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE));
  663. begin
  664. result:=convertop[fromsize,tosize];
  665. if result=A_NONE then
  666. internalerror(200312205);
  667. end;
  668. procedure tcgx86.a_loadmm_reg_reg(list: taasmoutput; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle);
  669. var
  670. instr : taicpu;
  671. begin
  672. if shuffle=nil then
  673. begin
  674. if fromsize=tosize then
  675. instr:=taicpu.op_reg_reg(A_MOVAPS,S_NO,reg1,reg2)
  676. else
  677. internalerror(200312202);
  678. end
  679. else if shufflescalar(shuffle) then
  680. instr:=taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg1,reg2)
  681. else
  682. internalerror(200312201);
  683. case get_scalar_mm_op(fromsize,tosize) of
  684. A_MOVSS,
  685. A_MOVSD,
  686. A_MOVQ:
  687. add_move_instruction(instr);
  688. end;
  689. list.concat(instr);
  690. end;
  691. procedure tcgx86.a_loadmm_ref_reg(list: taasmoutput; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  692. var
  693. tmpref : treference;
  694. begin
  695. tmpref:=ref;
  696. make_simple_ref(list,tmpref);
  697. if shuffle=nil then
  698. list.concat(taicpu.op_ref_reg(A_MOVQ,S_NO,tmpref,reg))
  699. else if shufflescalar(shuffle) then
  700. list.concat(taicpu.op_ref_reg(get_scalar_mm_op(fromsize,tosize),S_NO,tmpref,reg))
  701. else
  702. internalerror(200312252);
  703. end;
  704. procedure tcgx86.a_loadmm_reg_ref(list: taasmoutput; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle);
  705. var
  706. hreg : tregister;
  707. tmpref : treference;
  708. begin
  709. tmpref:=ref;
  710. make_simple_ref(list,tmpref);
  711. if shuffle=nil then
  712. list.concat(taicpu.op_reg_ref(A_MOVQ,S_NO,reg,tmpref))
  713. else if shufflescalar(shuffle) then
  714. begin
  715. if tosize<>fromsize then
  716. begin
  717. hreg:=getmmregister(list,tosize);
  718. list.concat(taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg,hreg));
  719. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(tosize,tosize),S_NO,hreg,tmpref));
  720. end
  721. else
  722. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(fromsize,tosize),S_NO,reg,tmpref));
  723. end
  724. else
  725. internalerror(200312252);
  726. end;
  727. procedure tcgx86.a_opmm_ref_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  728. var
  729. l : tlocation;
  730. begin
  731. l.loc:=LOC_REFERENCE;
  732. l.reference:=ref;
  733. l.size:=size;
  734. opmm_loc_reg(list,op,size,l,reg,shuffle);
  735. end;
  736. procedure tcgx86.a_opmm_reg_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);
  737. var
  738. l : tlocation;
  739. begin
  740. l.loc:=LOC_MMREGISTER;
  741. l.register:=src;
  742. l.size:=size;
  743. opmm_loc_reg(list,op,size,l,dst,shuffle);
  744. end;
  745. procedure tcgx86.opmm_loc_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  746. const
  747. opmm2asmop : array[0..1,OS_F32..OS_F64,topcg] of tasmop = (
  748. ( { scalar }
  749. ( { OS_F32 }
  750. A_NOP,A_ADDSS,A_NOP,A_DIVSS,A_NOP,A_NOP,A_MULSS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSS,A_NOP
  751. ),
  752. ( { OS_F64 }
  753. A_NOP,A_ADDSD,A_NOP,A_DIVSD,A_NOP,A_NOP,A_MULSD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSD,A_NOP
  754. )
  755. ),
  756. ( { vectorized/packed }
  757. { because the logical packed single instructions have shorter op codes, we use always
  758. these
  759. }
  760. ( { OS_F32 }
  761. A_NOP,A_ADDPS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_XORPS
  762. ),
  763. ( { OS_F64 }
  764. A_NOP,A_ADDPD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_XORPD
  765. )
  766. )
  767. );
  768. var
  769. resultreg : tregister;
  770. asmop : tasmop;
  771. begin
  772. { this is an internally used procedure so the parameters have
  773. some constrains
  774. }
  775. if loc.size<>size then
  776. internalerror(200312213);
  777. resultreg:=dst;
  778. { deshuffle }
  779. //!!!
  780. if (shuffle<>nil) and not(shufflescalar(shuffle)) then
  781. begin
  782. end
  783. else if (shuffle=nil) then
  784. asmop:=opmm2asmop[1,size,op]
  785. else if shufflescalar(shuffle) then
  786. begin
  787. asmop:=opmm2asmop[0,size,op];
  788. { no scalar operation available? }
  789. if asmop=A_NOP then
  790. begin
  791. { do vectorized and shuffle finally }
  792. //!!!
  793. end;
  794. end
  795. else
  796. internalerror(200312211);
  797. if asmop=A_NOP then
  798. internalerror(200312215);
  799. case loc.loc of
  800. LOC_CREFERENCE,LOC_REFERENCE:
  801. list.concat(taicpu.op_ref_reg(asmop,S_NO,loc.reference,resultreg));
  802. LOC_CMMREGISTER,LOC_MMREGISTER:
  803. list.concat(taicpu.op_reg_reg(asmop,S_NO,loc.register,resultreg));
  804. else
  805. internalerror(200312214);
  806. end;
  807. { shuffle }
  808. if resultreg<>dst then
  809. begin
  810. internalerror(200312212);
  811. end;
  812. end;
  813. procedure tcgx86.a_op_const_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister);
  814. var
  815. opcode : tasmop;
  816. power : longint;
  817. {$ifdef x86_64}
  818. tmpreg : tregister;
  819. {$endif x86_64}
  820. begin
  821. {$ifdef x86_64}
  822. { x86_64 only supports signed 32 bits constants directly }
  823. if (size in [OS_S64,OS_64]) and
  824. ((a<low(longint)) or (a>high(longint))) then
  825. begin
  826. tmpreg:=getintregister(list,size);
  827. a_load_const_reg(list,size,a,tmpreg);
  828. a_op_reg_reg(list,op,size,tmpreg,reg);
  829. exit;
  830. end;
  831. {$endif x86_64}
  832. check_register_size(size,reg);
  833. case op of
  834. OP_DIV, OP_IDIV:
  835. begin
  836. if ispowerof2(int64(a),power) then
  837. begin
  838. case op of
  839. OP_DIV:
  840. opcode := A_SHR;
  841. OP_IDIV:
  842. opcode := A_SAR;
  843. end;
  844. list.concat(taicpu.op_const_reg(opcode,TCgSize2OpSize[size],power,reg));
  845. exit;
  846. end;
  847. { the rest should be handled specifically in the code }
  848. { generator because of the silly register usage restraints }
  849. internalerror(200109224);
  850. end;
  851. OP_MUL,OP_IMUL:
  852. begin
  853. if not(cs_check_overflow in aktlocalswitches) and
  854. ispowerof2(int64(a),power) then
  855. begin
  856. list.concat(taicpu.op_const_reg(A_SHL,TCgSize2OpSize[size],power,reg));
  857. exit;
  858. end;
  859. if op = OP_IMUL then
  860. list.concat(taicpu.op_const_reg(A_IMUL,TCgSize2OpSize[size],a,reg))
  861. else
  862. { OP_MUL should be handled specifically in the code }
  863. { generator because of the silly register usage restraints }
  864. internalerror(200109225);
  865. end;
  866. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  867. if not(cs_check_overflow in aktlocalswitches) and
  868. (a = 1) and
  869. (op in [OP_ADD,OP_SUB]) then
  870. if op = OP_ADD then
  871. list.concat(taicpu.op_reg(A_INC,TCgSize2OpSize[size],reg))
  872. else
  873. list.concat(taicpu.op_reg(A_DEC,TCgSize2OpSize[size],reg))
  874. else if (a = 0) then
  875. if (op <> OP_AND) then
  876. exit
  877. else
  878. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],0,reg))
  879. else if (aword(a) = high(aword)) and
  880. (op in [OP_AND,OP_OR,OP_XOR]) then
  881. begin
  882. case op of
  883. OP_AND:
  884. exit;
  885. OP_OR:
  886. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],aint(high(aword)),reg));
  887. OP_XOR:
  888. list.concat(taicpu.op_reg(A_NOT,TCgSize2OpSize[size],reg));
  889. end
  890. end
  891. else
  892. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a,reg));
  893. OP_SHL,OP_SHR,OP_SAR:
  894. begin
  895. if (a and 31) <> 0 Then
  896. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,reg));
  897. if (a shr 5) <> 0 Then
  898. internalerror(68991);
  899. end
  900. else internalerror(68992);
  901. end;
  902. end;
  903. procedure tcgx86.a_op_const_ref(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference);
  904. var
  905. opcode: tasmop;
  906. power: longint;
  907. {$ifdef x86_64}
  908. tmpreg : tregister;
  909. {$endif x86_64}
  910. tmpref : treference;
  911. begin
  912. tmpref:=ref;
  913. make_simple_ref(list,tmpref);
  914. {$ifdef x86_64}
  915. { x86_64 only supports signed 32 bits constants directly }
  916. if (size in [OS_S64,OS_64]) and
  917. ((a<low(longint)) or (a>high(longint))) then
  918. begin
  919. tmpreg:=getintregister(list,size);
  920. a_load_const_reg(list,size,a,tmpreg);
  921. a_op_reg_ref(list,op,size,tmpreg,tmpref);
  922. exit;
  923. end;
  924. {$endif x86_64}
  925. Case Op of
  926. OP_DIV, OP_IDIV:
  927. Begin
  928. if ispowerof2(int64(a),power) then
  929. begin
  930. case op of
  931. OP_DIV:
  932. opcode := A_SHR;
  933. OP_IDIV:
  934. opcode := A_SAR;
  935. end;
  936. list.concat(taicpu.op_const_ref(opcode,
  937. TCgSize2OpSize[size],power,tmpref));
  938. exit;
  939. end;
  940. { the rest should be handled specifically in the code }
  941. { generator because of the silly register usage restraints }
  942. internalerror(200109231);
  943. End;
  944. OP_MUL,OP_IMUL:
  945. begin
  946. if not(cs_check_overflow in aktlocalswitches) and
  947. ispowerof2(int64(a),power) then
  948. begin
  949. list.concat(taicpu.op_const_ref(A_SHL,TCgSize2OpSize[size],
  950. power,tmpref));
  951. exit;
  952. end;
  953. { can't multiply a memory location directly with a constant }
  954. if op = OP_IMUL then
  955. inherited a_op_const_ref(list,op,size,a,tmpref)
  956. else
  957. { OP_MUL should be handled specifically in the code }
  958. { generator because of the silly register usage restraints }
  959. internalerror(200109232);
  960. end;
  961. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  962. if not(cs_check_overflow in aktlocalswitches) and
  963. (a = 1) and
  964. (op in [OP_ADD,OP_SUB]) then
  965. if op = OP_ADD then
  966. list.concat(taicpu.op_ref(A_INC,TCgSize2OpSize[size],tmpref))
  967. else
  968. list.concat(taicpu.op_ref(A_DEC,TCgSize2OpSize[size],tmpref))
  969. else if (a = 0) then
  970. if (op <> OP_AND) then
  971. exit
  972. else
  973. a_load_const_ref(list,size,0,tmpref)
  974. else if (aword(a) = high(aword)) and
  975. (op in [OP_AND,OP_OR,OP_XOR]) then
  976. begin
  977. case op of
  978. OP_AND:
  979. exit;
  980. OP_OR:
  981. list.concat(taicpu.op_const_ref(A_MOV,TCgSize2OpSize[size],aint(high(aword)),tmpref));
  982. OP_XOR:
  983. list.concat(taicpu.op_ref(A_NOT,TCgSize2OpSize[size],tmpref));
  984. end
  985. end
  986. else
  987. list.concat(taicpu.op_const_ref(TOpCG2AsmOp[op],
  988. TCgSize2OpSize[size],a,tmpref));
  989. OP_SHL,OP_SHR,OP_SAR:
  990. begin
  991. if (a and 31) <> 0 then
  992. list.concat(taicpu.op_const_ref(
  993. TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,tmpref));
  994. if (a shr 5) <> 0 Then
  995. internalerror(68991);
  996. end
  997. else internalerror(68992);
  998. end;
  999. end;
  1000. procedure tcgx86.a_op_reg_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  1001. var
  1002. dstsize: topsize;
  1003. instr:Taicpu;
  1004. begin
  1005. check_register_size(size,src);
  1006. check_register_size(size,dst);
  1007. dstsize := tcgsize2opsize[size];
  1008. case op of
  1009. OP_NEG,OP_NOT:
  1010. begin
  1011. if src<>dst then
  1012. a_load_reg_reg(list,size,size,src,dst);
  1013. list.concat(taicpu.op_reg(TOpCG2AsmOp[op],dstsize,dst));
  1014. end;
  1015. OP_MUL,OP_DIV,OP_IDIV:
  1016. { special stuff, needs separate handling inside code }
  1017. { generator }
  1018. internalerror(200109233);
  1019. OP_SHR,OP_SHL,OP_SAR:
  1020. begin
  1021. getcpuregister(list,NR_CL);
  1022. a_load_reg_reg(list,OS_8,OS_8,makeregsize(list,src,OS_8),NR_CL);
  1023. list.concat(taicpu.op_reg_reg(Topcg2asmop[op],tcgsize2opsize[size],NR_CL,src));
  1024. ungetcpuregister(list,NR_CL);
  1025. end;
  1026. else
  1027. begin
  1028. if reg2opsize(src) <> dstsize then
  1029. internalerror(200109226);
  1030. instr:=taicpu.op_reg_reg(TOpCG2AsmOp[op],dstsize,src,dst);
  1031. list.concat(instr);
  1032. end;
  1033. end;
  1034. end;
  1035. procedure tcgx86.a_op_ref_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister);
  1036. var
  1037. tmpref : treference;
  1038. begin
  1039. tmpref:=ref;
  1040. make_simple_ref(list,tmpref);
  1041. check_register_size(size,reg);
  1042. case op of
  1043. OP_NEG,OP_NOT,OP_IMUL:
  1044. begin
  1045. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1046. end;
  1047. OP_MUL,OP_DIV,OP_IDIV:
  1048. { special stuff, needs separate handling inside code }
  1049. { generator }
  1050. internalerror(200109239);
  1051. else
  1052. begin
  1053. reg := makeregsize(list,reg,size);
  1054. list.concat(taicpu.op_ref_reg(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref,reg));
  1055. end;
  1056. end;
  1057. end;
  1058. procedure tcgx86.a_op_reg_ref(list : taasmoutput; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference);
  1059. var
  1060. tmpref : treference;
  1061. begin
  1062. tmpref:=ref;
  1063. make_simple_ref(list,tmpref);
  1064. check_register_size(size,reg);
  1065. case op of
  1066. OP_NEG,OP_NOT:
  1067. begin
  1068. if reg<>NR_NO then
  1069. internalerror(200109237);
  1070. list.concat(taicpu.op_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref));
  1071. end;
  1072. OP_IMUL:
  1073. begin
  1074. { this one needs a load/imul/store, which is the default }
  1075. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1076. end;
  1077. OP_MUL,OP_DIV,OP_IDIV:
  1078. { special stuff, needs separate handling inside code }
  1079. { generator }
  1080. internalerror(200109238);
  1081. else
  1082. begin
  1083. list.concat(taicpu.op_reg_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],reg,tmpref));
  1084. end;
  1085. end;
  1086. end;
  1087. procedure tcgx86.a_op_const_reg_reg(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister);
  1088. var
  1089. tmpref: treference;
  1090. power: longint;
  1091. {$ifdef x86_64}
  1092. tmpreg : tregister;
  1093. {$endif x86_64}
  1094. begin
  1095. {$ifdef x86_64}
  1096. { x86_64 only supports signed 32 bits constants directly }
  1097. if (size in [OS_S64,OS_64]) and
  1098. ((a<low(longint)) or (a>high(longint))) then
  1099. begin
  1100. tmpreg:=getintregister(list,size);
  1101. a_load_const_reg(list,size,a,tmpreg);
  1102. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  1103. exit;
  1104. end;
  1105. {$endif x86_64}
  1106. check_register_size(size,src);
  1107. check_register_size(size,dst);
  1108. if tcgsize2size[size]<>tcgsize2size[OS_INT] then
  1109. begin
  1110. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1111. exit;
  1112. end;
  1113. { if we get here, we have to do a 32 bit calculation, guaranteed }
  1114. case op of
  1115. OP_DIV, OP_IDIV, OP_MUL, OP_AND, OP_OR, OP_XOR, OP_SHL, OP_SHR,
  1116. OP_SAR:
  1117. { can't do anything special for these }
  1118. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1119. OP_IMUL:
  1120. begin
  1121. if not(cs_check_overflow in aktlocalswitches) and
  1122. ispowerof2(int64(a),power) then
  1123. { can be done with a shift }
  1124. begin
  1125. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1126. exit;
  1127. end;
  1128. list.concat(taicpu.op_const_reg_reg(A_IMUL,tcgsize2opsize[size],a,src,dst));
  1129. end;
  1130. OP_ADD, OP_SUB:
  1131. if (a = 0) then
  1132. a_load_reg_reg(list,size,size,src,dst)
  1133. else
  1134. begin
  1135. reference_reset(tmpref);
  1136. tmpref.base := src;
  1137. tmpref.offset := longint(a);
  1138. if op = OP_SUB then
  1139. tmpref.offset := -tmpref.offset;
  1140. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[size],tmpref,dst));
  1141. end
  1142. else internalerror(200112302);
  1143. end;
  1144. end;
  1145. procedure tcgx86.a_op_reg_reg_reg(list: taasmoutput; op: TOpCg;size: tcgsize; src1, src2, dst: tregister);
  1146. var
  1147. tmpref: treference;
  1148. begin
  1149. check_register_size(size,src1);
  1150. check_register_size(size,src2);
  1151. check_register_size(size,dst);
  1152. if tcgsize2size[size]<>tcgsize2size[OS_INT] then
  1153. begin
  1154. inherited a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1155. exit;
  1156. end;
  1157. { if we get here, we have to do a 32 bit calculation, guaranteed }
  1158. Case Op of
  1159. OP_DIV, OP_IDIV, OP_MUL, OP_AND, OP_OR, OP_XOR, OP_SHL, OP_SHR,
  1160. OP_SAR,OP_SUB,OP_NOT,OP_NEG:
  1161. { can't do anything special for these }
  1162. inherited a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1163. OP_IMUL:
  1164. list.concat(taicpu.op_reg_reg_reg(A_IMUL,tcgsize2opsize[size],src1,src2,dst));
  1165. OP_ADD:
  1166. begin
  1167. reference_reset(tmpref);
  1168. tmpref.base := src1;
  1169. tmpref.index := src2;
  1170. tmpref.scalefactor := 1;
  1171. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[size],tmpref,dst));
  1172. end
  1173. else internalerror(200112303);
  1174. end;
  1175. end;
  1176. {*************** compare instructructions ****************}
  1177. procedure tcgx86.a_cmp_const_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  1178. l : tasmlabel);
  1179. {$ifdef x86_64}
  1180. var
  1181. tmpreg : tregister;
  1182. {$endif x86_64}
  1183. begin
  1184. {$ifdef x86_64}
  1185. { x86_64 only supports signed 32 bits constants directly }
  1186. if (size in [OS_S64,OS_64]) and
  1187. ((a<low(longint)) or (a>high(longint))) then
  1188. begin
  1189. tmpreg:=getintregister(list,size);
  1190. a_load_const_reg(list,size,a,tmpreg);
  1191. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  1192. exit;
  1193. end;
  1194. {$endif x86_64}
  1195. if (a = 0) then
  1196. list.concat(taicpu.op_reg_reg(A_TEST,tcgsize2opsize[size],reg,reg))
  1197. else
  1198. list.concat(taicpu.op_const_reg(A_CMP,tcgsize2opsize[size],a,reg));
  1199. a_jmp_cond(list,cmp_op,l);
  1200. end;
  1201. procedure tcgx86.a_cmp_const_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  1202. l : tasmlabel);
  1203. var
  1204. {$ifdef x86_64}
  1205. tmpreg : tregister;
  1206. {$endif x86_64}
  1207. tmpref : treference;
  1208. begin
  1209. tmpref:=ref;
  1210. make_simple_ref(list,tmpref);
  1211. {$ifdef x86_64}
  1212. { x86_64 only supports signed 32 bits constants directly }
  1213. if (size in [OS_S64,OS_64]) and
  1214. ((a<low(longint)) or (a>high(longint))) then
  1215. begin
  1216. tmpreg:=getintregister(list,size);
  1217. a_load_const_reg(list,size,a,tmpreg);
  1218. a_cmp_reg_ref_label(list,size,cmp_op,tmpreg,tmpref,l);
  1219. exit;
  1220. end;
  1221. {$endif x86_64}
  1222. list.concat(taicpu.op_const_ref(A_CMP,TCgSize2OpSize[size],a,tmpref));
  1223. a_jmp_cond(list,cmp_op,l);
  1224. end;
  1225. procedure tcgx86.a_cmp_reg_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;
  1226. reg1,reg2 : tregister;l : tasmlabel);
  1227. begin
  1228. check_register_size(size,reg1);
  1229. check_register_size(size,reg2);
  1230. list.concat(taicpu.op_reg_reg(A_CMP,TCgSize2OpSize[size],reg1,reg2));
  1231. a_jmp_cond(list,cmp_op,l);
  1232. end;
  1233. procedure tcgx86.a_cmp_ref_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister;l : tasmlabel);
  1234. var
  1235. tmpref : treference;
  1236. begin
  1237. tmpref:=ref;
  1238. make_simple_ref(list,tmpref);
  1239. check_register_size(size,reg);
  1240. list.concat(taicpu.op_ref_reg(A_CMP,TCgSize2OpSize[size],tmpref,reg));
  1241. a_jmp_cond(list,cmp_op,l);
  1242. end;
  1243. procedure tcgx86.a_cmp_reg_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg : tregister;const ref: treference; l : tasmlabel);
  1244. var
  1245. tmpref : treference;
  1246. begin
  1247. tmpref:=ref;
  1248. make_simple_ref(list,tmpref);
  1249. check_register_size(size,reg);
  1250. list.concat(taicpu.op_reg_ref(A_CMP,TCgSize2OpSize[size],reg,tmpref));
  1251. a_jmp_cond(list,cmp_op,l);
  1252. end;
  1253. procedure tcgx86.a_jmp_cond(list : taasmoutput;cond : TOpCmp;l: tasmlabel);
  1254. var
  1255. ai : taicpu;
  1256. begin
  1257. if cond=OC_None then
  1258. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1259. else
  1260. begin
  1261. ai:=Taicpu.Op_sym(A_Jcc,S_NO,l);
  1262. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1263. end;
  1264. ai.is_jmp:=true;
  1265. list.concat(ai);
  1266. end;
  1267. procedure tcgx86.a_jmp_flags(list : taasmoutput;const f : TResFlags;l: tasmlabel);
  1268. var
  1269. ai : taicpu;
  1270. begin
  1271. ai := Taicpu.op_sym(A_Jcc,S_NO,l);
  1272. ai.SetCondition(flags_to_cond(f));
  1273. ai.is_jmp := true;
  1274. list.concat(ai);
  1275. end;
  1276. procedure tcgx86.g_flags2reg(list: taasmoutput; size: TCgSize; const f: tresflags; reg: TRegister);
  1277. var
  1278. ai : taicpu;
  1279. hreg : tregister;
  1280. begin
  1281. hreg:=makeregsize(list,reg,OS_8);
  1282. ai:=Taicpu.op_reg(A_SETcc,S_B,hreg);
  1283. ai.setcondition(flags_to_cond(f));
  1284. list.concat(ai);
  1285. if (reg<>hreg) then
  1286. a_load_reg_reg(list,OS_8,size,hreg,reg);
  1287. end;
  1288. procedure tcgx86.g_flags2ref(list: taasmoutput; size: TCgSize; const f: tresflags; const ref: TReference);
  1289. var
  1290. ai : taicpu;
  1291. tmpref : treference;
  1292. begin
  1293. tmpref:=ref;
  1294. make_simple_ref(list,tmpref);
  1295. if not(size in [OS_8,OS_S8]) then
  1296. a_load_const_ref(list,size,0,tmpref);
  1297. ai:=Taicpu.op_ref(A_SETcc,S_B,tmpref);
  1298. ai.setcondition(flags_to_cond(f));
  1299. list.concat(ai);
  1300. end;
  1301. { ************* concatcopy ************ }
  1302. procedure Tcgx86.g_concatcopy(list:Taasmoutput;const source,dest:Treference;len:aint);
  1303. const
  1304. {$ifdef cpu64bit}
  1305. REGCX=NR_RCX;
  1306. REGSI=NR_RSI;
  1307. REGDI=NR_RDI;
  1308. {$else cpu64bit}
  1309. REGCX=NR_ECX;
  1310. REGSI=NR_ESI;
  1311. REGDI=NR_EDI;
  1312. {$endif cpu64bit}
  1313. type copymode=(copy_move,copy_mmx,copy_string);
  1314. var srcref,dstref:Treference;
  1315. r,r0,r1,r2,r3:Tregister;
  1316. helpsize:aint;
  1317. copysize:byte;
  1318. cgsize:Tcgsize;
  1319. cm:copymode;
  1320. begin
  1321. cm:=copy_move;
  1322. helpsize:=12;
  1323. if cs_littlesize in aktglobalswitches then
  1324. helpsize:=8;
  1325. if (cs_mmx in aktlocalswitches) and
  1326. not(pi_uses_fpu in current_procinfo.flags) and
  1327. ((len=8) or (len=16) or (len=24) or (len=32)) then
  1328. cm:=copy_mmx;
  1329. if (len>helpsize) then
  1330. cm:=copy_string;
  1331. if (cs_littlesize in aktglobalswitches) and
  1332. not((len<=16) and (cm=copy_mmx)) then
  1333. cm:=copy_string;
  1334. case cm of
  1335. copy_move:
  1336. begin
  1337. dstref:=dest;
  1338. srcref:=source;
  1339. copysize:=sizeof(aint);
  1340. cgsize:=int_cgsize(copysize);
  1341. while len<>0 do
  1342. begin
  1343. if len<2 then
  1344. begin
  1345. copysize:=1;
  1346. cgsize:=OS_8;
  1347. end
  1348. else if len<4 then
  1349. begin
  1350. copysize:=2;
  1351. cgsize:=OS_16;
  1352. end
  1353. else if len<8 then
  1354. begin
  1355. copysize:=4;
  1356. cgsize:=OS_32;
  1357. end;
  1358. dec(len,copysize);
  1359. r:=getintregister(list,cgsize);
  1360. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  1361. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  1362. inc(srcref.offset,copysize);
  1363. inc(dstref.offset,copysize);
  1364. end;
  1365. end;
  1366. copy_mmx:
  1367. begin
  1368. dstref:=dest;
  1369. srcref:=source;
  1370. r0:=getmmxregister(list);
  1371. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r0,nil);
  1372. if len>=16 then
  1373. begin
  1374. inc(srcref.offset,8);
  1375. r1:=getmmxregister(list);
  1376. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r1,nil);
  1377. end;
  1378. if len>=24 then
  1379. begin
  1380. inc(srcref.offset,8);
  1381. r2:=getmmxregister(list);
  1382. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r2,nil);
  1383. end;
  1384. if len>=32 then
  1385. begin
  1386. inc(srcref.offset,8);
  1387. r3:=getmmxregister(list);
  1388. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r3,nil);
  1389. end;
  1390. a_loadmm_reg_ref(list,OS_M64,OS_M64,r0,dstref,nil);
  1391. if len>=16 then
  1392. begin
  1393. inc(dstref.offset,8);
  1394. a_loadmm_reg_ref(list,OS_M64,OS_M64,r1,dstref,nil);
  1395. end;
  1396. if len>=24 then
  1397. begin
  1398. inc(dstref.offset,8);
  1399. a_loadmm_reg_ref(list,OS_M64,OS_M64,r2,dstref,nil);
  1400. end;
  1401. if len>=32 then
  1402. begin
  1403. inc(dstref.offset,8);
  1404. a_loadmm_reg_ref(list,OS_M64,OS_M64,r3,dstref,nil);
  1405. end;
  1406. end
  1407. else {copy_string, should be a good fallback in case of unhandled}
  1408. begin
  1409. getcpuregister(list,REGDI);
  1410. a_loadaddr_ref_reg(list,dest,REGDI);
  1411. getcpuregister(list,REGSI);
  1412. a_loadaddr_ref_reg(list,source,REGSI);
  1413. getcpuregister(list,REGCX);
  1414. list.concat(Taicpu.op_none(A_CLD,S_NO));
  1415. if cs_littlesize in aktglobalswitches then
  1416. begin
  1417. a_load_const_reg(list,OS_INT,len,REGCX);
  1418. list.concat(Taicpu.op_none(A_REP,S_NO));
  1419. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1420. end
  1421. else
  1422. begin
  1423. helpsize:=len div sizeof(aint);
  1424. len:=len mod sizeof(aint);
  1425. if helpsize>1 then
  1426. begin
  1427. a_load_const_reg(list,OS_INT,helpsize,REGCX);
  1428. list.concat(Taicpu.op_none(A_REP,S_NO));
  1429. end;
  1430. if helpsize>0 then
  1431. begin
  1432. {$ifdef cpu64bit}
  1433. if sizeof(aint)=8 then
  1434. list.concat(Taicpu.op_none(A_MOVSQ,S_NO))
  1435. else
  1436. {$endif cpu64bit}
  1437. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1438. end;
  1439. if len>=4 then
  1440. begin
  1441. dec(len,4);
  1442. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1443. end;
  1444. if len>=2 then
  1445. begin
  1446. dec(len,2);
  1447. list.concat(Taicpu.op_none(A_MOVSW,S_NO));
  1448. end;
  1449. if len=1 then
  1450. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1451. end;
  1452. ungetcpuregister(list,REGCX);
  1453. ungetcpuregister(list,REGSI);
  1454. ungetcpuregister(list,REGDI);
  1455. end;
  1456. end;
  1457. end;
  1458. {****************************************************************************
  1459. Entry/Exit Code Helpers
  1460. ****************************************************************************}
  1461. procedure tcgx86.g_releasevaluepara_openarray(list : taasmoutput;const l:tlocation);
  1462. begin
  1463. { Nothing to release }
  1464. end;
  1465. procedure tcgx86.g_profilecode(list : taasmoutput);
  1466. var
  1467. pl : tasmlabel;
  1468. mcountprefix : String[4];
  1469. begin
  1470. case target_info.system of
  1471. {$ifndef NOTARGETWIN}
  1472. system_i386_win32,
  1473. {$endif}
  1474. system_i386_freebsd,
  1475. system_i386_netbsd,
  1476. // system_i386_openbsd,
  1477. system_i386_wdosx :
  1478. begin
  1479. Case target_info.system Of
  1480. system_i386_freebsd : mcountprefix:='.';
  1481. system_i386_netbsd : mcountprefix:='__';
  1482. // system_i386_openbsd : mcountprefix:='.';
  1483. else
  1484. mcountPrefix:='';
  1485. end;
  1486. objectlibrary.getaddrlabel(pl);
  1487. new_section(list,sec_data,lower(current_procinfo.procdef.mangledname),sizeof(aint));
  1488. list.concat(Tai_label.Create(pl));
  1489. list.concat(Tai_const.Create_32bit(0));
  1490. new_section(list,sec_code,lower(current_procinfo.procdef.mangledname),0);
  1491. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1492. list.concat(Taicpu.Op_sym_ofs_reg(A_MOV,S_L,pl,0,NR_EDX));
  1493. a_call_name(list,target_info.Cprefix+mcountprefix+'mcount');
  1494. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  1495. end;
  1496. system_i386_linux:
  1497. a_call_name(list,target_info.Cprefix+'mcount');
  1498. system_i386_go32v2,system_i386_watcom:
  1499. begin
  1500. a_call_name(list,'MCOUNT');
  1501. end;
  1502. system_x86_64_linux:
  1503. begin
  1504. a_call_name(list,'mcount');
  1505. end;
  1506. end;
  1507. end;
  1508. procedure tcgx86.g_stackpointer_alloc(list : taasmoutput;localsize : longint);
  1509. {$ifdef i386}
  1510. {$ifndef NOTARGETWIN}
  1511. var
  1512. href : treference;
  1513. i : integer;
  1514. again : tasmlabel;
  1515. {$endif NOTARGETWIN}
  1516. {$endif i386}
  1517. begin
  1518. if localsize>0 then
  1519. begin
  1520. {$ifdef i386}
  1521. {$ifndef NOTARGETWIN}
  1522. { windows guards only a few pages for stack growing, }
  1523. { so we have to access every page first }
  1524. if (target_info.system=system_i386_win32) and
  1525. (localsize>=winstackpagesize) then
  1526. begin
  1527. if localsize div winstackpagesize<=5 then
  1528. begin
  1529. list.concat(Taicpu.Op_const_reg(A_SUB,S_L,localsize-4,NR_ESP));
  1530. for i:=1 to localsize div winstackpagesize do
  1531. begin
  1532. reference_reset_base(href,NR_ESP,localsize-i*winstackpagesize);
  1533. list.concat(Taicpu.op_const_ref(A_MOV,S_L,0,href));
  1534. end;
  1535. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1536. end
  1537. else
  1538. begin
  1539. objectlibrary.getlabel(again);
  1540. getcpuregister(list,NR_EDI);
  1541. list.concat(Taicpu.op_const_reg(A_MOV,S_L,localsize div winstackpagesize,NR_EDI));
  1542. a_label(list,again);
  1543. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  1544. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1545. list.concat(Taicpu.op_reg(A_DEC,S_L,NR_EDI));
  1546. a_jmp_cond(list,OC_NE,again);
  1547. ungetcpuregister(list,NR_EDI);
  1548. list.concat(Taicpu.op_const_reg(A_SUB,S_L,localsize mod winstackpagesize,NR_ESP));
  1549. end
  1550. end
  1551. else
  1552. {$endif NOTARGETWIN}
  1553. {$endif i386}
  1554. list.concat(Taicpu.Op_const_reg(A_SUB,tcgsize2opsize[OS_ADDR],localsize,NR_STACK_POINTER_REG));
  1555. end;
  1556. end;
  1557. procedure tcgx86.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);
  1558. begin
  1559. {$ifdef i386}
  1560. { interrupt support for i386 }
  1561. if (po_interrupt in current_procinfo.procdef.procoptions) then
  1562. begin
  1563. { .... also the segment registers }
  1564. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_GS));
  1565. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_FS));
  1566. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_ES));
  1567. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_DS));
  1568. { save the registers of an interrupt procedure }
  1569. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDI));
  1570. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ESI));
  1571. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1572. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ECX));
  1573. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EBX));
  1574. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EAX));
  1575. end;
  1576. {$endif i386}
  1577. { save old framepointer }
  1578. if not nostackframe then
  1579. begin
  1580. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  1581. CGmessage(cg_d_stackframe_omited)
  1582. else
  1583. begin
  1584. list.concat(tai_regalloc.alloc(NR_FRAME_POINTER_REG,nil));
  1585. include(rg[R_INTREGISTER].preserved_by_proc,RS_FRAME_POINTER_REG);
  1586. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  1587. { Return address and FP are both on stack }
  1588. dwarfcfi.cfa_def_cfa_offset(list,2*sizeof(aint));
  1589. dwarfcfi.cfa_offset(list,NR_FRAME_POINTER_REG,-(2*sizeof(aint)));
  1590. list.concat(Taicpu.op_reg_reg(A_MOV,tcgsize2opsize[OS_ADDR],NR_STACK_POINTER_REG,NR_FRAME_POINTER_REG));
  1591. dwarfcfi.cfa_def_cfa_register(list,NR_FRAME_POINTER_REG);
  1592. end;
  1593. { allocate stackframe space }
  1594. if localsize<>0 then
  1595. begin
  1596. cg.g_stackpointer_alloc(list,localsize);
  1597. end;
  1598. end;
  1599. { allocate PIC register }
  1600. if (cs_create_pic in aktmoduleswitches) and
  1601. (tf_pic_uses_got in target_info.flags) then
  1602. begin
  1603. a_call_name(list,'FPC_GETEIPINEBX');
  1604. list.concat(taicpu.op_sym_ofs_reg(A_ADD,tcgsize2opsize[OS_ADDR],objectlibrary.newasmsymbol('_GLOBAL_OFFSET_TABLE_',AB_EXTERNAL,AT_DATA),0,NR_PIC_OFFSET_REG));
  1605. list.concat(tai_regalloc.alloc(NR_PIC_OFFSET_REG,nil));
  1606. current_procinfo.got:=NR_PIC_OFFSET_REG;
  1607. end;
  1608. end;
  1609. { produces if necessary overflowcode }
  1610. procedure tcgx86.g_overflowcheck(list: taasmoutput; const l:tlocation;def:tdef);
  1611. var
  1612. hl : tasmlabel;
  1613. ai : taicpu;
  1614. cond : TAsmCond;
  1615. begin
  1616. if not(cs_check_overflow in aktlocalswitches) then
  1617. exit;
  1618. objectlibrary.getlabel(hl);
  1619. if not ((def.deftype=pointerdef) or
  1620. ((def.deftype=orddef) and
  1621. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,
  1622. bool8bit,bool16bit,bool32bit]))) then
  1623. cond:=C_NO
  1624. else
  1625. cond:=C_NB;
  1626. ai:=Taicpu.Op_Sym(A_Jcc,S_NO,hl);
  1627. ai.SetCondition(cond);
  1628. ai.is_jmp:=true;
  1629. list.concat(ai);
  1630. a_call_name(list,'FPC_OVERFLOW');
  1631. a_label(list,hl);
  1632. end;
  1633. end.