florian c7290bfb78 * enclose {$define DEBUG_AOPTCPU} in {$ifdef EXTDEBUG} 4 ヶ月 前
..
aasmcpu.pas be9bfbecc5 typo fixed 10 ヶ月 前
aoptcpu.pas c7290bfb78 * enclose {$define DEBUG_AOPTCPU} in {$ifdef EXTDEBUG} 4 ヶ月 前
aoptcpub.pas 9b0ff05ee8 - get rid of MaxOps, it is redundant with max_operands 6 年 前
aoptcpud.pas 0c8546f94c * more MIPS code of David Zhang integrated 15 年 前
cgcpu.pas f49da05633 * unified g_concatcopy_move 1 年間 前
cpubase.pas 8bd1f19639 * few MIPS64 fixes 3 年 前
cpuelf.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 4 年 前
cpugas.pas e8c6274915 Add -msoft-float or -mhard-float option to GNU assembler calls 10 ヶ月 前
cpuinfo.pas 7b02331168 + added fpu_libgcc to MIPS 10 ヶ月 前
cpunode.pas a0efde8167 * automatically generate necessary indirect symbols when a new assembler 9 年 前
cpupara.pas 46dcffed42 * MIPS64: make use of DMTC1 instruction 9 ヶ月 前
cpupi.pas 034c361804 resolveReadAfterWrite moved to aasmcpu.pas 10 ヶ月 前
cputarg.pas 17c0765655 Indentation 10 ヶ月 前
hlcgcpu.pas e9d8bcf484 hlcgcpu.pas: uses unit systems + t_ps1.pas: correct Message3 10 ヶ月 前
itcpugas.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would 6 年 前
mipsreg.dat f870b0f8fc Fix stabs number for FPU register, which start at 38 instead of 32 8 年 前
ncpuadd.pas b2e553d3c4 * mips64el compiler can be compiled 3 年 前
ncpucall.pas 4c68ea1000 * use pocalls_cdecl and cstylearrayofconst more consistently instead of 8 年 前
ncpucnv.pas b077d17cdd * MIPS: don't generate FPU code for int to real conversion when FPU emulation is enabled 10 ヶ月 前
ncpuinln.pas bf7bf44727 * MIPS: don't generate FPU code for abs(real), sqr(real) and sqrt(real) in case 10 ヶ月 前
ncpuld.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would 6 年 前
ncpumat.pas 85c7368759 * handle also simulated flags in tmipselnotnode.second_boolean, resolves #39877 2 年 前
ncpuset.pas 07bd4ba517 * let all the case code generation work with tconstexprint instead of aint, 6 年 前
opcode.inc 2f5cbbacb7 DynArrays works 10 ヶ月 前
racpugas.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 4 年 前
rgcpu.pas 03f4685455 + sanity checks in mips and sparc register allocator 3 年 前
rmipscon.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. 11 年 前
rmipsdwf.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 年 前
rmipsgas.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 年 前
rmipsgri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 年 前
rmipsgss.inc f58fcdf401 + basic mips stuff 20 年 前
rmipsnor.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 年 前
rmipsnum.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 年 前
rmipsrni.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 年 前
rmipssri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 年 前
rmipssta.inc fd6d3b4971 Regenerated after change in mipsreg.dat 8 年 前
rmipsstd.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 年 前
rmipssup.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. 11 年 前
strinst.inc 2f5cbbacb7 DynArrays works 10 ヶ月 前
symcpu.pas 7dd1d6aa77 o fixes handling of iso i/o parameters/program parameters: 10 年 前
tripletcpu.pas eb7ba1690e * mark all external assemblers using an LLVM tool using af_llvm 5 年 前