florian 62236ec2bb * proper naming hai 5 meses
..
aasmcpu.pas 425ef662cc * patch by Pierre to fix spilling and jump handling of pseudo-instructions hai 5 meses
agrvgas.pas da6c0e919b + RiscV: rv32gcb hai 6 meses
aoptcpurv.pas 62236ec2bb * proper naming hai 5 meses
cgrv.pas 065ddfd8d4 + RiscV: ROL/ROR code generation support hai 5 meses
cpubase.pas 425ef662cc * patch by Pierre to fix spilling and jump handling of pseudo-instructions hai 5 meses
hlcgrv.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 %!s(int64=4) %!d(string=hai) anos
itcpugas.pas 971d97c179 + RiscV: make use of the fmv.w.x/fmv.d.x instruction to load 0.0 hai 7 meses
nrvadd.pas 95c2a5a2d7 + RiscV: support ZMMUL extension hai 7 meses
nrvcnv.pas ceb38833f2 Added RiscV32/64 target, from a cleaned up version of branches/laksen/riscv/trunk. %!s(int64=7) %!d(string=hai) anos
nrvcon.pas f417c87ec8 * RiscV: check for cpu capabilities before using fmv for loading zero hai 7 meses
nrvinl.pas 7aae7a8d51 + min/max optimization support for RiscV hai 7 meses
nrvmat.pas c3110dfaa9 + RiscV: make use of the fneg.* instruction hai 7 meses
nrvset.pas ccae78f97a + RiscV64: apply OptPass1OP also to addiw hai 9 meses
nrvutil.pas fecd25bac1 * fix typo hai 6 meses
pararv.pas b7608b045b * RiscV: push_addr_param unified hai 8 meses
rarv.pas d1fb44044f * unified RiscV32 and RiscV64 GAS readers %!s(int64=4) %!d(string=hai) anos
rarvgas.pas a05aa25aad * Risc-V: allow also register aliases in register modification lists after asm blocks, last part to resolve #39738 %!s(int64=3) %!d(string=hai) anos
rgcpu.pas 92b0ea7d02 Add explicit smallint typecast to first marameter of SarSmallint call to avoid range check errors %!s(int64=5) %!d(string=hai) anos
rvreg.dat 8d0bdf2f16 + RiscV: vector registers hai 8 meses