cgcpu.pas 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. procedure do_register_allocation(list:TAsmList;headertai:tai);override;
  31. { passing parameter using push instead of mov }
  32. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  33. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : aint;const cgpara : tcgpara);override;
  34. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  35. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  36. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  37. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:aint;destreg:tregister);override;
  38. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);override;
  39. procedure g_exception_reason_save(list : TAsmList; const href : treference);override;
  40. procedure g_exception_reason_save_const(list : TAsmList; const href : treference; a: aint);override;
  41. procedure g_exception_reason_load(list : TAsmList; const href : treference);override;
  42. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  43. procedure g_maybe_got_init(list: TAsmList); override;
  44. end;
  45. tcg64f386 = class(tcg64f32)
  46. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  47. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  48. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  49. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  50. private
  51. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  52. end;
  53. procedure create_codegen;
  54. implementation
  55. uses
  56. globals,verbose,systems,cutils,
  57. paramgr,procinfo,fmodule,
  58. rgcpu,rgx86,cpuinfo;
  59. function use_push(const cgpara:tcgpara):boolean;
  60. begin
  61. result:=(not paramanager.use_fixed_stack) and
  62. assigned(cgpara.location) and
  63. (cgpara.location^.loc=LOC_REFERENCE) and
  64. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  65. end;
  66. procedure tcg386.init_register_allocators;
  67. begin
  68. inherited init_register_allocators;
  69. if not(target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  70. (cs_create_pic in current_settings.moduleswitches) then
  71. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP])
  72. else
  73. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  74. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  75. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  76. rgfpu:=Trgx86fpu.create;
  77. end;
  78. procedure tcg386.do_register_allocation(list:TAsmList;headertai:tai);
  79. begin
  80. if (pi_needs_got in current_procinfo.flags) then
  81. begin
  82. if getsupreg(current_procinfo.got) < first_int_imreg then
  83. include(rg[R_INTREGISTER].used_in_proc,getsupreg(current_procinfo.got));
  84. end;
  85. inherited do_register_allocation(list,headertai);
  86. end;
  87. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  88. var
  89. pushsize : tcgsize;
  90. begin
  91. check_register_size(size,r);
  92. if use_push(cgpara) then
  93. begin
  94. cgpara.check_simple_location;
  95. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  96. pushsize:=cgpara.location^.size
  97. else
  98. pushsize:=int_cgsize(cgpara.alignment);
  99. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  100. end
  101. else
  102. inherited a_load_reg_cgpara(list,size,r,cgpara);
  103. end;
  104. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : aint;const cgpara : tcgpara);
  105. var
  106. pushsize : tcgsize;
  107. begin
  108. if use_push(cgpara) then
  109. begin
  110. cgpara.check_simple_location;
  111. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  112. pushsize:=cgpara.location^.size
  113. else
  114. pushsize:=int_cgsize(cgpara.alignment);
  115. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  116. end
  117. else
  118. inherited a_load_const_cgpara(list,size,a,cgpara);
  119. end;
  120. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  121. procedure pushdata(paraloc:pcgparalocation;ofs:aint);
  122. var
  123. pushsize : tcgsize;
  124. tmpreg : tregister;
  125. href : treference;
  126. begin
  127. if not assigned(paraloc) then
  128. exit;
  129. if (paraloc^.loc<>LOC_REFERENCE) or
  130. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  131. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  132. internalerror(200501162);
  133. { Pushes are needed in reverse order, add the size of the
  134. current location to the offset where to load from. This
  135. prevents wrong calculations for the last location when
  136. the size is not a power of 2 }
  137. if assigned(paraloc^.next) then
  138. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  139. { Push the data starting at ofs }
  140. href:=r;
  141. inc(href.offset,ofs);
  142. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  143. pushsize:=paraloc^.size
  144. else
  145. pushsize:=int_cgsize(cgpara.alignment);
  146. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  147. begin
  148. tmpreg:=getintregister(list,pushsize);
  149. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  150. list.concat(taicpu.op_reg(A_PUSH,TCgsize2opsize[pushsize],tmpreg));
  151. end
  152. else
  153. begin
  154. make_simple_ref(list,href);
  155. list.concat(taicpu.op_ref(A_PUSH,TCgsize2opsize[pushsize],href));
  156. end;
  157. end;
  158. var
  159. len : aint;
  160. href : treference;
  161. begin
  162. { cgpara.size=OS_NO requires a copy on the stack }
  163. if use_push(cgpara) then
  164. begin
  165. { Record copy? }
  166. if (cgpara.size in [OS_NO,OS_F64]) or (size=OS_NO) then
  167. begin
  168. cgpara.check_simple_location;
  169. len:=align(cgpara.intsize,cgpara.alignment);
  170. g_stackpointer_alloc(list,len);
  171. reference_reset_base(href,NR_STACK_POINTER_REG,0,4);
  172. g_concatcopy(list,r,href,len);
  173. end
  174. else
  175. begin
  176. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  177. internalerror(200501161);
  178. { We need to push the data in reverse order,
  179. therefor we use a recursive algorithm }
  180. pushdata(cgpara.location,0);
  181. end
  182. end
  183. else
  184. inherited a_load_ref_cgpara(list,size,r,cgpara);
  185. end;
  186. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  187. var
  188. tmpreg : tregister;
  189. opsize : topsize;
  190. begin
  191. with r do
  192. begin
  193. if (segment<>NR_NO) then
  194. cgmessage(cg_e_cant_use_far_pointer_there);
  195. if use_push(cgpara) then
  196. begin
  197. cgpara.check_simple_location;
  198. opsize:=tcgsize2opsize[OS_ADDR];
  199. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  200. begin
  201. if assigned(symbol) then
  202. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset))
  203. else
  204. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  205. end
  206. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  207. (offset=0) and (scalefactor=0) and (symbol=nil) then
  208. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  209. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  210. (offset=0) and (symbol=nil) then
  211. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  212. else
  213. begin
  214. tmpreg:=getaddressregister(list);
  215. a_loadaddr_ref_reg(list,r,tmpreg);
  216. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  217. end;
  218. end
  219. else
  220. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  221. end;
  222. end;
  223. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  224. var
  225. stacksize : longint;
  226. begin
  227. { MMX needs to call EMMS }
  228. if assigned(rg[R_MMXREGISTER]) and
  229. (rg[R_MMXREGISTER].uses_registers) then
  230. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  231. { remove stackframe }
  232. if not nostackframe then
  233. begin
  234. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  235. begin
  236. stacksize:=current_procinfo.calc_stackframe_size;
  237. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  238. ((stacksize <> 0) or
  239. (pi_do_call in current_procinfo.flags) or
  240. { can't detect if a call in this case -> use nostackframe }
  241. { if you (think you) know what you are doing }
  242. (po_assembler in current_procinfo.procdef.procoptions)) then
  243. stacksize := align(stacksize+sizeof(aint),16) - sizeof(aint);
  244. if (stacksize<>0) then
  245. cg.a_op_const_reg(list,OP_ADD,OS_ADDR,stacksize,current_procinfo.framepointer);
  246. end
  247. else
  248. list.concat(Taicpu.op_none(A_LEAVE,S_NO));
  249. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  250. end;
  251. { return from proc }
  252. if (po_interrupt in current_procinfo.procdef.procoptions) and
  253. { this messes up stack alignment }
  254. not(target_info.system in [system_i386_darwin,system_i386_iphonesim]) then
  255. begin
  256. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  257. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  258. begin
  259. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  260. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  261. else
  262. internalerror(2010053001);
  263. end
  264. else
  265. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  266. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  267. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  268. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  269. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  270. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  271. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  272. begin
  273. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  274. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  275. else
  276. internalerror(2010053002);
  277. end
  278. else
  279. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  280. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  281. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  282. { .... also the segment registers }
  283. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  284. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  285. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  286. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  287. { this restores the flags }
  288. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  289. end
  290. { Routines with the poclearstack flag set use only a ret }
  291. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  292. (not paramanager.use_fixed_stack) then
  293. begin
  294. { complex return values are removed from stack in C code PM }
  295. { but not on win32 }
  296. { and not for safecall with hidden exceptions, because the result }
  297. { wich contains the exception is passed in EAX }
  298. if (target_info.system <> system_i386_win32) and
  299. not ((current_procinfo.procdef.proccalloption = pocall_safecall) and
  300. (tf_safecall_exceptions in target_info.flags)) and
  301. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  302. current_procinfo.procdef.proccalloption) then
  303. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  304. else
  305. list.concat(Taicpu.Op_none(A_RET,S_NO));
  306. end
  307. { ... also routines with parasize=0 }
  308. else if (parasize=0) then
  309. list.concat(Taicpu.Op_none(A_RET,S_NO))
  310. else
  311. begin
  312. { parameters are limited to 65535 bytes because ret allows only imm16 }
  313. if (parasize>65535) then
  314. CGMessage(cg_e_parasize_too_big);
  315. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  316. end;
  317. end;
  318. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:aint;destreg:tregister);
  319. var
  320. power,len : longint;
  321. opsize : topsize;
  322. {$ifndef __NOWINPECOFF__}
  323. again,ok : tasmlabel;
  324. {$endif}
  325. begin
  326. if paramanager.use_fixed_stack then
  327. begin
  328. inherited g_copyvaluepara_openarray(list,ref,lenloc,elesize,destreg);
  329. exit;
  330. end;
  331. { get stack space }
  332. getcpuregister(list,NR_EDI);
  333. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  334. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  335. if (elesize<>1) then
  336. begin
  337. if ispowerof2(elesize, power) then
  338. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  339. else
  340. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  341. end;
  342. {$ifndef __NOWINPECOFF__}
  343. { windows guards only a few pages for stack growing, }
  344. { so we have to access every page first }
  345. if target_info.system=system_i386_win32 then
  346. begin
  347. current_asmdata.getjumplabel(again);
  348. current_asmdata.getjumplabel(ok);
  349. a_label(list,again);
  350. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  351. a_jmp_cond(list,OC_B,ok);
  352. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  353. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  354. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  355. a_jmp_always(list,again);
  356. a_label(list,ok);
  357. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  358. ungetcpuregister(list,NR_EDI);
  359. { now reload EDI }
  360. getcpuregister(list,NR_EDI);
  361. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  362. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  363. if (elesize<>1) then
  364. begin
  365. if ispowerof2(elesize, power) then
  366. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  367. else
  368. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  369. end;
  370. end
  371. else
  372. {$endif __NOWINPECOFF__}
  373. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  374. { align stack on 4 bytes }
  375. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  376. { load destination, don't use a_load_reg_reg, that will add a move instruction
  377. that can confuse the reg allocator }
  378. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  379. { Allocate other registers }
  380. getcpuregister(list,NR_ECX);
  381. getcpuregister(list,NR_ESI);
  382. { load count }
  383. a_load_loc_reg(list,OS_INT,lenloc,NR_ECX);
  384. { load source }
  385. a_loadaddr_ref_reg(list,ref,NR_ESI);
  386. { scheduled .... }
  387. list.concat(Taicpu.op_reg(A_INC,S_L,NR_ECX));
  388. { calculate size }
  389. len:=elesize;
  390. opsize:=S_B;
  391. if (len and 3)=0 then
  392. begin
  393. opsize:=S_L;
  394. len:=len shr 2;
  395. end
  396. else
  397. if (len and 1)=0 then
  398. begin
  399. opsize:=S_W;
  400. len:=len shr 1;
  401. end;
  402. if len<>0 then
  403. begin
  404. if ispowerof2(len, power) then
  405. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_ECX))
  406. else
  407. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,len,NR_ECX));
  408. end;
  409. list.concat(Taicpu.op_none(A_REP,S_NO));
  410. case opsize of
  411. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  412. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  413. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  414. end;
  415. ungetcpuregister(list,NR_EDI);
  416. ungetcpuregister(list,NR_ECX);
  417. ungetcpuregister(list,NR_ESI);
  418. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  419. that can confuse the reg allocator }
  420. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  421. end;
  422. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  423. begin
  424. if paramanager.use_fixed_stack then
  425. begin
  426. inherited g_releasevaluepara_openarray(list,l);
  427. exit;
  428. end;
  429. { Nothing to release }
  430. end;
  431. procedure tcg386.g_exception_reason_save(list : TAsmList; const href : treference);
  432. begin
  433. if not paramanager.use_fixed_stack then
  434. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  435. else
  436. inherited g_exception_reason_save(list,href);
  437. end;
  438. procedure tcg386.g_exception_reason_save_const(list : TAsmList;const href : treference; a: aint);
  439. begin
  440. if not paramanager.use_fixed_stack then
  441. list.concat(Taicpu.op_const(A_PUSH,tcgsize2opsize[OS_INT],a))
  442. else
  443. inherited g_exception_reason_save_const(list,href,a);
  444. end;
  445. procedure tcg386.g_exception_reason_load(list : TAsmList; const href : treference);
  446. begin
  447. if not paramanager.use_fixed_stack then
  448. begin
  449. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  450. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  451. end
  452. else
  453. inherited g_exception_reason_load(list,href);
  454. end;
  455. procedure tcg386.g_maybe_got_init(list: TAsmList);
  456. var
  457. notdarwin: boolean;
  458. begin
  459. { allocate PIC register }
  460. if (cs_create_pic in current_settings.moduleswitches) and
  461. (tf_pic_uses_got in target_info.flags) and
  462. (pi_needs_got in current_procinfo.flags) then
  463. begin
  464. notdarwin:=not(target_info.system in [system_i386_darwin,system_i386_iphonesim]);
  465. { on darwin, the got register is virtual (and allocated earlier
  466. already) }
  467. if notdarwin then
  468. { ecx could be used in leaf procedures that don't use ecx to pass
  469. aparameter }
  470. current_procinfo.got:=NR_EBX;
  471. if notdarwin { needs testing before it can be enabled for non-darwin platforms
  472. and
  473. (current_settings.optimizecputype in [cpu_Pentium2,cpu_Pentium3,cpu_Pentium4]) } then
  474. begin
  475. current_module.requires_ebx_pic_helper:=true;
  476. cg.a_call_name_static(list,'fpc_geteipasebx');
  477. end
  478. else
  479. begin
  480. { call/pop is faster than call/ret/mov on Core Solo and later
  481. according to Apple's benchmarking -- and all Intel Macs
  482. have at least a Core Solo (furthermore, the i386 - Pentium 1
  483. don't have a return stack buffer) }
  484. a_call_name_static(list,current_procinfo.CurrGOTLabel.name);
  485. a_label(list,current_procinfo.CurrGotLabel);
  486. list.concat(taicpu.op_reg(A_POP,S_L,current_procinfo.got))
  487. end;
  488. if notdarwin then
  489. begin
  490. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_'),0,NR_PIC_OFFSET_REG));
  491. list.concat(tai_regalloc.alloc(NR_PIC_OFFSET_REG,nil));
  492. end;
  493. end;
  494. end;
  495. procedure tcg386.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  496. {
  497. possible calling conventions:
  498. default stdcall cdecl pascal register
  499. default(0): OK OK OK OK OK
  500. virtual(1): OK OK OK OK OK(2)
  501. (0):
  502. set self parameter to correct value
  503. jmp mangledname
  504. (1): The wrapper code use %eax to reach the virtual method address
  505. set self to correct value
  506. move self,%eax
  507. mov 0(%eax),%eax ; load vmt
  508. jmp vmtoffs(%eax) ; method offs
  509. (2): Virtual use values pushed on stack to reach the method address
  510. so the following code be generated:
  511. set self to correct value
  512. push %ebx ; allocate space for function address
  513. push %eax
  514. mov self,%eax
  515. mov 0(%eax),%eax ; load vmt
  516. mov vmtoffs(%eax),eax ; method offs
  517. mov %eax,4(%esp)
  518. pop %eax
  519. ret 0; jmp the address
  520. }
  521. procedure getselftoeax(offs: longint);
  522. var
  523. href : treference;
  524. selfoffsetfromsp : longint;
  525. begin
  526. { mov offset(%esp),%eax }
  527. if (procdef.proccalloption<>pocall_register) then
  528. begin
  529. { framepointer is pushed for nested procs }
  530. if procdef.parast.symtablelevel>normal_function_level then
  531. selfoffsetfromsp:=2*sizeof(aint)
  532. else
  533. selfoffsetfromsp:=sizeof(aint);
  534. reference_reset_base(href,NR_ESP,selfoffsetfromsp+offs,4);
  535. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  536. end;
  537. end;
  538. procedure loadvmttoeax;
  539. var
  540. href : treference;
  541. begin
  542. { mov 0(%eax),%eax ; load vmt}
  543. reference_reset_base(href,NR_EAX,0,4);
  544. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  545. end;
  546. procedure op_oneaxmethodaddr(op: TAsmOp);
  547. var
  548. href : treference;
  549. begin
  550. if (procdef.extnumber=$ffff) then
  551. Internalerror(200006139);
  552. { call/jmp vmtoffs(%eax) ; method offs }
  553. reference_reset_base(href,NR_EAX,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  554. list.concat(taicpu.op_ref(op,S_L,href));
  555. end;
  556. procedure loadmethodoffstoeax;
  557. var
  558. href : treference;
  559. begin
  560. if (procdef.extnumber=$ffff) then
  561. Internalerror(200006139);
  562. { mov vmtoffs(%eax),%eax ; method offs }
  563. reference_reset_base(href,NR_EAX,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  564. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  565. end;
  566. var
  567. lab : tasmsymbol;
  568. make_global : boolean;
  569. href : treference;
  570. begin
  571. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  572. Internalerror(200006137);
  573. if not assigned(procdef.struct) or
  574. (procdef.procoptions*[po_classmethod, po_staticmethod,
  575. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  576. Internalerror(200006138);
  577. if procdef.owner.symtabletype<>ObjectSymtable then
  578. Internalerror(200109191);
  579. make_global:=false;
  580. if (not current_module.is_unit) or
  581. create_smartlink or
  582. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  583. make_global:=true;
  584. if make_global then
  585. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  586. else
  587. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  588. { set param1 interface to self }
  589. g_adjust_self_value(list,procdef,ioffset);
  590. if po_virtualmethod in procdef.procoptions then
  591. begin
  592. if (procdef.proccalloption=pocall_register) then
  593. begin
  594. { case 2 }
  595. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EBX)); { allocate space for address}
  596. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  597. getselftoeax(8);
  598. loadvmttoeax;
  599. loadmethodoffstoeax;
  600. { mov %eax,4(%esp) }
  601. reference_reset_base(href,NR_ESP,4,4);
  602. list.concat(taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  603. { pop %eax }
  604. list.concat(taicpu.op_reg(A_POP,S_L,NR_EAX));
  605. { ret ; jump to the address }
  606. list.concat(taicpu.op_none(A_RET,S_L));
  607. end
  608. else
  609. begin
  610. { case 1 }
  611. getselftoeax(0);
  612. loadvmttoeax;
  613. op_oneaxmethodaddr(A_JMP);
  614. end;
  615. end
  616. { case 0 }
  617. else
  618. begin
  619. if (target_info.system <> system_i386_darwin) then
  620. begin
  621. lab:=current_asmdata.RefAsmSymbol(procdef.mangledname);
  622. list.concat(taicpu.op_sym(A_JMP,S_NO,lab))
  623. end
  624. else
  625. list.concat(taicpu.op_sym(A_JMP,S_NO,get_darwin_call_stub(procdef.mangledname,false)))
  626. end;
  627. List.concat(Tai_symbol_end.Createname(labelname));
  628. end;
  629. { ************* 64bit operations ************ }
  630. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  631. begin
  632. case op of
  633. OP_ADD :
  634. begin
  635. op1:=A_ADD;
  636. op2:=A_ADC;
  637. end;
  638. OP_SUB :
  639. begin
  640. op1:=A_SUB;
  641. op2:=A_SBB;
  642. end;
  643. OP_XOR :
  644. begin
  645. op1:=A_XOR;
  646. op2:=A_XOR;
  647. end;
  648. OP_OR :
  649. begin
  650. op1:=A_OR;
  651. op2:=A_OR;
  652. end;
  653. OP_AND :
  654. begin
  655. op1:=A_AND;
  656. op2:=A_AND;
  657. end;
  658. else
  659. internalerror(200203241);
  660. end;
  661. end;
  662. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  663. var
  664. op1,op2 : TAsmOp;
  665. tempref : treference;
  666. begin
  667. if not(op in [OP_NEG,OP_NOT]) then
  668. begin
  669. get_64bit_ops(op,op1,op2);
  670. tempref:=ref;
  671. tcgx86(cg).make_simple_ref(list,tempref);
  672. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  673. inc(tempref.offset,4);
  674. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  675. end
  676. else
  677. begin
  678. a_load64_ref_reg(list,ref,reg);
  679. a_op64_reg_reg(list,op,size,reg,reg);
  680. end;
  681. end;
  682. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  683. var
  684. op1,op2 : TAsmOp;
  685. begin
  686. case op of
  687. OP_NEG :
  688. begin
  689. if (regsrc.reglo<>regdst.reglo) then
  690. a_load64_reg_reg(list,regsrc,regdst);
  691. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  692. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  693. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  694. exit;
  695. end;
  696. OP_NOT :
  697. begin
  698. if (regsrc.reglo<>regdst.reglo) then
  699. a_load64_reg_reg(list,regsrc,regdst);
  700. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  701. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  702. exit;
  703. end;
  704. end;
  705. get_64bit_ops(op,op1,op2);
  706. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  707. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  708. end;
  709. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  710. var
  711. op1,op2 : TAsmOp;
  712. begin
  713. case op of
  714. OP_AND,OP_OR,OP_XOR:
  715. begin
  716. cg.a_op_const_reg(list,op,OS_32,aint(lo(value)),reg.reglo);
  717. cg.a_op_const_reg(list,op,OS_32,aint(hi(value)),reg.reghi);
  718. end;
  719. OP_ADD, OP_SUB:
  720. begin
  721. // can't use a_op_const_ref because this may use dec/inc
  722. get_64bit_ops(op,op1,op2);
  723. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  724. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  725. end;
  726. else
  727. internalerror(200204021);
  728. end;
  729. end;
  730. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  731. var
  732. op1,op2 : TAsmOp;
  733. tempref : treference;
  734. begin
  735. tempref:=ref;
  736. tcgx86(cg).make_simple_ref(list,tempref);
  737. case op of
  738. OP_AND,OP_OR,OP_XOR:
  739. begin
  740. cg.a_op_const_ref(list,op,OS_32,aint(lo(value)),tempref);
  741. inc(tempref.offset,4);
  742. cg.a_op_const_ref(list,op,OS_32,aint(hi(value)),tempref);
  743. end;
  744. OP_ADD, OP_SUB:
  745. begin
  746. get_64bit_ops(op,op1,op2);
  747. // can't use a_op_const_ref because this may use dec/inc
  748. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  749. inc(tempref.offset,4);
  750. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  751. end;
  752. else
  753. internalerror(200204022);
  754. end;
  755. end;
  756. procedure create_codegen;
  757. begin
  758. cg := tcg386.create;
  759. cg64 := tcg64f386.create;
  760. end;
  761. end.