cpubase.pas 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  3. Contains the base types for the ARM
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {# Base unit for processor information. This unit contains
  18. enumerations of registers, opcodes, sizes, and other
  19. such things which are processor specific.
  20. }
  21. unit cpubase;
  22. {$define USEINLINE}
  23. {$i fpcdefs.inc}
  24. interface
  25. uses
  26. cutils,cclasses,
  27. globtype,globals,
  28. cpuinfo,
  29. aasmbase,
  30. cgbase
  31. ;
  32. {*****************************************************************************
  33. Assembler Opcodes
  34. *****************************************************************************}
  35. type
  36. TAsmOp= {$i armop.inc}
  37. {This is a bit of a hack, because there are more than 256 ARM Assembly Ops
  38. But FPC currently can't handle more than 256 elements in a set.}
  39. TCommonAsmOps = Set of A_None .. A_UQSADA8;
  40. { This should define the array of instructions as string }
  41. op2strtable=array[tasmop] of string[11];
  42. const
  43. { First value of opcode enumeration }
  44. firstop = low(tasmop);
  45. { Last value of opcode enumeration }
  46. lastop = high(tasmop);
  47. {*****************************************************************************
  48. Registers
  49. *****************************************************************************}
  50. type
  51. { Number of registers used for indexing in tables }
  52. tregisterindex=0..{$i rarmnor.inc}-1;
  53. const
  54. { Available Superregisters }
  55. {$i rarmsup.inc}
  56. RS_PC = RS_R15;
  57. { No Subregisters }
  58. R_SUBWHOLE = R_SUBNONE;
  59. { Available Registers }
  60. {$i rarmcon.inc}
  61. { aliases }
  62. NR_PC = NR_R15;
  63. { Integer Super registers first and last }
  64. first_int_supreg = RS_R0;
  65. first_int_imreg = $10;
  66. { Float Super register first and last }
  67. first_fpu_supreg = RS_F0;
  68. first_fpu_imreg = $08;
  69. { MM Super register first and last }
  70. first_mm_supreg = RS_S0;
  71. first_mm_imreg = $30;
  72. { TODO: Calculate bsstart}
  73. regnumber_count_bsstart = 64;
  74. regnumber_table : array[tregisterindex] of tregister = (
  75. {$i rarmnum.inc}
  76. );
  77. regstabs_table : array[tregisterindex] of shortint = (
  78. {$i rarmsta.inc}
  79. );
  80. regdwarf_table : array[tregisterindex] of shortint = (
  81. {$i rarmdwa.inc}
  82. );
  83. { registers which may be destroyed by calls }
  84. VOLATILE_INTREGISTERS = [RS_R0..RS_R3,RS_R12..RS_R14];
  85. VOLATILE_FPUREGISTERS = [RS_F0..RS_F3];
  86. VOLATILE_MMREGISTERS = [RS_D0..RS_D7,RS_D16..RS_D31,RS_S1..RS_S15];
  87. VOLATILE_INTREGISTERS_DARWIN = [RS_R0..RS_R3,RS_R9,RS_R12..RS_R14];
  88. type
  89. totherregisterset = set of tregisterindex;
  90. {*****************************************************************************
  91. Instruction post fixes
  92. *****************************************************************************}
  93. type
  94. { ARM instructions load/store and arithmetic instructions
  95. can have several instruction post fixes which are collected
  96. in this enumeration
  97. }
  98. TOpPostfix = (PF_None,
  99. { update condition flags
  100. or floating point single }
  101. PF_S,
  102. { floating point size }
  103. PF_D,PF_E,PF_P,PF_EP,
  104. { load/store }
  105. PF_B,PF_SB,PF_BT,PF_H,PF_SH,PF_T,
  106. { multiple load/store address modes }
  107. PF_IA,PF_IB,PF_DA,PF_DB,PF_FD,PF_FA,PF_ED,PF_EA,
  108. { multiple load/store vfp address modes }
  109. PF_IAD,PF_DBD,PF_FDD,PF_EAD,
  110. PF_IAS,PF_DBS,PF_FDS,PF_EAS,
  111. PF_IAX,PF_DBX,PF_FDX,PF_EAX
  112. );
  113. TOpPostfixes = set of TOpPostfix;
  114. TRoundingMode = (RM_None,RM_P,RM_M,RM_Z);
  115. const
  116. cgsize2fpuoppostfix : array[OS_NO..OS_F128] of toppostfix = (
  117. PF_None,
  118. PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,
  119. PF_S,PF_D,PF_E,PF_None,PF_None);
  120. oppostfix2str : array[TOpPostfix] of string[3] = ('',
  121. 's',
  122. 'd','e','p','ep',
  123. 'b','sb','bt','h','sh','t',
  124. 'ia','ib','da','db','fd','fa','ed','ea',
  125. 'iad','dbd','fdd','ead',
  126. 'ias','dbs','fds','eas',
  127. 'iax','dbx','fdx','eax');
  128. roundingmode2str : array[TRoundingMode] of string[1] = ('',
  129. 'p','m','z');
  130. {*****************************************************************************
  131. Conditions
  132. *****************************************************************************}
  133. type
  134. TAsmCond=(C_None,
  135. C_EQ,C_NE,C_CS,C_CC,C_MI,C_PL,C_VS,C_VC,C_HI,C_LS,
  136. C_GE,C_LT,C_GT,C_LE,C_AL,C_NV
  137. );
  138. TAsmConds = set of TAsmCond;
  139. const
  140. cond2str : array[TAsmCond] of string[2]=('',
  141. 'eq','ne','cs','cc','mi','pl','vs','vc','hi','ls',
  142. 'ge','lt','gt','le','al','nv'
  143. );
  144. uppercond2str : array[TAsmCond] of string[2]=('',
  145. 'EQ','NE','CS','CC','MI','PL','VS','VC','HI','LS',
  146. 'GE','LT','GT','LE','AL','NV'
  147. );
  148. {*****************************************************************************
  149. Flags
  150. *****************************************************************************}
  151. type
  152. TResFlags = (F_EQ,F_NE,F_CS,F_CC,F_MI,F_PL,F_VS,F_VC,F_HI,F_LS,
  153. F_GE,F_LT,F_GT,F_LE);
  154. {*****************************************************************************
  155. Operands
  156. *****************************************************************************}
  157. taddressmode = (AM_OFFSET,AM_PREINDEXED,AM_POSTINDEXED);
  158. tshiftmode = (SM_None,SM_LSL,SM_LSR,SM_ASR,SM_ROR,SM_RRX);
  159. tupdatereg = (UR_None,UR_Update);
  160. pshifterop = ^tshifterop;
  161. tshifterop = record
  162. shiftmode : tshiftmode;
  163. rs : tregister;
  164. shiftimm : byte;
  165. end;
  166. tcpumodeflag = (mfA, mfI, mfF);
  167. tcpumodeflags = set of tcpumodeflag;
  168. {*****************************************************************************
  169. Constants
  170. *****************************************************************************}
  171. const
  172. max_operands = 4;
  173. maxintregs = 15;
  174. maxfpuregs = 8;
  175. maxaddrregs = 0;
  176. {*****************************************************************************
  177. Operand Sizes
  178. *****************************************************************************}
  179. type
  180. topsize = (S_NO,
  181. S_B,S_W,S_L,S_BW,S_BL,S_WL,
  182. S_IS,S_IL,S_IQ,
  183. S_FS,S_FL,S_FX,S_D,S_Q,S_FV,S_FXX
  184. );
  185. {*****************************************************************************
  186. Constants
  187. *****************************************************************************}
  188. const
  189. maxvarregs = 7;
  190. varregs : Array [1..maxvarregs] of tsuperregister =
  191. (RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,RS_R10);
  192. maxfpuvarregs = 4;
  193. fpuvarregs : Array [1..maxfpuvarregs] of tsuperregister =
  194. (RS_F4,RS_F5,RS_F6,RS_F7);
  195. {*****************************************************************************
  196. Default generic sizes
  197. *****************************************************************************}
  198. { Defines the default address size for a processor, }
  199. OS_ADDR = OS_32;
  200. { the natural int size for a processor,
  201. has to match osuinttype/ossinttype as initialized in psystem }
  202. OS_INT = OS_32;
  203. OS_SINT = OS_S32;
  204. { the maximum float size for a processor, }
  205. OS_FLOAT = OS_F64;
  206. { the size of a vector register for a processor }
  207. OS_VECTOR = OS_M32;
  208. {*****************************************************************************
  209. Generic Register names
  210. *****************************************************************************}
  211. { Stack pointer register }
  212. NR_STACK_POINTER_REG = NR_R13;
  213. RS_STACK_POINTER_REG = RS_R13;
  214. { Frame pointer register (initialized in tarmprocinfo.init_framepointer) }
  215. RS_FRAME_POINTER_REG: tsuperregister = RS_NO;
  216. NR_FRAME_POINTER_REG: tregister = NR_NO;
  217. { Register for addressing absolute data in a position independant way,
  218. such as in PIC code. The exact meaning is ABI specific. For
  219. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  220. }
  221. NR_PIC_OFFSET_REG = NR_R9;
  222. { Results are returned in this register (32-bit values) }
  223. NR_FUNCTION_RETURN_REG = NR_R0;
  224. RS_FUNCTION_RETURN_REG = RS_R0;
  225. { The value returned from a function is available in this register }
  226. NR_FUNCTION_RESULT_REG = NR_FUNCTION_RETURN_REG;
  227. RS_FUNCTION_RESULT_REG = RS_FUNCTION_RETURN_REG;
  228. NR_FPU_RESULT_REG = NR_F0;
  229. NR_MM_RESULT_REG = NR_D0;
  230. NR_RETURN_ADDRESS_REG = NR_FUNCTION_RETURN_REG;
  231. { Offset where the parent framepointer is pushed }
  232. PARENT_FRAMEPOINTER_OFFSET = 0;
  233. NR_DEFAULTFLAGS = NR_CPSR_C;
  234. RS_DEFAULTFLAGS = RS_CPSR_C;
  235. { Low part of 64bit return value }
  236. function NR_FUNCTION_RESULT64_LOW_REG: tregister;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  237. function RS_FUNCTION_RESULT64_LOW_REG: shortint;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  238. { High part of 64bit return value }
  239. function NR_FUNCTION_RESULT64_HIGH_REG: tregister;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  240. function RS_FUNCTION_RESULT64_HIGH_REG: shortint;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  241. {*****************************************************************************
  242. GCC /ABI linking information
  243. *****************************************************************************}
  244. const
  245. { Registers which must be saved when calling a routine declared as
  246. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  247. saved should be the ones as defined in the target ABI and / or GCC.
  248. This value can be deduced from the CALLED_USED_REGISTERS array in the
  249. GCC source.
  250. }
  251. saved_standard_registers : array[0..6] of tsuperregister =
  252. (RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,RS_R10);
  253. { this is only for the generic code which is not used for this architecture }
  254. saved_mm_registers : array[0..0] of tsuperregister = (RS_INVALID);
  255. { Required parameter alignment when calling a routine declared as
  256. stdcall and cdecl. The alignment value should be the one defined
  257. by GCC or the target ABI.
  258. The value of this constant is equal to the constant
  259. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  260. }
  261. std_param_align = 4;
  262. {*****************************************************************************
  263. Helpers
  264. *****************************************************************************}
  265. { Returns the tcgsize corresponding with the size of reg.}
  266. function reg_cgsize(const reg: tregister) : tcgsize;
  267. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  268. function is_calljmp(o:tasmop):boolean;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  269. procedure inverse_flags(var f: TResFlags);
  270. function flags_to_cond(const f: TResFlags) : TAsmCond;
  271. function findreg_by_number(r:Tregister):tregisterindex;
  272. function std_regnum_search(const s:string):Tregister;
  273. function std_regname(r:Tregister):string;
  274. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  275. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  276. procedure shifterop_reset(var so : tshifterop); {$ifdef USEINLINE}inline;{$endif USEINLINE}
  277. function is_pc(const r : tregister) : boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  278. function is_shifter_const(d : aint;var imm_shift : byte) : boolean;
  279. function split_into_shifter_const(value : aint;var imm1: dword; var imm2: dword):boolean;
  280. function dwarf_reg(r:tregister):shortint;
  281. implementation
  282. uses
  283. systems,rgBase,verbose;
  284. const
  285. std_regname_table : array[tregisterindex] of string[7] = (
  286. {$i rarmstd.inc}
  287. );
  288. regnumber_index : array[tregisterindex] of tregisterindex = (
  289. {$i rarmrni.inc}
  290. );
  291. std_regname_index : array[tregisterindex] of tregisterindex = (
  292. {$i rarmsri.inc}
  293. );
  294. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  295. begin
  296. case regtype of
  297. R_MMREGISTER:
  298. begin
  299. case s of
  300. OS_F32:
  301. cgsize2subreg:=R_SUBFS;
  302. OS_F64:
  303. cgsize2subreg:=R_SUBFD;
  304. else
  305. internalerror(2009112701);
  306. end;
  307. end;
  308. else
  309. cgsize2subreg:=R_SUBWHOLE;
  310. end;
  311. end;
  312. function reg_cgsize(const reg: tregister): tcgsize;
  313. begin
  314. case getregtype(reg) of
  315. R_INTREGISTER :
  316. reg_cgsize:=OS_32;
  317. R_FPUREGISTER :
  318. reg_cgsize:=OS_F80;
  319. R_MMREGISTER :
  320. begin
  321. case getsubreg(reg) of
  322. R_SUBFD,
  323. R_SUBWHOLE:
  324. result:=OS_F64;
  325. R_SUBFS:
  326. result:=OS_F32;
  327. else
  328. internalerror(2009112903);
  329. end;
  330. end;
  331. else
  332. internalerror(200303181);
  333. end;
  334. end;
  335. function is_calljmp(o:tasmop):boolean;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  336. begin
  337. { This isn't 100% perfect because the arm allows jumps also by writing to PC=R15.
  338. To overcome this problem we simply forbid that FPC generates jumps by loading R15 }
  339. is_calljmp:= o in [A_B,A_BL,A_BX,A_BLX];
  340. end;
  341. procedure inverse_flags(var f: TResFlags);
  342. const
  343. inv_flags: array[TResFlags] of TResFlags =
  344. (F_NE,F_EQ,F_CC,F_CS,F_PL,F_MI,F_VC,F_VS,F_LS,F_HI,
  345. F_LT,F_GE,F_LE,F_GT);
  346. begin
  347. f:=inv_flags[f];
  348. end;
  349. function flags_to_cond(const f: TResFlags) : TAsmCond;
  350. const
  351. flag_2_cond: array[F_EQ..F_LE] of TAsmCond =
  352. (C_EQ,C_NE,C_CS,C_CC,C_MI,C_PL,C_VS,C_VC,C_HI,C_LS,
  353. C_GE,C_LT,C_GT,C_LE);
  354. begin
  355. if f>high(flag_2_cond) then
  356. internalerror(200112301);
  357. result:=flag_2_cond[f];
  358. end;
  359. function findreg_by_number(r:Tregister):tregisterindex;
  360. begin
  361. result:=rgBase.findreg_by_number_table(r,regnumber_index);
  362. end;
  363. function std_regnum_search(const s:string):Tregister;
  364. begin
  365. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  366. end;
  367. function std_regname(r:Tregister):string;
  368. var
  369. p : tregisterindex;
  370. begin
  371. p:=findreg_by_number_table(r,regnumber_index);
  372. if p<>0 then
  373. result:=std_regname_table[p]
  374. else
  375. result:=generic_regname(r);
  376. end;
  377. procedure shifterop_reset(var so : tshifterop);{$ifdef USEINLINE}inline;{$endif USEINLINE}
  378. begin
  379. FillChar(so,sizeof(so),0);
  380. end;
  381. function is_pc(const r : tregister) : boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  382. begin
  383. is_pc:=(r=NR_R15);
  384. end;
  385. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  386. const
  387. inverse: array[TAsmCond] of TAsmCond=(C_None,
  388. C_NE,C_EQ,C_CC,C_CS,C_PL,C_MI,C_VC,C_VS,C_LS,C_HI,
  389. C_LT,C_GE,C_LE,C_GT,C_None,C_None
  390. );
  391. begin
  392. result := inverse[c];
  393. end;
  394. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  395. begin
  396. result := c1 = c2;
  397. end;
  398. function is_shifter_const(d : aint;var imm_shift : byte) : boolean;
  399. var
  400. i : longint;
  401. begin
  402. if current_settings.cputype in cpu_thumb2 then
  403. begin
  404. for i:=0 to 24 do
  405. begin
  406. if (dword(d) and not($ff shl i))=0 then
  407. begin
  408. imm_shift:=i;
  409. result:=true;
  410. exit;
  411. end;
  412. end;
  413. end
  414. else
  415. begin
  416. for i:=0 to 15 do
  417. begin
  418. if (dword(d) and not(roldword($ff,i*2)))=0 then
  419. begin
  420. imm_shift:=i*2;
  421. result:=true;
  422. exit;
  423. end;
  424. end;
  425. end;
  426. result:=false;
  427. end;
  428. function split_into_shifter_const(value : aint;var imm1: dword; var imm2: dword) : boolean;
  429. var
  430. d, i, i2: Dword;
  431. begin
  432. Result:=false;
  433. {Thumb2 is not supported (YET?)}
  434. if current_settings.cputype in cpu_thumb2 then exit;
  435. d:=DWord(value);
  436. for i:=0 to 15 do
  437. begin
  438. imm1:=d and rordword($FF, I*2);
  439. imm2:=d and not (imm1); {remove already found bits}
  440. {is the remainder a shifterconst? YAY! we've done it!}
  441. {Could we start from i instead of 0?}
  442. for i2:=0 to 15 do
  443. begin
  444. if (imm2 and not(rordword($FF,i2*2)))=0 then
  445. begin
  446. result:=true;
  447. exit;
  448. end;
  449. end;
  450. end;
  451. end;
  452. function dwarf_reg(r:tregister):shortint;
  453. begin
  454. result:=regdwarf_table[findreg_by_number(r)];
  455. if result=-1 then
  456. internalerror(200603251);
  457. end;
  458. { Low part of 64bit return value }
  459. function NR_FUNCTION_RESULT64_LOW_REG: tregister; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  460. begin
  461. if target_info.endian=endian_little then
  462. result:=NR_R0
  463. else
  464. result:=NR_R1;
  465. end;
  466. function RS_FUNCTION_RESULT64_LOW_REG: shortint; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  467. begin
  468. if target_info.endian=endian_little then
  469. result:=RS_R0
  470. else
  471. result:=RS_R1;
  472. end;
  473. { High part of 64bit return value }
  474. function NR_FUNCTION_RESULT64_HIGH_REG: tregister; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  475. begin
  476. if target_info.endian=endian_little then
  477. result:=NR_R1
  478. else
  479. result:=NR_R0;
  480. end;
  481. function RS_FUNCTION_RESULT64_HIGH_REG: shortint; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  482. begin
  483. if target_info.endian=endian_little then
  484. result:=RS_R1
  485. else
  486. result:=RS_R0;
  487. end;
  488. end.