cgcpu.pas 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756
  1. {
  2. Copyright (c) 1998-2002 by the FPC team
  3. This unit implements the code generator for the 680x0
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {DEFINE DEBUG_CHARLIE}
  18. {$IFNDEF DEBUG_CHARLIE}
  19. {$WARNINGS OFF}
  20. {$ENDIF}
  21. unit cgcpu;
  22. {$i fpcdefs.inc}
  23. interface
  24. uses
  25. cgbase,cgobj,globtype,
  26. aasmbase,aasmtai,aasmdata,aasmcpu,
  27. cpubase,cpuinfo,
  28. parabase,cpupara,
  29. node,symconst,symtype,symdef,
  30. cgutils,cg64f32;
  31. type
  32. tcg68k = class(tcg)
  33. procedure init_register_allocators;override;
  34. procedure done_register_allocators;override;
  35. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  36. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  37. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  38. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  39. procedure a_call_name(list : TAsmList;const s : string; weak: boolean);override;
  40. procedure a_call_reg(list : TAsmList;reg : tregister);override;
  41. procedure a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);override;
  42. procedure a_load_const_ref(list : TAsmList; tosize: tcgsize; a : tcgint;const ref : treference);override;
  43. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);override;
  44. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);override;
  45. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);override;
  46. procedure a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);override;
  47. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  48. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  49. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  50. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  51. procedure a_loadmm_reg_reg(list: TAsmList;fromsize,tosize : tcgsize; reg1, reg2: tregister;shuffle : pmmshuffle); override;
  52. procedure a_loadmm_ref_reg(list: TAsmList;fromsize,tosize : tcgsize; const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  53. procedure a_loadmm_reg_ref(list: TAsmList;fromsize,tosize : tcgsize; reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  54. procedure a_loadmm_reg_cgpara(list: TAsmList; size: tcgsize; reg: tregister;const locpara : TCGPara;shuffle : pmmshuffle); override;
  55. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  56. // procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference); override;
  57. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg1, reg2: TRegister); override;
  58. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  59. l : tasmlabel);override;
  60. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  61. procedure a_jmp_name(list : TAsmList;const s : string); override;
  62. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  63. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  64. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); override;
  65. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  66. { generates overflow checking code for a node }
  67. procedure g_overflowcheck(list: TAsmList; const l:tlocation; def:tdef); override;
  68. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  69. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  70. // procedure g_restore_frame_pointer(list : TAsmList);override;
  71. // procedure g_return_from_proc(list : TAsmList;parasize : tcgint);override;
  72. procedure g_restore_registers(list:TAsmList);override;
  73. procedure g_save_registers(list:TAsmList);override;
  74. // procedure g_save_all_registers(list : TAsmList);override;
  75. // procedure g_restore_all_registers(list : TAsmList;const funcretparaloc:TCGPara);override;
  76. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  77. protected
  78. function fixref(list: TAsmList; var ref: treference): boolean;
  79. private
  80. { # Sign or zero extend the register to a full 32-bit value.
  81. The new value is left in the same register.
  82. }
  83. procedure sign_extend(list: TAsmList;_oldsize : tcgsize; reg: tregister);
  84. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  85. end;
  86. tcg64f68k = class(tcg64f32)
  87. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG; size: tcgsize; regsrc,regdst : tregister64);override;
  88. procedure a_op64_const_reg(list : TAsmList;op:TOpCG; size: tcgsize; value : int64;regdst : tregister64);override;
  89. end;
  90. { This function returns true if the reference+offset is valid.
  91. Otherwise extra code must be generated to solve the reference.
  92. On the m68k, this verifies that the reference is valid
  93. (e.g : if index register is used, then the max displacement
  94. is 256 bytes, if only base is used, then max displacement
  95. is 32K
  96. }
  97. function isvalidrefoffset(const ref: treference): boolean;
  98. const
  99. TCGSize2OpSize: Array[tcgsize] of topsize =
  100. (S_NO,S_B,S_W,S_L,S_L,S_NO,S_B,S_W,S_L,S_L,S_NO,
  101. S_FS,S_FD,S_FX,S_NO,S_NO,
  102. S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,
  103. S_NO,S_NO,S_NO,S_NO,S_NO,S_NO);
  104. procedure create_codegen;
  105. implementation
  106. uses
  107. globals,verbose,systems,cutils,
  108. symsym,defutil,paramgr,procinfo,
  109. rgobj,tgobj,rgcpu,fmodule;
  110. const
  111. { opcode table lookup }
  112. topcg2tasmop: Array[topcg] of tasmop =
  113. (
  114. A_NONE,
  115. A_MOVE,
  116. A_ADD,
  117. A_AND,
  118. A_DIVU,
  119. A_DIVS,
  120. A_MULS,
  121. A_MULU,
  122. A_NEG,
  123. A_NOT,
  124. A_OR,
  125. A_ASR,
  126. A_LSL,
  127. A_LSR,
  128. A_SUB,
  129. A_EOR,
  130. A_NONE,
  131. A_NONE
  132. );
  133. TOpCmp2AsmCond: Array[topcmp] of TAsmCond =
  134. (
  135. C_NONE,
  136. C_EQ,
  137. C_GT,
  138. C_LT,
  139. C_GE,
  140. C_LE,
  141. C_NE,
  142. C_LS,
  143. C_CS,
  144. C_CC,
  145. C_HI
  146. );
  147. function isvalidrefoffset(const ref: treference): boolean;
  148. begin
  149. isvalidrefoffset := true;
  150. if ref.index <> NR_NO then
  151. begin
  152. if ref.base <> NR_NO then
  153. internalerror(20020814);
  154. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  155. isvalidrefoffset := false
  156. end
  157. else
  158. begin
  159. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  160. isvalidrefoffset := false;
  161. end;
  162. end;
  163. {****************************************************************************}
  164. { TCG68K }
  165. {****************************************************************************}
  166. function use_push(const cgpara:tcgpara):boolean;
  167. begin
  168. result:=(not paramanager.use_fixed_stack) and
  169. assigned(cgpara.location) and
  170. (cgpara.location^.loc=LOC_REFERENCE) and
  171. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  172. end;
  173. procedure tcg68k.init_register_allocators;
  174. begin
  175. inherited init_register_allocators;
  176. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,
  177. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7],
  178. first_int_imreg,[]);
  179. rg[R_ADDRESSREGISTER]:=trgcpu.create(R_ADDRESSREGISTER,R_SUBWHOLE,
  180. [RS_A0,RS_A1,RS_A2,RS_A3,RS_A4,RS_A5,RS_A6],
  181. first_addr_imreg,[]);
  182. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  183. [RS_FP0,RS_FP1,RS_FP2,RS_FP3,RS_FP4,RS_FP5,RS_FP6,RS_FP7],
  184. first_fpu_imreg,[]);
  185. end;
  186. procedure tcg68k.done_register_allocators;
  187. begin
  188. rg[R_INTREGISTER].free;
  189. rg[R_FPUREGISTER].free;
  190. rg[R_ADDRESSREGISTER].free;
  191. inherited done_register_allocators;
  192. end;
  193. procedure tcg68k.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  194. var
  195. pushsize : tcgsize;
  196. ref : treference;
  197. begin
  198. {$ifdef DEBUG_CHARLIE}
  199. // writeln('a_load_reg');_cgpara
  200. {$endif DEBUG_CHARLIE}
  201. { it's probably necessary to port this from x86 later, or provide an m68k solution (KB) }
  202. { TODO: FIX ME! check_register_size()}
  203. // check_register_size(size,r);
  204. if use_push(cgpara) then
  205. begin
  206. cgpara.check_simple_location;
  207. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  208. pushsize:=cgpara.location^.size
  209. else
  210. pushsize:=int_cgsize(cgpara.alignment);
  211. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  212. ref.direction := dir_dec;
  213. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize),ref));
  214. end
  215. else
  216. inherited a_load_reg_cgpara(list,size,r,cgpara);
  217. end;
  218. procedure tcg68k.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  219. var
  220. pushsize : tcgsize;
  221. ref : treference;
  222. begin
  223. {$ifdef DEBUG_CHARLIE}
  224. // writeln('a_load_const');_cgpara
  225. {$endif DEBUG_CHARLIE}
  226. if use_push(cgpara) then
  227. begin
  228. cgpara.check_simple_location;
  229. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  230. pushsize:=cgpara.location^.size
  231. else
  232. pushsize:=int_cgsize(cgpara.alignment);
  233. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  234. ref.direction := dir_dec;
  235. list.concat(taicpu.op_const_ref(A_MOVE,tcgsize2opsize[pushsize],a,ref));
  236. end
  237. else
  238. inherited a_load_const_cgpara(list,size,a,cgpara);
  239. end;
  240. procedure tcg68k.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  241. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  242. var
  243. pushsize : tcgsize;
  244. tmpreg : tregister;
  245. href : treference;
  246. ref : treference;
  247. begin
  248. if not assigned(paraloc) then
  249. exit;
  250. { TODO: FIX ME!!! this also triggers location bug }
  251. {if (paraloc^.loc<>LOC_REFERENCE) or
  252. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  253. (tcgsize2size[paraloc^.size]>sizeof(tcgint)) then
  254. internalerror(200501162);}
  255. { Pushes are needed in reverse order, add the size of the
  256. current location to the offset where to load from. This
  257. prevents wrong calculations for the last location when
  258. the size is not a power of 2 }
  259. if assigned(paraloc^.next) then
  260. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  261. { Push the data starting at ofs }
  262. href:=r;
  263. inc(href.offset,ofs);
  264. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  265. pushsize:=paraloc^.size
  266. else
  267. pushsize:=int_cgsize(cgpara.alignment);
  268. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, tcgsize2size[paraloc^.size]);
  269. ref.direction := dir_dec;
  270. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  271. begin
  272. tmpreg:=getintregister(list,pushsize);
  273. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  274. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[pushsize],tmpreg,ref));
  275. end
  276. else
  277. list.concat(taicpu.op_ref_ref(A_MOVE,tcgsize2opsize[pushsize],href,ref));
  278. end;
  279. var
  280. len : tcgint;
  281. href : treference;
  282. begin
  283. {$ifdef DEBUG_CHARLIE}
  284. // writeln('a_load_ref');_cgpara
  285. {$endif DEBUG_CHARLIE}
  286. { cgpara.size=OS_NO requires a copy on the stack }
  287. if use_push(cgpara) then
  288. begin
  289. { Record copy? }
  290. if (cgpara.size in [OS_NO,OS_F64]) or (size=OS_NO) then
  291. begin
  292. cgpara.check_simple_location;
  293. len:=align(cgpara.intsize,cgpara.alignment);
  294. g_stackpointer_alloc(list,len);
  295. reference_reset_base(href,NR_STACK_POINTER_REG,0,cgpara.alignment);
  296. g_concatcopy(list,r,href,len);
  297. end
  298. else
  299. begin
  300. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  301. internalerror(200501161);
  302. { We need to push the data in reverse order,
  303. therefor we use a recursive algorithm }
  304. pushdata(cgpara.location,0);
  305. end
  306. end
  307. else
  308. inherited a_load_ref_cgpara(list,size,r,cgpara);
  309. end;
  310. procedure tcg68k.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  311. var
  312. tmpreg : tregister;
  313. opsize : topsize;
  314. begin
  315. {$ifdef DEBUG_CHARLIE}
  316. // writeln('a_loadaddr_ref');_cgpara
  317. {$endif DEBUG_CHARLIE}
  318. with r do
  319. begin
  320. { i suppose this is not required for m68k (KB) }
  321. // if (segment<>NR_NO) then
  322. // cgmessage(cg_e_cant_use_far_pointer_there);
  323. if not use_push(cgpara) then
  324. begin
  325. cgpara.check_simple_location;
  326. opsize:=tcgsize2opsize[OS_ADDR];
  327. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  328. begin
  329. if assigned(symbol) then
  330. // list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset))
  331. else;
  332. // list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  333. end
  334. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  335. (offset=0) and (scalefactor=0) and (symbol=nil) then
  336. // list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  337. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  338. (offset=0) and (symbol=nil) then
  339. // list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  340. else
  341. begin
  342. tmpreg:=getaddressregister(list);
  343. a_loadaddr_ref_reg(list,r,tmpreg);
  344. // list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  345. end;
  346. end
  347. else
  348. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  349. end;
  350. end;
  351. function tcg68k.fixref(list: TAsmList; var ref: treference): boolean;
  352. begin
  353. result:=false;
  354. { The Coldfire and MC68020+ have extended
  355. addressing capabilities with a 32-bit
  356. displacement.
  357. }
  358. if (current_settings.cputype<>cpu_MC68000) then
  359. exit;
  360. if (ref.base<>NR_NO) then
  361. begin
  362. if (ref.index <> NR_NO) and assigned(ref.symbol) then
  363. internalerror(20020814);
  364. { base + reg }
  365. if ref.index <> NR_NO then
  366. begin
  367. { base + reg + offset }
  368. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  369. begin
  370. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,ref.base));
  371. fixref := true;
  372. ref.offset := 0;
  373. exit;
  374. end;
  375. end
  376. else
  377. { base + offset }
  378. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  379. begin
  380. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,ref.base));
  381. fixref := true;
  382. ref.offset := 0;
  383. exit;
  384. end;
  385. end;
  386. end;
  387. procedure tcg68k.a_call_name(list : TAsmList;const s : string; weak: boolean);
  388. var
  389. sym: tasmsymbol;
  390. begin
  391. if not(weak) then
  392. sym:=current_asmdata.RefAsmSymbol(s)
  393. else
  394. sym:=current_asmdata.WeakRefAsmSymbol(s);
  395. list.concat(taicpu.op_sym(A_JSR,S_NO,current_asmdata.RefAsmSymbol(s)));
  396. end;
  397. procedure tcg68k.a_call_reg(list : TAsmList;reg: tregister);
  398. var
  399. tmpref : treference;
  400. tmpreg : tregister;
  401. begin
  402. {$ifdef DEBUG_CHARLIE}
  403. list.concat(tai_comment.create(strpnew('a_call_reg')));
  404. {$endif}
  405. if isaddressregister(reg) then
  406. begin
  407. { if we have an address register, we can jump to the address directly }
  408. reference_reset_base(tmpref,reg,0,4);
  409. end
  410. else
  411. begin
  412. { if we have a data register, we need to move it to an address register first }
  413. tmpreg:=getaddressregister(list);
  414. reference_reset_base(tmpref,tmpreg,0,4);
  415. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg,tmpreg));
  416. end;
  417. list.concat(taicpu.op_ref(A_JSR,S_NO,tmpref));
  418. end;
  419. procedure tcg68k.a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);
  420. begin
  421. {$ifdef DEBUG_CHARLIE}
  422. // writeln('a_load_const_reg');
  423. {$endif DEBUG_CHARLIE}
  424. if isaddressregister(register) then
  425. begin
  426. list.concat(taicpu.op_const_reg(A_MOVE,S_L,longint(a),register))
  427. end
  428. else
  429. if a = 0 then
  430. list.concat(taicpu.op_reg(A_CLR,S_L,register))
  431. else
  432. begin
  433. if (longint(a) >= low(shortint)) and (longint(a) <= high(shortint)) then
  434. list.concat(taicpu.op_const_reg(A_MOVEQ,S_L,longint(a),register))
  435. else
  436. list.concat(taicpu.op_const_reg(A_MOVE,S_L,longint(a),register))
  437. end;
  438. end;
  439. procedure tcg68k.a_load_const_ref(list : TAsmList; tosize: tcgsize; a : tcgint;const ref : treference);
  440. begin
  441. {$ifdef DEBUG_CHARLIE}
  442. list.concat(tai_comment.create(strpnew('a_load_const_ref')));
  443. {$endif DEBUG_CHARLIE}
  444. list.concat(taicpu.op_const_ref(A_MOVE,S_L,longint(a),ref));
  445. end;
  446. procedure tcg68k.a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);
  447. var
  448. href : treference;
  449. begin
  450. href := ref;
  451. fixref(list,href);
  452. {$ifdef DEBUG_CHARLIE}
  453. list.concat(tai_comment.create(strpnew('a_load_reg_ref')));
  454. {$endif DEBUG_CHARLIE}
  455. { move to destination reference }
  456. list.concat(taicpu.op_reg_ref(A_MOVE,TCGSize2OpSize[fromsize],register,href));
  457. end;
  458. procedure tcg68k.a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);
  459. var
  460. aref: treference;
  461. bref: treference;
  462. begin
  463. aref := sref;
  464. bref := dref;
  465. fixref(list,aref);
  466. fixref(list,bref);
  467. {$ifdef DEBUG_CHARLIE}
  468. // writeln('a_load_ref_ref');
  469. {$endif DEBUG_CHARLIE}
  470. list.concat(taicpu.op_ref_ref(A_MOVE,TCGSize2OpSize[fromsize],aref,bref));
  471. end;
  472. procedure tcg68k.a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  473. begin
  474. { move to destination register }
  475. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg1,reg2));
  476. { zero/sign extend register to 32-bit }
  477. sign_extend(list, fromsize, reg2);
  478. end;
  479. procedure tcg68k.a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);
  480. var
  481. href : treference;
  482. begin
  483. href := ref;
  484. fixref(list,href);
  485. list.concat(taicpu.op_ref_reg(A_MOVE,TCGSize2OpSize[fromsize],href,register));
  486. { extend the value in the register }
  487. sign_extend(list, tosize, register);
  488. end;
  489. procedure tcg68k.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  490. var
  491. href : treference;
  492. // p: pointer;
  493. begin
  494. { TODO: FIX ME!!! take a look on this mess again...}
  495. // if getregtype(r)=R_ADDRESSREGISTER then
  496. // begin
  497. // writeln('address reg?!?');
  498. // p:=nil; dword(p^):=0; {DEBUG CODE... :D )
  499. // internalerror(2002072901);
  500. // end;
  501. href:=ref;
  502. fixref(list, href);
  503. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,r));
  504. end;
  505. procedure tcg68k.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  506. begin
  507. { in emulation mode, only 32-bit single is supported }
  508. if cs_fp_emulation in current_settings.moduleswitches then
  509. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg1,reg2))
  510. else
  511. list.concat(taicpu.op_reg_reg(A_FMOVE,tcgsize2opsize[tosize],reg1,reg2));
  512. end;
  513. procedure tcg68k.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  514. var
  515. opsize : topsize;
  516. href : treference;
  517. tmpreg : tregister;
  518. begin
  519. opsize := tcgsize2opsize[fromsize];
  520. { extended is not supported, since it is not available on Coldfire }
  521. if opsize = S_FX then
  522. internalerror(20020729);
  523. href := ref;
  524. fixref(list,href);
  525. { in emulation mode, only 32-bit single is supported }
  526. if cs_fp_emulation in current_settings.moduleswitches then
  527. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,href,reg))
  528. else
  529. begin
  530. list.concat(taicpu.op_ref_reg(A_FMOVE,opsize,href,reg));
  531. if (tosize < fromsize) then
  532. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  533. end;
  534. end;
  535. procedure tcg68k.a_loadfpu_reg_ref(list: TAsmList; fromsize,tosize: tcgsize; reg: tregister; const ref: treference);
  536. var
  537. opsize : topsize;
  538. begin
  539. opsize := tcgsize2opsize[tosize];
  540. { extended is not supported, since it is not available on Coldfire }
  541. if opsize = S_FX then
  542. internalerror(20020729);
  543. { in emulation mode, only 32-bit single is supported }
  544. if cs_fp_emulation in current_settings.moduleswitches then
  545. list.concat(taicpu.op_reg_ref(A_MOVE,S_L,reg, ref))
  546. else
  547. list.concat(taicpu.op_reg_ref(A_FMOVE,opsize,reg, ref));
  548. end;
  549. procedure tcg68k.a_loadmm_reg_reg(list: TAsmList;fromsize,tosize : tcgsize; reg1, reg2: tregister;shuffle : pmmshuffle);
  550. begin
  551. internalerror(20020729);
  552. end;
  553. procedure tcg68k.a_loadmm_ref_reg(list: TAsmList;fromsize,tosize : tcgsize; const ref: treference; reg: tregister;shuffle : pmmshuffle);
  554. begin
  555. internalerror(20020729);
  556. end;
  557. procedure tcg68k.a_loadmm_reg_ref(list: TAsmList;fromsize,tosize : tcgsize; reg: tregister; const ref: treference;shuffle : pmmshuffle);
  558. begin
  559. internalerror(20020729);
  560. end;
  561. procedure tcg68k.a_loadmm_reg_cgpara(list: TAsmList; size: tcgsize; reg: tregister;const locpara : TCGPara;shuffle : pmmshuffle);
  562. begin
  563. internalerror(20020729);
  564. end;
  565. procedure tcg68k.a_op_const_reg(list : TAsmList; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  566. var
  567. scratch_reg : tregister;
  568. scratch_reg2: tregister;
  569. opcode : tasmop;
  570. r,r2 : Tregister;
  571. begin
  572. optimize_op_const(op, a);
  573. opcode := topcg2tasmop[op];
  574. case op of
  575. OP_NONE :
  576. begin
  577. { Opcode is optimized away }
  578. end;
  579. OP_MOVE :
  580. begin
  581. { Optimized, replaced with a simple load }
  582. a_load_const_reg(list,size,a,reg);
  583. end;
  584. OP_ADD :
  585. begin
  586. if (a >= 1) and (a <= 8) then
  587. list.concat(taicpu.op_const_reg(A_ADDQ,S_L,a, reg))
  588. else
  589. begin
  590. { all others, including coldfire }
  591. list.concat(taicpu.op_const_reg(A_ADD,S_L,a, reg));
  592. end;
  593. end;
  594. OP_AND,
  595. OP_OR:
  596. begin
  597. list.concat(taicpu.op_const_reg(topcg2tasmop[op],S_L,longint(a), reg));
  598. end;
  599. OP_DIV :
  600. begin
  601. internalerror(20020816);
  602. end;
  603. OP_IDIV :
  604. begin
  605. internalerror(20020816);
  606. end;
  607. OP_IMUL :
  608. begin
  609. if current_settings.cputype = cpu_MC68000 then
  610. begin
  611. r:=NR_D0;
  612. r2:=NR_D1;
  613. cg.getcpuregister(list,NR_D0);
  614. cg.getcpuregister(list,NR_D1);
  615. list.concat(taicpu.op_const_reg(A_MOVE,S_L,a, r));
  616. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg, r2));
  617. cg.a_call_name(list,'FPC_MUL_LONGINT',false);
  618. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,r, reg));
  619. cg.ungetcpuregister(list,r);
  620. cg.ungetcpuregister(list,r2);
  621. end
  622. else
  623. begin
  624. if (isaddressregister(reg)) then
  625. begin
  626. scratch_reg := getintregister(list,OS_INT);
  627. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg, scratch_reg));
  628. list.concat(taicpu.op_const_reg(A_MULS,S_L,a,scratch_reg));
  629. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,scratch_reg,reg));
  630. end
  631. else
  632. list.concat(taicpu.op_const_reg(A_MULS,S_L,a,reg));
  633. end;
  634. end;
  635. OP_MUL :
  636. begin
  637. if current_settings.cputype = cpu_MC68000 then
  638. begin
  639. r:=NR_D0;
  640. r2:=NR_D1;
  641. cg.getcpuregister(list,NR_D0);
  642. cg.getcpuregister(list,NR_D1);
  643. list.concat(taicpu.op_const_reg(A_MOVE,S_L,a, r));
  644. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg, r2));
  645. cg.a_call_name(list,'FPC_MUL_LONGWORD',false);
  646. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,r, reg));
  647. cg.ungetcpuregister(list,r);
  648. cg.ungetcpuregister(list,r2);
  649. end
  650. else
  651. begin
  652. if (isaddressregister(reg)) then
  653. begin
  654. scratch_reg := getintregister(list,OS_INT);
  655. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg, scratch_reg));
  656. list.concat(taicpu.op_const_reg(A_MULU,S_L,a,scratch_reg));
  657. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,scratch_reg,reg));
  658. end
  659. else
  660. list.concat(taicpu.op_const_reg(A_MULU,S_L,a,reg));
  661. end;
  662. end;
  663. OP_SAR,
  664. OP_SHL,
  665. OP_SHR :
  666. begin
  667. if (a >= 1) and (a <= 8) then
  668. begin
  669. { now allowed to shift an address register }
  670. if (isaddressregister(reg)) then
  671. begin
  672. scratch_reg := getintregister(list,OS_INT);
  673. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg, scratch_reg));
  674. list.concat(taicpu.op_const_reg(opcode,S_L,a, scratch_reg));
  675. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,scratch_reg,reg));
  676. end
  677. else
  678. list.concat(taicpu.op_const_reg(opcode,S_L,a, reg));
  679. end
  680. else
  681. begin
  682. { we must load the data into a register ... :() }
  683. scratch_reg := cg.getintregister(list,OS_INT);
  684. list.concat(taicpu.op_const_reg(A_MOVE,S_L,a, scratch_reg));
  685. { again... since shifting with address register is not allowed }
  686. if (isaddressregister(reg)) then
  687. begin
  688. scratch_reg2 := cg.getintregister(list,OS_INT);
  689. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg, scratch_reg2));
  690. list.concat(taicpu.op_reg_reg(opcode,S_L,scratch_reg, scratch_reg2));
  691. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,scratch_reg2,reg));
  692. end
  693. else
  694. list.concat(taicpu.op_reg_reg(opcode,S_L,scratch_reg, reg));
  695. end;
  696. end;
  697. OP_SUB :
  698. begin
  699. if (a >= 1) and (a <= 8) then
  700. list.concat(taicpu.op_const_reg(A_SUBQ,S_L,a,reg))
  701. else
  702. begin
  703. { all others, including coldfire }
  704. list.concat(taicpu.op_const_reg(A_SUB,S_L,a, reg));
  705. end;
  706. end;
  707. OP_XOR :
  708. begin
  709. list.concat(taicpu.op_const_reg(A_EORI,S_L,a, reg));
  710. end;
  711. else
  712. internalerror(20020729);
  713. end;
  714. end;
  715. {
  716. procedure tcg68k.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference);
  717. var
  718. opcode: tasmop;
  719. begin
  720. writeln('a_op_const_ref');
  721. optimize_op_const(op, a);
  722. opcode := topcg2tasmop[op];
  723. case op of
  724. OP_NONE :
  725. begin
  726. { opcode was optimized away }
  727. end;
  728. OP_MOVE :
  729. begin
  730. { Optimized, replaced with a simple load }
  731. a_load_const_ref(list,size,a,ref);
  732. end;
  733. else
  734. begin
  735. internalerror(2007010101);
  736. end;
  737. end;
  738. end;
  739. }
  740. procedure tcg68k.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg1, reg2: TRegister);
  741. var
  742. hreg1,hreg2,r,r2: tregister;
  743. begin
  744. case op of
  745. OP_ADD :
  746. begin
  747. if current_settings.cputype = cpu_ColdFire then
  748. begin
  749. { operation only allowed only a longword }
  750. sign_extend(list, size, reg1);
  751. sign_extend(list, size, reg2);
  752. list.concat(taicpu.op_reg_reg(A_ADD,S_L,reg1, reg2));
  753. end
  754. else
  755. begin
  756. list.concat(taicpu.op_reg_reg(A_ADD,TCGSize2OpSize[size],reg1, reg2));
  757. end;
  758. end;
  759. OP_AND,OP_OR,
  760. OP_SAR,OP_SHL,
  761. OP_SHR,OP_SUB,OP_XOR :
  762. begin
  763. { load to data registers }
  764. if (isaddressregister(reg1)) then
  765. begin
  766. hreg1 := getintregister(list,OS_INT);
  767. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg1,hreg1));
  768. end
  769. else
  770. hreg1 := reg1;
  771. if (isaddressregister(reg2)) then
  772. begin
  773. hreg2:= getintregister(list,OS_INT);
  774. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg2,hreg2));
  775. end
  776. else
  777. hreg2 := reg2;
  778. if current_settings.cputype = cpu_ColdFire then
  779. begin
  780. { operation only allowed only a longword }
  781. {!***************************************
  782. in the case of shifts, the value to
  783. shift by, should already be valid, so
  784. no need to sign extend the value
  785. !
  786. }
  787. if op in [OP_AND,OP_OR,OP_SUB,OP_XOR] then
  788. sign_extend(list, size, hreg1);
  789. sign_extend(list, size, hreg2);
  790. list.concat(taicpu.op_reg_reg(topcg2tasmop[op],S_L,hreg1, hreg2));
  791. end
  792. else
  793. begin
  794. list.concat(taicpu.op_reg_reg(topcg2tasmop[op],TCGSize2OpSize[size],hreg1, hreg2));
  795. end;
  796. { move back result into destination register }
  797. if reg2 <> hreg2 then
  798. begin
  799. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,hreg2,reg2));
  800. end;
  801. end;
  802. OP_DIV :
  803. begin
  804. internalerror(20020816);
  805. end;
  806. OP_IDIV :
  807. begin
  808. internalerror(20020816);
  809. end;
  810. OP_IMUL :
  811. begin
  812. sign_extend(list, size,reg1);
  813. sign_extend(list, size,reg2);
  814. if current_settings.cputype = cpu_MC68000 then
  815. begin
  816. r:=NR_D0;
  817. r2:=NR_D1;
  818. cg.getcpuregister(list,NR_D0);
  819. cg.getcpuregister(list,NR_D1);
  820. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg1, r));
  821. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg2, r2));
  822. cg.a_call_name(list,'FPC_MUL_LONGINT',false);
  823. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,r, reg2));
  824. cg.ungetcpuregister(list,r);
  825. cg.ungetcpuregister(list,r2);
  826. end
  827. else
  828. begin
  829. // writeln('doing 68020');
  830. if (isaddressregister(reg1)) then
  831. hreg1 := getintregister(list,OS_INT)
  832. else
  833. hreg1 := reg1;
  834. if (isaddressregister(reg2)) then
  835. hreg2:= getintregister(list,OS_INT)
  836. else
  837. hreg2 := reg2;
  838. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg1,hreg1));
  839. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg2,hreg2));
  840. list.concat(taicpu.op_reg_reg(A_MULS,S_L,reg1,reg2));
  841. { move back result into destination register }
  842. if reg2 <> hreg2 then
  843. begin
  844. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,hreg2,reg2));
  845. end;
  846. end;
  847. end;
  848. OP_MUL :
  849. begin
  850. sign_extend(list, size,reg1);
  851. sign_extend(list, size,reg2);
  852. if current_settings.cputype = cpu_MC68000 then
  853. begin
  854. r:=NR_D0;
  855. r2:=NR_D1;
  856. cg.getcpuregister(list,NR_D0);
  857. cg.getcpuregister(list,NR_D1);
  858. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg1, r));
  859. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg2, r2));
  860. cg.a_call_name(list,'FPC_MUL_LONGWORD',false);
  861. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,r, reg2));
  862. cg.ungetcpuregister(list,r);
  863. cg.ungetcpuregister(list,r2);
  864. end
  865. else
  866. begin
  867. if (isaddressregister(reg1)) then
  868. begin
  869. hreg1 := cg.getintregister(list,OS_INT);
  870. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg1,hreg1));
  871. end
  872. else
  873. hreg1 := reg1;
  874. if (isaddressregister(reg2)) then
  875. begin
  876. hreg2:= cg.getintregister(list,OS_INT);
  877. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg2,hreg2));
  878. end
  879. else
  880. hreg2 := reg2;
  881. list.concat(taicpu.op_reg_reg(A_MULU,S_L,reg1,reg2));
  882. { move back result into destination register }
  883. if reg2<>hreg2 then
  884. begin
  885. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,hreg2,reg2));
  886. end;
  887. end;
  888. end;
  889. OP_NEG,
  890. OP_NOT :
  891. Begin
  892. { if there are two operands, move the register,
  893. since the operation will only be done on the result
  894. register.
  895. }
  896. if reg1 <> NR_NO then
  897. cg.a_load_reg_reg(current_asmdata.CurrAsmList,OS_INT,OS_INT,reg1,reg2);
  898. if (isaddressregister(reg2)) then
  899. begin
  900. hreg2 := getintregister(list,OS_INT);
  901. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg2,hreg2));
  902. end
  903. else
  904. hreg2 := reg2;
  905. { coldfire only supports long version }
  906. if current_settings.cputype = cpu_ColdFire then
  907. begin
  908. sign_extend(list, size,hreg2);
  909. list.concat(taicpu.op_reg(topcg2tasmop[op],S_L,hreg2));
  910. end
  911. else
  912. begin
  913. list.concat(taicpu.op_reg(topcg2tasmop[op],TCGSize2OpSize[size],hreg2));
  914. end;
  915. if reg2 <> hreg2 then
  916. begin
  917. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,hreg2,reg2));
  918. end;
  919. end;
  920. else
  921. internalerror(20020729);
  922. end;
  923. end;
  924. procedure tcg68k.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  925. l : tasmlabel);
  926. var
  927. hregister : tregister;
  928. begin
  929. if a = 0 then
  930. begin
  931. list.concat(taicpu.op_reg(A_TST,TCGSize2OpSize[size],reg));
  932. end
  933. else
  934. begin
  935. if (current_settings.cputype = cpu_ColdFire) then
  936. begin
  937. {
  938. only longword comparison is supported,
  939. and only on data registers.
  940. }
  941. hregister := getintregister(list,OS_INT);
  942. { always move to a data register }
  943. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,reg,hregister));
  944. { sign/zero extend the register }
  945. sign_extend(list, size,hregister);
  946. list.concat(taicpu.op_const_reg(A_CMPI,S_L,a,hregister));
  947. end
  948. else
  949. begin
  950. list.concat(taicpu.op_const_reg(A_CMPI,TCGSize2OpSize[size],a,reg));
  951. end;
  952. end;
  953. { emit the actual jump to the label }
  954. a_jmp_cond(list,cmp_op,l);
  955. end;
  956. procedure tcg68k.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel);
  957. begin
  958. list.concat(taicpu.op_reg_reg(A_CMP,tcgsize2opsize[size],reg1,reg2));
  959. { emit the actual jump to the label }
  960. a_jmp_cond(list,cmp_op,l);
  961. end;
  962. procedure tcg68k.a_jmp_name(list: TAsmList; const s: string);
  963. var
  964. ai: taicpu;
  965. begin
  966. ai := Taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(s));
  967. ai.is_jmp := true;
  968. list.concat(ai);
  969. end;
  970. procedure tcg68k.a_jmp_always(list : TAsmList;l: tasmlabel);
  971. var
  972. ai: taicpu;
  973. begin
  974. ai := Taicpu.op_sym(A_JMP,S_NO,l);
  975. ai.is_jmp := true;
  976. list.concat(ai);
  977. end;
  978. procedure tcg68k.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  979. var
  980. ai : taicpu;
  981. begin
  982. ai := Taicpu.op_sym(A_BXX,S_NO,l);
  983. ai.SetCondition(flags_to_cond(f));
  984. ai.is_jmp := true;
  985. list.concat(ai);
  986. end;
  987. procedure tcg68k.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  988. var
  989. ai : taicpu;
  990. hreg : tregister;
  991. begin
  992. { move to a Dx register? }
  993. if (isaddressregister(reg)) then
  994. begin
  995. hreg := getintregister(list,OS_INT);
  996. a_load_const_reg(list,size,0,hreg);
  997. ai:=Taicpu.Op_reg(A_Sxx,S_B,hreg);
  998. ai.SetCondition(flags_to_cond(f));
  999. list.concat(ai);
  1000. if (current_settings.cputype = cpu_ColdFire) then
  1001. begin
  1002. { neg.b does not exist on the Coldfire
  1003. so we need to sign extend the value
  1004. before doing a neg.l
  1005. }
  1006. list.concat(taicpu.op_reg(A_EXTB,S_L,hreg));
  1007. list.concat(taicpu.op_reg(A_NEG,S_L,hreg));
  1008. end
  1009. else
  1010. begin
  1011. list.concat(taicpu.op_reg(A_NEG,S_B,hreg));
  1012. end;
  1013. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,hreg,reg));
  1014. end
  1015. else
  1016. begin
  1017. a_load_const_reg(list,size,0,reg);
  1018. ai:=Taicpu.Op_reg(A_Sxx,S_B,reg);
  1019. ai.SetCondition(flags_to_cond(f));
  1020. list.concat(ai);
  1021. if (current_settings.cputype = cpu_ColdFire) then
  1022. begin
  1023. { neg.b does not exist on the Coldfire
  1024. so we need to sign extend the value
  1025. before doing a neg.l
  1026. }
  1027. list.concat(taicpu.op_reg(A_EXTB,S_L,reg));
  1028. list.concat(taicpu.op_reg(A_NEG,S_L,reg));
  1029. end
  1030. else
  1031. begin
  1032. list.concat(taicpu.op_reg(A_NEG,S_B,reg));
  1033. end;
  1034. end;
  1035. end;
  1036. procedure tcg68k.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  1037. var
  1038. helpsize : longint;
  1039. i : byte;
  1040. reg8,reg32 : tregister;
  1041. swap : boolean;
  1042. hregister : tregister;
  1043. iregister : tregister;
  1044. jregister : tregister;
  1045. hp1 : treference;
  1046. hp2 : treference;
  1047. hl : tasmlabel;
  1048. hl2: tasmlabel;
  1049. popaddress : boolean;
  1050. srcref,dstref : treference;
  1051. begin
  1052. popaddress := false;
  1053. // writeln('concatcopy:',len);
  1054. { this should never occur }
  1055. if len > 65535 then
  1056. internalerror(0);
  1057. hregister := getintregister(list,OS_INT);
  1058. // if delsource then
  1059. // reference_release(list,source);
  1060. { from 12 bytes movs is being used }
  1061. if {(not loadref) and} ((len<=8) or (not(cs_opt_size in current_settings.optimizerswitches) and (len<=12))) then
  1062. begin
  1063. srcref := source;
  1064. dstref := dest;
  1065. helpsize:=len div 4;
  1066. { move a dword x times }
  1067. for i:=1 to helpsize do
  1068. begin
  1069. a_load_ref_reg(list,OS_INT,OS_INT,srcref,hregister);
  1070. a_load_reg_ref(list,OS_INT,OS_INT,hregister,dstref);
  1071. inc(srcref.offset,4);
  1072. inc(dstref.offset,4);
  1073. dec(len,4);
  1074. end;
  1075. { move a word }
  1076. if len>1 then
  1077. begin
  1078. a_load_ref_reg(list,OS_16,OS_16,srcref,hregister);
  1079. a_load_reg_ref(list,OS_16,OS_16,hregister,dstref);
  1080. inc(srcref.offset,2);
  1081. inc(dstref.offset,2);
  1082. dec(len,2);
  1083. end;
  1084. { move a single byte }
  1085. if len>0 then
  1086. begin
  1087. a_load_ref_reg(list,OS_8,OS_8,srcref,hregister);
  1088. a_load_reg_ref(list,OS_8,OS_8,hregister,dstref);
  1089. end
  1090. end
  1091. else
  1092. begin
  1093. iregister:=getaddressregister(list);
  1094. jregister:=getaddressregister(list);
  1095. { reference for move (An)+,(An)+ }
  1096. reference_reset(hp1,source.alignment);
  1097. hp1.base := iregister; { source register }
  1098. hp1.direction := dir_inc;
  1099. reference_reset(hp2,dest.alignment);
  1100. hp2.base := jregister;
  1101. hp2.direction := dir_inc;
  1102. { iregister = source }
  1103. { jregister = destination }
  1104. { if loadref then
  1105. cg.a_load_ref_reg(list,OS_INT,OS_INT,source,iregister)
  1106. else}
  1107. a_loadaddr_ref_reg(list,source,iregister);
  1108. a_loadaddr_ref_reg(list,dest,jregister);
  1109. { double word move only on 68020+ machines }
  1110. { because of possible alignment problems }
  1111. { use fast loop mode }
  1112. if (current_settings.cputype=cpu_MC68020) then
  1113. begin
  1114. helpsize := len - len mod 4;
  1115. len := len mod 4;
  1116. list.concat(taicpu.op_const_reg(A_MOVE,S_L,helpsize div 4,hregister));
  1117. current_asmdata.getjumplabel(hl2);
  1118. a_jmp_always(list,hl2);
  1119. current_asmdata.getjumplabel(hl);
  1120. a_label(list,hl);
  1121. list.concat(taicpu.op_ref_ref(A_MOVE,S_L,hp1,hp2));
  1122. a_label(list,hl2);
  1123. list.concat(taicpu.op_reg_sym(A_DBRA,S_L,hregister,hl));
  1124. if len > 1 then
  1125. begin
  1126. dec(len,2);
  1127. list.concat(taicpu.op_ref_ref(A_MOVE,S_W,hp1,hp2));
  1128. end;
  1129. if len = 1 then
  1130. list.concat(taicpu.op_ref_ref(A_MOVE,S_B,hp1,hp2));
  1131. end
  1132. else
  1133. begin
  1134. { Fast 68010 loop mode with no possible alignment problems }
  1135. helpsize := len;
  1136. list.concat(taicpu.op_const_reg(A_MOVE,S_L,helpsize,hregister));
  1137. current_asmdata.getjumplabel(hl2);
  1138. a_jmp_always(list,hl2);
  1139. current_asmdata.getjumplabel(hl);
  1140. a_label(list,hl);
  1141. list.concat(taicpu.op_ref_ref(A_MOVE,S_B,hp1,hp2));
  1142. a_label(list,hl2);
  1143. list.concat(taicpu.op_reg_sym(A_DBRA,S_L,hregister,hl));
  1144. end;
  1145. { restore the registers that we have just used olny if they are used! }
  1146. if jregister = NR_A1 then
  1147. hp2.base := NR_NO;
  1148. if iregister = NR_A0 then
  1149. hp1.base := NR_NO;
  1150. // reference_release(list,hp1);
  1151. // reference_release(list,hp2);
  1152. end;
  1153. // if delsource then
  1154. // tg.ungetiftemp(list,source);
  1155. end;
  1156. procedure tcg68k.g_overflowcheck(list: TAsmList; const l:tlocation; def:tdef);
  1157. begin
  1158. end;
  1159. procedure tcg68k.g_proc_entry(list: TAsmList; localsize: longint; nostackframe:boolean);
  1160. var
  1161. r,rsp: TRegister;
  1162. ref : TReference;
  1163. begin
  1164. {$ifdef DEBUG_CHARLIE}
  1165. // writeln('proc entry, localsize:',localsize);
  1166. {$endif DEBUG_CHARLIE}
  1167. if not nostackframe then
  1168. begin
  1169. if localsize<>0 then
  1170. begin
  1171. { size can't be negative }
  1172. if (localsize < 0) then
  1173. internalerror(2006122601);
  1174. { Not to complicate the code generator too much, and since some }
  1175. { of the systems only support this format, the localsize cannot }
  1176. { exceed 32K in size. }
  1177. if (localsize > high(smallint)) then
  1178. CGMessage(cg_e_localsize_too_big);
  1179. list.concat(taicpu.op_reg_const(A_LINK,S_W,NR_FRAME_POINTER_REG,-localsize));
  1180. end
  1181. else
  1182. begin
  1183. list.concat(taicpu.op_reg_const(A_LINK,S_W,NR_FRAME_POINTER_REG,0));
  1184. (*
  1185. { FIXME! - Carl's original code uses this method. However,
  1186. according to the 68060 users manual, a LINK is faster than
  1187. two moves. So, use a link in #0 case too, for now. I'm not
  1188. really sure tho', that LINK supports #0 disposition, but i
  1189. see no reason why it shouldn't support it. (KB) }
  1190. { when localsize = 0, use two moves, instead of link }
  1191. r:=NR_FRAME_POINTER_REG;
  1192. rsp:=NR_STACK_POINTER_REG;
  1193. reference_reset_base(ref,NR_STACK_POINTER_REG,0);
  1194. ref.direction:=dir_dec;
  1195. list.concat(taicpu.op_reg_ref(A_MOVE,S_L,r,ref));
  1196. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,rsp,r));
  1197. *)
  1198. end;
  1199. end;
  1200. end;
  1201. { procedure tcg68k.g_restore_frame_pointer(list : TAsmList);
  1202. var
  1203. r:Tregister;
  1204. begin
  1205. r:=NR_FRAME_POINTER_REG;
  1206. list.concat(taicpu.op_reg(A_UNLK,S_NO,r));
  1207. end;
  1208. }
  1209. procedure tcg68k.g_proc_exit(list : TAsmList; parasize: longint; nostackframe: boolean);
  1210. var
  1211. // r,hregister : TRegister;
  1212. localsize: tcgint;
  1213. spr : TRegister;
  1214. fpr : TRegister;
  1215. ref : TReference;
  1216. begin
  1217. if not nostackframe then
  1218. begin
  1219. localsize := current_procinfo.calc_stackframe_size;
  1220. {$ifdef DEBUG_CHARLIE}
  1221. // writeln('proc exit with stackframe, size:',localsize,' parasize:',parasize);
  1222. {$endif DEBUG_CHARLIE}
  1223. list.concat(taicpu.op_reg(A_UNLK,S_NO,NR_FRAME_POINTER_REG));
  1224. parasize := parasize - target_info.first_parm_offset; { i'm still not 100% confident that this is
  1225. correct here, but at least it looks less
  1226. hacky, and makes some sense (KB) }
  1227. if (parasize<>0) then
  1228. begin
  1229. { only 68020+ supports RTD, so this needs another code path
  1230. for 68000 and Coldfire (KB) }
  1231. { TODO: 68020+ only code generation, without fallback}
  1232. list.concat(taicpu.op_const(A_RTD,S_NO,parasize));
  1233. end
  1234. else
  1235. list.concat(taicpu.op_none(A_RTS,S_NO));
  1236. end
  1237. else
  1238. begin
  1239. {$ifdef DEBUG_CHARLIE}
  1240. // writeln('proc exit, no stackframe');
  1241. {$endif DEBUG_CHARLIE}
  1242. list.concat(taicpu.op_none(A_RTS,S_NO));
  1243. end;
  1244. // writeln('g_proc_exit');
  1245. { Routines with the poclearstack flag set use only a ret.
  1246. also routines with parasize=0 }
  1247. (*
  1248. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1249. begin
  1250. { complex return values are removed from stack in C code PM }
  1251. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef.proccalloption) then
  1252. list.concat(taicpu.op_const(A_RTD,S_NO,4))
  1253. else
  1254. list.concat(taicpu.op_none(A_RTS,S_NO));
  1255. end
  1256. else if (parasize=0) then
  1257. begin
  1258. list.concat(taicpu.op_none(A_RTS,S_NO));
  1259. end
  1260. else
  1261. begin
  1262. { return with immediate size possible here
  1263. signed!
  1264. RTD is not supported on the coldfire }
  1265. if (current_settings.cputype=cpu_MC68020) and (parasize<$7FFF) then
  1266. list.concat(taicpu.op_const(A_RTD,S_NO,parasize))
  1267. { manually restore the stack }
  1268. else
  1269. begin
  1270. { We must pull the PC Counter from the stack, before }
  1271. { restoring the stack pointer, otherwise the PC would }
  1272. { point to nowhere! }
  1273. { save the PC counter (pop it from the stack) }
  1274. hregister:=NR_A3;
  1275. cg.a_reg_alloc(list,hregister);
  1276. reference_reset_base(ref,NR_STACK_POINTER_REG,0);
  1277. ref.direction:=dir_inc;
  1278. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,ref,hregister));
  1279. { can we do a quick addition ... }
  1280. r:=NR_SP;
  1281. if (parasize > 0) and (parasize < 9) then
  1282. list.concat(taicpu.op_const_reg(A_ADDQ,S_L,parasize,r))
  1283. else { nope ... }
  1284. list.concat(taicpu.op_const_reg(A_ADD,S_L,parasize,r));
  1285. { restore the PC counter (push it on the stack) }
  1286. reference_reset_base(ref,NR_STACK_POINTER_REG,0);
  1287. ref.direction:=dir_dec;
  1288. cg.a_reg_alloc(list,hregister);
  1289. list.concat(taicpu.op_reg_ref(A_MOVE,S_L,hregister,ref));
  1290. list.concat(taicpu.op_none(A_RTS,S_NO));
  1291. end;
  1292. end;
  1293. *)
  1294. end;
  1295. procedure Tcg68k.g_save_registers(list:TAsmList);
  1296. var
  1297. tosave : tcpuregisterset;
  1298. ref : treference;
  1299. begin
  1300. {!!!!!
  1301. tosave:=std_saved_registers;
  1302. { only save the registers which are not used and must be saved }
  1303. tosave:=tosave*(rg[R_INTREGISTER].used_in_proc+rg[R_ADDRESSREGISTER].used_in_proc);
  1304. reference_reset_base(ref,NR_STACK_POINTER_REG,0);
  1305. ref.direction:=dir_dec;
  1306. if tosave<>[] then
  1307. list.concat(taicpu.op_regset_ref(A_MOVEM,S_L,tosave,ref));
  1308. }
  1309. end;
  1310. procedure Tcg68k.g_restore_registers(list:TAsmList);
  1311. var
  1312. torestore : tcpuregisterset;
  1313. r:Tregister;
  1314. ref : treference;
  1315. begin
  1316. {!!!!!!!!
  1317. torestore:=std_saved_registers;
  1318. { should be intersected with used regs, no ? }
  1319. torestore:=torestore*(rg[R_INTREGISTER].used_in_proc+rg[R_ADDRESSREGISTER].used_in_proc);
  1320. reference_reset_base(ref,NR_STACK_POINTER_REG,0);
  1321. ref.direction:=dir_inc;
  1322. if torestore<>[] then
  1323. list.concat(taicpu.op_ref_regset(A_MOVEM,S_L,ref,torestore));
  1324. }
  1325. end;
  1326. {
  1327. procedure tcg68k.g_save_all_registers(list : TAsmList);
  1328. begin
  1329. end;
  1330. procedure tcg68k.g_restore_all_registers(list : TAsmList;const funcretparaloc:TCGPara);
  1331. begin
  1332. end;
  1333. }
  1334. procedure tcg68k.sign_extend(list: TAsmList;_oldsize : tcgsize; reg: tregister);
  1335. begin
  1336. case _oldsize of
  1337. { sign extend }
  1338. OS_S8:
  1339. begin
  1340. if (isaddressregister(reg)) then
  1341. internalerror(20020729);
  1342. if (current_settings.cputype = cpu_MC68000) then
  1343. begin
  1344. list.concat(taicpu.op_reg(A_EXT,S_W,reg));
  1345. list.concat(taicpu.op_reg(A_EXT,S_L,reg));
  1346. end
  1347. else
  1348. begin
  1349. // list.concat(tai_comment.create(strpnew('sign extend byte')));
  1350. list.concat(taicpu.op_reg(A_EXTB,S_L,reg));
  1351. end;
  1352. end;
  1353. OS_S16:
  1354. begin
  1355. if (isaddressregister(reg)) then
  1356. internalerror(20020729);
  1357. // list.concat(tai_comment.create(strpnew('sign extend word')));
  1358. list.concat(taicpu.op_reg(A_EXT,S_L,reg));
  1359. end;
  1360. { zero extend }
  1361. OS_8:
  1362. begin
  1363. // list.concat(tai_comment.create(strpnew('zero extend byte')));
  1364. list.concat(taicpu.op_const_reg(A_AND,S_L,$FF,reg));
  1365. end;
  1366. OS_16:
  1367. begin
  1368. // list.concat(tai_comment.create(strpnew('zero extend word')));
  1369. list.concat(taicpu.op_const_reg(A_AND,S_L,$FFFF,reg));
  1370. end;
  1371. end; { otherwise the size is already correct }
  1372. end;
  1373. procedure tcg68k.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  1374. var
  1375. ai : taicpu;
  1376. begin
  1377. if cond=OC_None then
  1378. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1379. else
  1380. begin
  1381. ai:=Taicpu.Op_sym(A_Bxx,S_NO,l);
  1382. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1383. end;
  1384. ai.is_jmp:=true;
  1385. list.concat(ai);
  1386. end;
  1387. procedure tcg68k.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1388. {
  1389. procedure loadvmttor11;
  1390. var
  1391. href : treference;
  1392. begin
  1393. reference_reset_base(href,NR_R3,0);
  1394. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_R11);
  1395. end;
  1396. procedure op_onr11methodaddr;
  1397. var
  1398. href : treference;
  1399. begin
  1400. if (procdef.extnumber=$ffff) then
  1401. Internalerror(200006139);
  1402. { call/jmp vmtoffs(%eax) ; method offs }
  1403. reference_reset_base(href,NR_R11,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber));
  1404. if not((longint(href.offset) >= low(smallint)) and
  1405. (longint(href.offset) <= high(smallint))) then
  1406. begin
  1407. list.concat(taicpu.op_reg_reg_const(A_ADDIS,NR_R11,NR_R11,
  1408. smallint((href.offset shr 16)+ord(smallint(href.offset and $ffff) < 0))));
  1409. href.offset := smallint(href.offset and $ffff);
  1410. end;
  1411. list.concat(taicpu.op_reg_ref(A_LWZ,NR_R11,href));
  1412. list.concat(taicpu.op_reg(A_MTCTR,NR_R11));
  1413. list.concat(taicpu.op_none(A_BCTR));
  1414. end;
  1415. }
  1416. var
  1417. make_global : boolean;
  1418. begin
  1419. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1420. Internalerror(200006137);
  1421. if not assigned(procdef.struct) or
  1422. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1423. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1424. Internalerror(200006138);
  1425. if procdef.owner.symtabletype<>ObjectSymtable then
  1426. Internalerror(200109191);
  1427. make_global:=false;
  1428. if (not current_module.is_unit) or
  1429. create_smartlink or
  1430. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1431. make_global:=true;
  1432. if make_global then
  1433. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1434. else
  1435. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1436. { set param1 interface to self }
  1437. // g_adjust_self_value(list,procdef,ioffset);
  1438. { case 4 }
  1439. if (po_virtualmethod in procdef.procoptions) and
  1440. not is_objectpascal_helper(procdef.struct) then
  1441. begin
  1442. // loadvmttor11;
  1443. // op_onr11methodaddr;
  1444. end
  1445. { case 0 }
  1446. else
  1447. // list.concat(taicpu.op_sym(A_B,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1448. List.concat(Tai_symbol_end.Createname(labelname));
  1449. end;
  1450. {****************************************************************************}
  1451. { TCG64F68K }
  1452. {****************************************************************************}
  1453. procedure tcg64f68k.a_op64_reg_reg(list : TAsmList;op:TOpCG;size: tcgsize; regsrc,regdst : tregister64);
  1454. var
  1455. hreg1, hreg2 : tregister;
  1456. opcode : tasmop;
  1457. begin
  1458. // writeln('a_op64_reg_reg');
  1459. opcode := topcg2tasmop[op];
  1460. case op of
  1461. OP_ADD :
  1462. begin
  1463. { if one of these three registers is an address
  1464. register, we'll really get into problems!
  1465. }
  1466. if isaddressregister(regdst.reglo) or
  1467. isaddressregister(regdst.reghi) or
  1468. isaddressregister(regsrc.reghi) then
  1469. internalerror(20020817);
  1470. list.concat(taicpu.op_reg_reg(A_ADD,S_L,regsrc.reglo,regdst.reglo));
  1471. list.concat(taicpu.op_reg_reg(A_ADDX,S_L,regsrc.reghi,regdst.reghi));
  1472. end;
  1473. OP_AND,OP_OR :
  1474. begin
  1475. { at least one of the registers must be a data register }
  1476. if (isaddressregister(regdst.reglo) and
  1477. isaddressregister(regsrc.reglo)) or
  1478. (isaddressregister(regsrc.reghi) and
  1479. isaddressregister(regdst.reghi))
  1480. then
  1481. internalerror(20020817);
  1482. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  1483. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  1484. end;
  1485. { this is handled in 1st pass for 32-bit cpu's (helper call) }
  1486. OP_IDIV,OP_DIV,
  1487. OP_IMUL,OP_MUL: internalerror(2002081701);
  1488. { this is also handled in 1st pass for 32-bit cpu's (helper call) }
  1489. OP_SAR,OP_SHL,OP_SHR: internalerror(2002081702);
  1490. OP_SUB:
  1491. begin
  1492. { if one of these three registers is an address
  1493. register, we'll really get into problems!
  1494. }
  1495. if isaddressregister(regdst.reglo) or
  1496. isaddressregister(regdst.reghi) or
  1497. isaddressregister(regsrc.reghi) then
  1498. internalerror(20020817);
  1499. list.concat(taicpu.op_reg_reg(A_SUB,S_L,regsrc.reglo,regdst.reglo));
  1500. list.concat(taicpu.op_reg_reg(A_SUBX,S_L,regsrc.reghi,regdst.reghi));
  1501. end;
  1502. OP_XOR:
  1503. begin
  1504. if isaddressregister(regdst.reglo) or
  1505. isaddressregister(regsrc.reglo) or
  1506. isaddressregister(regsrc.reghi) or
  1507. isaddressregister(regdst.reghi) then
  1508. internalerror(20020817);
  1509. list.concat(taicpu.op_reg_reg(A_EOR,S_L,regsrc.reglo,regdst.reglo));
  1510. list.concat(taicpu.op_reg_reg(A_EOR,S_L,regsrc.reghi,regdst.reghi));
  1511. end;
  1512. end; { end case }
  1513. end;
  1514. procedure tcg64f68k.a_op64_const_reg(list : TAsmList;op:TOpCG;size: tcgsize; value : int64;regdst : tregister64);
  1515. var
  1516. lowvalue : cardinal;
  1517. highvalue : cardinal;
  1518. hreg : tregister;
  1519. begin
  1520. // writeln('a_op64_const_reg');
  1521. { is it optimized out ? }
  1522. // if cg.optimize64_op_const_reg(list,op,value,reg) then
  1523. // exit;
  1524. lowvalue := cardinal(value);
  1525. highvalue:= value shr 32;
  1526. { the destination registers must be data registers }
  1527. if isaddressregister(regdst.reglo) or
  1528. isaddressregister(regdst.reghi) then
  1529. internalerror(20020817);
  1530. case op of
  1531. OP_ADD :
  1532. begin
  1533. hreg:=cg.getintregister(list,OS_INT);
  1534. list.concat(taicpu.op_const_reg(A_MOVE,S_L,highvalue,hreg));
  1535. list.concat(taicpu.op_const_reg(A_ADD,S_L,lowvalue,regdst.reglo));
  1536. list.concat(taicpu.op_reg_reg(A_ADDX,S_L,hreg,regdst.reglo));
  1537. end;
  1538. OP_AND :
  1539. begin
  1540. list.concat(taicpu.op_const_reg(A_AND,S_L,lowvalue,regdst.reglo));
  1541. list.concat(taicpu.op_const_reg(A_AND,S_L,highvalue,regdst.reglo));
  1542. end;
  1543. OP_OR :
  1544. begin
  1545. list.concat(taicpu.op_const_reg(A_OR,S_L,lowvalue,regdst.reglo));
  1546. list.concat(taicpu.op_const_reg(A_OR,S_L,highvalue,regdst.reglo));
  1547. end;
  1548. { this is handled in 1st pass for 32-bit cpus (helper call) }
  1549. OP_IDIV,OP_DIV,
  1550. OP_IMUL,OP_MUL: internalerror(2002081701);
  1551. { this is also handled in 1st pass for 32-bit cpus (helper call) }
  1552. OP_SAR,OP_SHL,OP_SHR: internalerror(2002081702);
  1553. OP_SUB:
  1554. begin
  1555. hreg:=cg.getintregister(list,OS_INT);
  1556. list.concat(taicpu.op_const_reg(A_MOVE,S_L,highvalue,hreg));
  1557. list.concat(taicpu.op_const_reg(A_SUB,S_L,lowvalue,regdst.reglo));
  1558. list.concat(taicpu.op_reg_reg(A_SUBX,S_L,hreg,regdst.reglo));
  1559. end;
  1560. OP_XOR:
  1561. begin
  1562. list.concat(taicpu.op_const_reg(A_EOR,S_L,lowvalue,regdst.reglo));
  1563. list.concat(taicpu.op_const_reg(A_EOR,S_L,highvalue,regdst.reglo));
  1564. end;
  1565. end; { end case }
  1566. end;
  1567. procedure create_codegen;
  1568. begin
  1569. cg := tcg68k.create;
  1570. cg64 :=tcg64f68k.create;
  1571. end;
  1572. end.