cgx86.pas 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183
  1. {
  2. Copyright (c) 1998-2005 by Florian Klaempfl
  3. This unit implements the common parts of the code generator for the i386 and the x86-64.
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. { This unit implements the common parts of the code generator for the i386 and the x86-64.
  18. }
  19. unit cgx86;
  20. {$i fpcdefs.inc}
  21. interface
  22. uses
  23. globtype,
  24. cgbase,cgutils,cgobj,
  25. aasmbase,aasmtai,aasmdata,aasmcpu,
  26. cpubase,cpuinfo,rgobj,rgx86,rgcpu,
  27. symconst,symtype,symdef;
  28. type
  29. tcgx86 = class(tcg)
  30. rgfpu : Trgx86fpu;
  31. procedure done_register_allocators;override;
  32. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  33. function getmmxregister(list:TAsmList):Tregister;
  34. function getmmregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. procedure getcpuregister(list:TAsmList;r:Tregister);override;
  36. procedure ungetcpuregister(list:TAsmList;r:Tregister);override;
  37. procedure alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);override;
  38. procedure dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);override;
  39. function uses_registers(rt:Tregistertype):boolean;override;
  40. procedure add_reg_instruction(instr:Tai;r:tregister);override;
  41. procedure dec_fpu_stack;
  42. procedure inc_fpu_stack;
  43. procedure a_call_name(list : TAsmList;const s : string; weak: boolean);override;
  44. procedure a_call_reg(list : TAsmList;reg : tregister);override;
  45. procedure a_call_ref(list : TAsmList;ref : treference);override;
  46. procedure a_call_name_static(list : TAsmList;const s : string);override;
  47. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister); override;
  48. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference); override;
  49. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  50. procedure a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister); override;
  51. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference); override;
  52. { move instructions }
  53. procedure a_load_const_reg(list : TAsmList; tosize: tcgsize; a : aint;reg : tregister);override;
  54. procedure a_load_const_ref(list : TAsmList; tosize: tcgsize; a : aint;const ref : treference);override;
  55. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize: tcgsize; reg : tregister;const ref : treference);override;
  56. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize: tcgsize;const ref : treference;reg : tregister);override;
  57. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize: tcgsize;reg1,reg2 : tregister);override;
  58. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  59. { fpu move instructions }
  60. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  61. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  62. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  63. { vector register move instructions }
  64. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  65. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  66. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  67. procedure a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  68. procedure a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);override;
  69. { comparison operations }
  70. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  71. l : tasmlabel);override;
  72. procedure a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  73. l : tasmlabel);override;
  74. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  75. procedure a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister; l : tasmlabel); override;
  76. procedure a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); override;
  77. procedure a_jmp_name(list : TAsmList;const s : string);override;
  78. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  79. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  80. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); override;
  81. procedure g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref: TReference); override;
  82. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  83. { entry/exit code helpers }
  84. procedure g_profilecode(list : TAsmList);override;
  85. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  86. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  87. procedure g_overflowcheck(list: TAsmList; const l:tlocation;def:tdef);override;
  88. procedure g_external_wrapper(list: TAsmList; procdef: tprocdef; const externalname: string); override;
  89. procedure make_simple_ref(list:TAsmList;var ref: treference);
  90. protected
  91. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  92. procedure check_register_size(size:tcgsize;reg:tregister);
  93. procedure opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  94. function get_darwin_call_stub(const s: string; weak: boolean): tasmsymbol;
  95. private
  96. procedure sizes2load(s1,s2 : tcgsize;var op: tasmop; var s3: topsize);
  97. procedure floatload(list: TAsmList; t : tcgsize;const ref : treference);
  98. procedure floatstore(list: TAsmList; t : tcgsize;const ref : treference);
  99. procedure floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  100. procedure floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  101. end;
  102. const
  103. {$ifdef x86_64}
  104. TCGSize2OpSize: Array[tcgsize] of topsize =
  105. (S_NO,S_B,S_W,S_L,S_Q,S_T,S_B,S_W,S_L,S_Q,S_Q,
  106. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  107. S_NO,S_NO,S_NO,S_MD,S_T,
  108. S_NO,S_NO,S_NO,S_NO,S_T);
  109. {$else x86_64}
  110. TCGSize2OpSize: Array[tcgsize] of topsize =
  111. (S_NO,S_B,S_W,S_L,S_L,S_T,S_B,S_W,S_L,S_L,S_L,
  112. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  113. S_NO,S_NO,S_NO,S_MD,S_T,
  114. S_NO,S_NO,S_NO,S_NO,S_T);
  115. {$endif x86_64}
  116. {$ifndef NOTARGETWIN}
  117. winstackpagesize = 4096;
  118. {$endif NOTARGETWIN}
  119. implementation
  120. uses
  121. globals,verbose,systems,cutils,
  122. defutil,paramgr,procinfo,
  123. tgobj,ncgutil,
  124. fmodule;
  125. const
  126. TOpCG2AsmOp: Array[topcg] of TAsmOp = (A_NONE,A_MOV,A_ADD,A_AND,A_DIV,
  127. A_IDIV,A_IMUL,A_MUL,A_NEG,A_NOT,A_OR,
  128. A_SAR,A_SHL,A_SHR,A_SUB,A_XOR,A_ROL,A_ROR);
  129. TOpCmp2AsmCond: Array[topcmp] of TAsmCond = (C_NONE,
  130. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A);
  131. procedure Tcgx86.done_register_allocators;
  132. begin
  133. rg[R_INTREGISTER].free;
  134. rg[R_MMREGISTER].free;
  135. rg[R_MMXREGISTER].free;
  136. rgfpu.free;
  137. inherited done_register_allocators;
  138. end;
  139. function Tcgx86.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  140. begin
  141. result:=rgfpu.getregisterfpu(list);
  142. end;
  143. function Tcgx86.getmmxregister(list:TAsmList):Tregister;
  144. begin
  145. if not assigned(rg[R_MMXREGISTER]) then
  146. internalerror(2003121214);
  147. result:=rg[R_MMXREGISTER].getregister(list,R_SUBNONE);
  148. end;
  149. function Tcgx86.getmmregister(list:TAsmList;size:Tcgsize):Tregister;
  150. begin
  151. if not assigned(rg[R_MMREGISTER]) then
  152. internalerror(2003121234);
  153. case size of
  154. OS_F64:
  155. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMD);
  156. OS_F32:
  157. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMS);
  158. OS_M128:
  159. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMWHOLE);
  160. else
  161. internalerror(200506041);
  162. end;
  163. end;
  164. procedure Tcgx86.getcpuregister(list:TAsmList;r:Tregister);
  165. begin
  166. if getregtype(r)=R_FPUREGISTER then
  167. internalerror(2003121210)
  168. else
  169. inherited getcpuregister(list,r);
  170. end;
  171. procedure tcgx86.ungetcpuregister(list:TAsmList;r:Tregister);
  172. begin
  173. if getregtype(r)=R_FPUREGISTER then
  174. rgfpu.ungetregisterfpu(list,r)
  175. else
  176. inherited ungetcpuregister(list,r);
  177. end;
  178. procedure Tcgx86.alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  179. begin
  180. if rt<>R_FPUREGISTER then
  181. inherited alloccpuregisters(list,rt,r);
  182. end;
  183. procedure Tcgx86.dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  184. begin
  185. if rt<>R_FPUREGISTER then
  186. inherited dealloccpuregisters(list,rt,r);
  187. end;
  188. function Tcgx86.uses_registers(rt:Tregistertype):boolean;
  189. begin
  190. if rt=R_FPUREGISTER then
  191. result:=false
  192. else
  193. result:=inherited uses_registers(rt);
  194. end;
  195. procedure tcgx86.add_reg_instruction(instr:Tai;r:tregister);
  196. begin
  197. if getregtype(r)<>R_FPUREGISTER then
  198. inherited add_reg_instruction(instr,r);
  199. end;
  200. procedure tcgx86.dec_fpu_stack;
  201. begin
  202. if rgfpu.fpuvaroffset<=0 then
  203. internalerror(200604201);
  204. dec(rgfpu.fpuvaroffset);
  205. end;
  206. procedure tcgx86.inc_fpu_stack;
  207. begin
  208. inc(rgfpu.fpuvaroffset);
  209. end;
  210. {****************************************************************************
  211. This is private property, keep out! :)
  212. ****************************************************************************}
  213. procedure tcgx86.sizes2load(s1,s2 : tcgsize; var op: tasmop; var s3: topsize);
  214. begin
  215. { ensure to have always valid sizes }
  216. if s1=OS_NO then
  217. s1:=s2;
  218. if s2=OS_NO then
  219. s2:=s1;
  220. case s2 of
  221. OS_8,OS_S8 :
  222. if S1 in [OS_8,OS_S8] then
  223. s3 := S_B
  224. else
  225. internalerror(200109221);
  226. OS_16,OS_S16:
  227. case s1 of
  228. OS_8,OS_S8:
  229. s3 := S_BW;
  230. OS_16,OS_S16:
  231. s3 := S_W;
  232. else
  233. internalerror(200109222);
  234. end;
  235. OS_32,OS_S32:
  236. case s1 of
  237. OS_8,OS_S8:
  238. s3 := S_BL;
  239. OS_16,OS_S16:
  240. s3 := S_WL;
  241. OS_32,OS_S32:
  242. s3 := S_L;
  243. else
  244. internalerror(200109223);
  245. end;
  246. {$ifdef x86_64}
  247. OS_64,OS_S64:
  248. case s1 of
  249. OS_8:
  250. s3 := S_BL;
  251. OS_S8:
  252. s3 := S_BQ;
  253. OS_16:
  254. s3 := S_WL;
  255. OS_S16:
  256. s3 := S_WQ;
  257. OS_32:
  258. s3 := S_L;
  259. OS_S32:
  260. s3 := S_LQ;
  261. OS_64,OS_S64:
  262. s3 := S_Q;
  263. else
  264. internalerror(200304302);
  265. end;
  266. {$endif x86_64}
  267. else
  268. internalerror(200109227);
  269. end;
  270. if s3 in [S_B,S_W,S_L,S_Q] then
  271. op := A_MOV
  272. else if s1 in [OS_8,OS_16,OS_32,OS_64] then
  273. op := A_MOVZX
  274. else
  275. {$ifdef x86_64}
  276. if s3 in [S_LQ] then
  277. op := A_MOVSXD
  278. else
  279. {$endif x86_64}
  280. op := A_MOVSX;
  281. end;
  282. procedure tcgx86.make_simple_ref(list:TAsmList;var ref: treference);
  283. var
  284. hreg : tregister;
  285. href : treference;
  286. {$ifndef x86_64}
  287. add_hreg: boolean;
  288. {$endif not x86_64}
  289. begin
  290. { make_simple_ref() may have already been called earlier, and in that
  291. case make sure we don't perform the PIC-simplifications twice }
  292. if (ref.refaddr in [addr_pic,addr_pic_no_got]) then
  293. exit;
  294. {$ifdef x86_64}
  295. { Only 32bit is allowed }
  296. if ((ref.offset<low(longint)) or (ref.offset>high(longint))) then
  297. begin
  298. { Load constant value to register }
  299. hreg:=GetAddressRegister(list);
  300. list.concat(taicpu.op_const_reg(A_MOV,S_Q,ref.offset,hreg));
  301. ref.offset:=0;
  302. {if assigned(ref.symbol) then
  303. begin
  304. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_Q,ref.symbol,0,hreg));
  305. ref.symbol:=nil;
  306. end;}
  307. { Add register to reference }
  308. if ref.index=NR_NO then
  309. ref.index:=hreg
  310. else
  311. begin
  312. if ref.scalefactor<>0 then
  313. begin
  314. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  315. ref.base:=hreg;
  316. end
  317. else
  318. begin
  319. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.index,hreg));
  320. ref.index:=hreg;
  321. end;
  322. end;
  323. end;
  324. if assigned(ref.symbol) and not((ref.symbol.bind=AB_LOCAL) and (ref.symbol.typ in [AT_LABEL,AT_FUNCTION])) then
  325. begin
  326. if cs_create_pic in current_settings.moduleswitches then
  327. begin
  328. if (ref.symbol.bind=AB_LOCAL) and
  329. (ref.symbol.typ=AT_DATA) then
  330. begin
  331. { Local data symbols don't have to go via the GOT (and in
  332. case of darwin must not in some cases), but they still
  333. have to be addressed using PIC (RIP-relative).
  334. }
  335. { unfortunately, RIP-based addresses don't support an index }
  336. if (ref.base<>NR_NO) or
  337. (ref.index<>NR_NO) then
  338. begin
  339. reference_reset_symbol(href,ref.symbol,0,ref.alignment);
  340. hreg:=getaddressregister(list);
  341. href.refaddr:=addr_pic_no_got;
  342. href.base:=NR_RIP;
  343. list.concat(taicpu.op_ref_reg(A_LEA,S_Q,href,hreg));
  344. ref.symbol:=nil;
  345. end
  346. else
  347. begin
  348. ref.refaddr:=addr_pic_no_got;
  349. hreg:=NR_NO;
  350. ref.base:=NR_RIP;
  351. end;
  352. end
  353. else
  354. begin
  355. reference_reset_symbol(href,ref.symbol,0,ref.alignment);
  356. hreg:=getaddressregister(list);
  357. href.refaddr:=addr_pic;
  358. href.base:=NR_RIP;
  359. list.concat(taicpu.op_ref_reg(A_MOV,S_Q,href,hreg));
  360. ref.symbol:=nil;
  361. end;
  362. if ref.base=NR_NO then
  363. ref.base:=hreg
  364. else if ref.index=NR_NO then
  365. begin
  366. ref.index:=hreg;
  367. ref.scalefactor:=1;
  368. end
  369. else
  370. begin
  371. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  372. ref.base:=hreg;
  373. end;
  374. end
  375. else
  376. { Always use RIP relative symbol addressing for Windows and Darwin targets. }
  377. if (target_info.system in (system_all_windows+[system_x86_64_darwin])) and (ref.base<>NR_RIP) then
  378. begin
  379. if (ref.refaddr=addr_no) and (ref.base=NR_NO) and (ref.index=NR_NO) then
  380. begin
  381. { Set RIP relative addressing for simple symbol references }
  382. ref.base:=NR_RIP;
  383. ref.refaddr:=addr_pic_no_got
  384. end
  385. else
  386. begin
  387. { Use temp register to load calculated 64-bit symbol address for complex references }
  388. reference_reset_symbol(href,ref.symbol,0,sizeof(pint));
  389. href.base:=NR_RIP;
  390. href.refaddr:=addr_pic_no_got;
  391. hreg:=GetAddressRegister(list);
  392. list.concat(taicpu.op_ref_reg(A_LEA,S_Q,href,hreg));
  393. ref.symbol:=nil;
  394. if ref.base=NR_NO then
  395. ref.base:=hreg
  396. else if ref.index=NR_NO then
  397. begin
  398. ref.index:=hreg;
  399. ref.scalefactor:=0;
  400. end
  401. else
  402. begin
  403. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  404. ref.base:=hreg;
  405. end;
  406. end;
  407. end;
  408. end;
  409. {$else x86_64}
  410. add_hreg:=false;
  411. if (target_info.system=system_i386_darwin) then
  412. begin
  413. if assigned(ref.symbol) and
  414. not(assigned(ref.relsymbol)) and
  415. ((ref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  416. (cs_create_pic in current_settings.moduleswitches)) then
  417. begin
  418. if (ref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  419. ((cs_create_pic in current_settings.moduleswitches) and
  420. (ref.symbol.bind in [AB_COMMON,AB_GLOBAL,AB_PRIVATE_EXTERN])) then
  421. begin
  422. hreg:=g_indirect_sym_load(list,ref.symbol.name,ref.symbol.bind=AB_WEAK_EXTERNAL);
  423. ref.symbol:=nil;
  424. end
  425. else
  426. begin
  427. include(current_procinfo.flags,pi_needs_got);
  428. hreg:=current_procinfo.got;
  429. ref.relsymbol:=current_procinfo.CurrGOTLabel;
  430. end;
  431. add_hreg:=true
  432. end
  433. end
  434. else if (cs_create_pic in current_settings.moduleswitches) and
  435. assigned(ref.symbol) and
  436. not((ref.symbol.bind=AB_LOCAL) and
  437. (ref.symbol.typ in [AT_LABEL,AT_FUNCTION])) then
  438. begin
  439. reference_reset_symbol(href,ref.symbol,0,sizeof(pint));
  440. href.base:=current_procinfo.got;
  441. href.refaddr:=addr_pic;
  442. include(current_procinfo.flags,pi_needs_got);
  443. hreg:=cg.getaddressregister(list);
  444. list.concat(taicpu.op_ref_reg(A_MOV,S_L,href,hreg));
  445. ref.symbol:=nil;
  446. add_hreg:=true;
  447. end;
  448. if add_hreg then
  449. begin
  450. if ref.base=NR_NO then
  451. ref.base:=hreg
  452. else if ref.index=NR_NO then
  453. begin
  454. ref.index:=hreg;
  455. ref.scalefactor:=1;
  456. end
  457. else
  458. begin
  459. list.concat(taicpu.op_reg_reg(A_ADD,S_L,ref.base,hreg));
  460. ref.base:=hreg;
  461. end;
  462. end;
  463. {$endif x86_64}
  464. end;
  465. procedure tcgx86.floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  466. begin
  467. case t of
  468. OS_F32 :
  469. begin
  470. op:=A_FLD;
  471. s:=S_FS;
  472. end;
  473. OS_F64 :
  474. begin
  475. op:=A_FLD;
  476. s:=S_FL;
  477. end;
  478. OS_F80 :
  479. begin
  480. op:=A_FLD;
  481. s:=S_FX;
  482. end;
  483. OS_C64 :
  484. begin
  485. op:=A_FILD;
  486. s:=S_IQ;
  487. end;
  488. else
  489. internalerror(200204043);
  490. end;
  491. end;
  492. procedure tcgx86.floatload(list: TAsmList; t : tcgsize;const ref : treference);
  493. var
  494. op : tasmop;
  495. s : topsize;
  496. tmpref : treference;
  497. begin
  498. tmpref:=ref;
  499. make_simple_ref(list,tmpref);
  500. floatloadops(t,op,s);
  501. list.concat(Taicpu.Op_ref(op,s,tmpref));
  502. inc_fpu_stack;
  503. end;
  504. procedure tcgx86.floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  505. begin
  506. case t of
  507. OS_F32 :
  508. begin
  509. op:=A_FSTP;
  510. s:=S_FS;
  511. end;
  512. OS_F64 :
  513. begin
  514. op:=A_FSTP;
  515. s:=S_FL;
  516. end;
  517. OS_F80 :
  518. begin
  519. op:=A_FSTP;
  520. s:=S_FX;
  521. end;
  522. OS_C64 :
  523. begin
  524. op:=A_FISTP;
  525. s:=S_IQ;
  526. end;
  527. else
  528. internalerror(200204042);
  529. end;
  530. end;
  531. procedure tcgx86.floatstore(list: TAsmList; t : tcgsize;const ref : treference);
  532. var
  533. op : tasmop;
  534. s : topsize;
  535. tmpref : treference;
  536. begin
  537. tmpref:=ref;
  538. make_simple_ref(list,tmpref);
  539. floatstoreops(t,op,s);
  540. list.concat(Taicpu.Op_ref(op,s,tmpref));
  541. { storing non extended floats can cause a floating point overflow }
  542. if (t<>OS_F80) and
  543. (cs_fpu_fwait in current_settings.localswitches) then
  544. list.concat(Taicpu.Op_none(A_FWAIT,S_NO));
  545. dec_fpu_stack;
  546. end;
  547. procedure tcgx86.check_register_size(size:tcgsize;reg:tregister);
  548. begin
  549. if TCGSize2OpSize[size]<>TCGSize2OpSize[reg_cgsize(reg)] then
  550. internalerror(200306031);
  551. end;
  552. {****************************************************************************
  553. Assembler code
  554. ****************************************************************************}
  555. procedure tcgx86.a_jmp_name(list : TAsmList;const s : string);
  556. var
  557. r: treference;
  558. begin
  559. if (target_info.system<>system_i386_darwin) then
  560. list.concat(taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(s)))
  561. else
  562. begin
  563. reference_reset_symbol(r,get_darwin_call_stub(s,false),0,sizeof(pint));
  564. r.refaddr:=addr_full;
  565. list.concat(taicpu.op_ref(A_JMP,S_NO,r));
  566. end;
  567. end;
  568. procedure tcgx86.a_jmp_always(list : TAsmList;l: tasmlabel);
  569. begin
  570. a_jmp_cond(list, OC_NONE, l);
  571. end;
  572. function tcgx86.get_darwin_call_stub(const s: string; weak: boolean): tasmsymbol;
  573. var
  574. stubname: string;
  575. begin
  576. stubname := 'L'+s+'$stub';
  577. result := current_asmdata.getasmsymbol(stubname);
  578. if assigned(result) then
  579. exit;
  580. if current_asmdata.asmlists[al_imports]=nil then
  581. current_asmdata.asmlists[al_imports]:=TAsmList.create;
  582. current_asmdata.asmlists[al_imports].concat(Tai_section.create(sec_stub,'',0));
  583. result := current_asmdata.RefAsmSymbol(stubname);
  584. current_asmdata.asmlists[al_imports].concat(Tai_symbol.Create(result,0));
  585. { register as a weak symbol if necessary }
  586. if weak then
  587. current_asmdata.weakrefasmsymbol(s);
  588. current_asmdata.asmlists[al_imports].concat(tai_directive.create(asd_indirect_symbol,s));
  589. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  590. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  591. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  592. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  593. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  594. end;
  595. procedure tcgx86.a_call_name(list : TAsmList;const s : string; weak: boolean);
  596. var
  597. sym : tasmsymbol;
  598. r : treference;
  599. begin
  600. if (target_info.system <> system_i386_darwin) then
  601. begin
  602. if not(weak) then
  603. sym:=current_asmdata.RefAsmSymbol(s)
  604. else
  605. sym:=current_asmdata.WeakRefAsmSymbol(s);
  606. reference_reset_symbol(r,sym,0,sizeof(pint));
  607. if (cs_create_pic in current_settings.moduleswitches) and
  608. { darwin/x86_64's assembler doesn't want @PLT after call symbols }
  609. (target_info.system<>system_x86_64_darwin) then
  610. begin
  611. {$ifdef i386}
  612. include(current_procinfo.flags,pi_needs_got);
  613. {$endif i386}
  614. r.refaddr:=addr_pic
  615. end
  616. else
  617. r.refaddr:=addr_full;
  618. end
  619. else
  620. begin
  621. reference_reset_symbol(r,get_darwin_call_stub(s,weak),0,sizeof(pint));
  622. r.refaddr:=addr_full;
  623. end;
  624. list.concat(taicpu.op_ref(A_CALL,S_NO,r));
  625. end;
  626. procedure tcgx86.a_call_name_static(list : TAsmList;const s : string);
  627. var
  628. sym : tasmsymbol;
  629. r : treference;
  630. begin
  631. sym:=current_asmdata.RefAsmSymbol(s);
  632. reference_reset_symbol(r,sym,0,sizeof(pint));
  633. r.refaddr:=addr_full;
  634. list.concat(taicpu.op_ref(A_CALL,S_NO,r));
  635. end;
  636. procedure tcgx86.a_call_reg(list : TAsmList;reg : tregister);
  637. begin
  638. list.concat(taicpu.op_reg(A_CALL,S_NO,reg));
  639. end;
  640. procedure tcgx86.a_call_ref(list : TAsmList;ref : treference);
  641. begin
  642. list.concat(taicpu.op_ref(A_CALL,S_NO,ref));
  643. end;
  644. {********************** load instructions ********************}
  645. procedure tcgx86.a_load_const_reg(list : TAsmList; tosize: TCGSize; a : aint; reg : TRegister);
  646. begin
  647. check_register_size(tosize,reg);
  648. { the optimizer will change it to "xor reg,reg" when loading zero, }
  649. { no need to do it here too (JM) }
  650. list.concat(taicpu.op_const_reg(A_MOV,TCGSize2OpSize[tosize],a,reg))
  651. end;
  652. procedure tcgx86.a_load_const_ref(list : TAsmList; tosize: tcgsize; a : aint;const ref : treference);
  653. var
  654. tmpref : treference;
  655. begin
  656. tmpref:=ref;
  657. make_simple_ref(list,tmpref);
  658. {$ifdef x86_64}
  659. { x86_64 only supports signed 32 bits constants directly }
  660. if (tosize in [OS_S64,OS_64]) and
  661. ((a<low(longint)) or (a>high(longint))) then
  662. begin
  663. a_load_const_ref(list,OS_32,longint(a and $ffffffff),tmpref);
  664. inc(tmpref.offset,4);
  665. a_load_const_ref(list,OS_32,longint(a shr 32),tmpref);
  666. end
  667. else
  668. {$endif x86_64}
  669. list.concat(taicpu.op_const_ref(A_MOV,TCGSize2OpSize[tosize],a,tmpref));
  670. end;
  671. procedure tcgx86.a_load_reg_ref(list : TAsmList; fromsize,tosize: TCGSize; reg : tregister;const ref : treference);
  672. var
  673. op: tasmop;
  674. s: topsize;
  675. tmpsize : tcgsize;
  676. tmpreg : tregister;
  677. tmpref : treference;
  678. begin
  679. tmpref:=ref;
  680. make_simple_ref(list,tmpref);
  681. check_register_size(fromsize,reg);
  682. sizes2load(fromsize,tosize,op,s);
  683. case s of
  684. {$ifdef x86_64}
  685. S_BQ,S_WQ,S_LQ,
  686. {$endif x86_64}
  687. S_BW,S_BL,S_WL :
  688. begin
  689. tmpreg:=getintregister(list,tosize);
  690. {$ifdef x86_64}
  691. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  692. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  693. 64 bit (FK) }
  694. if s in [S_BL,S_WL,S_L] then
  695. begin
  696. tmpreg:=makeregsize(list,tmpreg,OS_32);
  697. tmpsize:=OS_32;
  698. end
  699. else
  700. {$endif x86_64}
  701. tmpsize:=tosize;
  702. list.concat(taicpu.op_reg_reg(op,s,reg,tmpreg));
  703. a_load_reg_ref(list,tmpsize,tosize,tmpreg,tmpref);
  704. end;
  705. else
  706. list.concat(taicpu.op_reg_ref(op,s,reg,tmpref));
  707. end;
  708. end;
  709. procedure tcgx86.a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref: treference;reg : tregister);
  710. var
  711. op: tasmop;
  712. s: topsize;
  713. tmpref : treference;
  714. begin
  715. tmpref:=ref;
  716. make_simple_ref(list,tmpref);
  717. check_register_size(tosize,reg);
  718. sizes2load(fromsize,tosize,op,s);
  719. {$ifdef x86_64}
  720. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  721. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  722. 64 bit (FK) }
  723. if s in [S_BL,S_WL,S_L] then
  724. reg:=makeregsize(list,reg,OS_32);
  725. {$endif x86_64}
  726. list.concat(taicpu.op_ref_reg(op,s,tmpref,reg));
  727. end;
  728. procedure tcgx86.a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  729. var
  730. op: tasmop;
  731. s: topsize;
  732. instr:Taicpu;
  733. begin
  734. check_register_size(fromsize,reg1);
  735. check_register_size(tosize,reg2);
  736. if tcgsize2size[fromsize]>tcgsize2size[tosize] then
  737. begin
  738. reg1:=makeregsize(list,reg1,tosize);
  739. s:=tcgsize2opsize[tosize];
  740. op:=A_MOV;
  741. end
  742. else
  743. sizes2load(fromsize,tosize,op,s);
  744. {$ifdef x86_64}
  745. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  746. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  747. 64 bit (FK)
  748. }
  749. if s in [S_BL,S_WL,S_L] then
  750. reg2:=makeregsize(list,reg2,OS_32);
  751. {$endif x86_64}
  752. if (reg1<>reg2) then
  753. begin
  754. instr:=taicpu.op_reg_reg(op,s,reg1,reg2);
  755. { Notify the register allocator that we have written a move instruction so
  756. it can try to eliminate it. }
  757. if (reg1<>current_procinfo.framepointer) and (reg1<>NR_STACK_POINTER_REG) then
  758. add_move_instruction(instr);
  759. list.concat(instr);
  760. end;
  761. {$ifdef x86_64}
  762. { avoid merging of registers and killing the zero extensions (FK) }
  763. if (tosize in [OS_64,OS_S64]) and (s=S_L) then
  764. list.concat(taicpu.op_const_reg(A_AND,S_L,$ffffffff,reg2));
  765. {$endif x86_64}
  766. end;
  767. procedure tcgx86.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  768. var
  769. tmpref : treference;
  770. begin
  771. with ref do
  772. begin
  773. if (base=NR_NO) and (index=NR_NO) then
  774. begin
  775. if assigned(ref.symbol) then
  776. begin
  777. if (target_info.system=system_i386_darwin) and
  778. ((ref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  779. (cs_create_pic in current_settings.moduleswitches)) then
  780. begin
  781. if (ref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  782. ((cs_create_pic in current_settings.moduleswitches) and
  783. (ref.symbol.bind in [AB_COMMON,AB_GLOBAL,AB_PRIVATE_EXTERN])) then
  784. begin
  785. reference_reset_base(tmpref,
  786. g_indirect_sym_load(list,ref.symbol.name,ref.symbol.bind=AB_WEAK_EXTERNAL),
  787. offset,sizeof(pint));
  788. a_loadaddr_ref_reg(list,tmpref,r);
  789. end
  790. else
  791. begin
  792. include(current_procinfo.flags,pi_needs_got);
  793. reference_reset_base(tmpref,current_procinfo.got,offset,ref.alignment);
  794. tmpref.symbol:=symbol;
  795. tmpref.relsymbol:=current_procinfo.CurrGOTLabel;
  796. list.concat(Taicpu.op_ref_reg(A_LEA,tcgsize2opsize[OS_ADDR],tmpref,r));
  797. end;
  798. end
  799. else if (cs_create_pic in current_settings.moduleswitches)
  800. {$ifdef x86_64}
  801. and not((ref.symbol.bind=AB_LOCAL) and (ref.symbol.typ=AT_DATA))
  802. {$endif x86_64}
  803. then
  804. begin
  805. {$ifdef x86_64}
  806. reference_reset_symbol(tmpref,ref.symbol,0,ref.alignment);
  807. tmpref.refaddr:=addr_pic;
  808. tmpref.base:=NR_RIP;
  809. list.concat(taicpu.op_ref_reg(A_MOV,S_Q,tmpref,r));
  810. {$else x86_64}
  811. reference_reset_symbol(tmpref,ref.symbol,0,ref.alignment);
  812. tmpref.refaddr:=addr_pic;
  813. tmpref.base:=current_procinfo.got;
  814. include(current_procinfo.flags,pi_needs_got);
  815. list.concat(taicpu.op_ref_reg(A_MOV,S_L,tmpref,r));
  816. {$endif x86_64}
  817. if offset<>0 then
  818. a_op_const_reg(list,OP_ADD,OS_ADDR,offset,r);
  819. end
  820. {$ifdef x86_64}
  821. else if (target_info.system in (system_all_windows+[system_x86_64_darwin]))
  822. or ((target_info.system = system_x86_64_solaris) and
  823. (cs_create_pic in current_settings.moduleswitches))
  824. then
  825. begin
  826. { Win64 and Darwin/x86_64 always require RIP-relative addressing }
  827. tmpref:=ref;
  828. tmpref.base:=NR_RIP;
  829. tmpref.refaddr:=addr_pic_no_got;
  830. list.concat(Taicpu.op_ref_reg(A_LEA,S_Q,tmpref,r));
  831. end
  832. {$endif x86_64}
  833. else
  834. begin
  835. tmpref:=ref;
  836. tmpref.refaddr:=ADDR_FULL;
  837. list.concat(Taicpu.op_ref_reg(A_MOV,tcgsize2opsize[OS_ADDR],tmpref,r));
  838. end
  839. end
  840. else
  841. a_load_const_reg(list,OS_ADDR,offset,r)
  842. end
  843. else if (base=NR_NO) and (index<>NR_NO) and
  844. (offset=0) and (scalefactor=0) and (symbol=nil) then
  845. a_load_reg_reg(list,OS_ADDR,OS_ADDR,index,r)
  846. else if (base<>NR_NO) and (index=NR_NO) and
  847. (offset=0) and (symbol=nil) then
  848. a_load_reg_reg(list,OS_ADDR,OS_ADDR,base,r)
  849. else
  850. begin
  851. tmpref:=ref;
  852. make_simple_ref(list,tmpref);
  853. list.concat(Taicpu.op_ref_reg(A_LEA,tcgsize2opsize[OS_ADDR],tmpref,r));
  854. end;
  855. if segment<>NR_NO then
  856. begin
  857. if (tf_section_threadvars in target_info.flags) then
  858. begin
  859. { Convert thread local address to a process global addres
  860. as we cannot handle far pointers.}
  861. case target_info.system of
  862. system_i386_linux:
  863. if segment=NR_GS then
  864. begin
  865. reference_reset_symbol(tmpref,current_asmdata.RefAsmSymbol('___fpc_threadvar_offset'),0,ref.alignment);
  866. tmpref.segment:=NR_GS;
  867. list.concat(Taicpu.op_ref_reg(A_ADD,tcgsize2opsize[OS_ADDR],tmpref,r));
  868. end
  869. else
  870. cgmessage(cg_e_cant_use_far_pointer_there);
  871. system_i386_win32:
  872. if segment=NR_FS then
  873. begin
  874. allocallcpuregisters(list);
  875. a_call_name(list,'GetTls',false);
  876. deallocallcpuregisters(list);
  877. list.concat(Taicpu.op_reg_reg(A_ADD,tcgsize2opsize[OS_ADDR],NR_EAX,r));
  878. end
  879. else
  880. cgmessage(cg_e_cant_use_far_pointer_there);
  881. else
  882. cgmessage(cg_e_cant_use_far_pointer_there);
  883. end;
  884. end
  885. else
  886. cgmessage(cg_e_cant_use_far_pointer_there);
  887. end;
  888. end;
  889. end;
  890. { all fpu load routines expect that R_ST[0-7] means an fpu regvar and }
  891. { R_ST means "the current value at the top of the fpu stack" (JM) }
  892. procedure tcgx86.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  893. var
  894. href: treference;
  895. op: tasmop;
  896. s: topsize;
  897. begin
  898. if (reg1<>NR_ST) then
  899. begin
  900. floatloadops(tosize,op,s);
  901. list.concat(taicpu.op_reg(op,s,rgfpu.correct_fpuregister(reg1,rgfpu.fpuvaroffset)));
  902. inc_fpu_stack;
  903. end;
  904. if (reg2<>NR_ST) then
  905. begin
  906. floatstoreops(tosize,op,s);
  907. list.concat(taicpu.op_reg(op,s,rgfpu.correct_fpuregister(reg2,rgfpu.fpuvaroffset)));
  908. dec_fpu_stack;
  909. end;
  910. { OS_F80 < OS_C64, but OS_C64 fits perfectly in OS_F80 }
  911. if (reg1=NR_ST) and
  912. (reg2=NR_ST) and
  913. (tosize<>OS_F80) and
  914. (tosize<fromsize) then
  915. begin
  916. { can't round down to lower precision in x87 :/ }
  917. tg.gettemp(list,tcgsize2size[tosize],tcgsize2size[tosize],tt_normal,href);
  918. a_loadfpu_reg_ref(list,fromsize,tosize,NR_ST,href);
  919. a_loadfpu_ref_reg(list,tosize,tosize,href,NR_ST);
  920. tg.ungettemp(list,href);
  921. end;
  922. end;
  923. procedure tcgx86.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  924. begin
  925. floatload(list,fromsize,ref);
  926. a_loadfpu_reg_reg(list,fromsize,tosize,NR_ST,reg);
  927. end;
  928. procedure tcgx86.a_loadfpu_reg_ref(list: TAsmList; fromsize,tosize: tcgsize; reg: tregister; const ref: treference);
  929. begin
  930. if reg<>NR_ST then
  931. a_loadfpu_reg_reg(list,fromsize,tosize,reg,NR_ST);
  932. floatstore(list,tosize,ref);
  933. end;
  934. function get_scalar_mm_op(fromsize,tosize : tcgsize) : tasmop;
  935. const
  936. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of tasmop = (
  937. (A_MOVSS,A_CVTSS2SD,A_NONE,A_NONE,A_NONE),
  938. (A_CVTSD2SS,A_MOVSD,A_NONE,A_NONE,A_NONE),
  939. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  940. (A_NONE,A_NONE,A_NONE,A_MOVQ,A_NONE),
  941. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE));
  942. begin
  943. result:=convertop[fromsize,tosize];
  944. if result=A_NONE then
  945. internalerror(200312205);
  946. end;
  947. procedure tcgx86.a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle);
  948. var
  949. instr : taicpu;
  950. begin
  951. if shuffle=nil then
  952. begin
  953. if fromsize=tosize then
  954. { needs correct size in case of spilling }
  955. case fromsize of
  956. OS_F32:
  957. instr:=taicpu.op_reg_reg(A_MOVAPS,S_NO,reg1,reg2);
  958. OS_F64:
  959. instr:=taicpu.op_reg_reg(A_MOVAPD,S_NO,reg1,reg2);
  960. else
  961. internalerror(2006091201);
  962. end
  963. else
  964. internalerror(200312202);
  965. end
  966. else if shufflescalar(shuffle) then
  967. instr:=taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg1,reg2)
  968. else
  969. internalerror(200312201);
  970. case get_scalar_mm_op(fromsize,tosize) of
  971. A_MOVSS,
  972. A_MOVSD,
  973. A_MOVQ:
  974. add_move_instruction(instr);
  975. end;
  976. list.concat(instr);
  977. end;
  978. procedure tcgx86.a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  979. var
  980. tmpref : treference;
  981. begin
  982. tmpref:=ref;
  983. make_simple_ref(list,tmpref);
  984. if shuffle=nil then
  985. begin
  986. if fromsize=OS_M64 then
  987. list.concat(taicpu.op_ref_reg(A_MOVQ,S_NO,tmpref,reg))
  988. else
  989. {$ifdef x86_64}
  990. { x86-64 has always properly aligned data }
  991. list.concat(taicpu.op_ref_reg(A_MOVDQA,S_NO,tmpref,reg));
  992. {$else x86_64}
  993. list.concat(taicpu.op_ref_reg(A_MOVDQU,S_NO,tmpref,reg));
  994. {$endif x86_64}
  995. end
  996. else if shufflescalar(shuffle) then
  997. list.concat(taicpu.op_ref_reg(get_scalar_mm_op(fromsize,tosize),S_NO,tmpref,reg))
  998. else
  999. internalerror(200312252);
  1000. end;
  1001. procedure tcgx86.a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle);
  1002. var
  1003. hreg : tregister;
  1004. tmpref : treference;
  1005. begin
  1006. tmpref:=ref;
  1007. make_simple_ref(list,tmpref);
  1008. if shuffle=nil then
  1009. begin
  1010. if fromsize=OS_M64 then
  1011. list.concat(taicpu.op_reg_ref(A_MOVQ,S_NO,reg,tmpref))
  1012. else
  1013. {$ifdef x86_64}
  1014. { x86-64 has always properly aligned data }
  1015. list.concat(taicpu.op_reg_ref(A_MOVDQA,S_NO,reg,tmpref))
  1016. {$else x86_64}
  1017. list.concat(taicpu.op_reg_ref(A_MOVDQU,S_NO,reg,tmpref))
  1018. {$endif x86_64}
  1019. end
  1020. else if shufflescalar(shuffle) then
  1021. begin
  1022. if tosize<>fromsize then
  1023. begin
  1024. hreg:=getmmregister(list,tosize);
  1025. list.concat(taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg,hreg));
  1026. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(tosize,tosize),S_NO,hreg,tmpref));
  1027. end
  1028. else
  1029. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(fromsize,tosize),S_NO,reg,tmpref));
  1030. end
  1031. else
  1032. internalerror(200312252);
  1033. end;
  1034. procedure tcgx86.a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  1035. var
  1036. l : tlocation;
  1037. begin
  1038. l.loc:=LOC_REFERENCE;
  1039. l.reference:=ref;
  1040. l.size:=size;
  1041. opmm_loc_reg(list,op,size,l,reg,shuffle);
  1042. end;
  1043. procedure tcgx86.a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);
  1044. var
  1045. l : tlocation;
  1046. begin
  1047. l.loc:=LOC_MMREGISTER;
  1048. l.register:=src;
  1049. l.size:=size;
  1050. opmm_loc_reg(list,op,size,l,dst,shuffle);
  1051. end;
  1052. procedure tcgx86.opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  1053. const
  1054. opmm2asmop : array[0..1,OS_F32..OS_F64,topcg] of tasmop = (
  1055. ( { scalar }
  1056. ( { OS_F32 }
  1057. A_NOP,A_NOP,A_ADDSS,A_NOP,A_DIVSS,A_NOP,A_NOP,A_MULSS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSS,A_NOP,A_NOP,A_NOP
  1058. ),
  1059. ( { OS_F64 }
  1060. A_NOP,A_NOP,A_ADDSD,A_NOP,A_DIVSD,A_NOP,A_NOP,A_MULSD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSD,A_NOP,A_NOP,A_NOP
  1061. )
  1062. ),
  1063. ( { vectorized/packed }
  1064. { because the logical packed single instructions have shorter op codes, we use always
  1065. these
  1066. }
  1067. ( { OS_F32 }
  1068. A_NOP,A_NOP,A_ADDPS,A_NOP,A_DIVPS,A_NOP,A_NOP,A_MULPS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBPS,A_XORPS,A_NOP,A_NOP
  1069. ),
  1070. ( { OS_F64 }
  1071. A_NOP,A_NOP,A_ADDPD,A_NOP,A_DIVPD,A_NOP,A_NOP,A_MULPD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBPD,A_XORPD,A_NOP,A_NOP
  1072. )
  1073. )
  1074. );
  1075. var
  1076. resultreg : tregister;
  1077. asmop : tasmop;
  1078. begin
  1079. { this is an internally used procedure so the parameters have
  1080. some constrains
  1081. }
  1082. if loc.size<>size then
  1083. internalerror(200312213);
  1084. resultreg:=dst;
  1085. { deshuffle }
  1086. //!!!
  1087. if (shuffle<>nil) and not(shufflescalar(shuffle)) then
  1088. begin
  1089. end
  1090. else if (shuffle=nil) then
  1091. asmop:=opmm2asmop[1,size,op]
  1092. else if shufflescalar(shuffle) then
  1093. begin
  1094. asmop:=opmm2asmop[0,size,op];
  1095. { no scalar operation available? }
  1096. if asmop=A_NOP then
  1097. begin
  1098. { do vectorized and shuffle finally }
  1099. //!!!
  1100. end;
  1101. end
  1102. else
  1103. internalerror(200312211);
  1104. if asmop=A_NOP then
  1105. internalerror(200312216);
  1106. case loc.loc of
  1107. LOC_CREFERENCE,LOC_REFERENCE:
  1108. begin
  1109. make_simple_ref(current_asmdata.CurrAsmList,loc.reference);
  1110. list.concat(taicpu.op_ref_reg(asmop,S_NO,loc.reference,resultreg));
  1111. end;
  1112. LOC_CMMREGISTER,LOC_MMREGISTER:
  1113. list.concat(taicpu.op_reg_reg(asmop,S_NO,loc.register,resultreg));
  1114. else
  1115. internalerror(200312214);
  1116. end;
  1117. { shuffle }
  1118. if resultreg<>dst then
  1119. begin
  1120. internalerror(200312212);
  1121. end;
  1122. end;
  1123. procedure tcgx86.a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister);
  1124. var
  1125. opcode : tasmop;
  1126. power : longint;
  1127. {$ifdef x86_64}
  1128. tmpreg : tregister;
  1129. {$endif x86_64}
  1130. begin
  1131. optimize_op_const(op, a);
  1132. {$ifdef x86_64}
  1133. { x86_64 only supports signed 32 bits constants directly }
  1134. if not(op in [OP_NONE,OP_MOVE]) and
  1135. (size in [OS_S64,OS_64]) and
  1136. ((a<low(longint)) or (a>high(longint))) then
  1137. begin
  1138. tmpreg:=getintregister(list,size);
  1139. a_load_const_reg(list,size,a,tmpreg);
  1140. a_op_reg_reg(list,op,size,tmpreg,reg);
  1141. exit;
  1142. end;
  1143. {$endif x86_64}
  1144. check_register_size(size,reg);
  1145. case op of
  1146. OP_NONE :
  1147. begin
  1148. { Opcode is optimized away }
  1149. end;
  1150. OP_MOVE :
  1151. begin
  1152. { Optimized, replaced with a simple load }
  1153. a_load_const_reg(list,size,a,reg);
  1154. end;
  1155. OP_DIV, OP_IDIV:
  1156. begin
  1157. if ispowerof2(int64(a),power) then
  1158. begin
  1159. case op of
  1160. OP_DIV:
  1161. opcode := A_SHR;
  1162. OP_IDIV:
  1163. opcode := A_SAR;
  1164. end;
  1165. list.concat(taicpu.op_const_reg(opcode,TCgSize2OpSize[size],power,reg));
  1166. exit;
  1167. end;
  1168. { the rest should be handled specifically in the code }
  1169. { generator because of the silly register usage restraints }
  1170. internalerror(200109224);
  1171. end;
  1172. OP_MUL,OP_IMUL:
  1173. begin
  1174. if not(cs_check_overflow in current_settings.localswitches) and
  1175. ispowerof2(int64(a),power) then
  1176. begin
  1177. list.concat(taicpu.op_const_reg(A_SHL,TCgSize2OpSize[size],power,reg));
  1178. exit;
  1179. end;
  1180. if op = OP_IMUL then
  1181. list.concat(taicpu.op_const_reg(A_IMUL,TCgSize2OpSize[size],a,reg))
  1182. else
  1183. { OP_MUL should be handled specifically in the code }
  1184. { generator because of the silly register usage restraints }
  1185. internalerror(200109225);
  1186. end;
  1187. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  1188. if not(cs_check_overflow in current_settings.localswitches) and
  1189. (a = 1) and
  1190. (op in [OP_ADD,OP_SUB]) then
  1191. if op = OP_ADD then
  1192. list.concat(taicpu.op_reg(A_INC,TCgSize2OpSize[size],reg))
  1193. else
  1194. list.concat(taicpu.op_reg(A_DEC,TCgSize2OpSize[size],reg))
  1195. else if (a = 0) then
  1196. if (op <> OP_AND) then
  1197. exit
  1198. else
  1199. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],0,reg))
  1200. else if (aword(a) = high(aword)) and
  1201. (op in [OP_AND,OP_OR,OP_XOR]) then
  1202. begin
  1203. case op of
  1204. OP_AND:
  1205. exit;
  1206. OP_OR:
  1207. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],aint(high(aword)),reg));
  1208. OP_XOR:
  1209. list.concat(taicpu.op_reg(A_NOT,TCgSize2OpSize[size],reg));
  1210. end
  1211. end
  1212. else
  1213. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a,reg));
  1214. OP_SHL,OP_SHR,OP_SAR,OP_ROL,OP_ROR:
  1215. begin
  1216. {$ifdef x86_64}
  1217. if (a and 63) <> 0 Then
  1218. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 63,reg));
  1219. if (a shr 6) <> 0 Then
  1220. internalerror(200609073);
  1221. {$else x86_64}
  1222. if (a and 31) <> 0 Then
  1223. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,reg));
  1224. if (a shr 5) <> 0 Then
  1225. internalerror(200609071);
  1226. {$endif x86_64}
  1227. end
  1228. else internalerror(200609072);
  1229. end;
  1230. end;
  1231. procedure tcgx86.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference);
  1232. var
  1233. opcode: tasmop;
  1234. power: longint;
  1235. {$ifdef x86_64}
  1236. tmpreg : tregister;
  1237. {$endif x86_64}
  1238. tmpref : treference;
  1239. begin
  1240. optimize_op_const(op, a);
  1241. tmpref:=ref;
  1242. make_simple_ref(list,tmpref);
  1243. {$ifdef x86_64}
  1244. { x86_64 only supports signed 32 bits constants directly }
  1245. if not(op in [OP_NONE,OP_MOVE]) and
  1246. (size in [OS_S64,OS_64]) and
  1247. ((a<low(longint)) or (a>high(longint))) then
  1248. begin
  1249. tmpreg:=getintregister(list,size);
  1250. a_load_const_reg(list,size,a,tmpreg);
  1251. a_op_reg_ref(list,op,size,tmpreg,tmpref);
  1252. exit;
  1253. end;
  1254. {$endif x86_64}
  1255. Case Op of
  1256. OP_NONE :
  1257. begin
  1258. { Opcode is optimized away }
  1259. end;
  1260. OP_MOVE :
  1261. begin
  1262. { Optimized, replaced with a simple load }
  1263. a_load_const_ref(list,size,a,ref);
  1264. end;
  1265. OP_DIV, OP_IDIV:
  1266. Begin
  1267. if ispowerof2(int64(a),power) then
  1268. begin
  1269. case op of
  1270. OP_DIV:
  1271. opcode := A_SHR;
  1272. OP_IDIV:
  1273. opcode := A_SAR;
  1274. end;
  1275. list.concat(taicpu.op_const_ref(opcode,
  1276. TCgSize2OpSize[size],power,tmpref));
  1277. exit;
  1278. end;
  1279. { the rest should be handled specifically in the code }
  1280. { generator because of the silly register usage restraints }
  1281. internalerror(200109231);
  1282. End;
  1283. OP_MUL,OP_IMUL:
  1284. begin
  1285. if not(cs_check_overflow in current_settings.localswitches) and
  1286. ispowerof2(int64(a),power) then
  1287. begin
  1288. list.concat(taicpu.op_const_ref(A_SHL,TCgSize2OpSize[size],
  1289. power,tmpref));
  1290. exit;
  1291. end;
  1292. { can't multiply a memory location directly with a constant }
  1293. if op = OP_IMUL then
  1294. inherited a_op_const_ref(list,op,size,a,tmpref)
  1295. else
  1296. { OP_MUL should be handled specifically in the code }
  1297. { generator because of the silly register usage restraints }
  1298. internalerror(200109232);
  1299. end;
  1300. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  1301. if not(cs_check_overflow in current_settings.localswitches) and
  1302. (a = 1) and
  1303. (op in [OP_ADD,OP_SUB]) then
  1304. if op = OP_ADD then
  1305. list.concat(taicpu.op_ref(A_INC,TCgSize2OpSize[size],tmpref))
  1306. else
  1307. list.concat(taicpu.op_ref(A_DEC,TCgSize2OpSize[size],tmpref))
  1308. else if (a = 0) then
  1309. if (op <> OP_AND) then
  1310. exit
  1311. else
  1312. a_load_const_ref(list,size,0,tmpref)
  1313. else if (aword(a) = high(aword)) and
  1314. (op in [OP_AND,OP_OR,OP_XOR]) then
  1315. begin
  1316. case op of
  1317. OP_AND:
  1318. exit;
  1319. OP_OR:
  1320. list.concat(taicpu.op_const_ref(A_MOV,TCgSize2OpSize[size],aint(high(aword)),tmpref));
  1321. OP_XOR:
  1322. list.concat(taicpu.op_ref(A_NOT,TCgSize2OpSize[size],tmpref));
  1323. end
  1324. end
  1325. else
  1326. list.concat(taicpu.op_const_ref(TOpCG2AsmOp[op],
  1327. TCgSize2OpSize[size],a,tmpref));
  1328. OP_SHL,OP_SHR,OP_SAR,OP_ROL,OP_ROR:
  1329. begin
  1330. if (a and 31) <> 0 then
  1331. list.concat(taicpu.op_const_ref(
  1332. TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,tmpref));
  1333. if (a shr 5) <> 0 Then
  1334. internalerror(68991);
  1335. end
  1336. else internalerror(68992);
  1337. end;
  1338. end;
  1339. procedure tcgx86.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  1340. var
  1341. dstsize: topsize;
  1342. instr:Taicpu;
  1343. begin
  1344. check_register_size(size,src);
  1345. check_register_size(size,dst);
  1346. dstsize := tcgsize2opsize[size];
  1347. case op of
  1348. OP_NEG,OP_NOT:
  1349. begin
  1350. if src<>dst then
  1351. a_load_reg_reg(list,size,size,src,dst);
  1352. list.concat(taicpu.op_reg(TOpCG2AsmOp[op],dstsize,dst));
  1353. end;
  1354. OP_MUL,OP_DIV,OP_IDIV:
  1355. { special stuff, needs separate handling inside code }
  1356. { generator }
  1357. internalerror(200109233);
  1358. OP_SHR,OP_SHL,OP_SAR,OP_ROL,OP_ROR:
  1359. begin
  1360. { Use ecx to load the value, that allows better coalescing }
  1361. getcpuregister(list,NR_ECX);
  1362. a_load_reg_reg(list,size,OS_32,src,NR_ECX);
  1363. list.concat(taicpu.op_reg_reg(Topcg2asmop[op],tcgsize2opsize[size],NR_CL,dst));
  1364. ungetcpuregister(list,NR_ECX);
  1365. end;
  1366. else
  1367. begin
  1368. if reg2opsize(src) <> dstsize then
  1369. internalerror(200109226);
  1370. instr:=taicpu.op_reg_reg(TOpCG2AsmOp[op],dstsize,src,dst);
  1371. list.concat(instr);
  1372. end;
  1373. end;
  1374. end;
  1375. procedure tcgx86.a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister);
  1376. var
  1377. tmpref : treference;
  1378. begin
  1379. tmpref:=ref;
  1380. make_simple_ref(list,tmpref);
  1381. check_register_size(size,reg);
  1382. case op of
  1383. OP_NEG,OP_NOT,OP_IMUL:
  1384. begin
  1385. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1386. end;
  1387. OP_MUL,OP_DIV,OP_IDIV:
  1388. { special stuff, needs separate handling inside code }
  1389. { generator }
  1390. internalerror(200109239);
  1391. else
  1392. begin
  1393. reg := makeregsize(list,reg,size);
  1394. list.concat(taicpu.op_ref_reg(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref,reg));
  1395. end;
  1396. end;
  1397. end;
  1398. procedure tcgx86.a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference);
  1399. var
  1400. tmpref : treference;
  1401. begin
  1402. tmpref:=ref;
  1403. make_simple_ref(list,tmpref);
  1404. check_register_size(size,reg);
  1405. case op of
  1406. OP_NEG,OP_NOT:
  1407. begin
  1408. if reg<>NR_NO then
  1409. internalerror(200109237);
  1410. list.concat(taicpu.op_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref));
  1411. end;
  1412. OP_IMUL:
  1413. begin
  1414. { this one needs a load/imul/store, which is the default }
  1415. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1416. end;
  1417. OP_MUL,OP_DIV,OP_IDIV:
  1418. { special stuff, needs separate handling inside code }
  1419. { generator }
  1420. internalerror(200109238);
  1421. else
  1422. begin
  1423. list.concat(taicpu.op_reg_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],reg,tmpref));
  1424. end;
  1425. end;
  1426. end;
  1427. {*************** compare instructructions ****************}
  1428. procedure tcgx86.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  1429. l : tasmlabel);
  1430. {$ifdef x86_64}
  1431. var
  1432. tmpreg : tregister;
  1433. {$endif x86_64}
  1434. begin
  1435. {$ifdef x86_64}
  1436. { x86_64 only supports signed 32 bits constants directly }
  1437. if (size in [OS_S64,OS_64]) and
  1438. ((a<low(longint)) or (a>high(longint))) then
  1439. begin
  1440. tmpreg:=getintregister(list,size);
  1441. a_load_const_reg(list,size,a,tmpreg);
  1442. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  1443. exit;
  1444. end;
  1445. {$endif x86_64}
  1446. if (a = 0) then
  1447. list.concat(taicpu.op_reg_reg(A_TEST,tcgsize2opsize[size],reg,reg))
  1448. else
  1449. list.concat(taicpu.op_const_reg(A_CMP,tcgsize2opsize[size],a,reg));
  1450. a_jmp_cond(list,cmp_op,l);
  1451. end;
  1452. procedure tcgx86.a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  1453. l : tasmlabel);
  1454. var
  1455. {$ifdef x86_64}
  1456. tmpreg : tregister;
  1457. {$endif x86_64}
  1458. tmpref : treference;
  1459. begin
  1460. tmpref:=ref;
  1461. make_simple_ref(list,tmpref);
  1462. {$ifdef x86_64}
  1463. { x86_64 only supports signed 32 bits constants directly }
  1464. if (size in [OS_S64,OS_64]) and
  1465. ((a<low(longint)) or (a>high(longint))) then
  1466. begin
  1467. tmpreg:=getintregister(list,size);
  1468. a_load_const_reg(list,size,a,tmpreg);
  1469. a_cmp_reg_ref_label(list,size,cmp_op,tmpreg,tmpref,l);
  1470. exit;
  1471. end;
  1472. {$endif x86_64}
  1473. list.concat(taicpu.op_const_ref(A_CMP,TCgSize2OpSize[size],a,tmpref));
  1474. a_jmp_cond(list,cmp_op,l);
  1475. end;
  1476. procedure tcgx86.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;
  1477. reg1,reg2 : tregister;l : tasmlabel);
  1478. begin
  1479. check_register_size(size,reg1);
  1480. check_register_size(size,reg2);
  1481. list.concat(taicpu.op_reg_reg(A_CMP,TCgSize2OpSize[size],reg1,reg2));
  1482. a_jmp_cond(list,cmp_op,l);
  1483. end;
  1484. procedure tcgx86.a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister;l : tasmlabel);
  1485. var
  1486. tmpref : treference;
  1487. begin
  1488. tmpref:=ref;
  1489. make_simple_ref(list,tmpref);
  1490. check_register_size(size,reg);
  1491. list.concat(taicpu.op_ref_reg(A_CMP,TCgSize2OpSize[size],tmpref,reg));
  1492. a_jmp_cond(list,cmp_op,l);
  1493. end;
  1494. procedure tcgx86.a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg : tregister;const ref: treference; l : tasmlabel);
  1495. var
  1496. tmpref : treference;
  1497. begin
  1498. tmpref:=ref;
  1499. make_simple_ref(list,tmpref);
  1500. check_register_size(size,reg);
  1501. list.concat(taicpu.op_reg_ref(A_CMP,TCgSize2OpSize[size],reg,tmpref));
  1502. a_jmp_cond(list,cmp_op,l);
  1503. end;
  1504. procedure tcgx86.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  1505. var
  1506. ai : taicpu;
  1507. begin
  1508. if cond=OC_None then
  1509. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1510. else
  1511. begin
  1512. ai:=Taicpu.Op_sym(A_Jcc,S_NO,l);
  1513. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1514. end;
  1515. ai.is_jmp:=true;
  1516. list.concat(ai);
  1517. end;
  1518. procedure tcgx86.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1519. var
  1520. ai : taicpu;
  1521. begin
  1522. ai := Taicpu.op_sym(A_Jcc,S_NO,l);
  1523. ai.SetCondition(flags_to_cond(f));
  1524. ai.is_jmp := true;
  1525. list.concat(ai);
  1526. end;
  1527. procedure tcgx86.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  1528. var
  1529. ai : taicpu;
  1530. hreg : tregister;
  1531. begin
  1532. hreg:=makeregsize(list,reg,OS_8);
  1533. ai:=Taicpu.op_reg(A_SETcc,S_B,hreg);
  1534. ai.setcondition(flags_to_cond(f));
  1535. list.concat(ai);
  1536. if (reg<>hreg) then
  1537. a_load_reg_reg(list,OS_8,size,hreg,reg);
  1538. end;
  1539. procedure tcgx86.g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref: TReference);
  1540. var
  1541. ai : taicpu;
  1542. tmpref : treference;
  1543. begin
  1544. tmpref:=ref;
  1545. make_simple_ref(list,tmpref);
  1546. if not(size in [OS_8,OS_S8]) then
  1547. a_load_const_ref(list,size,0,tmpref);
  1548. ai:=Taicpu.op_ref(A_SETcc,S_B,tmpref);
  1549. ai.setcondition(flags_to_cond(f));
  1550. list.concat(ai);
  1551. end;
  1552. { ************* concatcopy ************ }
  1553. procedure Tcgx86.g_concatcopy(list:TAsmList;const source,dest:Treference;len:aint);
  1554. const
  1555. {$ifdef cpu64bitalu}
  1556. REGCX=NR_RCX;
  1557. REGSI=NR_RSI;
  1558. REGDI=NR_RDI;
  1559. {$else cpu64bitalu}
  1560. REGCX=NR_ECX;
  1561. REGSI=NR_ESI;
  1562. REGDI=NR_EDI;
  1563. {$endif cpu64bitalu}
  1564. type copymode=(copy_move,copy_mmx,copy_string);
  1565. var srcref,dstref:Treference;
  1566. r,r0,r1,r2,r3:Tregister;
  1567. helpsize:aint;
  1568. copysize:byte;
  1569. cgsize:Tcgsize;
  1570. cm:copymode;
  1571. begin
  1572. cm:=copy_move;
  1573. helpsize:=3*sizeof(aword);
  1574. if cs_opt_size in current_settings.optimizerswitches then
  1575. helpsize:=2*sizeof(aword);
  1576. if (cs_mmx in current_settings.localswitches) and
  1577. not(pi_uses_fpu in current_procinfo.flags) and
  1578. ((len=8) or (len=16) or (len=24) or (len=32)) then
  1579. cm:=copy_mmx;
  1580. if (len>helpsize) then
  1581. cm:=copy_string;
  1582. if (cs_opt_size in current_settings.optimizerswitches) and
  1583. not((len<=16) and (cm=copy_mmx)) then
  1584. cm:=copy_string;
  1585. if (source.segment<>NR_NO) or
  1586. (dest.segment<>NR_NO) then
  1587. cm:=copy_string;
  1588. case cm of
  1589. copy_move:
  1590. begin
  1591. dstref:=dest;
  1592. srcref:=source;
  1593. copysize:=sizeof(aint);
  1594. cgsize:=int_cgsize(copysize);
  1595. while len<>0 do
  1596. begin
  1597. if len<2 then
  1598. begin
  1599. copysize:=1;
  1600. cgsize:=OS_8;
  1601. end
  1602. else if len<4 then
  1603. begin
  1604. copysize:=2;
  1605. cgsize:=OS_16;
  1606. end
  1607. else if len<8 then
  1608. begin
  1609. copysize:=4;
  1610. cgsize:=OS_32;
  1611. end
  1612. {$ifdef cpu64bitalu}
  1613. else if len<16 then
  1614. begin
  1615. copysize:=8;
  1616. cgsize:=OS_64;
  1617. end
  1618. {$endif}
  1619. ;
  1620. dec(len,copysize);
  1621. r:=getintregister(list,cgsize);
  1622. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  1623. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  1624. inc(srcref.offset,copysize);
  1625. inc(dstref.offset,copysize);
  1626. end;
  1627. end;
  1628. copy_mmx:
  1629. begin
  1630. dstref:=dest;
  1631. srcref:=source;
  1632. r0:=getmmxregister(list);
  1633. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r0,nil);
  1634. if len>=16 then
  1635. begin
  1636. inc(srcref.offset,8);
  1637. r1:=getmmxregister(list);
  1638. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r1,nil);
  1639. end;
  1640. if len>=24 then
  1641. begin
  1642. inc(srcref.offset,8);
  1643. r2:=getmmxregister(list);
  1644. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r2,nil);
  1645. end;
  1646. if len>=32 then
  1647. begin
  1648. inc(srcref.offset,8);
  1649. r3:=getmmxregister(list);
  1650. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r3,nil);
  1651. end;
  1652. a_loadmm_reg_ref(list,OS_M64,OS_M64,r0,dstref,nil);
  1653. if len>=16 then
  1654. begin
  1655. inc(dstref.offset,8);
  1656. a_loadmm_reg_ref(list,OS_M64,OS_M64,r1,dstref,nil);
  1657. end;
  1658. if len>=24 then
  1659. begin
  1660. inc(dstref.offset,8);
  1661. a_loadmm_reg_ref(list,OS_M64,OS_M64,r2,dstref,nil);
  1662. end;
  1663. if len>=32 then
  1664. begin
  1665. inc(dstref.offset,8);
  1666. a_loadmm_reg_ref(list,OS_M64,OS_M64,r3,dstref,nil);
  1667. end;
  1668. end
  1669. else {copy_string, should be a good fallback in case of unhandled}
  1670. begin
  1671. getcpuregister(list,REGDI);
  1672. if (dest.segment=NR_NO) then
  1673. a_loadaddr_ref_reg(list,dest,REGDI)
  1674. else
  1675. begin
  1676. dstref:=dest;
  1677. dstref.segment:=NR_NO;
  1678. a_loadaddr_ref_reg(list,dstref,REGDI);
  1679. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_ES));
  1680. list.concat(taicpu.op_reg(A_PUSH,S_L,dest.segment));
  1681. list.concat(taicpu.op_reg(A_POP,S_L,NR_ES));
  1682. end;
  1683. getcpuregister(list,REGSI);
  1684. if (source.segment=NR_NO) then
  1685. a_loadaddr_ref_reg(list,source,REGSI)
  1686. else
  1687. begin
  1688. srcref:=source;
  1689. srcref.segment:=NR_NO;
  1690. a_loadaddr_ref_reg(list,srcref,REGSI);
  1691. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_DS));
  1692. list.concat(taicpu.op_reg(A_PUSH,S_L,source.segment));
  1693. list.concat(taicpu.op_reg(A_POP,S_L,NR_DS));
  1694. end;
  1695. getcpuregister(list,REGCX);
  1696. {$ifdef i386}
  1697. list.concat(Taicpu.op_none(A_CLD,S_NO));
  1698. {$endif i386}
  1699. if (cs_opt_size in current_settings.optimizerswitches) and
  1700. (len>sizeof(aint)+(sizeof(aint) div 2)) then
  1701. begin
  1702. a_load_const_reg(list,OS_INT,len,REGCX);
  1703. list.concat(Taicpu.op_none(A_REP,S_NO));
  1704. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1705. end
  1706. else
  1707. begin
  1708. helpsize:=len div sizeof(aint);
  1709. len:=len mod sizeof(aint);
  1710. if helpsize>1 then
  1711. begin
  1712. a_load_const_reg(list,OS_INT,helpsize,REGCX);
  1713. list.concat(Taicpu.op_none(A_REP,S_NO));
  1714. end;
  1715. if helpsize>0 then
  1716. begin
  1717. {$ifdef cpu64bitalu}
  1718. list.concat(Taicpu.op_none(A_MOVSQ,S_NO))
  1719. {$else}
  1720. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1721. {$endif cpu64bitalu}
  1722. end;
  1723. if len>=4 then
  1724. begin
  1725. dec(len,4);
  1726. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1727. end;
  1728. if len>=2 then
  1729. begin
  1730. dec(len,2);
  1731. list.concat(Taicpu.op_none(A_MOVSW,S_NO));
  1732. end;
  1733. if len=1 then
  1734. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1735. end;
  1736. ungetcpuregister(list,REGCX);
  1737. ungetcpuregister(list,REGSI);
  1738. ungetcpuregister(list,REGDI);
  1739. if (source.segment<>NR_NO) then
  1740. list.concat(taicpu.op_reg(A_POP,S_L,NR_DS));
  1741. if (dest.segment<>NR_NO) then
  1742. list.concat(taicpu.op_reg(A_POP,S_L,NR_ES));
  1743. end;
  1744. end;
  1745. end;
  1746. {****************************************************************************
  1747. Entry/Exit Code Helpers
  1748. ****************************************************************************}
  1749. procedure tcgx86.g_profilecode(list : TAsmList);
  1750. var
  1751. pl : tasmlabel;
  1752. mcountprefix : String[4];
  1753. begin
  1754. case target_info.system of
  1755. {$ifndef NOTARGETWIN}
  1756. system_i386_win32,
  1757. {$endif}
  1758. system_i386_freebsd,
  1759. system_i386_netbsd,
  1760. // system_i386_openbsd,
  1761. system_i386_wdosx :
  1762. begin
  1763. Case target_info.system Of
  1764. system_i386_freebsd : mcountprefix:='.';
  1765. system_i386_netbsd : mcountprefix:='__';
  1766. // system_i386_openbsd : mcountprefix:='.';
  1767. else
  1768. mcountPrefix:='';
  1769. end;
  1770. current_asmdata.getaddrlabel(pl);
  1771. new_section(list,sec_data,lower(current_procinfo.procdef.mangledname),sizeof(pint));
  1772. list.concat(Tai_label.Create(pl));
  1773. list.concat(Tai_const.Create_32bit(0));
  1774. new_section(list,sec_code,lower(current_procinfo.procdef.mangledname),0);
  1775. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1776. list.concat(Taicpu.Op_sym_ofs_reg(A_MOV,S_L,pl,0,NR_EDX));
  1777. a_call_name(list,target_info.Cprefix+mcountprefix+'mcount',false);
  1778. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  1779. end;
  1780. system_i386_linux:
  1781. a_call_name(list,target_info.Cprefix+'mcount',false);
  1782. system_i386_go32v2,system_i386_watcom:
  1783. begin
  1784. a_call_name(list,'MCOUNT',false);
  1785. end;
  1786. system_x86_64_linux,
  1787. system_x86_64_darwin:
  1788. begin
  1789. a_call_name(list,'mcount',false);
  1790. end;
  1791. end;
  1792. end;
  1793. procedure tcgx86.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1794. {$ifdef x86}
  1795. {$ifndef NOTARGETWIN}
  1796. var
  1797. href : treference;
  1798. i : integer;
  1799. again : tasmlabel;
  1800. {$endif NOTARGETWIN}
  1801. {$endif x86}
  1802. begin
  1803. if localsize>0 then
  1804. begin
  1805. {$ifdef i386}
  1806. {$ifndef NOTARGETWIN}
  1807. { windows guards only a few pages for stack growing,
  1808. so we have to access every page first }
  1809. if (target_info.system in [system_i386_win32,system_i386_wince]) and
  1810. (localsize>=winstackpagesize) then
  1811. begin
  1812. if localsize div winstackpagesize<=5 then
  1813. begin
  1814. list.concat(Taicpu.Op_const_reg(A_SUB,S_L,localsize-4,NR_ESP));
  1815. for i:=1 to localsize div winstackpagesize do
  1816. begin
  1817. reference_reset_base(href,NR_ESP,localsize-i*winstackpagesize,4);
  1818. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1819. end;
  1820. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1821. end
  1822. else
  1823. begin
  1824. current_asmdata.getjumplabel(again);
  1825. getcpuregister(list,NR_EDI);
  1826. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  1827. list.concat(Taicpu.op_const_reg(A_MOV,S_L,localsize div winstackpagesize,NR_EDI));
  1828. a_label(list,again);
  1829. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  1830. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1831. list.concat(Taicpu.op_reg(A_DEC,S_L,NR_EDI));
  1832. a_jmp_cond(list,OC_NE,again);
  1833. list.concat(Taicpu.op_const_reg(A_SUB,S_L,localsize mod winstackpagesize - 4,NR_ESP));
  1834. reference_reset_base(href,NR_ESP,localsize-4,4);
  1835. list.concat(Taicpu.op_ref_reg(A_MOV,S_L,href,NR_EDI));
  1836. ungetcpuregister(list,NR_EDI);
  1837. end
  1838. end
  1839. else
  1840. {$endif NOTARGETWIN}
  1841. {$endif i386}
  1842. {$ifdef x86_64}
  1843. {$ifndef NOTARGETWIN}
  1844. { windows guards only a few pages for stack growing,
  1845. so we have to access every page first }
  1846. if (target_info.system=system_x86_64_win64) and
  1847. (localsize>=winstackpagesize) then
  1848. begin
  1849. if localsize div winstackpagesize<=5 then
  1850. begin
  1851. list.concat(Taicpu.Op_const_reg(A_SUB,S_Q,localsize,NR_RSP));
  1852. for i:=1 to localsize div winstackpagesize do
  1853. begin
  1854. reference_reset_base(href,NR_RSP,localsize-i*winstackpagesize+4,4);
  1855. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1856. end;
  1857. reference_reset_base(href,NR_RSP,0,4);
  1858. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1859. end
  1860. else
  1861. begin
  1862. current_asmdata.getjumplabel(again);
  1863. getcpuregister(list,NR_R10);
  1864. list.concat(Taicpu.op_const_reg(A_MOV,S_Q,localsize div winstackpagesize,NR_R10));
  1865. a_label(list,again);
  1866. list.concat(Taicpu.op_const_reg(A_SUB,S_Q,winstackpagesize,NR_RSP));
  1867. reference_reset_base(href,NR_RSP,0,4);
  1868. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1869. list.concat(Taicpu.op_reg(A_DEC,S_Q,NR_R10));
  1870. a_jmp_cond(list,OC_NE,again);
  1871. list.concat(Taicpu.op_const_reg(A_SUB,S_Q,localsize mod winstackpagesize,NR_RSP));
  1872. ungetcpuregister(list,NR_R10);
  1873. end
  1874. end
  1875. else
  1876. {$endif NOTARGETWIN}
  1877. {$endif x86_64}
  1878. list.concat(Taicpu.Op_const_reg(A_SUB,tcgsize2opsize[OS_ADDR],localsize,NR_STACK_POINTER_REG));
  1879. end;
  1880. end;
  1881. procedure tcgx86.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  1882. var
  1883. stackmisalignment: longint;
  1884. begin
  1885. {$ifdef i386}
  1886. { interrupt support for i386 }
  1887. if (po_interrupt in current_procinfo.procdef.procoptions) and
  1888. { this messes up stack alignment }
  1889. (target_info.system <> system_i386_darwin) then
  1890. begin
  1891. { .... also the segment registers }
  1892. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_GS));
  1893. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_FS));
  1894. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_ES));
  1895. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_DS));
  1896. { save the registers of an interrupt procedure }
  1897. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDI));
  1898. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ESI));
  1899. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1900. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ECX));
  1901. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EBX));
  1902. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EAX));
  1903. end;
  1904. {$endif i386}
  1905. { save old framepointer }
  1906. if not nostackframe then
  1907. begin
  1908. { return address }
  1909. stackmisalignment := sizeof(pint);
  1910. list.concat(tai_regalloc.alloc(current_procinfo.framepointer,nil));
  1911. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1912. CGmessage(cg_d_stackframe_omited)
  1913. else
  1914. begin
  1915. { push <frame_pointer> }
  1916. inc(stackmisalignment,sizeof(pint));
  1917. include(rg[R_INTREGISTER].preserved_by_proc,RS_FRAME_POINTER_REG);
  1918. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  1919. { Return address and FP are both on stack }
  1920. current_asmdata.asmcfi.cfa_def_cfa_offset(list,2*sizeof(pint));
  1921. current_asmdata.asmcfi.cfa_offset(list,NR_FRAME_POINTER_REG,-(2*sizeof(pint)));
  1922. list.concat(Taicpu.op_reg_reg(A_MOV,tcgsize2opsize[OS_ADDR],NR_STACK_POINTER_REG,NR_FRAME_POINTER_REG));
  1923. current_asmdata.asmcfi.cfa_def_cfa_register(list,NR_FRAME_POINTER_REG);
  1924. end;
  1925. { allocate stackframe space }
  1926. if (localsize<>0) or
  1927. ((target_info.system in system_needs_16_byte_stack_alignment) and
  1928. (stackmisalignment <> 0) and
  1929. ((pi_do_call in current_procinfo.flags) or
  1930. (po_assembler in current_procinfo.procdef.procoptions))) then
  1931. begin
  1932. if (target_info.system in system_needs_16_byte_stack_alignment) then
  1933. localsize := align(localsize+stackmisalignment,16)-stackmisalignment;
  1934. cg.g_stackpointer_alloc(list,localsize);
  1935. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1936. current_asmdata.asmcfi.cfa_def_cfa_offset(list,localsize+sizeof(pint));
  1937. end;
  1938. end;
  1939. end;
  1940. { produces if necessary overflowcode }
  1941. procedure tcgx86.g_overflowcheck(list: TAsmList; const l:tlocation;def:tdef);
  1942. var
  1943. hl : tasmlabel;
  1944. ai : taicpu;
  1945. cond : TAsmCond;
  1946. begin
  1947. if not(cs_check_overflow in current_settings.localswitches) then
  1948. exit;
  1949. current_asmdata.getjumplabel(hl);
  1950. if not ((def.typ=pointerdef) or
  1951. ((def.typ=orddef) and
  1952. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,pasbool]))) then
  1953. cond:=C_NO
  1954. else
  1955. cond:=C_NB;
  1956. ai:=Taicpu.Op_Sym(A_Jcc,S_NO,hl);
  1957. ai.SetCondition(cond);
  1958. ai.is_jmp:=true;
  1959. list.concat(ai);
  1960. a_call_name(list,'FPC_OVERFLOW',false);
  1961. a_label(list,hl);
  1962. end;
  1963. procedure tcgx86.g_external_wrapper(list: TAsmList; procdef: tprocdef; const externalname: string);
  1964. var
  1965. ref : treference;
  1966. sym : tasmsymbol;
  1967. begin
  1968. if (target_info.system=system_i386_darwin) then
  1969. begin
  1970. { a_jmp_name jumps to a stub which is always pic-safe on darwin }
  1971. inherited g_external_wrapper(list,procdef,externalname);
  1972. exit;
  1973. end;
  1974. sym:=current_asmdata.RefAsmSymbol(externalname);
  1975. reference_reset_symbol(ref,sym,0,sizeof(pint));
  1976. { create pic'ed? }
  1977. if (cs_create_pic in current_settings.moduleswitches) and
  1978. { darwin/x86_64's assembler doesn't want @PLT after call symbols }
  1979. (target_info.system<>system_x86_64_darwin) then
  1980. ref.refaddr:=addr_pic
  1981. else
  1982. ref.refaddr:=addr_full;
  1983. list.concat(taicpu.op_ref(A_JMP,S_NO,ref));
  1984. end;
  1985. end.