nx86mat.pas 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Generate x86 code for math nodes
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit nx86mat;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,ncgmat;
  22. type
  23. tx86unaryminusnode = class(tcgunaryminusnode)
  24. {$ifdef SUPPORT_MMX}
  25. procedure second_mmx;override;
  26. {$endif SUPPORT_MMX}
  27. procedure second_float;override;
  28. function pass_1:tnode;override;
  29. end;
  30. tx86notnode = class(tcgnotnode)
  31. procedure second_boolean;override;
  32. {$ifdef SUPPORT_MMX}
  33. procedure second_mmx;override;
  34. {$endif SUPPORT_MMX}
  35. end;
  36. tx86moddivnode = class(tcgmoddivnode)
  37. procedure pass_generate_code;override;
  38. end;
  39. tx86shlshrnode = class(tcgshlshrnode)
  40. {$ifdef SUPPORT_MMX}
  41. procedure second_mmx;override;
  42. {$endif SUPPORT_MMX}
  43. end;
  44. implementation
  45. uses
  46. globtype,
  47. constexp,
  48. cutils,verbose,globals,
  49. symconst,symdef,
  50. aasmbase,aasmtai,aasmcpu,aasmdata,defutil,
  51. cgbase,pass_1,pass_2,
  52. ncon,
  53. cpubase,cpuinfo,
  54. cga,cgobj,hlcgobj,cgx86,cgutils,
  55. tgobj;
  56. {*****************************************************************************
  57. TI386UNARYMINUSNODE
  58. *****************************************************************************}
  59. function tx86unaryminusnode.pass_1 : tnode;
  60. begin
  61. result:=nil;
  62. firstpass(left);
  63. if codegenerror then
  64. exit;
  65. if (left.resultdef.typ=floatdef) then
  66. begin
  67. if use_vectorfpu(left.resultdef) then
  68. expectloc:=LOC_MMREGISTER
  69. else
  70. expectloc:=LOC_FPUREGISTER;
  71. end
  72. {$ifdef SUPPORT_MMX}
  73. else
  74. if (cs_mmx in current_settings.localswitches) and
  75. is_mmx_able_array(left.resultdef) then
  76. begin
  77. expectloc:=LOC_MMXREGISTER;
  78. end
  79. {$endif SUPPORT_MMX}
  80. else
  81. inherited pass_1;
  82. end;
  83. {$ifdef SUPPORT_MMX}
  84. procedure tx86unaryminusnode.second_mmx;
  85. var
  86. op : tasmop;
  87. hreg : tregister;
  88. begin
  89. op:=A_NONE;
  90. secondpass(left);
  91. location_reset(location,LOC_MMXREGISTER,OS_NO);
  92. hreg:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  93. emit_reg_reg(A_PXOR,S_NO,hreg,hreg);
  94. case left.location.loc of
  95. LOC_MMXREGISTER:
  96. begin
  97. location.register:=left.location.register;
  98. end;
  99. LOC_CMMXREGISTER:
  100. begin
  101. location.register:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  102. emit_reg_reg(A_MOVQ,S_NO,left.location.register,location.register);
  103. end;
  104. LOC_REFERENCE,
  105. LOC_CREFERENCE:
  106. begin
  107. location.register:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  108. emit_ref_reg(A_MOVQ,S_NO,left.location.reference,location.register);
  109. end;
  110. else
  111. internalerror(200203225);
  112. end;
  113. if cs_mmx_saturation in current_settings.localswitches then
  114. case mmx_type(resultdef) of
  115. mmxs8bit:
  116. op:=A_PSUBSB;
  117. mmxu8bit:
  118. op:=A_PSUBUSB;
  119. mmxs16bit,mmxfixed16:
  120. op:=A_PSUBSW;
  121. mmxu16bit:
  122. op:=A_PSUBUSW;
  123. else
  124. ;
  125. end
  126. else
  127. case mmx_type(resultdef) of
  128. mmxs8bit,mmxu8bit:
  129. op:=A_PSUBB;
  130. mmxs16bit,mmxu16bit,mmxfixed16:
  131. op:=A_PSUBW;
  132. mmxs32bit,mmxu32bit:
  133. op:=A_PSUBD;
  134. else
  135. ;
  136. end;
  137. if op = A_NONE then
  138. internalerror(201408202);
  139. emit_reg_reg(op,S_NO,location.register,hreg);
  140. emit_reg_reg(A_MOVQ,S_NO,hreg,location.register);
  141. end;
  142. {$endif SUPPORT_MMX}
  143. procedure tx86unaryminusnode.second_float;
  144. var
  145. l1: TAsmLabel;
  146. href: treference;
  147. reg: tregister;
  148. begin
  149. secondpass(left);
  150. if expectloc=LOC_MMREGISTER then
  151. begin
  152. if cs_opt_fastmath in current_settings.optimizerswitches then
  153. begin
  154. if not(left.location.loc in [LOC_MMREGISTER,LOC_CMMREGISTER,LOC_CREFERENCE,LOC_REFERENCE]) then
  155. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,true);
  156. location_reset(location,LOC_MMREGISTER,def_cgsize(resultdef));
  157. location.register:=cg.getmmregister(current_asmdata.CurrAsmList,def_cgsize(resultdef));
  158. cg.a_opmm_reg_reg(current_asmdata.CurrAsmList,OP_XOR,location.size,location.register,location.register,nil);
  159. cg.a_opmm_loc_reg(current_asmdata.CurrAsmList,OP_SUB,location.size,left.location,location.register,mms_movescalar);
  160. end
  161. else
  162. begin
  163. location_reset(location,LOC_MMREGISTER,def_cgsize(resultdef));
  164. current_asmdata.getglobaldatalabel(l1);
  165. new_section(current_asmdata.asmlists[al_typedconsts],sec_rodata_norel,l1.name,const_align(sizeof(pint)));
  166. current_asmdata.asmlists[al_typedconsts].concat(Tai_label.Create(l1));
  167. case def_cgsize(resultdef) of
  168. OS_F32:
  169. current_asmdata.asmlists[al_typedconsts].concat(tai_const.create_32bit(longint(1 shl 31)));
  170. OS_F64:
  171. begin
  172. current_asmdata.asmlists[al_typedconsts].concat(tai_const.create_32bit(0));
  173. current_asmdata.asmlists[al_typedconsts].concat(tai_const.create_32bit(-(1 shl 31)));
  174. end
  175. else
  176. internalerror(2004110215);
  177. end;
  178. reference_reset_symbol(href,l1,0,resultdef.alignment,[]);
  179. if UseAVX then
  180. begin
  181. if not(left.location.loc in [LOC_MMREGISTER,LOC_CMMREGISTER]) then
  182. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,true);
  183. location.register:=cg.getmmregister(current_asmdata.CurrAsmList,def_cgsize(resultdef));
  184. cg.a_opmm_ref_reg_reg(current_asmdata.CurrAsmList,OP_XOR,left.location.size,href,left.location.register,location.register,nil)
  185. end
  186. else
  187. begin
  188. reg:=cg.getmmregister(current_asmdata.CurrAsmList,def_cgsize(resultdef));
  189. cg.a_loadmm_ref_reg(current_asmdata.CurrAsmList,def_cgsize(resultdef),def_cgsize(resultdef),href,reg,mms_movescalar);
  190. if not(left.location.loc=LOC_MMREGISTER) then
  191. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,true);
  192. location.register:=left.location.register;
  193. cg.a_opmm_reg_reg(current_asmdata.CurrAsmList,OP_XOR,left.location.size,reg,location.register,mms_movescalar);
  194. end;
  195. end;
  196. end
  197. else
  198. begin
  199. location_reset(location,LOC_FPUREGISTER,def_cgsize(resultdef));
  200. case left.location.loc of
  201. LOC_REFERENCE,
  202. LOC_CREFERENCE:
  203. begin
  204. location.register:=NR_ST;
  205. cg.a_loadfpu_ref_reg(current_asmdata.CurrAsmList,
  206. left.location.size,location.size,
  207. left.location.reference,location.register);
  208. emit_none(A_FCHS,S_NO);
  209. end;
  210. LOC_FPUREGISTER,
  211. LOC_CFPUREGISTER:
  212. begin
  213. { "load st,st" is ignored by the code generator }
  214. cg.a_loadfpu_reg_reg(current_asmdata.CurrAsmList,left.location.size,location.size,left.location.register,NR_ST);
  215. location.register:=NR_ST;
  216. emit_none(A_FCHS,S_NO);
  217. end;
  218. else
  219. internalerror(200312241);
  220. end;
  221. end;
  222. end;
  223. {*****************************************************************************
  224. TX86NOTNODE
  225. *****************************************************************************}
  226. procedure tx86notnode.second_boolean;
  227. var
  228. opsize : tcgsize;
  229. {$if defined(cpu32bitalu) or defined(cpu16bitalu)}
  230. hreg: tregister;
  231. {$endif}
  232. begin
  233. opsize:=def_cgsize(resultdef);
  234. secondpass(left);
  235. if not handle_locjump then
  236. begin
  237. case left.location.loc of
  238. LOC_FLAGS :
  239. begin
  240. location_reset(location,LOC_FLAGS,OS_NO);
  241. location.resflags:=left.location.resflags;
  242. inverse_flags(location.resflags);
  243. end;
  244. LOC_CREFERENCE,
  245. LOC_REFERENCE:
  246. begin
  247. {$if defined(cpu32bitalu)}
  248. if is_64bit(resultdef) then
  249. begin
  250. hreg:=cg.GetIntRegister(current_asmdata.CurrAsmList,OS_32);
  251. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList,left.location.reference);
  252. cg.a_load_ref_reg(current_asmdata.CurrAsmList,OS_32,OS_32,left.location.reference,hreg);
  253. inc(left.location.reference.offset,4);
  254. cg.a_op_ref_reg(current_asmdata.CurrAsmList,OP_OR,OS_32,left.location.reference,hreg);
  255. end
  256. else
  257. {$elseif defined(cpu16bitalu)}
  258. if is_64bit(resultdef) then
  259. begin
  260. hreg:=cg.GetIntRegister(current_asmdata.CurrAsmList,OS_16);
  261. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList,left.location.reference);
  262. cg.a_load_ref_reg(current_asmdata.CurrAsmList,OS_16,OS_16,left.location.reference,hreg);
  263. inc(left.location.reference.offset,2);
  264. cg.a_op_ref_reg(current_asmdata.CurrAsmList,OP_OR,OS_16,left.location.reference,hreg);
  265. inc(left.location.reference.offset,2);
  266. cg.a_op_ref_reg(current_asmdata.CurrAsmList,OP_OR,OS_16,left.location.reference,hreg);
  267. inc(left.location.reference.offset,2);
  268. cg.a_op_ref_reg(current_asmdata.CurrAsmList,OP_OR,OS_16,left.location.reference,hreg);
  269. end
  270. else if is_32bit(resultdef) then
  271. begin
  272. hreg:=cg.GetIntRegister(current_asmdata.CurrAsmList,OS_16);
  273. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList,left.location.reference);
  274. cg.a_load_ref_reg(current_asmdata.CurrAsmList,OS_16,OS_16,left.location.reference,hreg);
  275. inc(left.location.reference.offset,2);
  276. cg.a_op_ref_reg(current_asmdata.CurrAsmList,OP_OR,OS_16,left.location.reference,hreg);
  277. end
  278. else
  279. {$endif}
  280. emit_const_ref(A_CMP, TCGSize2Opsize[opsize], 0, left.location.reference);
  281. location_reset(location,LOC_FLAGS,OS_NO);
  282. location.resflags:=F_E;
  283. end;
  284. LOC_CONSTANT,
  285. LOC_REGISTER,
  286. LOC_CREGISTER,
  287. LOC_SUBSETREG,
  288. LOC_CSUBSETREG,
  289. LOC_SUBSETREF,
  290. LOC_CSUBSETREF :
  291. begin
  292. {$if defined(cpu32bitalu)}
  293. if is_64bit(resultdef) then
  294. begin
  295. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,resultdef,false);
  296. emit_reg_reg(A_OR,S_L,left.location.register64.reghi,left.location.register64.reglo);
  297. end
  298. else
  299. {$elseif defined(cpu16bitalu)}
  300. if is_64bit(resultdef) then
  301. begin
  302. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,resultdef,false);
  303. emit_reg_reg(A_OR,S_W,cg.GetNextReg(left.location.register64.reghi),left.location.register64.reghi);
  304. emit_reg_reg(A_OR,S_W,cg.GetNextReg(left.location.register64.reglo),left.location.register64.reglo);
  305. emit_reg_reg(A_OR,S_W,left.location.register64.reghi,left.location.register64.reglo);
  306. end
  307. else if is_32bit(resultdef) then
  308. begin
  309. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,resultdef,false);
  310. emit_reg_reg(A_OR,S_L,cg.GetNextReg(left.location.register),left.location.register);
  311. end
  312. else
  313. {$endif}
  314. begin
  315. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,resultdef,true);
  316. emit_reg_reg(A_TEST,TCGSize2Opsize[opsize],left.location.register,left.location.register);
  317. end;
  318. location_reset(location,LOC_FLAGS,OS_NO);
  319. location.resflags:=F_E;
  320. end;
  321. else
  322. internalerror(200203224);
  323. end;
  324. end;
  325. end;
  326. {$ifdef SUPPORT_MMX}
  327. procedure tx86notnode.second_mmx;
  328. var hreg,r:Tregister;
  329. begin
  330. secondpass(left);
  331. location_reset(location,LOC_MMXREGISTER,OS_NO);
  332. r:=cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  333. emit_const_reg(A_MOV,S_L,longint($ffffffff),r);
  334. { load operand }
  335. case left.location.loc of
  336. LOC_MMXREGISTER:
  337. location_copy(location,left.location);
  338. LOC_CMMXREGISTER:
  339. begin
  340. location.register:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  341. emit_reg_reg(A_MOVQ,S_NO,left.location.register,location.register);
  342. end;
  343. LOC_REFERENCE,
  344. LOC_CREFERENCE:
  345. begin
  346. location.register:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  347. emit_ref_reg(A_MOVQ,S_NO,left.location.reference,location.register);
  348. end;
  349. else
  350. internalerror(2019050906);
  351. end;
  352. { load mask }
  353. hreg:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  354. emit_reg_reg(A_MOVD,S_NO,r,hreg);
  355. { lower 32 bit }
  356. emit_reg_reg(A_PXOR,S_NO,hreg,location.register);
  357. { shift mask }
  358. emit_const_reg(A_PSLLQ,S_B,32,hreg);
  359. { higher 32 bit }
  360. emit_reg_reg(A_PXOR,S_NO,hreg,location.register);
  361. end;
  362. {$endif SUPPORT_MMX}
  363. {*****************************************************************************
  364. TX86MODDIVNODE
  365. *****************************************************************************}
  366. procedure tx86moddivnode.pass_generate_code;
  367. var
  368. hreg1,hreg2,hreg3,rega,regd,tempreg:Tregister;
  369. power:longint;
  370. instr:TAiCpu;
  371. op:Tasmop;
  372. cgsize:TCgSize;
  373. opsize:topsize;
  374. e, sm: aint;
  375. d,m: aword;
  376. m_add, invertsign: boolean;
  377. s: byte;
  378. label
  379. DefaultDiv;
  380. begin
  381. secondpass(left);
  382. if codegenerror then
  383. exit;
  384. secondpass(right);
  385. if codegenerror then
  386. exit;
  387. { put numerator in register }
  388. cgsize:=def_cgsize(resultdef);
  389. opsize:=TCGSize2OpSize[cgsize];
  390. rega:=newreg(R_INTREGISTER,RS_EAX,cgsize2subreg(R_INTREGISTER,cgsize));
  391. if cgsize in [OS_8,OS_S8] then
  392. regd:=NR_AH
  393. else
  394. regd:=newreg(R_INTREGISTER,RS_EDX,cgsize2subreg(R_INTREGISTER,cgsize));
  395. location_reset(location,LOC_REGISTER,cgsize);
  396. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,resultdef,false);
  397. hreg1:=left.location.register;
  398. if (nodetype=divn) and (right.nodetype=ordconstn) then
  399. begin
  400. if isabspowerof2(tordconstnode(right).value,power) then
  401. begin
  402. { for signed numbers, the numerator must be adjusted before the
  403. shift instruction, but not with unsigned numbers! Otherwise,
  404. "Cardinal($ffffffff) div 16" overflows! (JM) }
  405. if is_signed(left.resultdef) Then
  406. begin
  407. invertsign:=tordconstnode(right).value<0;
  408. { use a sequence without jumps, saw this in
  409. comp.compilers (JM) }
  410. { no jumps, but more operations }
  411. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  412. emit_reg_reg(A_MOV,opsize,hreg1,hreg2);
  413. if power=1 then
  414. begin
  415. {If the left value is negative, hreg2=(1 shl power)-1=1, otherwise 0.}
  416. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_SHR,cgsize,resultdef.size*8-1,hreg2);
  417. end
  418. else
  419. begin
  420. {If the left value is negative, hreg2=$ffffffff, otherwise 0.}
  421. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_SAR,cgsize,resultdef.size*8-1,hreg2);
  422. {If negative, hreg2=(1 shl power)-1, otherwise 0.}
  423. { (don't use emit_const_reg, because if value>high(longint)
  424. then it must first be loaded into a register) }
  425. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_AND,cgsize,(aint(1) shl power)-1,hreg2);
  426. end;
  427. { add to the left value }
  428. emit_reg_reg(A_ADD,opsize,hreg2,hreg1);
  429. { do the shift }
  430. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_SAR,cgsize,power,hreg1);
  431. if invertsign then
  432. emit_reg(A_NEG,opsize,hreg1);
  433. end
  434. else
  435. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_SHR,cgsize,power,hreg1);
  436. location.register:=hreg1;
  437. end
  438. else
  439. begin
  440. if is_signed(left.resultdef) then
  441. begin
  442. e:=tordconstnode(right).value.svalue;
  443. calc_divconst_magic_signed(resultdef.size*8,e,sm,s);
  444. cg.getcpuregister(current_asmdata.CurrAsmList,rega);
  445. emit_const_reg(A_MOV,opsize,sm,rega);
  446. cg.getcpuregister(current_asmdata.CurrAsmList,regd);
  447. emit_reg(A_IMUL,opsize,hreg1);
  448. { only the high half of result is used }
  449. cg.ungetcpuregister(current_asmdata.CurrAsmList,rega);
  450. { add or subtract dividend }
  451. if (e>0) and (sm<0) then
  452. emit_reg_reg(A_ADD,opsize,hreg1,regd)
  453. else if (e<0) and (sm>0) then
  454. emit_reg_reg(A_SUB,opsize,hreg1,regd);
  455. { shift if necessary }
  456. if (s<>0) then
  457. emit_const_reg(A_SAR,opsize,s,regd);
  458. { extract and add the sign bit }
  459. if (e<0) then
  460. emit_reg_reg(A_MOV,opsize,regd,hreg1);
  461. { if e>=0, hreg1 still contains dividend }
  462. emit_const_reg(A_SHR,opsize,left.resultdef.size*8-1,hreg1);
  463. emit_reg_reg(A_ADD,opsize,hreg1,regd);
  464. cg.ungetcpuregister(current_asmdata.CurrAsmList,regd);
  465. location.register:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  466. cg.a_load_reg_reg(current_asmdata.CurrAsmList,cgsize,cgsize,regd,location.register)
  467. end
  468. else
  469. begin
  470. d:=tordconstnode(right).value.uvalue;
  471. if d>=aword(1) shl (left.resultdef.size*8-1) then
  472. begin
  473. location.register:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  474. { Ensure that the whole register is 0, since SETcc only sets the lowest byte }
  475. { If the operands are 64 bits, this XOR routine will be shrunk by the
  476. peephole optimizer. [Kit] }
  477. emit_reg_reg(A_XOR,opsize,location.register,location.register);
  478. cg.a_reg_alloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  479. if (cgsize in [OS_64,OS_S64]) then { Cannot use 64-bit constants in CMP }
  480. begin
  481. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  482. emit_const_reg(A_MOV,opsize,aint(d),hreg2);
  483. emit_reg_reg(A_CMP,opsize,hreg2,hreg1);
  484. end
  485. else
  486. emit_const_reg(A_CMP,opsize,aint(d),hreg1);
  487. { NOTE: SBB and SETAE are both 3 bytes long without the REX prefix,
  488. both use an ALU for their execution and take a single cycle to
  489. run. The only difference is that SETAE does not modify the flags,
  490. allowing for some possible reuse. [Kit] }
  491. { Emit a SETcc instruction that depends on the carry bit being zero,
  492. that is, the numerator is greater than or equal to the denominator. }
  493. tempreg:=cg.makeregsize(current_asmdata.CurrAsmList,location.register,OS_8);
  494. instr:=TAiCpu.op_reg(A_SETcc,S_B,tempreg);
  495. instr.condition:=C_AE;
  496. current_asmdata.CurrAsmList.concat(instr);
  497. cg.a_reg_dealloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  498. end
  499. else
  500. begin
  501. calc_divconst_magic_unsigned(resultdef.size*8,d,m,m_add,s);
  502. cg.getcpuregister(current_asmdata.CurrAsmList,rega);
  503. emit_const_reg(A_MOV,opsize,aint(m),rega);
  504. cg.getcpuregister(current_asmdata.CurrAsmList,regd);
  505. emit_reg(A_MUL,opsize,hreg1);
  506. cg.ungetcpuregister(current_asmdata.CurrAsmList,rega);
  507. if m_add then
  508. begin
  509. { addition can overflow, shift first bit considering carry,
  510. then shift remaining bits in regular way. }
  511. emit_reg_reg(A_ADD,opsize,hreg1,regd);
  512. emit_const_reg(A_RCR,opsize,1,regd);
  513. dec(s);
  514. end;
  515. if s<>0 then
  516. emit_const_reg(A_SHR,opsize,aint(s),regd);
  517. cg.ungetcpuregister(current_asmdata.CurrAsmList,regd);
  518. location.register:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  519. cg.a_load_reg_reg(current_asmdata.CurrAsmList,cgsize,cgsize,regd,location.register)
  520. end;
  521. end;
  522. end;
  523. end
  524. else if (nodetype=modn) and (right.nodetype=ordconstn) and not(is_signed(left.resultdef)) then
  525. begin
  526. { unsigned modulus by a (+/-)power-of-2 constant? }
  527. if isabspowerof2(tordconstnode(right).value,power) then
  528. begin
  529. emit_const_reg(A_AND,opsize,(aint(1) shl power)-1,hreg1);
  530. location.register:=hreg1;
  531. end
  532. else
  533. begin
  534. d:=tordconstnode(right).value.svalue;
  535. if d>=aword(1) shl (left.resultdef.size*8-1) then
  536. begin
  537. if not (CPUX86_HAS_CMOV in cpu_capabilities[current_settings.cputype]) then
  538. goto DefaultDiv;
  539. location.register:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  540. hreg3:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  541. m := aword(-aint(d)); { Two's complement of d }
  542. if (cgsize in [OS_64,OS_S64]) then { Cannot use 64-bit constants in CMP }
  543. begin
  544. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  545. emit_const_reg(A_MOV,opsize,aint(d),hreg2);
  546. emit_const_reg(A_MOV,opsize,aint(m),hreg3);
  547. emit_reg_reg(A_XOR,opsize,location.register,location.register);
  548. cg.a_reg_alloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  549. emit_reg_reg(A_CMP,opsize,hreg2,hreg1);
  550. end
  551. else
  552. begin
  553. emit_const_reg(A_MOV,opsize,aint(m),hreg3);
  554. emit_reg_reg(A_XOR,opsize,location.register,location.register);
  555. cg.a_reg_alloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  556. emit_const_reg(A_CMP,opsize,aint(d),hreg1);
  557. end;
  558. { Emit conditional move that depends on the carry flag being zero,
  559. that is, the comparison result is above or equal }
  560. instr:=TAiCpu.op_reg_reg(A_CMOVcc,opsize,hreg3,location.register);
  561. instr.condition := C_AE;
  562. current_asmdata.CurrAsmList.concat(instr);
  563. cg.a_reg_dealloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  564. emit_reg_reg(A_ADD,opsize,hreg1,location.register);
  565. end
  566. else
  567. begin
  568. { Convert the division to a multiplication }
  569. calc_divconst_magic_unsigned(resultdef.size*8,d,m,m_add,s);
  570. cg.getcpuregister(current_asmdata.CurrAsmList,rega);
  571. emit_const_reg(A_MOV,opsize,aint(m),rega);
  572. cg.getcpuregister(current_asmdata.CurrAsmList,regd);
  573. emit_reg(A_MUL,opsize,hreg1);
  574. cg.ungetcpuregister(current_asmdata.CurrAsmList,rega);
  575. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  576. emit_reg_reg(A_MOV,opsize,hreg1,hreg2);
  577. if m_add then
  578. begin
  579. { addition can overflow, shift first bit considering carry,
  580. then shift remaining bits in regular way. }
  581. cg.a_reg_alloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  582. emit_reg_reg(A_ADD,opsize,hreg1,regd);
  583. emit_const_reg(A_RCR,opsize,1,regd);
  584. cg.a_reg_dealloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  585. dec(s);
  586. end;
  587. if s<>0 then
  588. emit_const_reg(A_SHR,opsize,aint(s),regd); { R/EDX now contains the quotient }
  589. { Now multiply the quotient by the original denominator and
  590. subtract the product from the original numerator to get
  591. the remainder. }
  592. if (cgsize in [OS_64,OS_S64]) then { Cannot use 64-bit constants in IMUL }
  593. begin
  594. hreg3:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  595. emit_const_reg(A_MOV,opsize,aint(d),hreg3);
  596. emit_reg_reg(A_IMUL,opsize,hreg3,regd);
  597. end
  598. else
  599. emit_const_reg(A_IMUL,opsize,aint(d),regd);
  600. emit_reg_reg(A_SUB,opsize,regd,hreg2);
  601. cg.ungetcpuregister(current_asmdata.CurrAsmList,regd);
  602. location.register:=hreg2;
  603. end;
  604. end;
  605. end
  606. else if (nodetype=modn) and (right.nodetype=ordconstn) and (is_signed(left.resultdef)) and isabspowerof2(tordconstnode(right).value,power) then
  607. begin
  608. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  609. if power=1 then
  610. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList,OP_SHR,cgsize,resultdef.size*8-power,hreg1,hreg2)
  611. else
  612. begin
  613. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList,OP_SAR,cgsize,resultdef.size*8-1,hreg1,hreg2);
  614. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList,OP_SHR,cgsize,resultdef.size*8-power,hreg2,hreg2);
  615. end;
  616. emit_reg_reg(A_ADD,opsize,hreg1,hreg2);
  617. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_AND,cgsize,not((aint(1) shl power)-1),hreg2);
  618. emit_reg_reg(A_SUB,opsize,hreg2,hreg1);
  619. location.register:=hreg1;
  620. end
  621. else
  622. begin
  623. DefaultDiv:
  624. {Bring denominator to a register.}
  625. cg.getcpuregister(current_asmdata.CurrAsmList,rega);
  626. emit_reg_reg(A_MOV,opsize,hreg1,rega);
  627. cg.getcpuregister(current_asmdata.CurrAsmList,regd);
  628. {Sign extension depends on the left type.}
  629. if is_signed(left.resultdef) then
  630. case left.resultdef.size of
  631. {$ifdef x86_64}
  632. 8:
  633. emit_none(A_CQO,S_NO);
  634. {$endif x86_64}
  635. 4:
  636. emit_none(A_CDQ,S_NO);
  637. else
  638. internalerror(2013102704);
  639. end
  640. else
  641. emit_reg_reg(A_XOR,opsize,regd,regd);
  642. { Division depends on the result type }
  643. if is_signed(resultdef) then
  644. op:=A_IDIV
  645. else
  646. op:=A_DIV;
  647. if right.location.loc in [LOC_REFERENCE,LOC_CREFERENCE] then
  648. emit_ref(op,opsize,right.location.reference)
  649. else if right.location.loc in [LOC_REGISTER,LOC_CREGISTER] then
  650. emit_reg(op,opsize,right.location.register)
  651. else
  652. begin
  653. hreg1:=cg.getintregister(current_asmdata.CurrAsmList,right.location.size);
  654. hlcg.a_load_loc_reg(current_asmdata.CurrAsmList,right.resultdef,right.resultdef,right.location,hreg1);
  655. emit_reg(op,opsize,hreg1);
  656. end;
  657. { Copy the result into a new register. Release R/EAX & R/EDX.}
  658. cg.ungetcpuregister(current_asmdata.CurrAsmList,regd);
  659. cg.ungetcpuregister(current_asmdata.CurrAsmList,rega);
  660. location.register:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  661. if nodetype=divn then
  662. cg.a_load_reg_reg(current_asmdata.CurrAsmList,cgsize,cgsize,rega,location.register)
  663. else
  664. cg.a_load_reg_reg(current_asmdata.CurrAsmList,cgsize,cgsize,regd,location.register);
  665. end;
  666. end;
  667. {$ifdef SUPPORT_MMX}
  668. procedure tx86shlshrnode.second_mmx;
  669. var
  670. op : TAsmOp;
  671. mmxbase : tmmxtype;
  672. hregister : tregister;
  673. begin
  674. secondpass(left);
  675. if codegenerror then
  676. exit;
  677. secondpass(right);
  678. if codegenerror then
  679. exit;
  680. op:=A_NOP;
  681. mmxbase:=mmx_type(left.resultdef);
  682. location_reset(location,LOC_MMXREGISTER,def_cgsize(resultdef));
  683. case nodetype of
  684. shrn :
  685. case mmxbase of
  686. mmxs16bit,mmxu16bit,mmxfixed16:
  687. op:=A_PSRLW;
  688. mmxs32bit,mmxu32bit:
  689. op:=A_PSRLD;
  690. mmxs64bit,mmxu64bit:
  691. op:=A_PSRLQ;
  692. else
  693. Internalerror(2018022504);
  694. end;
  695. shln :
  696. case mmxbase of
  697. mmxs16bit,mmxu16bit,mmxfixed16:
  698. op:=A_PSLLW;
  699. mmxs32bit,mmxu32bit:
  700. op:=A_PSLLD;
  701. mmxs64bit,mmxu64bit:
  702. op:=A_PSLLD;
  703. else
  704. Internalerror(2018022503);
  705. end;
  706. else
  707. internalerror(2018022502);
  708. end;
  709. { left and right no register? }
  710. { then one must be demanded }
  711. if (left.location.loc<>LOC_MMXREGISTER) then
  712. begin
  713. { register variable ? }
  714. if (left.location.loc=LOC_CMMXREGISTER) then
  715. begin
  716. hregister:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  717. emit_reg_reg(A_MOVQ,S_NO,left.location.register,hregister);
  718. end
  719. else
  720. begin
  721. if not(left.location.loc in [LOC_REFERENCE,LOC_CREFERENCE]) then
  722. internalerror(2018022505);
  723. hregister:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  724. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList,left.location.reference);
  725. emit_ref_reg(A_MOVQ,S_NO,left.location.reference,hregister);
  726. end;
  727. location_reset(left.location,LOC_MMXREGISTER,OS_NO);
  728. left.location.register:=hregister;
  729. end;
  730. { at this point, left.location.loc should be LOC_MMXREGISTER }
  731. case right.location.loc of
  732. LOC_MMXREGISTER,LOC_CMMXREGISTER:
  733. begin
  734. emit_reg_reg(op,S_NO,right.location.register,left.location.register);
  735. location.register:=left.location.register;
  736. end;
  737. LOC_CONSTANT:
  738. emit_const_reg(op,S_NO,right.location.value,left.location.register);
  739. LOC_REFERENCE,LOC_CREFERENCE:
  740. begin
  741. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList,right.location.reference);
  742. emit_ref_reg(op,S_NO,right.location.reference,left.location.register);
  743. end;
  744. else
  745. internalerror(2018022506);
  746. end;
  747. location.register:=left.location.register;
  748. location_freetemp(current_asmdata.CurrAsmList,right.location);
  749. end;
  750. {$endif SUPPORT_MMX}
  751. end.