cgcpu.pas 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef,symsym
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. { passing parameter using push instead of mov }
  31. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  32. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  33. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  34. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  35. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  36. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  37. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  38. procedure g_maybe_got_init(list: TAsmList); override;
  39. end;
  40. tcg64f386 = class(tcg64f32)
  41. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  42. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  43. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  44. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  45. private
  46. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  47. end;
  48. procedure create_codegen;
  49. implementation
  50. uses
  51. globals,verbose,systems,cutils,
  52. paramgr,procinfo,fmodule,
  53. rgcpu,rgx86,cpuinfo;
  54. function use_push(const cgpara:tcgpara):boolean;
  55. begin
  56. result:=(not paramanager.use_fixed_stack) and
  57. assigned(cgpara.location) and
  58. (cgpara.location^.loc=LOC_REFERENCE) and
  59. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  60. end;
  61. procedure tcg386.init_register_allocators;
  62. begin
  63. inherited init_register_allocators;
  64. if (cs_useebp in current_settings.optimizerswitches) and assigned(current_procinfo) and (current_procinfo.framepointer<>NR_EBP) then
  65. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI,RS_EBP],first_int_imreg,[])
  66. else
  67. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  68. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  69. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  70. rgfpu:=Trgx86fpu.create;
  71. end;
  72. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  73. var
  74. pushsize : tcgsize;
  75. begin
  76. check_register_size(size,r);
  77. if use_push(cgpara) then
  78. begin
  79. cgpara.check_simple_location;
  80. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  81. pushsize:=cgpara.location^.size
  82. else
  83. pushsize:=int_cgsize(cgpara.alignment);
  84. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  85. end
  86. else
  87. inherited a_load_reg_cgpara(list,size,r,cgpara);
  88. end;
  89. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  90. var
  91. pushsize : tcgsize;
  92. begin
  93. if use_push(cgpara) then
  94. begin
  95. cgpara.check_simple_location;
  96. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  97. pushsize:=cgpara.location^.size
  98. else
  99. pushsize:=int_cgsize(cgpara.alignment);
  100. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  101. end
  102. else
  103. inherited a_load_const_cgpara(list,size,a,cgpara);
  104. end;
  105. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  106. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  107. var
  108. pushsize : tcgsize;
  109. opsize : topsize;
  110. tmpreg : tregister;
  111. href : treference;
  112. begin
  113. if not assigned(paraloc) then
  114. exit;
  115. if (paraloc^.loc<>LOC_REFERENCE) or
  116. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  117. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  118. internalerror(200501162);
  119. { Pushes are needed in reverse order, add the size of the
  120. current location to the offset where to load from. This
  121. prevents wrong calculations for the last location when
  122. the size is not a power of 2 }
  123. if assigned(paraloc^.next) then
  124. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  125. { Push the data starting at ofs }
  126. href:=r;
  127. inc(href.offset,ofs);
  128. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  129. pushsize:=paraloc^.size
  130. else
  131. pushsize:=int_cgsize(cgpara.alignment);
  132. opsize:=TCgsize2opsize[pushsize];
  133. { for go32v2 we obtain OS_F32,
  134. but pushs is not valid, we need pushl }
  135. if opsize=S_FS then
  136. opsize:=S_L;
  137. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  138. begin
  139. tmpreg:=getintregister(list,pushsize);
  140. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  141. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  142. end
  143. else
  144. begin
  145. make_simple_ref(list,href);
  146. list.concat(taicpu.op_ref(A_PUSH,opsize,href));
  147. end;
  148. end;
  149. var
  150. len : tcgint;
  151. href : treference;
  152. begin
  153. { cgpara.size=OS_NO requires a copy on the stack }
  154. if use_push(cgpara) then
  155. begin
  156. { Record copy? }
  157. if (cgpara.size=OS_NO) or (size=OS_NO) then
  158. begin
  159. cgpara.check_simple_location;
  160. len:=align(cgpara.intsize,cgpara.alignment);
  161. g_stackpointer_alloc(list,len);
  162. reference_reset_base(href,NR_STACK_POINTER_REG,0,4);
  163. g_concatcopy(list,r,href,len);
  164. end
  165. else
  166. begin
  167. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  168. internalerror(200501161);
  169. if (cgpara.size=OS_F64) then
  170. begin
  171. href:=r;
  172. make_simple_ref(list,href);
  173. inc(href.offset,4);
  174. list.concat(taicpu.op_ref(A_PUSH,S_L,href));
  175. dec(href.offset,4);
  176. list.concat(taicpu.op_ref(A_PUSH,S_L,href));
  177. end
  178. else
  179. { We need to push the data in reverse order,
  180. therefor we use a recursive algorithm }
  181. pushdata(cgpara.location,0);
  182. end
  183. end
  184. else
  185. begin
  186. href:=r;
  187. make_simple_ref(list,href);
  188. inherited a_load_ref_cgpara(list,size,href,cgpara);
  189. end;
  190. end;
  191. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  192. var
  193. tmpreg : tregister;
  194. opsize : topsize;
  195. tmpref,dirref : treference;
  196. begin
  197. dirref:=r;
  198. { this could probably done in a more optimized way, but for now this
  199. is sufficent }
  200. make_direct_ref(list,dirref);
  201. with dirref do
  202. begin
  203. if use_push(cgpara) then
  204. begin
  205. cgpara.check_simple_location;
  206. opsize:=tcgsize2opsize[OS_ADDR];
  207. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  208. begin
  209. if assigned(symbol) then
  210. begin
  211. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  212. ((dirref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  213. (cs_create_pic in current_settings.moduleswitches)) then
  214. begin
  215. tmpreg:=getaddressregister(list);
  216. a_loadaddr_ref_reg(list,dirref,tmpreg);
  217. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  218. end
  219. else if cs_create_pic in current_settings.moduleswitches then
  220. begin
  221. if offset<>0 then
  222. begin
  223. tmpreg:=getaddressregister(list);
  224. a_loadaddr_ref_reg(list,dirref,tmpreg);
  225. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  226. end
  227. else
  228. begin
  229. reference_reset_symbol(tmpref,dirref.symbol,0,dirref.alignment);
  230. tmpref.refaddr:=addr_pic;
  231. tmpref.base:=current_procinfo.got;
  232. {$ifdef EXTDEBUG}
  233. if not (pi_needs_got in current_procinfo.flags) then
  234. Comment(V_warning,'pi_needs_got not included');
  235. {$endif EXTDEBUG}
  236. include(current_procinfo.flags,pi_needs_got);
  237. list.concat(taicpu.op_ref(A_PUSH,S_L,tmpref));
  238. end
  239. end
  240. else
  241. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset));
  242. end
  243. else
  244. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  245. end
  246. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  247. (offset=0) and (scalefactor=0) and (symbol=nil) then
  248. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  249. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  250. (offset=0) and (symbol=nil) then
  251. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  252. else
  253. begin
  254. tmpreg:=getaddressregister(list);
  255. a_loadaddr_ref_reg(list,dirref,tmpreg);
  256. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  257. end;
  258. end
  259. else
  260. inherited a_loadaddr_ref_cgpara(list,dirref,cgpara);
  261. end;
  262. end;
  263. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  264. procedure increase_sp(a : tcgint);
  265. var
  266. href : treference;
  267. begin
  268. reference_reset_base(href,NR_STACK_POINTER_REG,a,0);
  269. { normally, lea is a better choice than an add }
  270. list.concat(Taicpu.op_ref_reg(A_LEA,TCGSize2OpSize[OS_ADDR],href,NR_STACK_POINTER_REG));
  271. end;
  272. begin
  273. { MMX needs to call EMMS }
  274. if assigned(rg[R_MMXREGISTER]) and
  275. (rg[R_MMXREGISTER].uses_registers) then
  276. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  277. { remove stackframe }
  278. if not nostackframe then
  279. begin
  280. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  281. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  282. begin
  283. if current_procinfo.final_localsize<>0 then
  284. increase_sp(current_procinfo.final_localsize);
  285. if (not paramanager.use_fixed_stack) then
  286. internal_restore_regs(list,true);
  287. if (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  288. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  289. end
  290. else
  291. begin
  292. if (not paramanager.use_fixed_stack) then
  293. internal_restore_regs(list,not (pi_has_stack_allocs in current_procinfo.flags));
  294. generate_leave(list);
  295. end;
  296. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  297. end;
  298. { return from proc }
  299. if (po_interrupt in current_procinfo.procdef.procoptions) and
  300. { this messes up stack alignment }
  301. (target_info.stackalign=4) then
  302. begin
  303. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  304. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  305. begin
  306. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  307. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  308. else
  309. internalerror(2010053001);
  310. end
  311. else
  312. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  313. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  314. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  315. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  316. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  317. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  318. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  319. begin
  320. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  321. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  322. else
  323. internalerror(2010053002);
  324. end
  325. else
  326. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  327. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  328. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  329. { .... also the segment registers }
  330. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  331. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  332. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  333. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  334. { this restores the flags }
  335. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  336. end
  337. { Routines with the poclearstack flag set use only a ret }
  338. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  339. (not paramanager.use_fixed_stack) then
  340. begin
  341. { complex return values are removed from stack in C code PM }
  342. { but not on win32 }
  343. { and not for safecall with hidden exceptions, because the result }
  344. { wich contains the exception is passed in EAX }
  345. if ((target_info.system <> system_i386_win32) or
  346. (target_info.abi=abi_old_win32_gnu)) and
  347. not ((current_procinfo.procdef.proccalloption = pocall_safecall) and
  348. (tf_safecall_exceptions in target_info.flags)) and
  349. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  350. current_procinfo.procdef) then
  351. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  352. else
  353. list.concat(Taicpu.Op_none(A_RET,S_NO));
  354. end
  355. { ... also routines with parasize=0 }
  356. else if (parasize=0) then
  357. list.concat(Taicpu.Op_none(A_RET,S_NO))
  358. else
  359. begin
  360. { parameters are limited to 65535 bytes because ret allows only imm16 }
  361. if (parasize>65535) then
  362. CGMessage(cg_e_parasize_too_big);
  363. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  364. end;
  365. end;
  366. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  367. var
  368. power : longint;
  369. opsize : topsize;
  370. {$ifndef __NOWINPECOFF__}
  371. again,ok : tasmlabel;
  372. {$endif}
  373. begin
  374. { get stack space }
  375. getcpuregister(list,NR_EDI);
  376. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  377. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  378. { Now EDI contains (high+1). }
  379. { special case handling for elesize=8, 4 and 2:
  380. set ECX = (high+1) instead of ECX = (high+1)*elesize.
  381. In the case of elesize=4 and 2, this allows us to avoid the SHR later.
  382. In the case of elesize=8, we can later use a SHL ECX, 1 instead of
  383. SHR ECX, 2 which is one byte shorter. }
  384. if (elesize=8) or (elesize=4) or (elesize=2) then
  385. begin
  386. { Now EDI contains (high+1). Copy it to ECX for later use. }
  387. getcpuregister(list,NR_ECX);
  388. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  389. end;
  390. { EDI := EDI * elesize }
  391. if (elesize<>1) then
  392. begin
  393. if ispowerof2(elesize, power) then
  394. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  395. else
  396. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  397. end;
  398. if (elesize<>8) and (elesize<>4) and (elesize<>2) then
  399. begin
  400. { Now EDI contains (high+1)*elesize. Copy it to ECX for later use. }
  401. getcpuregister(list,NR_ECX);
  402. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  403. end;
  404. {$ifndef __NOWINPECOFF__}
  405. { windows guards only a few pages for stack growing, }
  406. { so we have to access every page first }
  407. if target_info.system=system_i386_win32 then
  408. begin
  409. current_asmdata.getjumplabel(again);
  410. current_asmdata.getjumplabel(ok);
  411. a_label(list,again);
  412. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  413. a_jmp_cond(list,OC_B,ok);
  414. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  415. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  416. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  417. a_jmp_always(list,again);
  418. a_label(list,ok);
  419. end;
  420. {$endif __NOWINPECOFF__}
  421. { If we were probing pages, EDI=(size mod pagesize) and ESP is decremented
  422. by (size div pagesize)*pagesize, otherwise EDI=size.
  423. Either way, subtracting EDI from ESP will set ESP to desired final value. }
  424. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  425. { align stack on 4 bytes }
  426. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  427. { load destination, don't use a_load_reg_reg, that will add a move instruction
  428. that can confuse the reg allocator }
  429. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  430. { Allocate ESI and load it with source }
  431. getcpuregister(list,NR_ESI);
  432. a_loadaddr_ref_reg(list,ref,NR_ESI);
  433. { calculate size }
  434. opsize:=S_B;
  435. if elesize=8 then
  436. begin
  437. opsize:=S_L;
  438. { ECX is number of qwords, convert to dwords }
  439. list.concat(Taicpu.op_const_reg(A_SHL,S_L,1,NR_ECX))
  440. end
  441. else if elesize=4 then
  442. begin
  443. opsize:=S_L;
  444. { ECX is already number of dwords, so no need to SHL/SHR }
  445. end
  446. else if elesize=2 then
  447. begin
  448. opsize:=S_W;
  449. { ECX is already number of words, so no need to SHL/SHR }
  450. end
  451. else
  452. if (elesize and 3)=0 then
  453. begin
  454. opsize:=S_L;
  455. { ECX is number of bytes, convert to dwords }
  456. list.concat(Taicpu.op_const_reg(A_SHR,S_L,2,NR_ECX))
  457. end
  458. else
  459. if (elesize and 1)=0 then
  460. begin
  461. opsize:=S_W;
  462. { ECX is number of bytes, convert to words }
  463. list.concat(Taicpu.op_const_reg(A_SHR,S_L,1,NR_ECX))
  464. end;
  465. if ts_cld in current_settings.targetswitches then
  466. list.concat(Taicpu.op_none(A_CLD,S_NO));
  467. list.concat(Taicpu.op_none(A_REP,S_NO));
  468. case opsize of
  469. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  470. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  471. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  472. end;
  473. ungetcpuregister(list,NR_EDI);
  474. ungetcpuregister(list,NR_ECX);
  475. ungetcpuregister(list,NR_ESI);
  476. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  477. that can confuse the reg allocator }
  478. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  479. include(current_procinfo.flags,pi_has_stack_allocs);
  480. end;
  481. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  482. begin
  483. { Nothing to release }
  484. end;
  485. procedure tcg386.g_maybe_got_init(list: TAsmList);
  486. var
  487. i: longint;
  488. tmpreg: TRegister;
  489. begin
  490. { allocate PIC register }
  491. if (cs_create_pic in current_settings.moduleswitches) and
  492. (tf_pic_uses_got in target_info.flags) and
  493. (pi_needs_got in current_procinfo.flags) then
  494. begin
  495. if not (target_info.system in [system_i386_darwin,system_i386_iphonesim]) then
  496. begin
  497. { Use ECX as a temp register by default }
  498. tmpreg:=NR_ECX;
  499. { Allocate registers used for parameters to make sure they
  500. never allocated during this PIC init code }
  501. for i:=0 to current_procinfo.procdef.paras.Count - 1 do
  502. with tparavarsym(current_procinfo.procdef.paras[i]).paraloc[calleeside].Location^ do
  503. if Loc in [LOC_REGISTER, LOC_CREGISTER] then begin
  504. a_reg_alloc(list, register);
  505. { If ECX is used for a parameter, use EBX as temp }
  506. if getsupreg(register) = RS_ECX then
  507. tmpreg:=NR_EBX;
  508. end;
  509. if tmpreg = NR_EBX then
  510. begin
  511. { Mark EBX as used in the proc }
  512. include(rg[R_INTREGISTER].used_in_proc,RS_EBX);
  513. current_module.requires_ebx_pic_helper:=true;
  514. a_call_name_static(list,'fpc_geteipasebx');
  515. end
  516. else
  517. begin
  518. current_module.requires_ecx_pic_helper:=true;
  519. a_call_name_static(list,'fpc_geteipasecx');
  520. end;
  521. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_'),0,tmpreg));
  522. list.concat(taicpu.op_reg_reg(A_MOV,S_L,tmpreg,current_procinfo.got));
  523. { Deallocate parameter registers }
  524. for i:=0 to current_procinfo.procdef.paras.Count - 1 do
  525. with tparavarsym(current_procinfo.procdef.paras[i]).paraloc[calleeside].Location^ do
  526. if Loc in [LOC_REGISTER, LOC_CREGISTER] then
  527. a_reg_dealloc(list, register);
  528. end
  529. else
  530. begin
  531. { call/pop is faster than call/ret/mov on Core Solo and later
  532. according to Apple's benchmarking -- and all Intel Macs
  533. have at least a Core Solo (furthermore, the i386 - Pentium 1
  534. don't have a return stack buffer) }
  535. a_call_name_static(list,current_procinfo.CurrGOTLabel.name);
  536. a_label(list,current_procinfo.CurrGotLabel);
  537. list.concat(taicpu.op_reg(A_POP,S_L,current_procinfo.got))
  538. end;
  539. end;
  540. end;
  541. { ************* 64bit operations ************ }
  542. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  543. begin
  544. case op of
  545. OP_ADD :
  546. begin
  547. op1:=A_ADD;
  548. op2:=A_ADC;
  549. end;
  550. OP_SUB :
  551. begin
  552. op1:=A_SUB;
  553. op2:=A_SBB;
  554. end;
  555. OP_XOR :
  556. begin
  557. op1:=A_XOR;
  558. op2:=A_XOR;
  559. end;
  560. OP_OR :
  561. begin
  562. op1:=A_OR;
  563. op2:=A_OR;
  564. end;
  565. OP_AND :
  566. begin
  567. op1:=A_AND;
  568. op2:=A_AND;
  569. end;
  570. else
  571. internalerror(200203241);
  572. end;
  573. end;
  574. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  575. var
  576. op1,op2 : TAsmOp;
  577. tempref : treference;
  578. begin
  579. if not(op in [OP_NEG,OP_NOT]) then
  580. begin
  581. get_64bit_ops(op,op1,op2);
  582. tempref:=ref;
  583. tcgx86(cg).make_simple_ref(list,tempref);
  584. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  585. inc(tempref.offset,4);
  586. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  587. end
  588. else
  589. begin
  590. a_load64_ref_reg(list,ref,reg);
  591. a_op64_reg_reg(list,op,size,reg,reg);
  592. end;
  593. end;
  594. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  595. var
  596. op1,op2 : TAsmOp;
  597. begin
  598. case op of
  599. OP_NEG :
  600. begin
  601. if (regsrc.reglo<>regdst.reglo) then
  602. a_load64_reg_reg(list,regsrc,regdst);
  603. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  604. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  605. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  606. exit;
  607. end;
  608. OP_NOT :
  609. begin
  610. if (regsrc.reglo<>regdst.reglo) then
  611. a_load64_reg_reg(list,regsrc,regdst);
  612. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  613. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  614. exit;
  615. end;
  616. end;
  617. get_64bit_ops(op,op1,op2);
  618. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  619. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  620. end;
  621. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  622. var
  623. op1,op2 : TAsmOp;
  624. begin
  625. case op of
  626. OP_AND,OP_OR,OP_XOR:
  627. begin
  628. cg.a_op_const_reg(list,op,OS_32,tcgint(lo(value)),reg.reglo);
  629. cg.a_op_const_reg(list,op,OS_32,tcgint(hi(value)),reg.reghi);
  630. end;
  631. OP_ADD, OP_SUB:
  632. begin
  633. // can't use a_op_const_ref because this may use dec/inc
  634. get_64bit_ops(op,op1,op2);
  635. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  636. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  637. end;
  638. else
  639. internalerror(200204021);
  640. end;
  641. end;
  642. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  643. var
  644. op1,op2 : TAsmOp;
  645. tempref : treference;
  646. begin
  647. tempref:=ref;
  648. tcgx86(cg).make_simple_ref(list,tempref);
  649. case op of
  650. OP_AND,OP_OR,OP_XOR:
  651. begin
  652. cg.a_op_const_ref(list,op,OS_32,tcgint(lo(value)),tempref);
  653. inc(tempref.offset,4);
  654. cg.a_op_const_ref(list,op,OS_32,tcgint(hi(value)),tempref);
  655. end;
  656. OP_ADD, OP_SUB:
  657. begin
  658. get_64bit_ops(op,op1,op2);
  659. // can't use a_op_const_ref because this may use dec/inc
  660. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  661. inc(tempref.offset,4);
  662. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  663. end;
  664. else
  665. internalerror(200204022);
  666. end;
  667. end;
  668. procedure create_codegen;
  669. begin
  670. cg := tcg386.create;
  671. cg64 := tcg64f386.create;
  672. end;
  673. end.