rgcpu.pas 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. {
  2. Copyright (c) 1998-2008 by Florian Klaempfl
  3. This unit implements the avr specific class for the register
  4. allocator
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit rgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. aasmbase,aasmtai,aasmdata,aasmcpu,aasmsym,
  23. cgbase,cgutils,
  24. cpubase,
  25. rgobj;
  26. type
  27. trgcpu = class(trgobj)
  28. procedure add_constraints(reg:tregister);override;
  29. procedure do_spill_read(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister); override;
  30. procedure do_spill_written(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister); override;
  31. function do_spill_replace(list : TAsmList;instr : tai_cpu_abstract_sym; orgreg : tsuperregister;const spilltemp : treference) : boolean; override;
  32. end;
  33. trgintcpu = class(trgcpu)
  34. procedure add_cpu_interferences(p : tai);override;
  35. end;
  36. implementation
  37. uses
  38. verbose, cutils,
  39. cgobj,
  40. procinfo;
  41. procedure trgcpu.add_constraints(reg:tregister);
  42. var
  43. supreg,i : Tsuperregister;
  44. begin
  45. case getsubreg(reg) of
  46. { Let 64bit floats conflict with all odd float regs }
  47. R_SUBFD:
  48. begin
  49. {
  50. supreg:=getsupreg(reg);
  51. i:=RS_F1;
  52. while (i<=RS_F31) do
  53. begin
  54. add_edge(supreg,i);
  55. inc(i,2);
  56. end;
  57. }
  58. end;
  59. { Let 64bit ints conflict with all odd int regs }
  60. R_SUBQ:
  61. begin
  62. supreg:=getsupreg(reg);
  63. {
  64. i:=RS_G1;
  65. while (i<=RS_I7) do
  66. begin
  67. add_edge(supreg,i);
  68. inc(i,2);
  69. end;
  70. }
  71. end;
  72. end;
  73. end;
  74. procedure trgcpu.do_spill_read(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister);
  75. var
  76. helpins : tai;
  77. tmpref : treference;
  78. helplist : TAsmList;
  79. hreg : tregister;
  80. begin
  81. if abs(spilltemp.offset)>63 then
  82. begin
  83. helplist:=TAsmList.create;
  84. helplist.concat(taicpu.op_reg_const(A_LDI,NR_R26,lo(word(spilltemp.offset))));
  85. helplist.concat(taicpu.op_reg_const(A_LDI,NR_R27,hi(word(spilltemp.offset))));
  86. helplist.concat(taicpu.op_reg_reg(A_ADD,NR_R26,spilltemp.base));
  87. helplist.concat(taicpu.op_reg_reg(A_ADC,NR_R27,cg.GetNextReg(spilltemp.base)));
  88. reference_reset_base(tmpref,NR_R26,0,spilltemp.temppos,1,[]);
  89. helpins:=spilling_create_load(tmpref,tempreg);
  90. helplist.concat(helpins);
  91. list.insertlistafter(pos,helplist);
  92. helplist.free;
  93. end
  94. else
  95. inherited;
  96. end;
  97. procedure trgcpu.do_spill_written(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister);
  98. var
  99. tmpref : treference;
  100. helplist : TAsmList;
  101. hreg : tregister;
  102. begin
  103. if abs(spilltemp.offset)>63 then
  104. begin
  105. helplist:=TAsmList.create;
  106. helplist.concat(taicpu.op_reg_const(A_LDI,NR_R26,lo(word(spilltemp.offset))));
  107. helplist.concat(taicpu.op_reg_const(A_LDI,NR_R27,hi(word(spilltemp.offset))));
  108. helplist.concat(taicpu.op_reg_reg(A_ADD,NR_R26,spilltemp.base));
  109. helplist.concat(taicpu.op_reg_reg(A_ADC,NR_R27,cg.GetNextReg(spilltemp.base)));
  110. reference_reset_base(tmpref,NR_R26,0,spilltemp.temppos,1,[]);
  111. helplist.concat(spilling_create_store(tempreg,tmpref));
  112. list.insertlistafter(pos,helplist);
  113. helplist.free;
  114. end
  115. else
  116. inherited;
  117. end;
  118. procedure trgintcpu.add_cpu_interferences(p : tai);
  119. var
  120. r : tsuperregister;
  121. begin
  122. if p.typ=ait_instruction then
  123. begin
  124. case taicpu(p).opcode of
  125. A_CPI,
  126. A_ANDI,
  127. A_ORI,
  128. A_SUBI,
  129. A_SBCI,
  130. A_LDI:
  131. for r:=RS_R0 to RS_R15 do
  132. add_edge(r,GetSupReg(taicpu(p).oper[0]^.reg));
  133. A_MULS:
  134. begin
  135. for r:=RS_R0 to RS_R15 do
  136. add_edge(r,GetSupReg(taicpu(p).oper[0]^.reg));
  137. for r:=RS_R0 to RS_R15 do
  138. add_edge(r,GetSupReg(taicpu(p).oper[1]^.reg));
  139. end;
  140. end;
  141. end;
  142. end;
  143. function trgcpu.do_spill_replace(list:TAsmList;instr:tai_cpu_abstract_sym;orgreg:tsuperregister;const spilltemp:treference):boolean;
  144. var
  145. b : byte;
  146. begin
  147. result:=false;
  148. if not(spilltemp.offset in [0..63]) then
  149. exit;
  150. { Replace 'mov dst,orgreg' with 'ld dst,spilltemp'
  151. and 'mov orgreg,src' with 'st dst,spilltemp' }
  152. with instr do
  153. begin
  154. if (opcode=A_MOV) and (ops=2) and (oper[1]^.typ=top_reg) and (oper[0]^.typ=top_reg) then
  155. begin
  156. if (getregtype(oper[0]^.reg)=regtype) and
  157. (get_alias(getsupreg(oper[0]^.reg))=orgreg) and
  158. (get_alias(getsupreg(oper[1]^.reg))<>orgreg) then
  159. begin
  160. { str expects the register in oper[0] }
  161. instr.loadreg(0,oper[1]^.reg);
  162. instr.loadref(1,spilltemp);
  163. opcode:=A_ST;
  164. result:=true;
  165. end
  166. else if (getregtype(oper[1]^.reg)=regtype) and
  167. (get_alias(getsupreg(oper[1]^.reg))=orgreg) and
  168. (get_alias(getsupreg(oper[0]^.reg))<>orgreg) then
  169. begin
  170. instr.loadref(1,spilltemp);
  171. opcode:=A_LD;
  172. result:=true;
  173. end;
  174. end;
  175. end;
  176. end;
  177. end.