cgrv.pas 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811
  1. {
  2. Copyright (c) 2006 by Florian Klaempfl
  3. This unit implements the common part of the code generator for the Risc-V
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgrv;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,symtype,symdef,
  22. cgbase,cgobj,
  23. aasmbase,aasmcpu,aasmtai,aasmdata,
  24. cpubase,cpuinfo,cgutils,rgcpu,
  25. parabase;
  26. type
  27. { tcgrv }
  28. tcgrv = class(tcg)
  29. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara); override;
  30. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: tcgsize; src, dst: TRegister); override;
  31. procedure a_call_reg(list : TAsmList;reg: tregister); override;
  32. procedure a_call_name(list : TAsmList;const s : string; weak: boolean); override;
  33. procedure a_load_const_ref(list: TAsmList; size: tcgsize; a: tcgint; const ref: treference); override;
  34. procedure a_load_reg_ref(list: TAsmList; fromsize, tosize: TCGSize; reg: tregister; const ref: treference); override;
  35. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  36. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; register: tregister); override;
  37. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; reg: TRegister); override;
  38. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  39. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); override;
  40. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); override;
  41. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  42. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister; l : tasmlabel); override;
  43. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  44. procedure a_jmp_name(list : TAsmList;const s : string); override;
  45. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  46. procedure g_save_registers(list: TAsmList); override;
  47. procedure g_restore_registers(list: TAsmList); override;
  48. procedure g_profilecode(list: TAsmList); override;
  49. { fpu move instructions }
  50. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  51. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  52. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  53. procedure g_check_for_fpu_exception(list: TAsmList); override;
  54. protected
  55. function fixref(list: TAsmList; var ref: treference): boolean;
  56. procedure maybeadjustresult(list: TAsmList; op: topcg; size: tcgsize; dst: tregister);
  57. end;
  58. const
  59. TOpCmp2AsmCond: Array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_NONE,
  60. C_LT,C_GE,C_None,C_NE,C_NONE,C_LTU,C_GEU,C_NONE);
  61. const
  62. TOpCG2AsmConstOp: Array[topcg] of TAsmOp = (A_NONE,
  63. A_NONE,A_ADDI,A_ANDI,A_NONE,A_NONE,A_NONE,A_NONE,
  64. A_None,A_None,A_ORI,A_SRAI,A_SLLI,A_SRLI,A_NONE,A_XORI,A_None,A_None);
  65. TOpCG2AsmOp: Array[topcg] of TAsmOp = (A_NONE,
  66. A_NONE,A_ADD,A_AND,A_DIVU,A_DIV,A_MUL,A_MUL,
  67. A_None,A_None,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_None,A_None);
  68. {$ifdef extdebug}
  69. function ref2string(const ref : treference) : string;
  70. function cgsize2string(const size : TCgSize) : string;
  71. function cgop2string(const op : TOpCg) : String;
  72. {$endif extdebug}
  73. implementation
  74. uses
  75. {$ifdef extdebug}sysutils,{$endif}
  76. globals,verbose,systems,cutils,
  77. symconst,symsym,symtable,fmodule,
  78. rgobj,tgobj,cpupi,procinfo,paramgr;
  79. {$ifdef extdebug}
  80. function ref2string(const ref : treference) : string;
  81. begin
  82. result := 'base : ' + inttostr(ord(ref.base)) + ' index : ' + inttostr(ord(ref.index)) + ' refaddr : ' + inttostr(ord(ref.refaddr)) + ' offset : ' + inttostr(ref.offset) + ' symbol : ';
  83. if (assigned(ref.symbol)) then
  84. result := result + ref.symbol.name;
  85. end;
  86. function cgsize2string(const size : TCgSize) : string;
  87. const
  88. (* TCgSize = (OS_NO,
  89. OS_8, OS_16, OS_32, OS_64, OS_128,
  90. OS_S8, OS_S16, OS_S32, OS_S64, OS_S128,
  91. { single, double, extended, comp, float128 }
  92. OS_F32, OS_F64, OS_F80, OS_C64, OS_F128,
  93. { multi-media sizes: split in byte, word, dword, ... }
  94. { entities, then the signed counterparts }
  95. OS_M8, OS_M16, OS_M32, OS_M64, OS_M128, OS_M256, OS_M512,
  96. OS_MS8, OS_MS16, OS_MS32, OS_MS64, OS_MS128, OS_MS256, OS_MS512,
  97. { multi-media sizes: single-precision floating-point }
  98. OS_MF32, OS_MF128, OS_MF256, OS_MF512,
  99. { multi-media sizes: double-precision floating-point }
  100. OS_MD64, OS_MD128, OS_MD256, OS_MD512); *)
  101. cgsize_strings : array[TCgSize] of string[8] = (
  102. 'OS_NO',
  103. 'OS_8', 'OS_16', 'OS_32', 'OS_64', 'OS_128',
  104. 'OS_S8', 'OS_S16', 'OS_S32', 'OS_S64', 'OS_S128',
  105. 'OS_F32', 'OS_F64', 'OS_F80', 'OS_C64', 'OS_F128',
  106. 'OS_M8', 'OS_M16', 'OS_M32', 'OS_M64', 'OS_M128', 'OS_M256', 'OS_M512',
  107. 'OS_MS8', 'OS_MS16', 'OS_MS32', 'OS_MS64', 'OS_MS128', 'OS_MS256', 'OS_MS512',
  108. 'OS_MF32', 'OS_MF128', 'OS_MF256', 'OS_MF512',
  109. 'OS_MD64', 'OS_MD128', 'OS_MD256', 'OS_MD512');
  110. begin
  111. result := cgsize_strings[size];
  112. end;
  113. function cgop2string(const op : TOpCg) : String;
  114. const
  115. opcg_strings : array[TOpCg] of string[6] = (
  116. 'None', 'Move', 'Add', 'And', 'Div', 'IDiv', 'IMul', 'Mul',
  117. 'Neg', 'Not', 'Or', 'Sar', 'Shl', 'Shr', 'Sub', 'Xor', 'Rol', 'Ror'
  118. );
  119. begin
  120. result := opcg_strings[op];
  121. end;
  122. {$endif extdebug}
  123. procedure tcgrv.a_call_name(list : TAsmList;const s : string; weak: boolean);
  124. var
  125. href: treference;
  126. l: TAsmLabel;
  127. begin
  128. if not(weak) then
  129. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(s,AT_FUNCTION),0,0,[])
  130. else
  131. reference_reset_symbol(href,current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION),0,0,[]);
  132. current_asmdata.getjumplabel(l);
  133. a_label(list,l);
  134. href.refaddr:=addr_pcrel_hi20;
  135. list.concat(taicpu.op_reg_ref(A_AUIPC,NR_RETURN_ADDRESS_REG,href));
  136. reference_reset_symbol(href,l,0,0,[]);
  137. href.refaddr:=addr_pcrel_lo12;
  138. list.concat(taicpu.op_reg_reg_ref(A_JALR,NR_RETURN_ADDRESS_REG,NR_RETURN_ADDRESS_REG,href));
  139. { not assigned while generating external wrappers }
  140. if assigned(current_procinfo) then
  141. include(current_procinfo.flags,pi_do_call);
  142. end;
  143. procedure tcgrv.a_load_const_ref(list: TAsmList; size: tcgsize; a: tcgint; const ref: treference);
  144. begin
  145. if a=0 then
  146. a_load_reg_ref(list,size,size,NR_X0,ref)
  147. else
  148. inherited a_load_const_ref(list, size, a, ref);
  149. end;
  150. procedure tcgrv.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara);
  151. var
  152. ref: treference;
  153. tmpreg: tregister;
  154. begin
  155. paraloc.check_simple_location;
  156. paramanager.allocparaloc(list,paraloc.location);
  157. case paraloc.location^.loc of
  158. LOC_REGISTER,LOC_CREGISTER:
  159. a_loadaddr_ref_reg(list,r,paraloc.location^.register);
  160. LOC_REFERENCE:
  161. begin
  162. reference_reset(ref,paraloc.alignment,[]);
  163. ref.base := paraloc.location^.reference.index;
  164. ref.offset := paraloc.location^.reference.offset;
  165. tmpreg := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  166. a_loadaddr_ref_reg(list,r,tmpreg);
  167. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  168. end;
  169. else
  170. internalerror(2002080701);
  171. end;
  172. end;
  173. procedure tcgrv.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: tcgsize; src, dst: TRegister);
  174. begin
  175. internalerror(2016060401);
  176. end;
  177. procedure tcgrv.a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; reg: TRegister);
  178. begin
  179. a_op_const_reg_reg(list,op,size,a,reg,reg);
  180. end;
  181. procedure tcgrv.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  182. begin
  183. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  184. end;
  185. procedure tcgrv.a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  186. var
  187. tmpreg: TRegister;
  188. begin
  189. optimize_op_const(size,op,a);
  190. if op=OP_NONE then
  191. begin
  192. a_load_reg_reg(list,size,size,src,dst);
  193. exit;
  194. end;
  195. if op=OP_SUB then
  196. begin
  197. op:=OP_ADD;
  198. a:=-a;
  199. end;
  200. {$ifdef RISCV64}
  201. if (op=OP_SHL) and
  202. (size=OS_S32) then
  203. begin
  204. list.concat(taicpu.op_reg_reg_const(A_SLLIW,dst,src,a));
  205. maybeadjustresult(list,op,size,dst);
  206. end
  207. else if (op=OP_SHR) and
  208. (size=OS_S32) then
  209. begin
  210. list.concat(taicpu.op_reg_reg_const(A_SRLIW,dst,src,a));
  211. maybeadjustresult(list,op,size,dst);
  212. end
  213. else if (op=OP_SAR) and
  214. (size=OS_S32) then
  215. begin
  216. list.concat(taicpu.op_reg_reg_const(A_SRAIW,dst,src,a));
  217. maybeadjustresult(list,op,size,dst);
  218. end
  219. else
  220. {$endif RISCV64}
  221. if (TOpCG2AsmConstOp[op]<>A_None) and
  222. is_imm12(a) then
  223. begin
  224. list.concat(taicpu.op_reg_reg_const(TOpCG2AsmConstOp[op],dst,src,a));
  225. maybeadjustresult(list,op,size,dst);
  226. end
  227. else
  228. begin
  229. tmpreg:=getintregister(list,size);
  230. a_load_const_reg(list,size,a,tmpreg);
  231. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  232. end;
  233. end;
  234. procedure tcgrv.a_op_reg_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister);
  235. begin
  236. if op=OP_NOT then
  237. begin
  238. list.concat(taicpu.op_reg_reg_const(A_XORI,dst,src1,-1));
  239. maybeadjustresult(list,op,size,dst);
  240. end
  241. else if op=OP_NEG then
  242. begin
  243. list.concat(taicpu.op_reg_reg_reg(A_SUB,dst,NR_X0,src1));
  244. maybeadjustresult(list,op,size,dst);
  245. end
  246. else
  247. case op of
  248. OP_MOVE:
  249. a_load_reg_reg(list,size,size,src1,dst);
  250. else
  251. {$ifdef RISCV64}
  252. if (op=OP_SHL) and
  253. (size=OS_S32) then
  254. begin
  255. list.concat(taicpu.op_reg_reg_reg(A_SLLW,dst,src2,src1));
  256. maybeadjustresult(list,op,size,dst);
  257. end
  258. else if (op=OP_SHR) and
  259. (size=OS_S32) then
  260. begin
  261. list.concat(taicpu.op_reg_reg_reg(A_SRLW,dst,src2,src1));
  262. maybeadjustresult(list,op,size,dst);
  263. end
  264. else if (op=OP_SAR) and
  265. (size=OS_S32) then
  266. begin
  267. list.concat(taicpu.op_reg_reg_reg(A_SRAW,dst,src2,src1));
  268. maybeadjustresult(list,op,size,dst);
  269. end
  270. else
  271. {$endif RISCV64}
  272. begin
  273. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src2,src1));
  274. maybeadjustresult(list,op,size,dst);
  275. end;
  276. end;
  277. end;
  278. procedure tcgrv.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  279. var
  280. href: treference;
  281. b, tmpreg: TRegister;
  282. l: TAsmLabel;
  283. begin
  284. href:=ref;
  285. fixref(list,href);
  286. if (not assigned(href.symbol)) and
  287. (href.offset=0) then
  288. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  289. else if (assigned(href.symbol) or
  290. (not is_imm12(href.offset))) and
  291. (href.base<>NR_NO) then
  292. begin
  293. b:= href.base;
  294. current_asmdata.getjumplabel(l);
  295. a_label(list,l);
  296. href.base:=NR_NO;
  297. href.refaddr:=addr_pcrel_hi20;
  298. list.concat(taicpu.op_reg_ref(A_AUIPC,r,href));
  299. reference_reset_symbol(href,l,0,0,ref.volatility);
  300. href.refaddr:=addr_pcrel_lo12;
  301. list.concat(taicpu.op_reg_reg_ref(A_ADDI,r,r,href));
  302. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,r,b));
  303. end
  304. else if is_imm12(href.offset) and
  305. (href.base<>NR_NO) then
  306. begin
  307. list.concat(taicpu.op_reg_reg_const(A_ADDI,r,href.base,href.offset));
  308. end
  309. else if (href.refaddr=addr_pcrel) then
  310. begin
  311. tmpreg:=getintregister(list,OS_ADDR);
  312. b:=href.base;
  313. href.base:=NR_NO;
  314. current_asmdata.getjumplabel(l);
  315. a_label(list,l);
  316. href.refaddr:=addr_pcrel_hi20;
  317. list.concat(taicpu.op_reg_ref(A_AUIPC,tmpreg,href));
  318. reference_reset_symbol(href,l,0,0,ref.volatility);
  319. href.refaddr:=addr_pcrel_lo12;
  320. list.concat(taicpu.op_reg_reg_ref(A_ADDI,r,tmpreg,href));
  321. if b<>NR_NO then
  322. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,r,b));
  323. end
  324. else
  325. internalerror(2016060504);
  326. end;
  327. procedure tcgrv.a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  328. begin
  329. if a=0 then
  330. a_cmp_reg_reg_label(list,size,cmp_op,NR_X0,reg,l)
  331. else
  332. inherited;
  333. end;
  334. procedure tcgrv.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg1,reg2 : tregister;l : tasmlabel);
  335. var
  336. tmpreg: TRegister;
  337. ai: taicpu;
  338. begin
  339. if TOpCmp2AsmCond[cmp_op]=C_None then
  340. begin
  341. cmp_op:=swap_opcmp(cmp_op);
  342. tmpreg:=reg1;
  343. reg1:=reg2;
  344. reg2:=tmpreg;
  345. end;
  346. ai:=taicpu.op_reg_reg_sym_ofs(A_Bxx,reg2,reg1,l,0);
  347. ai.is_jmp:=true;
  348. ai.condition:=TOpCmp2AsmCond[cmp_op];
  349. list.concat(ai);
  350. end;
  351. procedure tcgrv.a_jmp_name(list : TAsmList;const s : string);
  352. var
  353. ai: taicpu;
  354. href: treference;
  355. tmpreg: TRegister;
  356. l: TAsmLabel;
  357. begin
  358. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(s,AT_FUNCTION),0,0,[]);
  359. tmpreg:=getintregister(list,OS_ADDR);
  360. current_asmdata.getjumplabel(l);
  361. a_label(list,l);
  362. href.refaddr:=addr_pcrel_hi20;
  363. list.concat(taicpu.op_reg_ref(A_AUIPC,tmpreg,href));
  364. reference_reset_symbol(href,l,0,0,[]);
  365. href.refaddr:=addr_pcrel_lo12;
  366. ai:=taicpu.op_reg_reg_ref(A_JALR,NR_X0,tmpreg,href);
  367. ai.is_jmp:=true;
  368. list.concat(ai);
  369. //ai:=taicpu.op_reg_sym(A_JAL,NR_X0,current_asmdata.RefAsmSymbol(s));
  370. //ai.is_jmp:=true;
  371. end;
  372. procedure tcgrv.a_jmp_always(list : TAsmList;l: tasmlabel);
  373. var
  374. ai: taicpu;
  375. {href: treference;
  376. tmpreg: TRegister;}
  377. begin
  378. {reference_reset_symbol(href,l,0,0);
  379. tmpreg:=getintregister(list,OS_ADDR);
  380. current_asmdata.getjumplabel(l);
  381. a_label(list,l);
  382. href.refaddr:=addr_pcrel_hi20;
  383. list.concat(taicpu.op_reg_ref(A_AUIPC,tmpreg,href));
  384. reference_reset_symbol(href,l,0,0);
  385. href.refaddr:=addr_pcrel_lo12;
  386. ai:=taicpu.op_reg_reg_ref(A_JALR,NR_X0,tmpreg,href);
  387. ai.is_jmp:=true;
  388. list.concat(ai);}
  389. ai:=taicpu.op_reg_sym(A_JAL,NR_X0,l);
  390. ai.is_jmp:=true;
  391. list.concat(ai);
  392. end;
  393. procedure tcgrv.g_save_registers(list: TAsmList);
  394. begin
  395. end;
  396. procedure tcgrv.g_restore_registers(list: TAsmList);
  397. begin
  398. end;
  399. procedure tcgrv.g_profilecode(list: TAsmList);
  400. begin
  401. if target_info.system in [system_riscv32_linux,system_riscv64_linux] then
  402. begin
  403. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_X10,NR_RETURN_ADDRESS_REG,0));
  404. a_call_name(list,'_mcount',false);
  405. end
  406. else
  407. internalerror(2018092201);
  408. end;
  409. procedure tcgrv.a_call_reg(list : TAsmList;reg: tregister);
  410. begin
  411. list.concat(taicpu.op_reg_reg(A_JALR,NR_RETURN_ADDRESS_REG,reg));
  412. include(current_procinfo.flags,pi_do_call);
  413. end;
  414. procedure tcgrv.a_load_reg_ref(list: TAsmList; fromsize, tosize: TCGSize;
  415. reg: tregister; const ref: treference);
  416. const
  417. StoreInstr: array[OS_8..OS_INT] of TAsmOp =
  418. (A_SB,A_SH,A_SW
  419. {$ifdef cpu64bitalu}
  420. ,
  421. A_SD
  422. {$endif cpu64bitalu}
  423. );
  424. var
  425. ref2: TReference;
  426. tmpreg: tregister;
  427. op: TAsmOp;
  428. begin
  429. if not (fromsize in [OS_8..OS_INT,OS_S8..OS_SINT]) then
  430. internalerror(2002090904);
  431. if not (tosize in [OS_8..OS_INT,OS_S8..OS_SINT]) then
  432. internalerror(2002090905);
  433. tosize:=tcgsize2unsigned[tosize];
  434. ref2 := ref;
  435. fixref(list, ref2);
  436. op := storeinstr[tcgsize2unsigned[tosize]];
  437. list.concat(taicpu.op_reg_ref(op, reg,ref2));
  438. end;
  439. procedure tcgrv.a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  440. var
  441. href: treference;
  442. op: TAsmOp;
  443. tmpreg: TRegister;
  444. begin
  445. href:=ref;
  446. fixref(list,href);
  447. if href.refaddr=addr_pcrel then
  448. begin
  449. tmpreg:=getintregister(list,OS_ADDR);
  450. a_loadaddr_ref_reg(list,href,tmpreg);
  451. reference_reset_base(href,tmpreg,0,ctempposinvalid,0,ref.volatility);
  452. end;
  453. case fromsize of
  454. OS_8: op:=A_LBU;
  455. OS_16: op:=A_LHU;
  456. OS_S8: op:=A_LB;
  457. OS_S16: op:=A_LH;
  458. {$ifdef RISCV64}
  459. OS_32: op:=A_LWU;
  460. OS_S32: op:=A_LW;
  461. OS_64,
  462. OS_S64: op:=A_LD;
  463. {$else}
  464. OS_32,
  465. OS_S32: op:=A_LW;
  466. {$endif}
  467. else
  468. internalerror(2016060502);
  469. end;
  470. list.concat(taicpu.op_reg_ref(op,reg,href));
  471. if (fromsize<>tosize) and (not (tosize in [OS_SINT,OS_INT])) then
  472. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  473. end;
  474. procedure tcgrv.a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; register: tregister);
  475. begin
  476. if a=0 then
  477. a_load_reg_reg(list,size,size,NR_X0,register)
  478. else
  479. begin
  480. if is_imm12(a) then
  481. list.concat(taicpu.op_reg_reg_const(A_ADDI,register,NR_X0,a))
  482. else if is_lui_imm(a) then
  483. list.concat(taicpu.op_reg_const(A_LUI,register,(a shr 12) and $FFFFF))
  484. else
  485. begin
  486. if (a and $800)<>0 then
  487. list.concat(taicpu.op_reg_const(A_LUI,register,((a shr 12)+1) and $FFFFF))
  488. else
  489. list.concat(taicpu.op_reg_const(A_LUI,register,(a shr 12) and $FFFFF));
  490. list.concat(taicpu.op_reg_reg_const(A_ADDI,register,register,SarSmallint(a shl 4,4)));
  491. end;
  492. end;
  493. end;
  494. procedure tcgrv.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  495. var
  496. op: TAsmOp;
  497. ai: taicpu;
  498. const
  499. convOp: array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  500. ((A_None,A_FCVT_D_S),
  501. (A_FCVT_S_D,A_None));
  502. begin
  503. if fromsize<>tosize then
  504. begin
  505. list.concat(taicpu.op_reg_reg(convOp[fromsize,tosize],reg2,reg1));
  506. g_check_for_fpu_exception(list);
  507. end
  508. else
  509. begin
  510. if tosize=OS_F32 then
  511. op:=A_FSGNJ_S
  512. else
  513. op:=A_FSGNJ_D;
  514. ai:=taicpu.op_reg_reg_reg(op,reg2,reg1,reg1);
  515. list.concat(ai);
  516. rg[R_FPUREGISTER].add_move_instruction(ai);
  517. end;
  518. end;
  519. procedure tcgrv.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  520. var
  521. href: treference;
  522. op: TAsmOp;
  523. tmpreg: TRegister;
  524. l: TAsmLabel;
  525. begin
  526. href:=ref;
  527. fixref(list,href);
  528. if href.refaddr=addr_pcrel then
  529. begin
  530. tmpreg:=getintregister(list,OS_ADDR);
  531. a_loadaddr_ref_reg(list,href,tmpreg);
  532. reference_reset_base(href,tmpreg,0,ctempposinvalid,0,ref.volatility);
  533. end;
  534. if fromsize=OS_F32 then
  535. op:=A_FLW
  536. else
  537. op:=A_FLD;
  538. list.concat(taicpu.op_reg_ref(op,reg,href));
  539. if fromsize<>tosize then
  540. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  541. end;
  542. procedure tcgrv.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  543. var
  544. href: treference;
  545. op: TAsmOp;
  546. tmpreg: TRegister;
  547. begin
  548. href:=ref;
  549. fixref(list,href);
  550. if href.refaddr=addr_pcrel then
  551. begin
  552. tmpreg:=getintregister(list,OS_ADDR);
  553. a_loadaddr_ref_reg(list,href,tmpreg);
  554. reference_reset_base(href,tmpreg,0,ctempposinvalid,0,ref.volatility);
  555. end;
  556. if fromsize<>tosize then
  557. begin
  558. tmpreg:=getfpuregister(list,tosize);
  559. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  560. reg:=tmpreg;
  561. end;
  562. if tosize=OS_F32 then
  563. op:=A_FSW
  564. else
  565. op:=A_FSD;
  566. list.concat(taicpu.op_reg_ref(op,reg,href));
  567. end;
  568. function tcgrv.fixref(list: TAsmList; var ref: treference): boolean;
  569. var
  570. tmpreg: TRegister;
  571. href: treference;
  572. l: TAsmLabel;
  573. begin
  574. result:=true;
  575. if ref.refaddr=addr_pcrel then
  576. exit;
  577. if assigned(ref.symbol) then
  578. begin
  579. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment,ref.volatility);
  580. ref.symbol:=nil;
  581. ref.offset:=0;
  582. tmpreg:=getintregister(list,OS_INT);
  583. current_asmdata.getaddrlabel(l);
  584. a_label(list,l);
  585. href.refaddr:=addr_pcrel_hi20;
  586. list.concat(taicpu.op_reg_ref(A_AUIPC,tmpreg,href));
  587. reference_reset_symbol(href,l,0,0,ref.volatility);
  588. href.refaddr:=addr_pcrel_lo12;
  589. list.concat(taicpu.op_reg_reg_ref(A_ADDI,tmpreg,tmpreg,href));
  590. if (ref.index<>NR_NO) and
  591. (ref.base<>NR_NO) then
  592. begin
  593. a_op_reg_reg(list,OP_ADD,OS_INT,ref.base,tmpreg);
  594. ref.base:=tmpreg;
  595. end
  596. else if (ref.index=NR_NO) and
  597. (ref.base<>NR_NO) then
  598. ref.index:=tmpreg
  599. else
  600. ref.base:=tmpreg;
  601. end
  602. else if (ref.index=NR_NO) and
  603. (ref.base=NR_NO) then
  604. begin
  605. tmpreg:=getintregister(list,OS_INT);
  606. a_load_const_reg(list, OS_ADDR,ref.offset,tmpreg);
  607. reference_reset_base(ref,tmpreg,0,ctempposinvalid,ref.alignment,ref.volatility);
  608. end;
  609. if (ref.index<>NR_NO) and
  610. (ref.base=NR_NO) then
  611. begin
  612. ref.base:=ref.index;
  613. ref.index:=NR_NO;
  614. end;
  615. if not is_imm12(ref.offset) then
  616. begin
  617. tmpreg:=getintregister(list,OS_INT);
  618. a_load_const_reg(list,OS_INT,ref.offset,tmpreg);
  619. ref.offset:=0;
  620. if (ref.index<>NR_NO) and
  621. (ref.base<>NR_NO) then
  622. begin
  623. a_op_reg_reg(list,OP_ADD,OS_INT,ref.index,tmpreg);
  624. ref.index:=tmpreg;
  625. end
  626. else
  627. ref.index:=tmpreg;
  628. end;
  629. if (ref.index<>NR_NO) and
  630. (ref.base<>NR_NO) then
  631. begin
  632. tmpreg:=getaddressregister(list);
  633. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  634. ref.base:=tmpreg;
  635. ref.index:=NR_NO;
  636. end;
  637. end;
  638. procedure tcgrv.maybeadjustresult(list: TAsmList; op: topcg; size: tcgsize; dst: tregister);
  639. const
  640. overflowops = [OP_MUL,OP_IMUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  641. begin
  642. if (op in overflowops) and
  643. (size in [OS_8,OS_S8,OS_16,OS_S16{$ifdef RISCV64},OS_32,OS_S32{$endif RISCV64}]) then
  644. a_load_reg_reg(list,OS_INT,size,dst,dst)
  645. end;
  646. procedure tcgrv.g_check_for_fpu_exception(list: TAsmList);
  647. var
  648. r : TRegister;
  649. ai: taicpu;
  650. l: TAsmLabel;
  651. begin
  652. if cs_check_fpu_exceptions in current_settings.localswitches then
  653. begin
  654. r:=getintregister(list,OS_INT);
  655. list.concat(taicpu.op_reg(A_FRFLAGS,r));
  656. current_asmdata.getjumplabel(l);
  657. ai:=taicpu.op_reg_reg_sym_ofs(A_Bxx,r,NR_X0,l,0);
  658. ai.is_jmp:=true;
  659. ai.condition:=C_EQ;
  660. list.concat(ai);
  661. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  662. cg.a_call_name(current_asmdata.CurrAsmList,'FPC_THROWFPUEXCEPTION',false);
  663. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  664. a_label(list,l);
  665. end;
  666. end;
  667. end.