at90can128.pp 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701
  1. unit AT90CAN128;
  2. {$goto on}
  3. interface
  4. var
  5. // PORTA
  6. PORTA : byte absolute $00+$22; // Port A Data Register
  7. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  8. PINA : byte absolute $00+$20; // Port A Input Pins
  9. // PORTB
  10. PORTB : byte absolute $00+$25; // Port B Data Register
  11. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  12. PINB : byte absolute $00+$23; // Port B Input Pins
  13. // PORTC
  14. PORTC : byte absolute $00+$28; // Port C Data Register
  15. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  16. PINC : byte absolute $00+$26; // Port C Input Pins
  17. // PORTD
  18. PORTD : byte absolute $00+$2B; // Port D Data Register
  19. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  20. PIND : byte absolute $00+$29; // Port D Input Pins
  21. // PORTE
  22. PORTE : byte absolute $00+$2E; // Data Register, Port E
  23. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  24. PINE : byte absolute $00+$2C; // Input Pins, Port E
  25. // PORTF
  26. PORTF : byte absolute $00+$31; // Data Register, Port F
  27. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  28. PINF : byte absolute $00+$2F; // Input Pins, Port F
  29. // JTAG
  30. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  31. MCUCR : byte absolute $00+$55; // MCU Control Register
  32. MCUSR : byte absolute $00+$54; // MCU Status Register
  33. // SPI
  34. SPCR : byte absolute $00+$4C; // SPI Control Register
  35. SPSR : byte absolute $00+$4D; // SPI Status Register
  36. SPDR : byte absolute $00+$4E; // SPI Data Register
  37. // TWI
  38. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  39. TWCR : byte absolute $00+$BC; // TWI Control Register
  40. TWSR : byte absolute $00+$B9; // TWI Status Register
  41. TWDR : byte absolute $00+$BB; // TWI Data register
  42. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  43. // USART0
  44. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  45. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  46. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  47. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  48. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register t Bytes
  49. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register t Bytes
  50. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register t Bytes
  51. // USART1
  52. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  53. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  54. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  55. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  56. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register t Bytes
  57. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register t Bytes
  58. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register t Bytes
  59. // CPU
  60. SREG : byte absolute $00+$5F; // Status Register
  61. SP : word absolute $00+$5D; // Stack Pointer
  62. SPL : byte absolute $00+$5D; // Stack Pointer
  63. SPH : byte absolute $00+$5D+1; // Stack Pointer
  64. XMCRA : byte absolute $00+$74; // External Memory Control Register A
  65. XMCRB : byte absolute $00+$75; // External Memory Control Register B
  66. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  67. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  68. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  69. RAMPZ : byte absolute $00+$5B; // RAM Page Z Select Register
  70. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  71. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  72. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  73. // BOOT_LOAD
  74. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  75. // EXTERNAL_INTERRUPT
  76. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  77. EICRB : byte absolute $00+$6A; // External Interrupt Control Register B
  78. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  79. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  80. // EEPROM
  81. EEAR : word absolute $00+$41; // EEPROM Read/Write Access Bytes
  82. EEARL : byte absolute $00+$41; // EEPROM Read/Write Access Bytes
  83. EEARH : byte absolute $00+$41+1; // EEPROM Read/Write Access Bytes
  84. EEDR : byte absolute $00+$40; // EEPROM Data Register
  85. EECR : byte absolute $00+$3F; // EEPROM Control Register
  86. // PORTG
  87. PORTG : byte absolute $00+$34; // Data Register, Port G
  88. DDRG : byte absolute $00+$33; // Data Direction Register, Port G
  89. PING : byte absolute $00+$32; // Input Pins, Port G
  90. // TIMER_COUNTER_0
  91. TCCR0A : byte absolute $00+$44; // Timer/Counter0 Control Register
  92. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  93. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  94. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  95. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  96. GTCCR : byte absolute $00+$43; // General Timer/Control Register
  97. // TIMER_COUNTER_1
  98. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  99. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  100. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  101. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  102. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  103. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  104. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register Bytes
  105. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register Bytes
  106. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register Bytes
  107. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register Bytes
  108. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register Bytes
  109. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register Bytes
  110. OCR1C : word absolute $00+$8C; // Timer/Counter1 Output Compare Register Bytes
  111. OCR1CL : byte absolute $00+$8C; // Timer/Counter1 Output Compare Register Bytes
  112. OCR1CH : byte absolute $00+$8C+1; // Timer/Counter1 Output Compare Register Bytes
  113. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  114. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  115. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  116. TIMSK1 : byte absolute $00+$6F; // Timer/Counter Interrupt Mask Register
  117. TIFR1 : byte absolute $00+$36; // Timer/Counter Interrupt Flag register
  118. // TIMER_COUNTER_3
  119. TCCR3A : byte absolute $00+$90; // Timer/Counter3 Control Register A
  120. TCCR3B : byte absolute $00+$91; // Timer/Counter3 Control Register B
  121. TCCR3C : byte absolute $00+$92; // Timer/Counter 3 Control Register C
  122. TCNT3 : word absolute $00+$94; // Timer/Counter3 Bytes
  123. TCNT3L : byte absolute $00+$94; // Timer/Counter3 Bytes
  124. TCNT3H : byte absolute $00+$94+1; // Timer/Counter3 Bytes
  125. OCR3A : word absolute $00+$98; // Timer/Counter3 Output Compare Register Bytes
  126. OCR3AL : byte absolute $00+$98; // Timer/Counter3 Output Compare Register Bytes
  127. OCR3AH : byte absolute $00+$98+1; // Timer/Counter3 Output Compare Register Bytes
  128. OCR3B : word absolute $00+$9A; // Timer/Counter3 Output Compare Register Bytes
  129. OCR3BL : byte absolute $00+$9A; // Timer/Counter3 Output Compare Register Bytes
  130. OCR3BH : byte absolute $00+$9A+1; // Timer/Counter3 Output Compare Register Bytes
  131. OCR3C : word absolute $00+$9C; // Timer/Counter3 Output Compare Register Bytes
  132. OCR3CL : byte absolute $00+$9C; // Timer/Counter3 Output Compare Register Bytes
  133. OCR3CH : byte absolute $00+$9C+1; // Timer/Counter3 Output Compare Register Bytes
  134. ICR3 : word absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  135. ICR3L : byte absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  136. ICR3H : byte absolute $00+$96+1; // Timer/Counter3 Input Capture Register Bytes
  137. TIMSK3 : byte absolute $00+$71; // Timer/Counter Interrupt Mask Register
  138. TIFR3 : byte absolute $00+$38; // Timer/Counter Interrupt Flag register
  139. // TIMER_COUNTER_2
  140. TCCR2 : byte absolute $00+$B0; // Timer/Counter2 Control Register
  141. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  142. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register
  143. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  144. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  145. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  146. // WATCHDOG
  147. WDTCR : byte absolute $00+$60; // Watchdog Timer Control Register
  148. // AD_CONVERTER
  149. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  150. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  151. ADC : word absolute $00+$78; // ADC Data Register Bytes
  152. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  153. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  154. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  155. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 1
  156. // ANALOG_COMPARATOR
  157. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  158. DIDR1 : byte absolute $00+$7F; //
  159. // CAN
  160. CANGCON : byte absolute $00+$D8; // CAN General Control Register
  161. CANGSTA : byte absolute $00+$D9; // CAN General Status Register
  162. CANGIT : byte absolute $00+$DA; // CAN General Interrupt Register
  163. CANGIE : byte absolute $00+$DB; // CAN General Interrupt Enable Register
  164. CANEN2 : byte absolute $00+$DC; // Enable MOb Register
  165. CANEN1 : byte absolute $00+$DD; // Enable MOb Register
  166. CANIE2 : byte absolute $00+$DE; // Enable Interrupt MOb Register
  167. CANIE1 : byte absolute $00+$DF; // Enable Interrupt MOb Register
  168. CANSIT2 : byte absolute $00+$E0; // CAN Status Interrupt MOb Register
  169. CANSIT1 : byte absolute $00+$E1; // CAN Status Interrupt MOb Register
  170. CANBT1 : byte absolute $00+$E2; // Bit Timing Register 1
  171. CANBT2 : byte absolute $00+$E3; // Bit Timing Register 2
  172. CANBT3 : byte absolute $00+$E4; // Bit Timing Register 3
  173. CANTCON : byte absolute $00+$E5; // Timer Control Register
  174. CANTIML : byte absolute $00+$E6; // Timer Register Low
  175. CANTIMH : byte absolute $00+$E7; // Timer Register High
  176. CANTTCL : byte absolute $00+$E8; // TTC Timer Register Low
  177. CANTTCH : byte absolute $00+$E9; // TTC Timer Register High
  178. CANTEC : byte absolute $00+$EA; // Transmit Error Counter Register
  179. CANREC : byte absolute $00+$EB; // Receive Error Counter Register
  180. CANHPMOB : byte absolute $00+$EC; // Highest Priority MOb Register
  181. CANPAGE : byte absolute $00+$ED; // Page MOb Register
  182. CANSTMOB : byte absolute $00+$EE; // MOb Status Register
  183. CANCDMOB : byte absolute $00+$EF; // MOb Control and DLC Register
  184. CANIDT4 : byte absolute $00+$F0; // Identifier Tag Register 4
  185. CANIDT3 : byte absolute $00+$F1; // Identifier Tag Register 3
  186. CANIDT2 : byte absolute $00+$F2; // Identifier Tag Register 2
  187. CANIDT1 : byte absolute $00+$F3; // Identifier Tag Register 1
  188. CANIDM4 : byte absolute $00+$F4; // Identifier Mask Register 4
  189. CANIDM3 : byte absolute $00+$F5; // Identifier Mask Register 3
  190. CANIDM2 : byte absolute $00+$F6; // Identifier Mask Register 2
  191. CANIDM1 : byte absolute $00+$F7; // Identifier Mask Register 1
  192. CANSTML : byte absolute $00+$F8; // Time Stamp Register Low
  193. CANSTMH : byte absolute $00+$F9; // Time Stamp Register High
  194. CANMSG : byte absolute $00+$FA; // Message Data Register
  195. const
  196. // MCUCR
  197. JTD = 7; // JTAG Interface Disable
  198. // MCUSR
  199. JTRF = 4; // JTAG Reset Flag
  200. // SPCR
  201. SPIE = 7; // SPI Interrupt Enable
  202. SPE = 6; // SPI Enable
  203. DORD = 5; // Data Order
  204. MSTR = 4; // Master/Slave Select
  205. CPOL = 3; // Clock polarity
  206. CPHA = 2; // Clock Phase
  207. SPR = 0; // SPI Clock Rate Selects
  208. // SPSR
  209. SPIF = 7; // SPI Interrupt Flag
  210. WCOL = 6; // Write Collision Flag
  211. SPI2X = 0; // Double SPI Speed Bit
  212. // TWCR
  213. TWINT = 7; // TWI Interrupt Flag
  214. TWEA = 6; // TWI Enable Acknowledge Bit
  215. TWSTA = 5; // TWI Start Condition Bit
  216. TWSTO = 4; // TWI Stop Condition Bit
  217. TWWC = 3; // TWI Write Collition Flag
  218. TWEN = 2; // TWI Enable Bit
  219. TWIE = 0; // TWI Interrupt Enable
  220. // TWSR
  221. TWS = 3; // TWI Status
  222. TWPS = 0; // TWI Prescaler
  223. // TWAR
  224. TWA = 1; // TWI (Slave) Address register Bits
  225. TWGCE = 0; // TWI General Call Recognition Enable Bit
  226. // UCSR0A
  227. RXC0 = 7; // USART Receive Complete
  228. TXC0 = 6; // USART Transmitt Complete
  229. UDRE0 = 5; // USART Data Register Empty
  230. FE0 = 4; // Framing Error
  231. DOR0 = 3; // Data overRun
  232. UPE0 = 2; // Parity Error
  233. U2X0 = 1; // Double the USART transmission speed
  234. MPCM0 = 0; // Multi-processor Communication Mode
  235. // UCSR0B
  236. RXCIE0 = 7; // RX Complete Interrupt Enable
  237. TXCIE0 = 6; // TX Complete Interrupt Enable
  238. UDRIE0 = 5; // USART Data register Empty Interrupt Enable
  239. RXEN0 = 4; // Receiver Enable
  240. TXEN0 = 3; // Transmitter Enable
  241. UCSZ02 = 2; // Character Size
  242. RXB80 = 1; // Receive Data Bit 8
  243. TXB80 = 0; // Transmit Data Bit 8
  244. // UCSR0C
  245. UMSEL0 = 6; // USART Mode Select
  246. UPM0 = 4; // Parity Mode Bits
  247. USBS0 = 3; // Stop Bit Select
  248. UCSZ0 = 1; // Character Size
  249. UCPOL0 = 0; // Clock Polarity
  250. // UCSR1A
  251. RXC1 = 7; // USART Receive Complete
  252. TXC1 = 6; // USART Transmitt Complete
  253. UDRE1 = 5; // USART Data Register Empty
  254. FE1 = 4; // Framing Error
  255. DOR1 = 3; // Data overRun
  256. UPE1 = 2; // Parity Error
  257. U2X1 = 1; // Double the USART transmission speed
  258. MPCM1 = 0; // Multi-processor Communication Mode
  259. // UCSR1B
  260. RXCIE1 = 7; // RX Complete Interrupt Enable
  261. TXCIE1 = 6; // TX Complete Interrupt Enable
  262. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  263. RXEN1 = 4; // Receiver Enable
  264. TXEN1 = 3; // Transmitter Enable
  265. UCSZ12 = 2; // Character Size
  266. RXB81 = 1; // Receive Data Bit 8
  267. TXB81 = 0; // Transmit Data Bit 8
  268. // UCSR1C
  269. UMSEL1 = 6; // USART Mode Select
  270. UPM1 = 4; // Parity Mode Bits
  271. USBS1 = 3; // Stop Bit Select
  272. UCSZ1 = 1; // Character Size
  273. UCPOL1 = 0; // Clock Polarity
  274. // SREG
  275. I = 7; // Global Interrupt Enable
  276. T = 6; // Bit Copy Storage
  277. H = 5; // Half Carry Flag
  278. S = 4; // Sign Bit
  279. V = 3; // Two's Complement Overflow Flag
  280. N = 2; // Negative Flag
  281. Z = 1; // Zero Flag
  282. C = 0; // Carry Flag
  283. // MCUCR
  284. PUD = 4; // Pull-up disable
  285. IVSEL = 1; // Interrupt Vector Select
  286. IVCE = 0; // Interrupt Vector Change Enable
  287. // MCUSR
  288. WDRF = 3; // Watchdog Reset Flag
  289. BORF = 2; // Brown-out Reset Flag
  290. EXTRF = 1; // External Reset Flag
  291. PORF = 0; // Power-on reset flag
  292. // XMCRA
  293. SRE = 7; // External SRAM Enable
  294. SRL = 4; // Wait state page limit
  295. SRW1 = 2; // Wait state select bit upper page
  296. SRW0 = 0; // Wait state select bit lower page
  297. // XMCRB
  298. XMBK = 7; // External Memory Bus Keeper Enable
  299. XMM = 0; // External Memory High Mask
  300. // CLKPR
  301. CLKPCE = 7; //
  302. CLKPS = 0; //
  303. // SMCR
  304. SM = 1; // Sleep Mode Select bits
  305. SE = 0; // Sleep Enable
  306. // RAMPZ
  307. RAMPZ0 = 0; // RAM Page Z Select Register Bit 0
  308. // GPIOR2
  309. GPIOR = 0; // General Purpose IO Register 2 bis
  310. // GPIOR1
  311. // GPIOR0
  312. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  313. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  314. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  315. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  316. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  317. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  318. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  319. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  320. // SPMCSR
  321. SPMIE = 7; // SPM Interrupt Enable
  322. RWWSB = 6; // Read While Write Section Busy
  323. RWWSRE = 4; // Read While Write section read enable
  324. BLBSET = 3; // Boot Lock Bit Set
  325. PGWRT = 2; // Page Write
  326. PGERS = 1; // Page Erase
  327. SPMEN = 0; // Store Program Memory Enable
  328. // EICRA
  329. ISC3 = 6; // External Interrupt Sense Control Bit
  330. ISC2 = 4; // External Interrupt Sense Control Bit
  331. ISC1 = 2; // External Interrupt Sense Control Bit
  332. ISC0 = 0; // External Interrupt Sense Control Bit
  333. // EICRB
  334. ISC7 = 6; // External Interrupt 7-4 Sense Control Bit
  335. ISC6 = 4; // External Interrupt 7-4 Sense Control Bit
  336. ISC5 = 2; // External Interrupt 7-4 Sense Control Bit
  337. ISC4 = 0; // External Interrupt 7-4 Sense Control Bit
  338. // EIMSK
  339. INT = 0; // External Interrupt Request 7 Enable
  340. // EIFR
  341. INTF = 0; // External Interrupt Flags
  342. // EECR
  343. EERIE = 3; // EEPROM Ready Interrupt Enable
  344. EEMWE = 2; // EEPROM Master Write Enable
  345. EEWE = 1; // EEPROM Write Enable
  346. EERE = 0; // EEPROM Read Enable
  347. // TCCR0A
  348. FOC0A = 7; // Force Output Compare
  349. WGM00 = 6; // Waveform Generation Mode 0
  350. COM0A = 4; // Compare Match Output Modes
  351. WGM01 = 3; // Waveform Generation Mode 1
  352. CS0 = 0; // Clock Selects
  353. // TIMSK0
  354. OCIE0A = 1; // Timer/Counter0 Output Compare Match Interrupt Enable
  355. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  356. // TIFR0
  357. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0
  358. TOV0 = 0; // Timer/Counter0 Overflow Flag
  359. // GTCCR
  360. TSM = 7; // Timer/Counter Synchronization Mode
  361. PSR310 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  362. // TCCR1A
  363. COM1A = 6; // Compare Output Mode 1A, bits
  364. COM1B = 4; // Compare Output Mode 1B, bits
  365. COM1C = 2; // Compare Output Mode 1C, bits
  366. WGM1 = 0; // Waveform Generation Mode
  367. // TCCR1B
  368. ICNC1 = 7; // Input Capture 1 Noise Canceler
  369. ICES1 = 6; // Input Capture 1 Edge Select
  370. CS1 = 0; // Prescaler source of Timer/Counter 1
  371. // TCCR1C
  372. FOC1A = 7; // Force Output Compare 1A
  373. FOC1B = 6; // Force Output Compare 1B
  374. FOC1C = 5; // Force Output Compare 1C
  375. // TIMSK1
  376. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  377. OCIE1C = 3; // Timer/Counter1 Output CompareC Match Interrupt Enable
  378. OCIE1B = 2; // Timer/Counter1 Output CompareB Match Interrupt Enable
  379. OCIE1A = 1; // Timer/Counter1 Output CompareA Match Interrupt Enable
  380. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  381. // TIFR1
  382. ICF1 = 5; // Input Capture Flag 1
  383. OCF1C = 3; // Output Compare Flag 1C
  384. OCF1B = 2; // Output Compare Flag 1B
  385. OCF1A = 1; // Output Compare Flag 1A
  386. TOV1 = 0; // Timer/Counter1 Overflow Flag
  387. // TCCR3A
  388. COM3A = 6; // Compare Output Mode 3A, bits
  389. COM3B = 4; // Compare Output Mode 3B, bits
  390. COM3C = 2; // Compare Output Mode 3C, bits
  391. WGM3 = 0; // Waveform Generation Mode
  392. // TCCR3B
  393. ICNC3 = 7; // Input Capture 3 Noise Canceler
  394. ICES3 = 6; // Input Capture 3 Edge Select
  395. CS3 = 0; // Prescaler source of Timer/Counter 3
  396. // TCCR3C
  397. FOC3A = 7; // Force Output Compare 3A
  398. FOC3B = 6; // Force Output Compare 3B
  399. FOC3C = 5; // Force Output Compare 3C
  400. // TIMSK3
  401. ICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  402. OCIE3C = 3; // Timer/Counter3 Output CompareC Match Interrupt Enable
  403. OCIE3B = 2; // Timer/Counter3 Output CompareB Match Interrupt Enable
  404. OCIE3A = 1; // Timer/Counter3 Output CompareA Match Interrupt Enable
  405. TOIE3 = 0; // Timer/Counter3 Overflow Interrupt Enable
  406. // TIFR3
  407. ICF3 = 5; // Input Capture Flag 3
  408. OCF3C = 3; // Output Compare Flag 3C
  409. OCF3B = 2; // Output Compare Flag 3B
  410. OCF3A = 1; // Output Compare Flag 3A
  411. TOV3 = 0; // Timer/Counter3 Overflow Flag
  412. // TCCR2
  413. FOC2A = 7; // Force Output Compare
  414. WGM20 = 6; // Waveform Genration Mode
  415. COM2A = 4; // Compare Output Mode bits
  416. WGM21 = 3; // Waveform Generation Mode
  417. CS2 = 0; // Clock Select bits
  418. // TIMSK2
  419. OCIE2A = 1; // Timer/Counter2 Output Compare Match Interrupt Enable
  420. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  421. // TIFR2
  422. OCF2A = 1; // Output Compare Flag 2
  423. TOV2 = 0; // Timer/Counter2 Overflow Flag
  424. // GTCCR
  425. PSR2 = 1; // Prescaler Reset Timer/Counter2
  426. // ASSR
  427. EXCLK = 4; // Enable External Clock Interrupt
  428. AS2 = 3; // AS2: Asynchronous Timer/Counter2
  429. TCN2UB = 2; // TCN2UB: Timer/Counter2 Update Busy
  430. OCR2UB = 1; // Output Compare Register2 Update Busy
  431. TCR2UB = 0; // TCR2UB: Timer/Counter Control Register2 Update Busy
  432. // WDTCR
  433. WDCE = 4; // Watchdog Change Enable
  434. WDE = 3; // Watch Dog Enable
  435. WDP = 0; // Watch Dog Timer Prescaler bits
  436. // ADMUX
  437. REFS = 6; // Reference Selection Bits
  438. ADLAR = 5; // Left Adjust Result
  439. MUX = 0; // Analog Channel and Gain Selection Bits
  440. // ADCSRA
  441. ADEN = 7; // ADC Enable
  442. ADSC = 6; // ADC Start Conversion
  443. ADATE = 5; // ADC Auto Trigger Enable
  444. ADIF = 4; // ADC Interrupt Flag
  445. ADIE = 3; // ADC Interrupt Enable
  446. ADPS = 0; // ADC Prescaler Select Bits
  447. // ADCSRB
  448. ADHSM = 7; // ADC High Speed Mode
  449. ADTS = 0; // ADC Auto Trigger Sources
  450. // DIDR0
  451. ADC7D = 7; // ADC7 Digital input Disable
  452. ADC6D = 6; // ADC6 Digital input Disable
  453. ADC5D = 5; // ADC5 Digital input Disable
  454. ADC4D = 4; // ADC4 Digital input Disable
  455. ADC3D = 3; // ADC3 Digital input Disable
  456. ADC2D = 2; // ADC2 Digital input Disable
  457. ADC1D = 1; // ADC1 Digital input Disable
  458. ADC0D = 0; // ADC0 Digital input Disable
  459. // ADCSRB
  460. ACME = 6; // Analog Comparator Multiplexer Enable
  461. // ACSR
  462. ACD = 7; // Analog Comparator Disable
  463. ACBG = 6; // Analog Comparator Bandgap Select
  464. ACO = 5; // Analog Compare Output
  465. ACI = 4; // Analog Comparator Interrupt Flag
  466. ACIE = 3; // Analog Comparator Interrupt Enable
  467. ACIC = 2; // Analog Comparator Input Capture Enable
  468. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  469. // DIDR1
  470. AIN1D = 1; // AIN1 Digital Input Disable
  471. AIN0D = 0; // AIN0 Digital Input Disable
  472. // CANGCON
  473. ABRQ = 7; // Abort Request
  474. OVRQ = 6; // Overload Frame Request
  475. TTC = 5; // Time Trigger Communication
  476. SYNTTC = 4; // Synchronization of TTC
  477. LISTEN = 3; // Listening Mode
  478. TEST = 2; // Test Mode
  479. ENASTB = 1; // Enable / Standby
  480. SWRES = 0; // Software Reset Request
  481. // CANGSTA
  482. OVRG = 6; // Overload Frame Flag
  483. TXBSY = 4; // Transmitter Busy
  484. RXBSY = 3; // Receiver Busy
  485. ENFG = 2; // Enable Flag
  486. BOFF = 1; // Bus Off Mode
  487. ERRP = 0; // Error Passive Mode
  488. // CANGIT
  489. CANIT = 7; // General Interrupt Flag
  490. BOFFIT = 6; // Bus Off Interrupt Flag
  491. OVRTIM = 5; // Overrun CAN Timer
  492. BXOK = 4; // Burst Receive Interrupt
  493. SERG = 3; // Stuff Error General
  494. CERG = 2; // CRC Error General
  495. FERG = 1; // Form Error General
  496. AERG = 0; // Ackknowledgement Error General
  497. // CANGIE
  498. ENIT = 7; // Enable all Interrupts
  499. ENBOFF = 6; // Enable Bus Off INterrupt
  500. ENRX = 5; // Enable Receive Interrupt
  501. ENTX = 4; // Enable Transmitt Interrupt
  502. ENERR = 3; // Enable MOb Error Interrupt
  503. ENBX = 2; // Enable Burst Receive Interrupt
  504. ENERG = 1; // Enable General Error Interrupt
  505. ENOVRT = 0; // Enable CAN Timer Overrun Interrupt
  506. // CANBT1
  507. BRP = 1; // Baud Rate Prescaler bits
  508. // CANBT2
  509. SJW = 5; // Re-Sync Jump Width
  510. PRS = 1; // Propagation Time Segment
  511. // CANBT3
  512. PHS2 = 4; // Phase Segments
  513. PHS1 = 1; // Phase Segment 1
  514. SMP = 0; // Sample Type
  515. // CANPAGE
  516. MOBNB = 4; // MOb Number Bits
  517. AINC = 3; // MOb Data Buffer Auto Increment
  518. INDX = 0; // Data Buffer Index Bits
  519. // CANSTMOB
  520. DLCW = 7; // Data Length Code Warning
  521. TXOK = 6; // Transmit OK
  522. RXOK = 5; // Receive OK
  523. BERR = 4; // Bit Error
  524. SERR = 3; // Stuff Error
  525. CERR = 2; // CRC Error
  526. FERR = 1; // Form Error
  527. AERR = 0; // Ackknowledgement Error
  528. // CANCDMOB
  529. CONMOB = 6; // MOb Config Bits
  530. RPLV = 5; // Reply Valid
  531. IDE = 4; // Identifier Extension
  532. DLC = 0; // Data Length Code Bits
  533. implementation
  534. {$i avrcommon.inc}
  535. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  536. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  537. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  538. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 4 External Interrupt Request 3
  539. procedure INT4_ISR; external name 'INT4_ISR'; // Interrupt 5 External Interrupt Request 4
  540. procedure INT5_ISR; external name 'INT5_ISR'; // Interrupt 6 External Interrupt Request 5
  541. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 7 External Interrupt Request 6
  542. procedure INT7_ISR; external name 'INT7_ISR'; // Interrupt 8 External Interrupt Request 7
  543. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 9 Timer/Counter2 Compare Match
  544. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 10 Timer/Counter2 Overflow
  545. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 11 Timer/Counter1 Capture Event
  546. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 12 Timer/Counter1 Compare Match A
  547. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 13 Timer/Counter Compare Match B
  548. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 14 Timer/Counter1 Compare Match C
  549. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 15 Timer/Counter1 Overflow
  550. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 16 Timer/Counter0 Compare Match
  551. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 17 Timer/Counter0 Overflow
  552. procedure CANIT_ISR; external name 'CANIT_ISR'; // Interrupt 18 CAN Transfer Complete or Error
  553. procedure OVRIT_ISR; external name 'OVRIT_ISR'; // Interrupt 19 CAN Timer Overrun
  554. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 20 SPI Serial Transfer Complete
  555. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 21 USART0, Rx Complete
  556. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 22 USART0 Data Register Empty
  557. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 23 USART0, Tx Complete
  558. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 24 Analog Comparator
  559. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 25 ADC Conversion Complete
  560. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 26 EEPROM Ready
  561. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 27 Timer/Counter3 Capture Event
  562. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 28 Timer/Counter3 Compare Match A
  563. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 29 Timer/Counter3 Compare Match B
  564. procedure TIMER3_COMPC_ISR; external name 'TIMER3_COMPC_ISR'; // Interrupt 30 Timer/Counter3 Compare Match C
  565. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 31 Timer/Counter3 Overflow
  566. procedure USART1__RX_ISR; external name 'USART1__RX_ISR'; // Interrupt 32 USART1, Rx Complete
  567. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 33 USART1, Data Register Empty
  568. procedure USART1__TX_ISR; external name 'USART1__TX_ISR'; // Interrupt 34 USART1, Tx Complete
  569. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 35 2-wire Serial Interface
  570. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 36 Store Program Memory Read
  571. procedure _FPC_start; assembler; nostackframe;
  572. label
  573. _start;
  574. asm
  575. .init
  576. .globl _start
  577. jmp _start
  578. jmp INT0_ISR
  579. jmp INT1_ISR
  580. jmp INT2_ISR
  581. jmp INT3_ISR
  582. jmp INT4_ISR
  583. jmp INT5_ISR
  584. jmp INT6_ISR
  585. jmp INT7_ISR
  586. jmp TIMER2_COMP_ISR
  587. jmp TIMER2_OVF_ISR
  588. jmp TIMER1_CAPT_ISR
  589. jmp TIMER1_COMPA_ISR
  590. jmp TIMER1_COMPB_ISR
  591. jmp TIMER1_COMPC_ISR
  592. jmp TIMER1_OVF_ISR
  593. jmp TIMER0_COMP_ISR
  594. jmp TIMER0_OVF_ISR
  595. jmp CANIT_ISR
  596. jmp OVRIT_ISR
  597. jmp SPI__STC_ISR
  598. jmp USART0__RX_ISR
  599. jmp USART0__UDRE_ISR
  600. jmp USART0__TX_ISR
  601. jmp ANALOG_COMP_ISR
  602. jmp ADC_ISR
  603. jmp EE_READY_ISR
  604. jmp TIMER3_CAPT_ISR
  605. jmp TIMER3_COMPA_ISR
  606. jmp TIMER3_COMPB_ISR
  607. jmp TIMER3_COMPC_ISR
  608. jmp TIMER3_OVF_ISR
  609. jmp USART1__RX_ISR
  610. jmp USART1__UDRE_ISR
  611. jmp USART1__TX_ISR
  612. jmp TWI_ISR
  613. jmp SPM_READY_ISR
  614. {$i start.inc}
  615. .weak INT0_ISR
  616. .weak INT1_ISR
  617. .weak INT2_ISR
  618. .weak INT3_ISR
  619. .weak INT4_ISR
  620. .weak INT5_ISR
  621. .weak INT6_ISR
  622. .weak INT7_ISR
  623. .weak TIMER2_COMP_ISR
  624. .weak TIMER2_OVF_ISR
  625. .weak TIMER1_CAPT_ISR
  626. .weak TIMER1_COMPA_ISR
  627. .weak TIMER1_COMPB_ISR
  628. .weak TIMER1_COMPC_ISR
  629. .weak TIMER1_OVF_ISR
  630. .weak TIMER0_COMP_ISR
  631. .weak TIMER0_OVF_ISR
  632. .weak CANIT_ISR
  633. .weak OVRIT_ISR
  634. .weak SPI__STC_ISR
  635. .weak USART0__RX_ISR
  636. .weak USART0__UDRE_ISR
  637. .weak USART0__TX_ISR
  638. .weak ANALOG_COMP_ISR
  639. .weak ADC_ISR
  640. .weak EE_READY_ISR
  641. .weak TIMER3_CAPT_ISR
  642. .weak TIMER3_COMPA_ISR
  643. .weak TIMER3_COMPB_ISR
  644. .weak TIMER3_COMPC_ISR
  645. .weak TIMER3_OVF_ISR
  646. .weak USART1__RX_ISR
  647. .weak USART1__UDRE_ISR
  648. .weak USART1__TX_ISR
  649. .weak TWI_ISR
  650. .weak SPM_READY_ISR
  651. .set INT0_ISR, Default_IRQ_handler
  652. .set INT1_ISR, Default_IRQ_handler
  653. .set INT2_ISR, Default_IRQ_handler
  654. .set INT3_ISR, Default_IRQ_handler
  655. .set INT4_ISR, Default_IRQ_handler
  656. .set INT5_ISR, Default_IRQ_handler
  657. .set INT6_ISR, Default_IRQ_handler
  658. .set INT7_ISR, Default_IRQ_handler
  659. .set TIMER2_COMP_ISR, Default_IRQ_handler
  660. .set TIMER2_OVF_ISR, Default_IRQ_handler
  661. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  662. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  663. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  664. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  665. .set TIMER1_OVF_ISR, Default_IRQ_handler
  666. .set TIMER0_COMP_ISR, Default_IRQ_handler
  667. .set TIMER0_OVF_ISR, Default_IRQ_handler
  668. .set CANIT_ISR, Default_IRQ_handler
  669. .set OVRIT_ISR, Default_IRQ_handler
  670. .set SPI__STC_ISR, Default_IRQ_handler
  671. .set USART0__RX_ISR, Default_IRQ_handler
  672. .set USART0__UDRE_ISR, Default_IRQ_handler
  673. .set USART0__TX_ISR, Default_IRQ_handler
  674. .set ANALOG_COMP_ISR, Default_IRQ_handler
  675. .set ADC_ISR, Default_IRQ_handler
  676. .set EE_READY_ISR, Default_IRQ_handler
  677. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  678. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  679. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  680. .set TIMER3_COMPC_ISR, Default_IRQ_handler
  681. .set TIMER3_OVF_ISR, Default_IRQ_handler
  682. .set USART1__RX_ISR, Default_IRQ_handler
  683. .set USART1__UDRE_ISR, Default_IRQ_handler
  684. .set USART1__TX_ISR, Default_IRQ_handler
  685. .set TWI_ISR, Default_IRQ_handler
  686. .set SPM_READY_ISR, Default_IRQ_handler
  687. end;
  688. end.