at90usb1286.pp 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729
  1. unit AT90USB1286;
  2. {$goto on}
  3. interface
  4. var
  5. // WATCHDOG
  6. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  7. // PORTA
  8. PORTA : byte absolute $00+$22; // Port A Data Register
  9. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  10. PINA : byte absolute $00+$20; // Port A Input Pins
  11. // PORTB
  12. PORTB : byte absolute $00+$25; // Port B Data Register
  13. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  14. PINB : byte absolute $00+$23; // Port B Input Pins
  15. // PORTC
  16. PORTC : byte absolute $00+$28; // Port C Data Register
  17. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  18. PINC : byte absolute $00+$26; // Port C Input Pins
  19. // PORTD
  20. PORTD : byte absolute $00+$2B; // Port D Data Register
  21. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  22. PIND : byte absolute $00+$29; // Port D Input Pins
  23. // PORTE
  24. PORTE : byte absolute $00+$2E; // Data Register, Port E
  25. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  26. PINE : byte absolute $00+$2C; // Input Pins, Port E
  27. // PORTF
  28. PORTF : byte absolute $00+$31; // Data Register, Port F
  29. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  30. PINF : byte absolute $00+$2F; // Input Pins, Port F
  31. // CPU
  32. SREG : byte absolute $00+$5F; // Status Register
  33. SP : word absolute $00+$5D; // Stack Pointer
  34. SPL : byte absolute $00+$5D; // Stack Pointer
  35. SPH : byte absolute $00+$5D+1; // Stack Pointer
  36. MCUCR : byte absolute $00+$55; // MCU Control Register
  37. MCUSR : byte absolute $00+$54; // MCU Status Register
  38. XMCRA : byte absolute $00+$74; // External Memory Control Register A
  39. XMCRB : byte absolute $00+$75; // External Memory Control Register B
  40. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  41. CLKPR : byte absolute $00+$61; //
  42. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  43. EIND : byte absolute $00+$5C; // Extended Indirect Register
  44. RAMPZ : byte absolute $00+$5B; // RAM Page Z Select Register
  45. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  46. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  47. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  48. PRR1 : byte absolute $00+$65; // Power Reduction Register1
  49. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  50. // TWI
  51. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  52. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  53. TWCR : byte absolute $00+$BC; // TWI Control Register
  54. TWSR : byte absolute $00+$B9; // TWI Status Register
  55. TWDR : byte absolute $00+$BB; // TWI Data register
  56. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  57. // SPI
  58. SPCR : byte absolute $00+$4C; // SPI Control Register
  59. SPSR : byte absolute $00+$4D; // SPI Status Register
  60. SPDR : byte absolute $00+$4E; // SPI Data Register
  61. // USART1
  62. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  63. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  64. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  65. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  66. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  67. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  68. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  69. // USB_DEVICE
  70. UEINT : byte absolute $00+$F4; //
  71. UEBCHX : byte absolute $00+$F3; //
  72. UEBCLX : byte absolute $00+$F2; //
  73. UEDATX : byte absolute $00+$F1; //
  74. UEIENX : byte absolute $00+$F0; //
  75. UESTA1X : byte absolute $00+$EF; //
  76. UESTA0X : byte absolute $00+$EE; //
  77. UECFG1X : byte absolute $00+$ED; //
  78. UECFG0X : byte absolute $00+$EC; //
  79. UECONX : byte absolute $00+$EB; //
  80. UERST : byte absolute $00+$EA; //
  81. UENUM : byte absolute $00+$E9; //
  82. UEINTX : byte absolute $00+$E8; //
  83. UDMFN : byte absolute $00+$E6; //
  84. UDFNUM : word absolute $00+$E4; //
  85. UDFNUML : byte absolute $00+$E4; //
  86. UDFNUMH : byte absolute $00+$E4+1; //
  87. UDADDR : byte absolute $00+$E3; //
  88. UDIEN : byte absolute $00+$E2; //
  89. UDINT : byte absolute $00+$E1; //
  90. UDCON : byte absolute $00+$E0; //
  91. // BOOT_LOAD
  92. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  93. // EEPROM
  94. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  95. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  96. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  97. EEDR : byte absolute $00+$40; // EEPROM Data Register
  98. EECR : byte absolute $00+$3F; // EEPROM Control Register
  99. // TIMER_COUNTER_0
  100. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  101. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  102. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  103. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  104. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  105. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  106. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  107. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  108. // TIMER_COUNTER_2
  109. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  110. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  111. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register A
  112. TCCR2B : byte absolute $00+$B1; // Timer/Counter2 Control Register B
  113. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  114. OCR2B : byte absolute $00+$B4; // Timer/Counter2 Output Compare Register B
  115. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register A
  116. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  117. // TIMER_COUNTER_3
  118. TCCR3A : byte absolute $00+$90; // Timer/Counter3 Control Register A
  119. TCCR3B : byte absolute $00+$91; // Timer/Counter3 Control Register B
  120. TCCR3C : byte absolute $00+$92; // Timer/Counter 3 Control Register C
  121. TCNT3 : word absolute $00+$94; // Timer/Counter3 Bytes
  122. TCNT3L : byte absolute $00+$94; // Timer/Counter3 Bytes
  123. TCNT3H : byte absolute $00+$94+1; // Timer/Counter3 Bytes
  124. OCR3A : word absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  125. OCR3AL : byte absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  126. OCR3AH : byte absolute $00+$98+1; // Timer/Counter3 Output Compare Register A Bytes
  127. OCR3B : word absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  128. OCR3BL : byte absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  129. OCR3BH : byte absolute $00+$9A+1; // Timer/Counter3 Output Compare Register B Bytes
  130. OCR3C : word absolute $00+$9C; // Timer/Counter3 Output Compare Register B Bytes
  131. OCR3CL : byte absolute $00+$9C; // Timer/Counter3 Output Compare Register B Bytes
  132. OCR3CH : byte absolute $00+$9C+1; // Timer/Counter3 Output Compare Register B Bytes
  133. ICR3 : word absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  134. ICR3L : byte absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  135. ICR3H : byte absolute $00+$96+1; // Timer/Counter3 Input Capture Register Bytes
  136. TIMSK3 : byte absolute $00+$71; // Timer/Counter3 Interrupt Mask Register
  137. TIFR3 : byte absolute $00+$38; // Timer/Counter3 Interrupt Flag register
  138. // TIMER_COUNTER_1
  139. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  140. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  141. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  142. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  143. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  144. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  145. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  146. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  147. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  148. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  149. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  150. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  151. OCR1C : word absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  152. OCR1CL : byte absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  153. OCR1CH : byte absolute $00+$8C+1; // Timer/Counter1 Output Compare Register C Bytes
  154. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  155. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  156. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  157. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  158. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  159. // JTAG
  160. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  161. // EXTERNAL_INTERRUPT
  162. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  163. EICRB : byte absolute $00+$6A; // External Interrupt Control Register B
  164. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  165. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  166. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  167. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  168. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  169. // AD_CONVERTER
  170. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  171. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  172. ADC : word absolute $00+$78; // ADC Data Register Bytes
  173. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  174. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  175. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  176. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 1
  177. // ANALOG_COMPARATOR
  178. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  179. DIDR1 : byte absolute $00+$7F; //
  180. // PLL
  181. PLLCSR : byte absolute $00+$49; // PLL Status and Control register
  182. // USB_GLOBAL
  183. USBINT : byte absolute $00+$DA; //
  184. USBSTA : byte absolute $00+$D9; //
  185. USBCON : byte absolute $00+$D8; // USB General Control Register
  186. UHWCON : byte absolute $00+$D7; // USB Hardware Configuration Register
  187. const
  188. // WDTCSR
  189. WDIF = 7; // Watchdog Timeout Interrupt Flag
  190. WDIE = 6; // Watchdog Timeout Interrupt Enable
  191. WDP = 0; // Watchdog Timer Prescaler Bits
  192. WDCE = 4; // Watchdog Change Enable
  193. WDE = 3; // Watch Dog Enable
  194. // SREG
  195. I = 7; // Global Interrupt Enable
  196. T = 6; // Bit Copy Storage
  197. H = 5; // Half Carry Flag
  198. S = 4; // Sign Bit
  199. V = 3; // Two's Complement Overflow Flag
  200. N = 2; // Negative Flag
  201. Z = 1; // Zero Flag
  202. C = 0; // Carry Flag
  203. // MCUCR
  204. JTD = 7; // JTAG Interface Disable
  205. PUD = 4; // Pull-up disable
  206. IVSEL = 1; // Interrupt Vector Select
  207. IVCE = 0; // Interrupt Vector Change Enable
  208. // MCUSR
  209. JTRF = 4; // JTAG Reset Flag
  210. WDRF = 3; // Watchdog Reset Flag
  211. BORF = 2; // Brown-out Reset Flag
  212. EXTRF = 1; // External Reset Flag
  213. PORF = 0; // Power-on reset flag
  214. // XMCRA
  215. SRE = 7; // External SRAM Enable
  216. SRL = 4; // Wait state page limit
  217. SRW1 = 2; // Wait state select bit upper page
  218. SRW0 = 0; // Wait state select bit lower page
  219. // XMCRB
  220. XMBK = 7; // External Memory Bus Keeper Enable
  221. XMM = 0; // External Memory High Mask
  222. // CLKPR
  223. CLKPCE = 7; //
  224. CLKPS = 0; //
  225. // SMCR
  226. SM = 1; // Sleep Mode Select bits
  227. SE = 0; // Sleep Enable
  228. // GPIOR2
  229. GPIOR = 0; // General Purpose IO Register 2 bis
  230. // GPIOR1
  231. // GPIOR0
  232. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  233. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  234. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  235. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  236. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  237. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  238. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  239. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  240. // PRR1
  241. PRUSB = 7; // Power Reduction USB
  242. PRTIM3 = 3; // Power Reduction Timer/Counter3
  243. PRUSART1 = 0; // Power Reduction USART1
  244. // PRR0
  245. PRTWI = 7; // Power Reduction TWI
  246. PRTIM2 = 6; // Power Reduction Timer/Counter2
  247. PRTIM0 = 5; // Power Reduction Timer/Counter0
  248. PRTIM1 = 3; // Power Reduction Timer/Counter1
  249. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  250. PRADC = 0; // Power Reduction ADC
  251. // TWAMR
  252. TWAM = 1; //
  253. // TWCR
  254. TWINT = 7; // TWI Interrupt Flag
  255. TWEA = 6; // TWI Enable Acknowledge Bit
  256. TWSTA = 5; // TWI Start Condition Bit
  257. TWSTO = 4; // TWI Stop Condition Bit
  258. TWWC = 3; // TWI Write Collition Flag
  259. TWEN = 2; // TWI Enable Bit
  260. TWIE = 0; // TWI Interrupt Enable
  261. // TWSR
  262. TWS = 3; // TWI Status
  263. TWPS = 0; // TWI Prescaler
  264. // TWAR
  265. TWA = 1; // TWI (Slave) Address register Bits
  266. TWGCE = 0; // TWI General Call Recognition Enable Bit
  267. // SPCR
  268. SPIE = 7; // SPI Interrupt Enable
  269. SPE = 6; // SPI Enable
  270. DORD = 5; // Data Order
  271. MSTR = 4; // Master/Slave Select
  272. CPOL = 3; // Clock polarity
  273. CPHA = 2; // Clock Phase
  274. SPR = 0; // SPI Clock Rate Selects
  275. // SPSR
  276. SPIF = 7; // SPI Interrupt Flag
  277. WCOL = 6; // Write Collision Flag
  278. SPI2X = 0; // Double SPI Speed Bit
  279. // UCSR1A
  280. RXC1 = 7; // USART Receive Complete
  281. TXC1 = 6; // USART Transmitt Complete
  282. UDRE1 = 5; // USART Data Register Empty
  283. FE1 = 4; // Framing Error
  284. DOR1 = 3; // Data overRun
  285. UPE1 = 2; // Parity Error
  286. U2X1 = 1; // Double the USART transmission speed
  287. MPCM1 = 0; // Multi-processor Communication Mode
  288. // UCSR1B
  289. RXCIE1 = 7; // RX Complete Interrupt Enable
  290. TXCIE1 = 6; // TX Complete Interrupt Enable
  291. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  292. RXEN1 = 4; // Receiver Enable
  293. TXEN1 = 3; // Transmitter Enable
  294. UCSZ12 = 2; // Character Size
  295. RXB81 = 1; // Receive Data Bit 8
  296. TXB81 = 0; // Transmit Data Bit 8
  297. // UCSR1C
  298. UMSEL1 = 6; // USART Mode Select
  299. UPM1 = 4; // Parity Mode Bits
  300. USBS1 = 3; // Stop Bit Select
  301. UCSZ1 = 1; // Character Size
  302. UCPOL1 = 0; // Clock Polarity
  303. // UEIENX
  304. FLERRE = 7; //
  305. NAKINE = 6; //
  306. NAKOUTE = 4; //
  307. RXSTPE = 3; //
  308. RXOUTE = 2; //
  309. STALLEDE = 1; //
  310. TXINE = 0; //
  311. // UESTA1X
  312. CTRLDIR = 2; //
  313. CURRBK = 0; //
  314. // UESTA0X
  315. CFGOK = 7; //
  316. OVERFI = 6; //
  317. UNDERFI = 5; //
  318. DTSEQ = 2; //
  319. NBUSYBK = 0; //
  320. // UECFG1X
  321. EPSIZE = 4; //
  322. EPBK = 2; //
  323. ALLOC = 1; //
  324. // UECFG0X
  325. EPTYPE = 6; //
  326. EPDIR = 0; //
  327. // UECONX
  328. STALLRQ = 5; //
  329. STALLRQC = 4; //
  330. RSTDT = 3; //
  331. EPEN = 0; //
  332. // UERST
  333. EPRST = 0; //
  334. // UEINTX
  335. FIFOCON = 7; //
  336. NAKINI = 6; //
  337. RWAL = 5; //
  338. NAKOUTI = 4; //
  339. RXSTPI = 3; //
  340. RXOUTI = 2; //
  341. STALLEDI = 1; //
  342. TXINI = 0; //
  343. // UDMFN
  344. FNCERR = 4; //
  345. // UDADDR
  346. ADDEN = 7; //
  347. UADD = 0; //
  348. // UDIEN
  349. UPRSME = 6; //
  350. EORSME = 5; //
  351. WAKEUPE = 4; //
  352. EORSTE = 3; //
  353. SOFE = 2; //
  354. SUSPE = 0; //
  355. // UDINT
  356. UPRSMI = 6; //
  357. EORSMI = 5; //
  358. WAKEUPI = 4; //
  359. EORSTI = 3; //
  360. SOFI = 2; //
  361. SUSPI = 0; //
  362. // UDCON
  363. LSM = 2; //
  364. RMWKUP = 1; //
  365. DETACH = 0; //
  366. // SPMCSR
  367. SPMIE = 7; // SPM Interrupt Enable
  368. RWWSB = 6; // Read While Write Section Busy
  369. SIGRD = 5; // Signature Row Read
  370. RWWSRE = 4; // Read While Write section read enable
  371. BLBSET = 3; // Boot Lock Bit Set
  372. PGWRT = 2; // Page Write
  373. PGERS = 1; // Page Erase
  374. SPMEN = 0; // Store Program Memory Enable
  375. // EECR
  376. EEPM = 4; // EEPROM Programming Mode Bits
  377. EERIE = 3; // EEPROM Ready Interrupt Enable
  378. EEMPE = 2; // EEPROM Master Write Enable
  379. EEPE = 1; // EEPROM Write Enable
  380. EERE = 0; // EEPROM Read Enable
  381. // TCCR0B
  382. FOC0A = 7; // Force Output Compare A
  383. FOC0B = 6; // Force Output Compare B
  384. WGM02 = 3; //
  385. CS0 = 0; // Clock Select
  386. // TCCR0A
  387. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  388. COM0B = 4; // Compare Output Mode, Fast PWm
  389. WGM0 = 0; // Waveform Generation Mode
  390. // TIMSK0
  391. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  392. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  393. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  394. // TIFR0
  395. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  396. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  397. TOV0 = 0; // Timer/Counter0 Overflow Flag
  398. // GTCCR
  399. TSM = 7; // Timer/Counter Synchronization Mode
  400. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  401. // TIMSK2
  402. OCIE2B = 2; // Timer/Counter2 Output Compare Match B Interrupt Enable
  403. OCIE2A = 1; // Timer/Counter2 Output Compare Match A Interrupt Enable
  404. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  405. // TIFR2
  406. OCF2B = 2; // Output Compare Flag 2B
  407. OCF2A = 1; // Output Compare Flag 2A
  408. TOV2 = 0; // Timer/Counter2 Overflow Flag
  409. // TCCR2A
  410. COM2A = 6; // Compare Output Mode bits
  411. COM2B = 4; // Compare Output Mode bits
  412. WGM2 = 0; // Waveform Genration Mode
  413. // TCCR2B
  414. FOC2A = 7; // Force Output Compare A
  415. FOC2B = 6; // Force Output Compare B
  416. WGM22 = 3; // Waveform Generation Mode
  417. CS2 = 0; // Clock Select bits
  418. // ASSR
  419. EXCLK = 6; // Enable External Clock Input
  420. AS2 = 5; // Asynchronous Timer/Counter2
  421. TCN2UB = 4; // Timer/Counter2 Update Busy
  422. OCR2AUB = 3; // Output Compare Register2 Update Busy
  423. OCR2BUB = 2; // Output Compare Register 2 Update Busy
  424. TCR2AUB = 1; // Timer/Counter Control Register2 Update Busy
  425. TCR2BUB = 0; // Timer/Counter Control Register2 Update Busy
  426. // GTCCR
  427. PSRASY = 1; // Prescaler Reset Timer/Counter2
  428. // TCCR3A
  429. COM3A = 6; // Compare Output Mode 1A, bits
  430. COM3B = 4; // Compare Output Mode 3B, bits
  431. COM3C = 2; // Compare Output Mode 3C, bits
  432. WGM3 = 0; // Waveform Generation Mode
  433. // TCCR3B
  434. ICNC3 = 7; // Input Capture 3 Noise Canceler
  435. ICES3 = 6; // Input Capture 3 Edge Select
  436. CS3 = 0; // Prescaler source of Timer/Counter 3
  437. // TCCR3C
  438. FOC3A = 7; // Force Output Compare 3A
  439. FOC3B = 6; // Force Output Compare 3B
  440. FOC3C = 5; // Force Output Compare 3C
  441. // TIMSK3
  442. ICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  443. OCIE3C = 3; // Timer/Counter3 Output Compare C Match Interrupt Enable
  444. OCIE3B = 2; // Timer/Counter3 Output Compare B Match Interrupt Enable
  445. OCIE3A = 1; // Timer/Counter3 Output Compare A Match Interrupt Enable
  446. TOIE3 = 0; // Timer/Counter3 Overflow Interrupt Enable
  447. // TIFR3
  448. ICF3 = 5; // Input Capture Flag 3
  449. OCF3C = 3; // Output Compare Flag 3C
  450. OCF3B = 2; // Output Compare Flag 3B
  451. OCF3A = 1; // Output Compare Flag 3A
  452. TOV3 = 0; // Timer/Counter3 Overflow Flag
  453. // TCCR1A
  454. COM1A = 6; // Compare Output Mode 1A, bits
  455. COM1B = 4; // Compare Output Mode 1B, bits
  456. COM1C = 2; // Compare Output Mode 1C, bits
  457. WGM1 = 0; // Waveform Generation Mode
  458. // TCCR1B
  459. ICNC1 = 7; // Input Capture 1 Noise Canceler
  460. ICES1 = 6; // Input Capture 1 Edge Select
  461. CS1 = 0; // Prescaler source of Timer/Counter 1
  462. // TCCR1C
  463. FOC1A = 7; // Force Output Compare 1A
  464. FOC1B = 6; // Force Output Compare 1B
  465. FOC1C = 5; // Force Output Compare 1C
  466. // TIMSK1
  467. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  468. OCIE1C = 3; // Timer/Counter1 Output Compare C Match Interrupt Enable
  469. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  470. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  471. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  472. // TIFR1
  473. ICF1 = 5; // Input Capture Flag 1
  474. OCF1C = 3; // Output Compare Flag 1C
  475. OCF1B = 2; // Output Compare Flag 1B
  476. OCF1A = 1; // Output Compare Flag 1A
  477. TOV1 = 0; // Timer/Counter1 Overflow Flag
  478. // MCUCR
  479. // MCUSR
  480. // EICRA
  481. ISC3 = 6; // External Interrupt Sense Control Bit
  482. ISC2 = 4; // External Interrupt Sense Control Bit
  483. ISC1 = 2; // External Interrupt Sense Control Bit
  484. ISC0 = 0; // External Interrupt Sense Control Bit
  485. // EICRB
  486. ISC7 = 6; // External Interrupt 7-4 Sense Control Bit
  487. ISC6 = 4; // External Interrupt 7-4 Sense Control Bit
  488. ISC5 = 2; // External Interrupt 7-4 Sense Control Bit
  489. ISC4 = 0; // External Interrupt 7-4 Sense Control Bit
  490. // EIMSK
  491. INT = 0; // External Interrupt Request 7 Enable
  492. // EIFR
  493. INTF = 0; // External Interrupt Flags
  494. // PCIFR
  495. PCIF0 = 0; // Pin Change Interrupt Flag 0
  496. // PCICR
  497. PCIE0 = 0; // Pin Change Interrupt Enable 0
  498. // ADMUX
  499. REFS = 6; // Reference Selection Bits
  500. ADLAR = 5; // Left Adjust Result
  501. MUX = 0; // Analog Channel and Gain Selection Bits
  502. // ADCSRA
  503. ADEN = 7; // ADC Enable
  504. ADSC = 6; // ADC Start Conversion
  505. ADATE = 5; // ADC Auto Trigger Enable
  506. ADIF = 4; // ADC Interrupt Flag
  507. ADIE = 3; // ADC Interrupt Enable
  508. ADPS = 0; // ADC Prescaler Select Bits
  509. // ADCSRB
  510. ADHSM = 7; // ADC High Speed Mode
  511. ADTS = 0; // ADC Auto Trigger Sources
  512. // DIDR0
  513. ADC7D = 7; // ADC7 Digital input Disable
  514. ADC6D = 6; // ADC6 Digital input Disable
  515. ADC5D = 5; // ADC5 Digital input Disable
  516. ADC4D = 4; // ADC4 Digital input Disable
  517. ADC3D = 3; // ADC3 Digital input Disable
  518. ADC2D = 2; // ADC2 Digital input Disable
  519. ADC1D = 1; // ADC1 Digital input Disable
  520. ADC0D = 0; // ADC0 Digital input Disable
  521. // ADCSRB
  522. ACME = 6; // Analog Comparator Multiplexer Enable
  523. // ACSR
  524. ACD = 7; // Analog Comparator Disable
  525. ACBG = 6; // Analog Comparator Bandgap Select
  526. ACO = 5; // Analog Compare Output
  527. ACI = 4; // Analog Comparator Interrupt Flag
  528. ACIE = 3; // Analog Comparator Interrupt Enable
  529. ACIC = 2; // Analog Comparator Input Capture Enable
  530. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  531. // DIDR1
  532. AIN1D = 1; // AIN1 Digital Input Disable
  533. AIN0D = 0; // AIN0 Digital Input Disable
  534. // PLLCSR
  535. PLLP = 2; // PLL prescaler Bits
  536. PLLE = 1; // PLL Enable Bit
  537. PLOCK = 0; // PLL Lock Status Bit
  538. // USBINT
  539. IDTI = 1; //
  540. VBUSTI = 0; //
  541. // USBSTA
  542. SPEED = 3; //
  543. ID = 1; //
  544. VBUS = 0; //
  545. // USBCON
  546. USBE = 7; //
  547. HOST = 6; //
  548. FRZCLK = 5; //
  549. OTGPADE = 4; //
  550. IDTE = 1; //
  551. VBUSTE = 0; //
  552. // UHWCON
  553. UIMOD = 7; //
  554. UIDE = 6; //
  555. UVCONE = 4; //
  556. UVREGE = 0; //
  557. implementation
  558. {$i avrcommon.inc}
  559. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  560. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  561. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  562. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 4 External Interrupt Request 3
  563. procedure INT4_ISR; external name 'INT4_ISR'; // Interrupt 5 External Interrupt Request 4
  564. procedure INT5_ISR; external name 'INT5_ISR'; // Interrupt 6 External Interrupt Request 5
  565. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 7 External Interrupt Request 6
  566. procedure INT7_ISR; external name 'INT7_ISR'; // Interrupt 8 External Interrupt Request 7
  567. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 9 Pin Change Interrupt Request 0
  568. procedure USB_GEN_ISR; external name 'USB_GEN_ISR'; // Interrupt 10 USB General Interrupt Request
  569. procedure USB_COM_ISR; external name 'USB_COM_ISR'; // Interrupt 11 USB Endpoint/Pipe Interrupt Communication Request
  570. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 12 Watchdog Time-out Interrupt
  571. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 13 Timer/Counter2 Compare Match A
  572. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 14 Timer/Counter2 Compare Match B
  573. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 15 Timer/Counter2 Overflow
  574. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 16 Timer/Counter1 Capture Event
  575. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 17 Timer/Counter1 Compare Match A
  576. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 18 Timer/Counter1 Compare Match B
  577. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 19 Timer/Counter1 Compare Match C
  578. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 20 Timer/Counter1 Overflow
  579. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 21 Timer/Counter0 Compare Match A
  580. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 22 Timer/Counter0 Compare Match B
  581. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 23 Timer/Counter0 Overflow
  582. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 24 SPI Serial Transfer Complete
  583. procedure USART1__RX_ISR; external name 'USART1__RX_ISR'; // Interrupt 25 USART1, Rx Complete
  584. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 26 USART1 Data register Empty
  585. procedure USART1__TX_ISR; external name 'USART1__TX_ISR'; // Interrupt 27 USART1, Tx Complete
  586. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 28 Analog Comparator
  587. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 29 ADC Conversion Complete
  588. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 30 EEPROM Ready
  589. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 31 Timer/Counter3 Capture Event
  590. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 32 Timer/Counter3 Compare Match A
  591. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 33 Timer/Counter3 Compare Match B
  592. procedure TIMER3_COMPC_ISR; external name 'TIMER3_COMPC_ISR'; // Interrupt 34 Timer/Counter3 Compare Match C
  593. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 35 Timer/Counter3 Overflow
  594. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 36 2-wire Serial Interface
  595. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 37 Store Program Memory Read
  596. procedure _FPC_start; assembler; nostackframe;
  597. label
  598. _start;
  599. asm
  600. .init
  601. .globl _start
  602. jmp _start
  603. jmp INT0_ISR
  604. jmp INT1_ISR
  605. jmp INT2_ISR
  606. jmp INT3_ISR
  607. jmp INT4_ISR
  608. jmp INT5_ISR
  609. jmp INT6_ISR
  610. jmp INT7_ISR
  611. jmp PCINT0_ISR
  612. jmp USB_GEN_ISR
  613. jmp USB_COM_ISR
  614. jmp WDT_ISR
  615. jmp TIMER2_COMPA_ISR
  616. jmp TIMER2_COMPB_ISR
  617. jmp TIMER2_OVF_ISR
  618. jmp TIMER1_CAPT_ISR
  619. jmp TIMER1_COMPA_ISR
  620. jmp TIMER1_COMPB_ISR
  621. jmp TIMER1_COMPC_ISR
  622. jmp TIMER1_OVF_ISR
  623. jmp TIMER0_COMPA_ISR
  624. jmp TIMER0_COMPB_ISR
  625. jmp TIMER0_OVF_ISR
  626. jmp SPI__STC_ISR
  627. jmp USART1__RX_ISR
  628. jmp USART1__UDRE_ISR
  629. jmp USART1__TX_ISR
  630. jmp ANALOG_COMP_ISR
  631. jmp ADC_ISR
  632. jmp EE_READY_ISR
  633. jmp TIMER3_CAPT_ISR
  634. jmp TIMER3_COMPA_ISR
  635. jmp TIMER3_COMPB_ISR
  636. jmp TIMER3_COMPC_ISR
  637. jmp TIMER3_OVF_ISR
  638. jmp TWI_ISR
  639. jmp SPM_READY_ISR
  640. {$i start.inc}
  641. .weak INT0_ISR
  642. .weak INT1_ISR
  643. .weak INT2_ISR
  644. .weak INT3_ISR
  645. .weak INT4_ISR
  646. .weak INT5_ISR
  647. .weak INT6_ISR
  648. .weak INT7_ISR
  649. .weak PCINT0_ISR
  650. .weak USB_GEN_ISR
  651. .weak USB_COM_ISR
  652. .weak WDT_ISR
  653. .weak TIMER2_COMPA_ISR
  654. .weak TIMER2_COMPB_ISR
  655. .weak TIMER2_OVF_ISR
  656. .weak TIMER1_CAPT_ISR
  657. .weak TIMER1_COMPA_ISR
  658. .weak TIMER1_COMPB_ISR
  659. .weak TIMER1_COMPC_ISR
  660. .weak TIMER1_OVF_ISR
  661. .weak TIMER0_COMPA_ISR
  662. .weak TIMER0_COMPB_ISR
  663. .weak TIMER0_OVF_ISR
  664. .weak SPI__STC_ISR
  665. .weak USART1__RX_ISR
  666. .weak USART1__UDRE_ISR
  667. .weak USART1__TX_ISR
  668. .weak ANALOG_COMP_ISR
  669. .weak ADC_ISR
  670. .weak EE_READY_ISR
  671. .weak TIMER3_CAPT_ISR
  672. .weak TIMER3_COMPA_ISR
  673. .weak TIMER3_COMPB_ISR
  674. .weak TIMER3_COMPC_ISR
  675. .weak TIMER3_OVF_ISR
  676. .weak TWI_ISR
  677. .weak SPM_READY_ISR
  678. .set INT0_ISR, Default_IRQ_handler
  679. .set INT1_ISR, Default_IRQ_handler
  680. .set INT2_ISR, Default_IRQ_handler
  681. .set INT3_ISR, Default_IRQ_handler
  682. .set INT4_ISR, Default_IRQ_handler
  683. .set INT5_ISR, Default_IRQ_handler
  684. .set INT6_ISR, Default_IRQ_handler
  685. .set INT7_ISR, Default_IRQ_handler
  686. .set PCINT0_ISR, Default_IRQ_handler
  687. .set USB_GEN_ISR, Default_IRQ_handler
  688. .set USB_COM_ISR, Default_IRQ_handler
  689. .set WDT_ISR, Default_IRQ_handler
  690. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  691. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  692. .set TIMER2_OVF_ISR, Default_IRQ_handler
  693. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  694. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  695. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  696. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  697. .set TIMER1_OVF_ISR, Default_IRQ_handler
  698. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  699. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  700. .set TIMER0_OVF_ISR, Default_IRQ_handler
  701. .set SPI__STC_ISR, Default_IRQ_handler
  702. .set USART1__RX_ISR, Default_IRQ_handler
  703. .set USART1__UDRE_ISR, Default_IRQ_handler
  704. .set USART1__TX_ISR, Default_IRQ_handler
  705. .set ANALOG_COMP_ISR, Default_IRQ_handler
  706. .set ADC_ISR, Default_IRQ_handler
  707. .set EE_READY_ISR, Default_IRQ_handler
  708. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  709. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  710. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  711. .set TIMER3_COMPC_ISR, Default_IRQ_handler
  712. .set TIMER3_OVF_ISR, Default_IRQ_handler
  713. .set TWI_ISR, Default_IRQ_handler
  714. .set SPM_READY_ISR, Default_IRQ_handler
  715. end;
  716. end.