at90usb646.pp 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838
  1. unit AT90USB646;
  2. {$goto on}
  3. interface
  4. var
  5. // WATCHDOG
  6. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  7. // PORTA
  8. PORTA : byte absolute $00+$22; // Port A Data Register
  9. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  10. PINA : byte absolute $00+$20; // Port A Input Pins
  11. // PORTB
  12. PORTB : byte absolute $00+$25; // Port B Data Register
  13. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  14. PINB : byte absolute $00+$23; // Port B Input Pins
  15. // PORTC
  16. PORTC : byte absolute $00+$28; // Port C Data Register
  17. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  18. PINC : byte absolute $00+$26; // Port C Input Pins
  19. // PORTD
  20. PORTD : byte absolute $00+$2B; // Port D Data Register
  21. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  22. PIND : byte absolute $00+$29; // Port D Input Pins
  23. // PORTE
  24. PORTE : byte absolute $00+$2E; // Data Register, Port E
  25. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  26. PINE : byte absolute $00+$2C; // Input Pins, Port E
  27. // PORTF
  28. PORTF : byte absolute $00+$31; // Data Register, Port F
  29. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  30. PINF : byte absolute $00+$2F; // Input Pins, Port F
  31. // CPU
  32. SREG : byte absolute $00+$5F; // Status Register
  33. SP : word absolute $00+$5D; // Stack Pointer
  34. SPL : byte absolute $00+$5D; // Stack Pointer
  35. SPH : byte absolute $00+$5D+1; // Stack Pointer
  36. MCUCR : byte absolute $00+$55; // MCU Control Register
  37. MCUSR : byte absolute $00+$54; // MCU Status Register
  38. XMCRA : byte absolute $00+$74; // External Memory Control Register A
  39. XMCRB : byte absolute $00+$75; // External Memory Control Register B
  40. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  41. CLKPR : byte absolute $00+$61; //
  42. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  43. EIND : byte absolute $00+$5C; // Extended Indirect Register
  44. RAMPZ : byte absolute $00+$5B; // RAM Page Z Select Register
  45. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  46. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  47. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  48. PRR1 : byte absolute $00+$65; // Power Reduction Register1
  49. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  50. // TWI
  51. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  52. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  53. TWCR : byte absolute $00+$BC; // TWI Control Register
  54. TWSR : byte absolute $00+$B9; // TWI Status Register
  55. TWDR : byte absolute $00+$BB; // TWI Data register
  56. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  57. // SPI
  58. SPCR : byte absolute $00+$4C; // SPI Control Register
  59. SPSR : byte absolute $00+$4D; // SPI Status Register
  60. SPDR : byte absolute $00+$4E; // SPI Data Register
  61. // USART1
  62. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  63. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  64. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  65. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  66. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  67. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  68. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  69. // USB_DEVICE
  70. UEINT : byte absolute $00+$F4; //
  71. UEBCHX : byte absolute $00+$F3; //
  72. UEBCLX : byte absolute $00+$F2; //
  73. UEDATX : byte absolute $00+$F1; //
  74. UEIENX : byte absolute $00+$F0; //
  75. UESTA1X : byte absolute $00+$EF; //
  76. UESTA0X : byte absolute $00+$EE; //
  77. UECFG1X : byte absolute $00+$ED; //
  78. UECFG0X : byte absolute $00+$EC; //
  79. UECONX : byte absolute $00+$EB; //
  80. UERST : byte absolute $00+$EA; //
  81. UENUM : byte absolute $00+$E9; //
  82. UEINTX : byte absolute $00+$E8; //
  83. UDMFN : byte absolute $00+$E6; //
  84. UDFNUM : word absolute $00+$E4; //
  85. UDFNUML : byte absolute $00+$E4; //
  86. UDFNUMH : byte absolute $00+$E4+1; //
  87. UDADDR : byte absolute $00+$E3; //
  88. UDIEN : byte absolute $00+$E2; //
  89. UDINT : byte absolute $00+$E1; //
  90. UDCON : byte absolute $00+$E0; //
  91. // USB_GLOBAL
  92. OTGINT : byte absolute $00+$DF; //
  93. OTGIEN : byte absolute $00+$DE; //
  94. OTGCON : byte absolute $00+$DD; //
  95. OTGTCON : byte absolute $00+$F9; //
  96. USBINT : byte absolute $00+$DA; //
  97. USBSTA : byte absolute $00+$D9; //
  98. USBCON : byte absolute $00+$D8; // USB General Control Register
  99. UHWCON : byte absolute $00+$D7; // USB Hardware Configuration Register
  100. // USB_HOST
  101. UPERRX : byte absolute $00+$F5; //
  102. UPINT : byte absolute $00+$F8; //
  103. UPBCHX : byte absolute $00+$F7; //
  104. UPBCLX : byte absolute $00+$F6; //
  105. UPDATX : byte absolute $00+$AF; //
  106. UPIENX : byte absolute $00+$AE; //
  107. UPCFG2X : byte absolute $00+$AD; //
  108. UPSTAX : byte absolute $00+$AC; //
  109. UPCFG1X : byte absolute $00+$AB; //
  110. UPCFG0X : byte absolute $00+$AA; //
  111. UPCONX : byte absolute $00+$A9; //
  112. UPRST : byte absolute $00+$A8; //
  113. UPNUM : byte absolute $00+$A7; //
  114. UPINTX : byte absolute $00+$A6; //
  115. UPINRQX : byte absolute $00+$A5; //
  116. UHFLEN : byte absolute $00+$A4; //
  117. UHFNUM : word absolute $00+$A2; //
  118. UHFNUML : byte absolute $00+$A2; //
  119. UHFNUMH : byte absolute $00+$A2+1; //
  120. UHADDR : byte absolute $00+$A1; //
  121. UHIEN : byte absolute $00+$A0; //
  122. UHINT : byte absolute $00+$9F; //
  123. UHCON : byte absolute $00+$9E; //
  124. // BOOT_LOAD
  125. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  126. // EEPROM
  127. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  128. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  129. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  130. EEDR : byte absolute $00+$40; // EEPROM Data Register
  131. EECR : byte absolute $00+$3F; // EEPROM Control Register
  132. // TIMER_COUNTER_0
  133. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  134. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  135. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  136. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  137. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  138. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  139. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  140. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  141. // TIMER_COUNTER_2
  142. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  143. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  144. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register A
  145. TCCR2B : byte absolute $00+$B1; // Timer/Counter2 Control Register B
  146. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  147. OCR2B : byte absolute $00+$B4; // Timer/Counter2 Output Compare Register B
  148. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register A
  149. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  150. // TIMER_COUNTER_3
  151. TCCR3A : byte absolute $00+$90; // Timer/Counter3 Control Register A
  152. TCCR3B : byte absolute $00+$91; // Timer/Counter3 Control Register B
  153. TCCR3C : byte absolute $00+$92; // Timer/Counter 3 Control Register C
  154. TCNT3 : word absolute $00+$94; // Timer/Counter3 Bytes
  155. TCNT3L : byte absolute $00+$94; // Timer/Counter3 Bytes
  156. TCNT3H : byte absolute $00+$94+1; // Timer/Counter3 Bytes
  157. OCR3A : word absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  158. OCR3AL : byte absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  159. OCR3AH : byte absolute $00+$98+1; // Timer/Counter3 Output Compare Register A Bytes
  160. OCR3B : word absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  161. OCR3BL : byte absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  162. OCR3BH : byte absolute $00+$9A+1; // Timer/Counter3 Output Compare Register B Bytes
  163. OCR3C : word absolute $00+$9C; // Timer/Counter3 Output Compare Register B Bytes
  164. OCR3CL : byte absolute $00+$9C; // Timer/Counter3 Output Compare Register B Bytes
  165. OCR3CH : byte absolute $00+$9C+1; // Timer/Counter3 Output Compare Register B Bytes
  166. ICR3 : word absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  167. ICR3L : byte absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  168. ICR3H : byte absolute $00+$96+1; // Timer/Counter3 Input Capture Register Bytes
  169. TIMSK3 : byte absolute $00+$71; // Timer/Counter3 Interrupt Mask Register
  170. TIFR3 : byte absolute $00+$38; // Timer/Counter3 Interrupt Flag register
  171. // TIMER_COUNTER_1
  172. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  173. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  174. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  175. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  176. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  177. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  178. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  179. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  180. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  181. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  182. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  183. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  184. OCR1C : word absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  185. OCR1CL : byte absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  186. OCR1CH : byte absolute $00+$8C+1; // Timer/Counter1 Output Compare Register C Bytes
  187. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  188. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  189. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  190. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  191. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  192. // JTAG
  193. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  194. // EXTERNAL_INTERRUPT
  195. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  196. EICRB : byte absolute $00+$6A; // External Interrupt Control Register B
  197. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  198. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  199. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  200. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  201. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  202. // AD_CONVERTER
  203. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  204. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  205. ADC : word absolute $00+$78; // ADC Data Register Bytes
  206. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  207. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  208. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  209. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 1
  210. // ANALOG_COMPARATOR
  211. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  212. DIDR1 : byte absolute $00+$7F; //
  213. // PLL
  214. PLLCSR : byte absolute $00+$49; // PLL Status and Control register
  215. const
  216. // WDTCSR
  217. WDIF = 7; // Watchdog Timeout Interrupt Flag
  218. WDIE = 6; // Watchdog Timeout Interrupt Enable
  219. WDP = 0; // Watchdog Timer Prescaler Bits
  220. WDCE = 4; // Watchdog Change Enable
  221. WDE = 3; // Watch Dog Enable
  222. // SREG
  223. I = 7; // Global Interrupt Enable
  224. T = 6; // Bit Copy Storage
  225. H = 5; // Half Carry Flag
  226. S = 4; // Sign Bit
  227. V = 3; // Two's Complement Overflow Flag
  228. N = 2; // Negative Flag
  229. Z = 1; // Zero Flag
  230. C = 0; // Carry Flag
  231. // MCUCR
  232. JTD = 7; // JTAG Interface Disable
  233. PUD = 4; // Pull-up disable
  234. IVSEL = 1; // Interrupt Vector Select
  235. IVCE = 0; // Interrupt Vector Change Enable
  236. // MCUSR
  237. JTRF = 4; // JTAG Reset Flag
  238. WDRF = 3; // Watchdog Reset Flag
  239. BORF = 2; // Brown-out Reset Flag
  240. EXTRF = 1; // External Reset Flag
  241. PORF = 0; // Power-on reset flag
  242. // XMCRA
  243. SRE = 7; // External SRAM Enable
  244. SRL = 4; // Wait state page limit
  245. SRW1 = 2; // Wait state select bit upper page
  246. SRW0 = 0; // Wait state select bit lower page
  247. // XMCRB
  248. XMBK = 7; // External Memory Bus Keeper Enable
  249. XMM = 0; // External Memory High Mask
  250. // CLKPR
  251. CLKPCE = 7; //
  252. CLKPS = 0; //
  253. // SMCR
  254. SM = 1; // Sleep Mode Select bits
  255. SE = 0; // Sleep Enable
  256. // GPIOR2
  257. GPIOR = 0; // General Purpose IO Register 2 bis
  258. // GPIOR1
  259. // GPIOR0
  260. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  261. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  262. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  263. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  264. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  265. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  266. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  267. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  268. // PRR1
  269. PRUSB = 7; // Power Reduction USB
  270. PRTIM3 = 3; // Power Reduction Timer/Counter3
  271. PRUSART1 = 0; // Power Reduction USART1
  272. // PRR0
  273. PRTWI = 7; // Power Reduction TWI
  274. PRTIM2 = 6; // Power Reduction Timer/Counter2
  275. PRTIM0 = 5; // Power Reduction Timer/Counter0
  276. PRTIM1 = 3; // Power Reduction Timer/Counter1
  277. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  278. PRADC = 0; // Power Reduction ADC
  279. // TWAMR
  280. TWAM = 1; //
  281. // TWCR
  282. TWINT = 7; // TWI Interrupt Flag
  283. TWEA = 6; // TWI Enable Acknowledge Bit
  284. TWSTA = 5; // TWI Start Condition Bit
  285. TWSTO = 4; // TWI Stop Condition Bit
  286. TWWC = 3; // TWI Write Collition Flag
  287. TWEN = 2; // TWI Enable Bit
  288. TWIE = 0; // TWI Interrupt Enable
  289. // TWSR
  290. TWS = 3; // TWI Status
  291. TWPS = 0; // TWI Prescaler
  292. // TWAR
  293. TWA = 1; // TWI (Slave) Address register Bits
  294. TWGCE = 0; // TWI General Call Recognition Enable Bit
  295. // SPCR
  296. SPIE = 7; // SPI Interrupt Enable
  297. SPE = 6; // SPI Enable
  298. DORD = 5; // Data Order
  299. MSTR = 4; // Master/Slave Select
  300. CPOL = 3; // Clock polarity
  301. CPHA = 2; // Clock Phase
  302. SPR = 0; // SPI Clock Rate Selects
  303. // SPSR
  304. SPIF = 7; // SPI Interrupt Flag
  305. WCOL = 6; // Write Collision Flag
  306. SPI2X = 0; // Double SPI Speed Bit
  307. // UCSR1A
  308. RXC1 = 7; // USART Receive Complete
  309. TXC1 = 6; // USART Transmitt Complete
  310. UDRE1 = 5; // USART Data Register Empty
  311. FE1 = 4; // Framing Error
  312. DOR1 = 3; // Data overRun
  313. UPE1 = 2; // Parity Error
  314. U2X1 = 1; // Double the USART transmission speed
  315. MPCM1 = 0; // Multi-processor Communication Mode
  316. // UCSR1B
  317. RXCIE1 = 7; // RX Complete Interrupt Enable
  318. TXCIE1 = 6; // TX Complete Interrupt Enable
  319. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  320. RXEN1 = 4; // Receiver Enable
  321. TXEN1 = 3; // Transmitter Enable
  322. UCSZ12 = 2; // Character Size
  323. RXB81 = 1; // Receive Data Bit 8
  324. TXB81 = 0; // Transmit Data Bit 8
  325. // UCSR1C
  326. UMSEL1 = 6; // USART Mode Select
  327. UPM1 = 4; // Parity Mode Bits
  328. USBS1 = 3; // Stop Bit Select
  329. UCSZ1 = 1; // Character Size
  330. UCPOL1 = 0; // Clock Polarity
  331. // UEIENX
  332. FLERRE = 7; //
  333. NAKINE = 6; //
  334. NAKOUTE = 4; //
  335. RXSTPE = 3; //
  336. RXOUTE = 2; //
  337. STALLEDE = 1; //
  338. TXINE = 0; //
  339. // UESTA1X
  340. CTRLDIR = 2; //
  341. CURRBK = 0; //
  342. // UESTA0X
  343. CFGOK = 7; //
  344. OVERFI = 6; //
  345. UNDERFI = 5; //
  346. DTSEQ = 2; //
  347. NBUSYBK = 0; //
  348. // UECFG1X
  349. EPSIZE = 4; //
  350. EPBK = 2; //
  351. ALLOC = 1; //
  352. // UECFG0X
  353. EPTYPE = 6; //
  354. EPDIR = 0; //
  355. // UECONX
  356. STALLRQ = 5; //
  357. STALLRQC = 4; //
  358. RSTDT = 3; //
  359. EPEN = 0; //
  360. // UERST
  361. EPRST = 0; //
  362. // UEINTX
  363. FIFOCON = 7; //
  364. NAKINI = 6; //
  365. RWAL = 5; //
  366. NAKOUTI = 4; //
  367. RXSTPI = 3; //
  368. RXOUTI = 2; //
  369. STALLEDI = 1; //
  370. TXINI = 0; //
  371. // UDMFN
  372. FNCERR = 4; //
  373. // UDADDR
  374. ADDEN = 7; //
  375. UADD = 0; //
  376. // UDIEN
  377. UPRSME = 6; //
  378. EORSME = 5; //
  379. WAKEUPE = 4; //
  380. EORSTE = 3; //
  381. SOFE = 2; //
  382. SUSPE = 0; //
  383. // UDINT
  384. UPRSMI = 6; //
  385. EORSMI = 5; //
  386. WAKEUPI = 4; //
  387. EORSTI = 3; //
  388. SOFI = 2; //
  389. SUSPI = 0; //
  390. // UDCON
  391. LSM = 2; //
  392. RMWKUP = 1; //
  393. DETACH = 0; //
  394. // OTGINT
  395. STOI = 5; //
  396. HNPERRI = 4; //
  397. ROLEEXI = 3; //
  398. BCERRI = 2; //
  399. VBERRI = 1; //
  400. SRPI = 0; //
  401. // OTGIEN
  402. STOE = 5; //
  403. HNPERRE = 4; //
  404. ROLEEXE = 3; //
  405. BCERRE = 2; //
  406. VBERRE = 1; //
  407. SRPE = 0; //
  408. // OTGCON
  409. HNPREQ = 5; //
  410. SRPREQ = 4; //
  411. SRPSEL = 3; //
  412. VBUSHWC = 2; //
  413. VBUSREQ = 1; //
  414. VBUSRQC = 0; //
  415. // OTGTCON
  416. OTGTCON_7 = 7; //
  417. PAGE = 5; //
  418. VALUE_2 = 0; //
  419. // USBINT
  420. IDTI = 1; //
  421. VBUSTI = 0; //
  422. // USBSTA
  423. SPEED = 3; //
  424. ID = 1; //
  425. VBUS = 0; //
  426. // USBCON
  427. USBE = 7; //
  428. HOST = 6; //
  429. FRZCLK = 5; //
  430. OTGPADE = 4; //
  431. IDTE = 1; //
  432. VBUSTE = 0; //
  433. // UHWCON
  434. UIMOD = 7; //
  435. UIDE = 6; //
  436. UVCONE = 4; //
  437. UVREGE = 0; //
  438. // UPERRX
  439. COUNTER = 5; //
  440. CRC16 = 4; //
  441. TIMEOUT = 3; //
  442. PID = 2; //
  443. DATAPID = 1; //
  444. DATATGL = 0; //
  445. // UPIENX
  446. NAKEDE = 6; //
  447. PERRE = 4; //
  448. TXSTPE = 3; //
  449. TXOUTE = 2; //
  450. RXSTALLE = 1; //
  451. RXINE = 0; //
  452. // UPSTAX
  453. NBUSYK = 0; //
  454. // UPCFG1X
  455. PSIZE = 4; //
  456. PBK = 2; //
  457. // UPCFG0X
  458. PTYPE = 6; //
  459. PTOKEN = 4; //
  460. PEPNUM = 0; //
  461. // UPCONX
  462. PFREEZE = 6; //
  463. INMODE = 5; //
  464. PEN = 0; //
  465. // UPRST
  466. PRST = 0; //
  467. // UPINTX
  468. NAKEDI = 6; //
  469. PERRI = 4; //
  470. TXSTPI = 3; //
  471. TXOUTI = 2; //
  472. RXSTALLI = 1; //
  473. RXINI = 0; //
  474. // UHIEN
  475. HWUPE = 6; //
  476. HSOFE = 5; //
  477. RXRSME = 4; //
  478. RSMEDE = 3; //
  479. RSTE = 2; //
  480. DDISCE = 1; //
  481. DCONNE = 0; //
  482. // UHINT
  483. UHUPI = 6; //
  484. HSOFI = 5; //
  485. RXRSMI = 4; //
  486. RSMEDI = 3; //
  487. RSTI = 2; //
  488. DDISCI = 1; //
  489. DCONNI = 0; //
  490. // UHCON
  491. RESUME = 2; //
  492. RESET = 1; //
  493. SOFEN = 0; //
  494. // SPMCSR
  495. SPMIE = 7; // SPM Interrupt Enable
  496. RWWSB = 6; // Read While Write Section Busy
  497. SIGRD = 5; // Signature Row Read
  498. RWWSRE = 4; // Read While Write section read enable
  499. BLBSET = 3; // Boot Lock Bit Set
  500. PGWRT = 2; // Page Write
  501. PGERS = 1; // Page Erase
  502. SPMEN = 0; // Store Program Memory Enable
  503. // EECR
  504. EEPM = 4; // EEPROM Programming Mode Bits
  505. EERIE = 3; // EEPROM Ready Interrupt Enable
  506. EEMPE = 2; // EEPROM Master Write Enable
  507. EEPE = 1; // EEPROM Write Enable
  508. EERE = 0; // EEPROM Read Enable
  509. // TCCR0B
  510. FOC0A = 7; // Force Output Compare A
  511. FOC0B = 6; // Force Output Compare B
  512. WGM02 = 3; //
  513. CS0 = 0; // Clock Select
  514. // TCCR0A
  515. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  516. COM0B = 4; // Compare Output Mode, Fast PWm
  517. WGM0 = 0; // Waveform Generation Mode
  518. // TIMSK0
  519. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  520. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  521. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  522. // TIFR0
  523. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  524. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  525. TOV0 = 0; // Timer/Counter0 Overflow Flag
  526. // GTCCR
  527. TSM = 7; // Timer/Counter Synchronization Mode
  528. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  529. // TIMSK2
  530. OCIE2B = 2; // Timer/Counter2 Output Compare Match B Interrupt Enable
  531. OCIE2A = 1; // Timer/Counter2 Output Compare Match A Interrupt Enable
  532. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  533. // TIFR2
  534. OCF2B = 2; // Output Compare Flag 2B
  535. OCF2A = 1; // Output Compare Flag 2A
  536. TOV2 = 0; // Timer/Counter2 Overflow Flag
  537. // TCCR2A
  538. COM2A = 6; // Compare Output Mode bits
  539. COM2B = 4; // Compare Output Mode bits
  540. WGM2 = 0; // Waveform Genration Mode
  541. // TCCR2B
  542. FOC2A = 7; // Force Output Compare A
  543. FOC2B = 6; // Force Output Compare B
  544. WGM22 = 3; // Waveform Generation Mode
  545. CS2 = 0; // Clock Select bits
  546. // ASSR
  547. EXCLK = 6; // Enable External Clock Input
  548. AS2 = 5; // Asynchronous Timer/Counter2
  549. TCN2UB = 4; // Timer/Counter2 Update Busy
  550. OCR2AUB = 3; // Output Compare Register2 Update Busy
  551. OCR2BUB = 2; // Output Compare Register 2 Update Busy
  552. TCR2AUB = 1; // Timer/Counter Control Register2 Update Busy
  553. TCR2BUB = 0; // Timer/Counter Control Register2 Update Busy
  554. // GTCCR
  555. PSRASY = 1; // Prescaler Reset Timer/Counter2
  556. // TCCR3A
  557. COM3A = 6; // Compare Output Mode 1A, bits
  558. COM3B = 4; // Compare Output Mode 3B, bits
  559. COM3C = 2; // Compare Output Mode 3C, bits
  560. WGM3 = 0; // Waveform Generation Mode
  561. // TCCR3B
  562. ICNC3 = 7; // Input Capture 3 Noise Canceler
  563. ICES3 = 6; // Input Capture 3 Edge Select
  564. CS3 = 0; // Prescaler source of Timer/Counter 3
  565. // TCCR3C
  566. FOC3A = 7; // Force Output Compare 3A
  567. FOC3B = 6; // Force Output Compare 3B
  568. FOC3C = 5; // Force Output Compare 3C
  569. // TIMSK3
  570. ICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  571. OCIE3C = 3; // Timer/Counter3 Output Compare C Match Interrupt Enable
  572. OCIE3B = 2; // Timer/Counter3 Output Compare B Match Interrupt Enable
  573. OCIE3A = 1; // Timer/Counter3 Output Compare A Match Interrupt Enable
  574. TOIE3 = 0; // Timer/Counter3 Overflow Interrupt Enable
  575. // TIFR3
  576. ICF3 = 5; // Input Capture Flag 3
  577. OCF3C = 3; // Output Compare Flag 3C
  578. OCF3B = 2; // Output Compare Flag 3B
  579. OCF3A = 1; // Output Compare Flag 3A
  580. TOV3 = 0; // Timer/Counter3 Overflow Flag
  581. // TCCR1A
  582. COM1A = 6; // Compare Output Mode 1A, bits
  583. COM1B = 4; // Compare Output Mode 1B, bits
  584. COM1C = 2; // Compare Output Mode 1C, bits
  585. WGM1 = 0; // Waveform Generation Mode
  586. // TCCR1B
  587. ICNC1 = 7; // Input Capture 1 Noise Canceler
  588. ICES1 = 6; // Input Capture 1 Edge Select
  589. CS1 = 0; // Prescaler source of Timer/Counter 1
  590. // TCCR1C
  591. FOC1A = 7; // Force Output Compare 1A
  592. FOC1B = 6; // Force Output Compare 1B
  593. FOC1C = 5; // Force Output Compare 1C
  594. // TIMSK1
  595. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  596. OCIE1C = 3; // Timer/Counter1 Output Compare C Match Interrupt Enable
  597. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  598. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  599. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  600. // TIFR1
  601. ICF1 = 5; // Input Capture Flag 1
  602. OCF1C = 3; // Output Compare Flag 1C
  603. OCF1B = 2; // Output Compare Flag 1B
  604. OCF1A = 1; // Output Compare Flag 1A
  605. TOV1 = 0; // Timer/Counter1 Overflow Flag
  606. // MCUCR
  607. // MCUSR
  608. // EICRA
  609. ISC3 = 6; // External Interrupt Sense Control Bit
  610. ISC2 = 4; // External Interrupt Sense Control Bit
  611. ISC1 = 2; // External Interrupt Sense Control Bit
  612. ISC0 = 0; // External Interrupt Sense Control Bit
  613. // EICRB
  614. ISC7 = 6; // External Interrupt 7-4 Sense Control Bit
  615. ISC6 = 4; // External Interrupt 7-4 Sense Control Bit
  616. ISC5 = 2; // External Interrupt 7-4 Sense Control Bit
  617. ISC4 = 0; // External Interrupt 7-4 Sense Control Bit
  618. // EIMSK
  619. INT = 0; // External Interrupt Request 7 Enable
  620. // EIFR
  621. INTF = 0; // External Interrupt Flags
  622. // PCIFR
  623. PCIF0 = 0; // Pin Change Interrupt Flag 0
  624. // PCICR
  625. PCIE0 = 0; // Pin Change Interrupt Enable 0
  626. // ADMUX
  627. REFS = 6; // Reference Selection Bits
  628. ADLAR = 5; // Left Adjust Result
  629. MUX = 0; // Analog Channel and Gain Selection Bits
  630. // ADCSRA
  631. ADEN = 7; // ADC Enable
  632. ADSC = 6; // ADC Start Conversion
  633. ADATE = 5; // ADC Auto Trigger Enable
  634. ADIF = 4; // ADC Interrupt Flag
  635. ADIE = 3; // ADC Interrupt Enable
  636. ADPS = 0; // ADC Prescaler Select Bits
  637. // ADCSRB
  638. ADHSM = 7; // ADC High Speed Mode
  639. ADTS = 0; // ADC Auto Trigger Sources
  640. // DIDR0
  641. ADC7D = 7; // ADC7 Digital input Disable
  642. ADC6D = 6; // ADC6 Digital input Disable
  643. ADC5D = 5; // ADC5 Digital input Disable
  644. ADC4D = 4; // ADC4 Digital input Disable
  645. ADC3D = 3; // ADC3 Digital input Disable
  646. ADC2D = 2; // ADC2 Digital input Disable
  647. ADC1D = 1; // ADC1 Digital input Disable
  648. ADC0D = 0; // ADC0 Digital input Disable
  649. // ADCSRB
  650. ACME = 6; // Analog Comparator Multiplexer Enable
  651. // ACSR
  652. ACD = 7; // Analog Comparator Disable
  653. ACBG = 6; // Analog Comparator Bandgap Select
  654. ACO = 5; // Analog Compare Output
  655. ACI = 4; // Analog Comparator Interrupt Flag
  656. ACIE = 3; // Analog Comparator Interrupt Enable
  657. ACIC = 2; // Analog Comparator Input Capture Enable
  658. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  659. // DIDR1
  660. AIN1D = 1; // AIN1 Digital Input Disable
  661. AIN0D = 0; // AIN0 Digital Input Disable
  662. // PLLCSR
  663. PLLP = 2; // PLL prescaler Bits
  664. PLLE = 1; // PLL Enable Bit
  665. PLOCK = 0; // PLL Lock Status Bit
  666. implementation
  667. {$i avrcommon.inc}
  668. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  669. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  670. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  671. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 4 External Interrupt Request 3
  672. procedure INT4_ISR; external name 'INT4_ISR'; // Interrupt 5 External Interrupt Request 4
  673. procedure INT5_ISR; external name 'INT5_ISR'; // Interrupt 6 External Interrupt Request 5
  674. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 7 External Interrupt Request 6
  675. procedure INT7_ISR; external name 'INT7_ISR'; // Interrupt 8 External Interrupt Request 7
  676. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 9 Pin Change Interrupt Request 0
  677. procedure USB_GEN_ISR; external name 'USB_GEN_ISR'; // Interrupt 10 USB General Interrupt Request
  678. procedure USB_COM_ISR; external name 'USB_COM_ISR'; // Interrupt 11 USB Endpoint/Pipe Interrupt Communication Request
  679. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 12 Watchdog Time-out Interrupt
  680. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 13 Timer/Counter2 Compare Match A
  681. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 14 Timer/Counter2 Compare Match B
  682. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 15 Timer/Counter2 Overflow
  683. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 16 Timer/Counter1 Capture Event
  684. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 17 Timer/Counter1 Compare Match A
  685. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 18 Timer/Counter1 Compare Match B
  686. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 19 Timer/Counter1 Compare Match C
  687. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 20 Timer/Counter1 Overflow
  688. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 21 Timer/Counter0 Compare Match A
  689. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 22 Timer/Counter0 Compare Match B
  690. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 23 Timer/Counter0 Overflow
  691. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 24 SPI Serial Transfer Complete
  692. procedure USART1__RX_ISR; external name 'USART1__RX_ISR'; // Interrupt 25 USART1, Rx Complete
  693. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 26 USART1 Data register Empty
  694. procedure USART1__TX_ISR; external name 'USART1__TX_ISR'; // Interrupt 27 USART1, Tx Complete
  695. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 28 Analog Comparator
  696. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 29 ADC Conversion Complete
  697. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 30 EEPROM Ready
  698. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 31 Timer/Counter3 Capture Event
  699. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 32 Timer/Counter3 Compare Match A
  700. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 33 Timer/Counter3 Compare Match B
  701. procedure TIMER3_COMPC_ISR; external name 'TIMER3_COMPC_ISR'; // Interrupt 34 Timer/Counter3 Compare Match C
  702. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 35 Timer/Counter3 Overflow
  703. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 36 2-wire Serial Interface
  704. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 37 Store Program Memory Read
  705. procedure _FPC_start; assembler; nostackframe;
  706. label
  707. _start;
  708. asm
  709. .init
  710. .globl _start
  711. jmp _start
  712. jmp INT0_ISR
  713. jmp INT1_ISR
  714. jmp INT2_ISR
  715. jmp INT3_ISR
  716. jmp INT4_ISR
  717. jmp INT5_ISR
  718. jmp INT6_ISR
  719. jmp INT7_ISR
  720. jmp PCINT0_ISR
  721. jmp USB_GEN_ISR
  722. jmp USB_COM_ISR
  723. jmp WDT_ISR
  724. jmp TIMER2_COMPA_ISR
  725. jmp TIMER2_COMPB_ISR
  726. jmp TIMER2_OVF_ISR
  727. jmp TIMER1_CAPT_ISR
  728. jmp TIMER1_COMPA_ISR
  729. jmp TIMER1_COMPB_ISR
  730. jmp TIMER1_COMPC_ISR
  731. jmp TIMER1_OVF_ISR
  732. jmp TIMER0_COMPA_ISR
  733. jmp TIMER0_COMPB_ISR
  734. jmp TIMER0_OVF_ISR
  735. jmp SPI__STC_ISR
  736. jmp USART1__RX_ISR
  737. jmp USART1__UDRE_ISR
  738. jmp USART1__TX_ISR
  739. jmp ANALOG_COMP_ISR
  740. jmp ADC_ISR
  741. jmp EE_READY_ISR
  742. jmp TIMER3_CAPT_ISR
  743. jmp TIMER3_COMPA_ISR
  744. jmp TIMER3_COMPB_ISR
  745. jmp TIMER3_COMPC_ISR
  746. jmp TIMER3_OVF_ISR
  747. jmp TWI_ISR
  748. jmp SPM_READY_ISR
  749. {$i start.inc}
  750. .weak INT0_ISR
  751. .weak INT1_ISR
  752. .weak INT2_ISR
  753. .weak INT3_ISR
  754. .weak INT4_ISR
  755. .weak INT5_ISR
  756. .weak INT6_ISR
  757. .weak INT7_ISR
  758. .weak PCINT0_ISR
  759. .weak USB_GEN_ISR
  760. .weak USB_COM_ISR
  761. .weak WDT_ISR
  762. .weak TIMER2_COMPA_ISR
  763. .weak TIMER2_COMPB_ISR
  764. .weak TIMER2_OVF_ISR
  765. .weak TIMER1_CAPT_ISR
  766. .weak TIMER1_COMPA_ISR
  767. .weak TIMER1_COMPB_ISR
  768. .weak TIMER1_COMPC_ISR
  769. .weak TIMER1_OVF_ISR
  770. .weak TIMER0_COMPA_ISR
  771. .weak TIMER0_COMPB_ISR
  772. .weak TIMER0_OVF_ISR
  773. .weak SPI__STC_ISR
  774. .weak USART1__RX_ISR
  775. .weak USART1__UDRE_ISR
  776. .weak USART1__TX_ISR
  777. .weak ANALOG_COMP_ISR
  778. .weak ADC_ISR
  779. .weak EE_READY_ISR
  780. .weak TIMER3_CAPT_ISR
  781. .weak TIMER3_COMPA_ISR
  782. .weak TIMER3_COMPB_ISR
  783. .weak TIMER3_COMPC_ISR
  784. .weak TIMER3_OVF_ISR
  785. .weak TWI_ISR
  786. .weak SPM_READY_ISR
  787. .set INT0_ISR, Default_IRQ_handler
  788. .set INT1_ISR, Default_IRQ_handler
  789. .set INT2_ISR, Default_IRQ_handler
  790. .set INT3_ISR, Default_IRQ_handler
  791. .set INT4_ISR, Default_IRQ_handler
  792. .set INT5_ISR, Default_IRQ_handler
  793. .set INT6_ISR, Default_IRQ_handler
  794. .set INT7_ISR, Default_IRQ_handler
  795. .set PCINT0_ISR, Default_IRQ_handler
  796. .set USB_GEN_ISR, Default_IRQ_handler
  797. .set USB_COM_ISR, Default_IRQ_handler
  798. .set WDT_ISR, Default_IRQ_handler
  799. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  800. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  801. .set TIMER2_OVF_ISR, Default_IRQ_handler
  802. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  803. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  804. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  805. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  806. .set TIMER1_OVF_ISR, Default_IRQ_handler
  807. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  808. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  809. .set TIMER0_OVF_ISR, Default_IRQ_handler
  810. .set SPI__STC_ISR, Default_IRQ_handler
  811. .set USART1__RX_ISR, Default_IRQ_handler
  812. .set USART1__UDRE_ISR, Default_IRQ_handler
  813. .set USART1__TX_ISR, Default_IRQ_handler
  814. .set ANALOG_COMP_ISR, Default_IRQ_handler
  815. .set ADC_ISR, Default_IRQ_handler
  816. .set EE_READY_ISR, Default_IRQ_handler
  817. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  818. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  819. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  820. .set TIMER3_COMPC_ISR, Default_IRQ_handler
  821. .set TIMER3_OVF_ISR, Default_IRQ_handler
  822. .set TWI_ISR, Default_IRQ_handler
  823. .set SPM_READY_ISR, Default_IRQ_handler
  824. end;
  825. end.