cgcpu.pas 93 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372
  1. {
  2. Copyright (c) 1998-2002 by the FPC team
  3. This unit implements the code generator for the 680x0
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. cgbase,cgobj,globtype,
  22. aasmbase,aasmtai,aasmdata,aasmcpu,
  23. cpubase,cpuinfo,
  24. parabase,cpupara,
  25. node,symconst,symtype,symdef,
  26. cgutils,cg64f32;
  27. type
  28. tcg68k = class(tcg)
  29. procedure init_register_allocators;override;
  30. procedure done_register_allocators;override;
  31. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  32. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  33. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  34. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  35. procedure a_call_name(list : TAsmList;const s : string; weak: boolean);override;
  36. procedure a_call_reg(list : TAsmList;reg : tregister);override;
  37. procedure a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);override;
  38. procedure a_load_const_ref(list : TAsmList; tosize: tcgsize; a : tcgint;const ref : treference);override;
  39. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);override;
  40. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);override;
  41. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);override;
  42. procedure a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);override;
  43. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  44. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  45. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  46. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  47. procedure a_loadfpu_reg_cgpara(list : TAsmList; size : tcgsize;const reg : tregister;const cgpara : TCGPara); override;
  48. procedure a_loadfpu_ref_cgpara(list : TAsmList; size : tcgsize;const ref : treference;const cgpara : TCGPara);override;
  49. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  50. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference); override;
  51. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  52. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference); override;
  53. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister; l : tasmlabel);override;
  54. procedure a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const ref : treference; l : tasmlabel); override;
  55. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  56. procedure a_jmp_name(list : TAsmList;const s : string); override;
  57. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  58. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  59. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); override;
  60. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  61. { generates overflow checking code for a node }
  62. procedure g_overflowcheck(list: TAsmList; const l:tlocation; def:tdef); override;
  63. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  64. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  65. procedure g_save_registers(list:TAsmList);override;
  66. procedure g_restore_registers(list:TAsmList);override;
  67. procedure g_adjust_self_value(list:TAsmList;procdef:tprocdef;ioffset:tcgint);override;
  68. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  69. { # Sign or zero extend the register to a full 32-bit value.
  70. The new value is left in the same register.
  71. }
  72. procedure sign_extend(list: TAsmList;_oldsize : tcgsize; reg: tregister);
  73. procedure sign_extend(list: TAsmList;_oldsize : tcgsize; _newsize : tcgsize; reg: tregister);
  74. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  75. function fixref(list: TAsmList; var ref: treference): boolean;
  76. protected
  77. procedure call_rtl_mul_const_reg(list:tasmlist;size:tcgsize;a:tcgint;reg:tregister;const name:string);
  78. procedure call_rtl_mul_reg_reg(list:tasmlist;reg1,reg2:tregister;const name:string);
  79. private
  80. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  81. function force_to_dataregister(list: TAsmList; size: TCGSize; reg: TRegister): TRegister;
  82. procedure move_if_needed(list: TAsmList; size: TCGSize; src: TRegister; dest: TRegister);
  83. end;
  84. tcg64f68k = class(tcg64f32)
  85. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG; size: tcgsize; regsrc,regdst : tregister64);override;
  86. procedure a_op64_const_reg(list : TAsmList;op:TOpCG; size: tcgsize; value : int64;regdst : tregister64);override;
  87. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  88. end;
  89. { This function returns true if the reference+offset is valid.
  90. Otherwise extra code must be generated to solve the reference.
  91. On the m68k, this verifies that the reference is valid
  92. (e.g : if index register is used, then the max displacement
  93. is 256 bytes, if only base is used, then max displacement
  94. is 32K
  95. }
  96. function isvalidrefoffset(const ref: treference): boolean;
  97. function isvalidreference(const ref: treference): boolean;
  98. procedure create_codegen;
  99. implementation
  100. uses
  101. globals,verbose,systems,cutils,
  102. symsym,symtable,defutil,paramgr,procinfo,
  103. rgobj,tgobj,rgcpu,fmodule;
  104. const
  105. { opcode table lookup }
  106. topcg2tasmop: Array[topcg] of tasmop =
  107. (
  108. A_NONE,
  109. A_MOVE,
  110. A_ADD,
  111. A_AND,
  112. A_DIVU,
  113. A_DIVS,
  114. A_MULS,
  115. A_MULU,
  116. A_NEG,
  117. A_NOT,
  118. A_OR,
  119. A_ASR,
  120. A_LSL,
  121. A_LSR,
  122. A_SUB,
  123. A_EOR,
  124. A_ROL,
  125. A_ROR
  126. );
  127. { opcode with extend bits table lookup, used by 64bit cg }
  128. topcg2tasmopx: Array[topcg] of tasmop =
  129. (
  130. A_NONE,
  131. A_NONE,
  132. A_ADDX,
  133. A_NONE,
  134. A_NONE,
  135. A_NONE,
  136. A_NONE,
  137. A_NONE,
  138. A_NEGX,
  139. A_NONE,
  140. A_NONE,
  141. A_NONE,
  142. A_NONE,
  143. A_NONE,
  144. A_SUBX,
  145. A_NONE,
  146. A_NONE,
  147. A_NONE
  148. );
  149. TOpCmp2AsmCond: Array[topcmp] of TAsmCond =
  150. (
  151. C_NONE,
  152. C_EQ,
  153. C_GT,
  154. C_LT,
  155. C_GE,
  156. C_LE,
  157. C_NE,
  158. C_LS,
  159. C_CS,
  160. C_CC,
  161. C_HI
  162. );
  163. function isvalidreference(const ref: treference): boolean;
  164. begin
  165. isvalidreference:=isvalidrefoffset(ref) and
  166. { don't try to generate addressing with symbol and base reg and offset
  167. it might fail in linking stage if the symbol is more than 32k away (KB) }
  168. not (assigned(ref.symbol) and (ref.base <> NR_NO) and (ref.offset <> 0)) and
  169. { coldfire and 68000 cannot handle non-addressregs as bases }
  170. not ((current_settings.cputype in cpu_coldfire+[cpu_mc68000]) and
  171. not isaddressregister(ref.base));
  172. end;
  173. function isvalidrefoffset(const ref: treference): boolean;
  174. begin
  175. isvalidrefoffset := true;
  176. if ref.index <> NR_NO then
  177. begin
  178. // if ref.base <> NR_NO then
  179. // internalerror(2002081401);
  180. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  181. isvalidrefoffset := false
  182. end
  183. else
  184. begin
  185. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  186. isvalidrefoffset := false;
  187. end;
  188. end;
  189. {****************************************************************************}
  190. { TCG68K }
  191. {****************************************************************************}
  192. function use_push(const cgpara:tcgpara):boolean;
  193. begin
  194. result:=(not paramanager.use_fixed_stack) and
  195. assigned(cgpara.location) and
  196. (cgpara.location^.loc=LOC_REFERENCE) and
  197. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  198. end;
  199. procedure tcg68k.init_register_allocators;
  200. var
  201. reg: TSuperRegister;
  202. address_regs: array of TSuperRegister;
  203. begin
  204. inherited init_register_allocators;
  205. address_regs:=nil;
  206. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,
  207. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7],
  208. first_int_imreg,[]);
  209. { set up the array of address registers to use }
  210. for reg:=RS_A0 to RS_A6 do
  211. begin
  212. { don't hardwire the frame pointer register, because it can vary between target OS }
  213. if assigned(current_procinfo) and (current_procinfo.framepointer = NR_FRAME_POINTER_REG)
  214. and (reg = RS_FRAME_POINTER_REG) then
  215. continue;
  216. setlength(address_regs,length(address_regs)+1);
  217. address_regs[length(address_regs)-1]:=reg;
  218. end;
  219. rg[R_ADDRESSREGISTER]:=trgcpu.create(R_ADDRESSREGISTER,R_SUBWHOLE,
  220. address_regs, first_addr_imreg, []);
  221. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  222. [RS_FP0,RS_FP1,RS_FP2,RS_FP3,RS_FP4,RS_FP5,RS_FP6,RS_FP7],
  223. first_fpu_imreg,[]);
  224. end;
  225. procedure tcg68k.done_register_allocators;
  226. begin
  227. rg[R_INTREGISTER].free;
  228. rg[R_FPUREGISTER].free;
  229. rg[R_ADDRESSREGISTER].free;
  230. inherited done_register_allocators;
  231. end;
  232. procedure tcg68k.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  233. var
  234. pushsize : tcgsize;
  235. ref : treference;
  236. begin
  237. { it's probably necessary to port this from x86 later, or provide an m68k solution (KB) }
  238. { TODO: FIX ME! check_register_size()}
  239. // check_register_size(size,r);
  240. if use_push(cgpara) then
  241. begin
  242. cgpara.check_simple_location;
  243. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  244. pushsize:=cgpara.location^.size
  245. else
  246. pushsize:=int_cgsize(cgpara.alignment);
  247. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  248. ref.direction := dir_dec;
  249. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize),ref));
  250. end
  251. else
  252. inherited a_load_reg_cgpara(list,size,r,cgpara);
  253. end;
  254. procedure tcg68k.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  255. var
  256. pushsize : tcgsize;
  257. ref : treference;
  258. begin
  259. if use_push(cgpara) then
  260. begin
  261. cgpara.check_simple_location;
  262. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  263. pushsize:=cgpara.location^.size
  264. else
  265. pushsize:=int_cgsize(cgpara.alignment);
  266. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  267. ref.direction := dir_dec;
  268. list.concat(taicpu.op_const_ref(A_MOVE,tcgsize2opsize[pushsize],a,ref));
  269. end
  270. else
  271. inherited a_load_const_cgpara(list,size,a,cgpara);
  272. end;
  273. procedure tcg68k.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  274. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  275. var
  276. pushsize : tcgsize;
  277. tmpreg : tregister;
  278. href : treference;
  279. ref : treference;
  280. begin
  281. if not assigned(paraloc) then
  282. exit;
  283. { TODO: FIX ME!!! this also triggers location bug }
  284. {if (paraloc^.loc<>LOC_REFERENCE) or
  285. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  286. (tcgsize2size[paraloc^.size]>sizeof(tcgint)) then
  287. internalerror(200501162);}
  288. { Pushes are needed in reverse order, add the size of the
  289. current location to the offset where to load from. This
  290. prevents wrong calculations for the last location when
  291. the size is not a power of 2 }
  292. if assigned(paraloc^.next) then
  293. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  294. { Push the data starting at ofs }
  295. href:=r;
  296. inc(href.offset,ofs);
  297. fixref(list,href);
  298. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  299. pushsize:=paraloc^.size
  300. else
  301. pushsize:=int_cgsize(cgpara.alignment);
  302. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, tcgsize2size[pushsize]);
  303. ref.direction := dir_dec;
  304. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  305. begin
  306. tmpreg:=getintregister(list,pushsize);
  307. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  308. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[pushsize],tmpreg,ref));
  309. end
  310. else
  311. list.concat(taicpu.op_ref_ref(A_MOVE,tcgsize2opsize[pushsize],href,ref));
  312. end;
  313. var
  314. len : tcgint;
  315. href : treference;
  316. begin
  317. { cgpara.size=OS_NO requires a copy on the stack }
  318. if use_push(cgpara) then
  319. begin
  320. { Record copy? }
  321. if (cgpara.size in [OS_NO,OS_F64]) or (size in [OS_NO,OS_F64]) then
  322. begin
  323. //list.concat(tai_comment.create(strpnew('a_load_ref_cgpara: g_concatcopy')));
  324. cgpara.check_simple_location;
  325. len:=align(cgpara.intsize,cgpara.alignment);
  326. g_stackpointer_alloc(list,len);
  327. reference_reset_base(href,NR_STACK_POINTER_REG,0,cgpara.alignment);
  328. g_concatcopy(list,r,href,len);
  329. end
  330. else
  331. begin
  332. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  333. internalerror(200501161);
  334. { We need to push the data in reverse order,
  335. therefor we use a recursive algorithm }
  336. pushdata(cgpara.location,0);
  337. end
  338. end
  339. else
  340. inherited a_load_ref_cgpara(list,size,r,cgpara);
  341. end;
  342. procedure tcg68k.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  343. var
  344. tmpref : treference;
  345. begin
  346. { 68k always passes arguments on the stack }
  347. if use_push(cgpara) then
  348. begin
  349. //list.concat(tai_comment.create(strpnew('a_loadaddr_ref_cgpara: PEA')));
  350. cgpara.check_simple_location;
  351. tmpref:=r;
  352. fixref(list,tmpref);
  353. list.concat(taicpu.op_ref(A_PEA,S_NO,tmpref));
  354. end
  355. else
  356. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  357. end;
  358. function tcg68k.fixref(list: TAsmList; var ref: treference): boolean;
  359. var
  360. hreg,idxreg : tregister;
  361. href : treference;
  362. instr : taicpu;
  363. scale : aint;
  364. begin
  365. result:=false;
  366. { The MC68020+ has extended
  367. addressing capabilities with a 32-bit
  368. displacement.
  369. }
  370. { first ensure that base is an address register }
  371. if ((ref.base<>NR_NO) and (ref.index<>NR_NO)) and
  372. (not isaddressregister(ref.base) and isaddressregister(ref.index)) and
  373. (ref.scalefactor < 2) then
  374. begin
  375. { if we have both base and index registers, but base is data and index
  376. is address, we can just swap them, as FPC always uses long index.
  377. but we can only do this, if the index has no scalefactor }
  378. hreg:=ref.base;
  379. ref.base:=ref.index;
  380. ref.index:=hreg;
  381. //list.concat(tai_comment.create(strpnew('fixref: base and index swapped')));
  382. end;
  383. if (not assigned (ref.symbol) and (current_settings.cputype<>cpu_MC68000)) and
  384. (ref.base<>NR_NO) and not isaddressregister(ref.base) then
  385. begin
  386. hreg:=getaddressregister(list);
  387. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  388. add_move_instruction(instr);
  389. list.concat(instr);
  390. fixref:=true;
  391. ref.base:=hreg;
  392. end;
  393. if (current_settings.cputype=cpu_MC68020) then
  394. exit;
  395. { ToDo: check which constraints of Coldfire also apply to MC68000 }
  396. case current_settings.cputype of
  397. cpu_MC68000:
  398. begin
  399. if (ref.base<>NR_NO) then
  400. begin
  401. if (ref.index<>NR_NO) and assigned(ref.symbol) then
  402. begin
  403. hreg:=getaddressregister(list);
  404. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  405. list.concat(taicpu.op_reg_reg(A_ADD,S_L,ref.index,hreg));
  406. ref.index:=NR_NO;
  407. ref.base:=hreg;
  408. end;
  409. { base + reg }
  410. if ref.index <> NR_NO then
  411. begin
  412. { base + reg + offset }
  413. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  414. begin
  415. hreg:=getaddressregister(list);
  416. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  417. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  418. fixref:=true;
  419. ref.offset:=0;
  420. ref.base:=hreg;
  421. exit;
  422. end;
  423. end
  424. else
  425. { base + offset }
  426. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  427. begin
  428. hreg:=getaddressregister(list);
  429. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  430. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  431. fixref:=true;
  432. ref.offset:=0;
  433. ref.base:=hreg;
  434. exit;
  435. end;
  436. if assigned(ref.symbol) then
  437. begin
  438. hreg:=getaddressregister(list);
  439. idxreg:=ref.base;
  440. ref.base:=NR_NO;
  441. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  442. reference_reset_base(ref,hreg,0,ref.alignment);
  443. fixref:=true;
  444. ref.index:=idxreg;
  445. end
  446. else if not isaddressregister(ref.base) then
  447. begin
  448. hreg:=getaddressregister(list);
  449. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  450. //add_move_instruction(instr);
  451. list.concat(instr);
  452. fixref:=true;
  453. ref.base:=hreg;
  454. end;
  455. end
  456. else
  457. { Note: symbol -> ref would be supported as long as ref does not
  458. contain a offset or index... (maybe something for the
  459. optimizer) }
  460. if Assigned(ref.symbol) and (ref.index<>NR_NO) then
  461. begin
  462. hreg:=cg.getaddressregister(list);
  463. idxreg:=ref.index;
  464. ref.index:=NR_NO;
  465. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  466. reference_reset_base(ref,hreg,0,ref.alignment);
  467. ref.index:=idxreg;
  468. fixref:=true;
  469. end;
  470. end;
  471. cpu_isa_a,
  472. cpu_isa_a_p,
  473. cpu_isa_b,
  474. cpu_isa_c:
  475. begin
  476. if (ref.base<>NR_NO) then
  477. begin
  478. if assigned(ref.symbol) then
  479. begin
  480. //list.concat(tai_comment.create(strpnew('fixref: symbol')));
  481. hreg:=cg.getaddressregister(list);
  482. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment);
  483. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,hreg));
  484. if ref.index<>NR_NO then
  485. begin
  486. { fold the symbol + offset into the base, not the base into the index,
  487. because that might screw up the scalefactor of the reference }
  488. //list.concat(tai_comment.create(strpnew('fixref: symbol + offset (index + base)')));
  489. idxreg:=getaddressregister(list);
  490. reference_reset_base(href,ref.base,0,ref.alignment);
  491. href.index:=hreg;
  492. hreg:=getaddressregister(list);
  493. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,hreg));
  494. ref.base:=hreg;
  495. end
  496. else
  497. ref.index:=hreg;
  498. ref.offset:=0;
  499. ref.symbol:=nil;
  500. fixref:=true;
  501. end
  502. else
  503. { base + reg }
  504. if ref.index <> NR_NO then
  505. begin
  506. { base + reg + offset }
  507. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  508. begin
  509. hreg:=getaddressregister(list);
  510. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  511. begin
  512. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  513. //add_move_instruction(instr);
  514. list.concat(instr);
  515. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  516. end
  517. else
  518. begin
  519. //list.concat(tai_comment.create(strpnew('fixref: base + reg + offset lea')));
  520. reference_reset_base(href,ref.base,ref.offset,ref.alignment);
  521. list.concat(taicpu.op_ref_reg(A_LEA,S_NO,href,hreg));
  522. end;
  523. fixref:=true;
  524. ref.base:=hreg;
  525. ref.offset:=0;
  526. exit;
  527. end;
  528. end
  529. else
  530. { base + offset }
  531. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  532. begin
  533. hreg:=getaddressregister(list);
  534. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  535. //add_move_instruction(instr);
  536. list.concat(instr);
  537. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  538. fixref:=true;
  539. ref.offset:=0;
  540. ref.base:=hreg;
  541. exit;
  542. end;
  543. end
  544. else
  545. { Note: symbol -> ref would be supported as long as ref does not
  546. contain a offset or index... (maybe something for the
  547. optimizer) }
  548. if Assigned(ref.symbol) {and (ref.index<>NR_NO)} then
  549. begin
  550. hreg:=cg.getaddressregister(list);
  551. idxreg:=ref.index;
  552. scale:=ref.scalefactor;
  553. ref.index:=NR_NO;
  554. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  555. reference_reset_base(ref,hreg,0,ref.alignment);
  556. ref.index:=idxreg;
  557. ref.scalefactor:=scale;
  558. fixref:=true;
  559. end;
  560. end;
  561. end;
  562. end;
  563. procedure tcg68k.call_rtl_mul_const_reg(list:tasmlist;size:tcgsize;a:tcgint;reg:tregister;const name:string);
  564. var
  565. paraloc1,paraloc2,paraloc3 : tcgpara;
  566. pd : tprocdef;
  567. begin
  568. pd:=search_system_proc(name);
  569. paraloc1.init;
  570. paraloc2.init;
  571. paraloc3.init;
  572. paramanager.getintparaloc(pd,1,paraloc1);
  573. paramanager.getintparaloc(pd,2,paraloc2);
  574. paramanager.getintparaloc(pd,3,paraloc3);
  575. a_load_const_cgpara(list,OS_8,0,paraloc3);
  576. a_load_const_cgpara(list,size,a,paraloc2);
  577. a_load_reg_cgpara(list,OS_32,reg,paraloc1);
  578. paramanager.freecgpara(list,paraloc3);
  579. paramanager.freecgpara(list,paraloc2);
  580. paramanager.freecgpara(list,paraloc1);
  581. if current_settings.fputype in [fpu_68881] then
  582. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  583. alloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  584. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  585. a_call_name(list,name,false);
  586. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  587. dealloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  588. if current_settings.fputype in [fpu_68881] then
  589. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  590. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  591. cg.a_load_reg_reg(list,OS_32,OS_32,NR_FUNCTION_RESULT_REG,reg);
  592. paraloc3.done;
  593. paraloc2.done;
  594. paraloc1.done;
  595. end;
  596. procedure tcg68k.call_rtl_mul_reg_reg(list:tasmlist;reg1,reg2:tregister;const name:string);
  597. var
  598. paraloc1,paraloc2,paraloc3 : tcgpara;
  599. pd : tprocdef;
  600. begin
  601. pd:=search_system_proc(name);
  602. paraloc1.init;
  603. paraloc2.init;
  604. paraloc3.init;
  605. paramanager.getintparaloc(pd,1,paraloc1);
  606. paramanager.getintparaloc(pd,2,paraloc2);
  607. paramanager.getintparaloc(pd,3,paraloc3);
  608. a_load_const_cgpara(list,OS_8,0,paraloc3);
  609. a_load_reg_cgpara(list,OS_32,reg1,paraloc2);
  610. a_load_reg_cgpara(list,OS_32,reg2,paraloc1);
  611. paramanager.freecgpara(list,paraloc3);
  612. paramanager.freecgpara(list,paraloc2);
  613. paramanager.freecgpara(list,paraloc1);
  614. if current_settings.fputype in [fpu_68881] then
  615. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  616. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  617. alloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  618. a_call_name(list,name,false);
  619. dealloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  620. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  621. if current_settings.fputype in [fpu_68881] then
  622. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  623. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  624. cg.a_load_reg_reg(list,OS_32,OS_32,NR_FUNCTION_RESULT_REG,reg2);
  625. paraloc3.done;
  626. paraloc2.done;
  627. paraloc1.done;
  628. end;
  629. procedure tcg68k.a_call_name(list : TAsmList;const s : string; weak: boolean);
  630. var
  631. sym: tasmsymbol;
  632. begin
  633. if not(weak) then
  634. sym:=current_asmdata.RefAsmSymbol(s)
  635. else
  636. sym:=current_asmdata.WeakRefAsmSymbol(s);
  637. list.concat(taicpu.op_sym(A_JSR,S_NO,sym));
  638. end;
  639. procedure tcg68k.a_call_reg(list : TAsmList;reg: tregister);
  640. var
  641. tmpref : treference;
  642. tmpreg : tregister;
  643. instr : taicpu;
  644. begin
  645. if isaddressregister(reg) then
  646. begin
  647. { if we have an address register, we can jump to the address directly }
  648. reference_reset_base(tmpref,reg,0,4);
  649. end
  650. else
  651. begin
  652. { if we have a data register, we need to move it to an address register first }
  653. tmpreg:=getaddressregister(list);
  654. reference_reset_base(tmpref,tmpreg,0,4);
  655. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg,tmpreg);
  656. add_move_instruction(instr);
  657. list.concat(instr);
  658. end;
  659. list.concat(taicpu.op_ref(A_JSR,S_NO,tmpref));
  660. end;
  661. procedure tcg68k.a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);
  662. var
  663. opsize: topsize;
  664. begin
  665. opsize:=tcgsize2opsize[size];
  666. if isaddressregister(register) then
  667. begin
  668. { an m68k manual I have recommends SUB Ax,Ax to be used instead of CLR for address regs }
  669. if a = 0 then
  670. list.concat(taicpu.op_reg_reg(A_SUB,S_L,register,register))
  671. else
  672. { ISA B/C Coldfire has MOV3Q which can move -1 or 1..7 to any reg }
  673. if (current_settings.cputype in [cpu_isa_b,cpu_isa_c]) and
  674. ((longint(a) = -1) or ((longint(a) > 0) and (longint(a) < 8))) then
  675. list.concat(taicpu.op_const_reg(A_MOV3Q,S_L,longint(a),register))
  676. else
  677. { We don't have to specify the size here, the assembler will decide the size of
  678. the operand it needs. If this ends up as a MOVEA.W, that will sign extend the
  679. value in the dest. reg to full 32 bits (specific to Ax regs only) }
  680. list.concat(taicpu.op_const_reg(A_MOVEA,S_NO,longint(a),register));
  681. end
  682. else
  683. if a = 0 then
  684. list.concat(taicpu.op_reg(A_CLR,S_L,register))
  685. else
  686. begin
  687. { Prefer MOV3Q if applicable, it allows replacement spilling for register }
  688. if (current_settings.cputype in [cpu_isa_b,cpu_isa_c]) and
  689. ((longint(a)=-1) or ((longint(a)>0) and (longint(a)<8))) then
  690. list.concat(taicpu.op_const_reg(A_MOV3Q,S_L,longint(a),register))
  691. else if (longint(a) >= low(shortint)) and (longint(a) <= high(shortint)) then
  692. list.concat(taicpu.op_const_reg(A_MOVEQ,S_L,longint(a),register))
  693. else
  694. begin
  695. { ISA B/C Coldfire has sign extend/zero extend moves }
  696. if (current_settings.cputype in [cpu_isa_b,cpu_isa_c]) and
  697. (size in [OS_16, OS_8, OS_S16, OS_S8]) and
  698. ((longint(a) >= low(smallint)) and (longint(a) <= high(smallint))) then
  699. begin
  700. if size in [OS_16, OS_8] then
  701. list.concat(taicpu.op_const_reg(A_MVZ,opsize,longint(a),register))
  702. else
  703. list.concat(taicpu.op_const_reg(A_MVS,opsize,longint(a),register));
  704. end
  705. else
  706. begin
  707. { clear the register first, for unsigned and positive values, so
  708. we don't need to zero extend after }
  709. if (size in [OS_16,OS_8]) or
  710. ((size in [OS_S16,OS_S8]) and (a > 0)) then
  711. list.concat(taicpu.op_reg(A_CLR,S_L,register));
  712. list.concat(taicpu.op_const_reg(A_MOVE,opsize,longint(a),register));
  713. { only sign extend if we need to, zero extension is not necessary because the CLR.L above }
  714. if (size in [OS_S16,OS_S8]) and (a < 0) then
  715. sign_extend(list,size,register);
  716. end;
  717. end;
  718. end;
  719. end;
  720. procedure tcg68k.a_load_const_ref(list : TAsmList; tosize: tcgsize; a : tcgint;const ref : treference);
  721. var
  722. hreg : tregister;
  723. href : treference;
  724. begin
  725. a:=longint(a);
  726. href:=ref;
  727. fixref(list,href);
  728. if (a=0) and not (current_settings.cputype = cpu_mc68000) then
  729. list.concat(taicpu.op_ref(A_CLR,tcgsize2opsize[tosize],href))
  730. else if (tcgsize2opsize[tosize]=S_L) and
  731. (current_settings.cputype in [cpu_isa_b,cpu_isa_c]) and
  732. ((a=-1) or ((a>0) and (a<8))) then
  733. list.concat(taicpu.op_const_ref(A_MOV3Q,S_L,a,href))
  734. { for coldfire we need to go through a temporary register if we have a
  735. offset, index or symbol given }
  736. else if (current_settings.cputype in cpu_coldfire) and
  737. (
  738. (href.offset<>0) or
  739. { TODO : check whether we really need this second condition }
  740. (href.index<>NR_NO) or
  741. assigned(href.symbol)
  742. ) then
  743. begin
  744. hreg:=getintregister(list,tosize);
  745. a_load_const_reg(list,tosize,a,hreg);
  746. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[tosize],hreg,href));
  747. end
  748. else
  749. list.concat(taicpu.op_const_ref(A_MOVE,tcgsize2opsize[tosize],longint(a),href));
  750. end;
  751. procedure tcg68k.a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);
  752. var
  753. href : treference;
  754. begin
  755. href := ref;
  756. fixref(list,href);
  757. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  758. a_load_reg_reg(list,fromsize,tosize,register,register);
  759. { move to destination reference }
  760. list.concat(taicpu.op_reg_ref(A_MOVE,TCGSize2OpSize[tosize],register,href));
  761. end;
  762. procedure tcg68k.a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);
  763. var
  764. aref: treference;
  765. bref: treference;
  766. tmpref : treference;
  767. dofix : boolean;
  768. hreg: TRegister;
  769. begin
  770. aref := sref;
  771. bref := dref;
  772. fixref(list,aref);
  773. fixref(list,bref);
  774. if TCGSize2OpSize[fromsize]<>TCGSize2OpSize[tosize] then
  775. begin
  776. { if we need to change the size then always use a temporary
  777. register }
  778. hreg:=getintregister(list,fromsize);
  779. list.concat(taicpu.op_ref_reg(A_MOVE,TCGSize2OpSize[fromsize],aref,hreg));
  780. sign_extend(list,fromsize,tosize,hreg);
  781. list.concat(taicpu.op_reg_ref(A_MOVE,TCGSize2OpSize[tosize],hreg,bref));
  782. exit;
  783. end;
  784. { Coldfire dislikes certain move combinations }
  785. if current_settings.cputype in cpu_coldfire then
  786. begin
  787. { TODO : move.b/w only allowed in newer coldfires... (ISA_B+) }
  788. dofix:=false;
  789. if { (d16,Ax) and (d8,Ax,Xi) }
  790. (
  791. (aref.base<>NR_NO) and
  792. (
  793. (aref.index<>NR_NO) or
  794. (aref.offset<>0)
  795. )
  796. ) or
  797. { (xxx) }
  798. assigned(aref.symbol) then
  799. begin
  800. if aref.index<>NR_NO then
  801. begin
  802. dofix:={ (d16,Ax) and (d8,Ax,Xi) }
  803. (
  804. (bref.base<>NR_NO) and
  805. (
  806. (bref.index<>NR_NO) or
  807. (bref.offset<>0)
  808. )
  809. ) or
  810. { (xxx) }
  811. assigned(bref.symbol);
  812. end
  813. else
  814. { offset <> 0, but no index }
  815. begin
  816. dofix:={ (d8,Ax,Xi) }
  817. (
  818. (bref.base<>NR_NO) and
  819. (bref.index<>NR_NO)
  820. ) or
  821. { (xxx) }
  822. assigned(bref.symbol);
  823. end;
  824. end;
  825. if dofix then
  826. begin
  827. hreg:=getaddressregister(list);
  828. reference_reset_base(tmpref,hreg,0,0);
  829. list.concat(taicpu.op_ref_reg(A_LEA,S_L,aref,hreg));
  830. list.concat(taicpu.op_ref_ref(A_MOVE,TCGSize2OpSize[fromsize],tmpref,bref));
  831. exit;
  832. end;
  833. end;
  834. list.concat(taicpu.op_ref_ref(A_MOVE,TCGSize2OpSize[fromsize],aref,bref));
  835. end;
  836. procedure tcg68k.a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  837. var
  838. instr : taicpu;
  839. begin
  840. { move to destination register }
  841. if (reg1<>reg2) then
  842. begin
  843. instr:=taicpu.op_reg_reg(A_MOVE,TCGSize2OpSize[fromsize],reg1,reg2);
  844. add_move_instruction(instr);
  845. list.concat(instr);
  846. end;
  847. sign_extend(list, fromsize, reg2);
  848. end;
  849. procedure tcg68k.a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);
  850. var
  851. href : treference;
  852. size : tcgsize;
  853. begin
  854. href:=ref;
  855. fixref(list,href);
  856. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  857. size:=fromsize
  858. else
  859. size:=tosize;
  860. list.concat(taicpu.op_ref_reg(A_MOVE,TCGSize2OpSize[size],href,register));
  861. { extend the value in the register }
  862. sign_extend(list, size, register);
  863. end;
  864. procedure tcg68k.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  865. var
  866. href : treference;
  867. hreg : tregister;
  868. begin
  869. href:=ref;
  870. fixref(list, href);
  871. if not isaddressregister(r) then
  872. begin
  873. hreg:=getaddressregister(list);
  874. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,hreg));
  875. a_load_reg_reg(list, OS_ADDR, OS_ADDR, hreg, r);
  876. end
  877. else
  878. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,r));
  879. end;
  880. procedure tcg68k.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  881. var
  882. instr : taicpu;
  883. begin
  884. instr:=taicpu.op_reg_reg(A_FMOVE,S_FX,reg1,reg2);
  885. add_move_instruction(instr);
  886. list.concat(instr);
  887. end;
  888. procedure tcg68k.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  889. var
  890. opsize : topsize;
  891. href : treference;
  892. begin
  893. opsize := tcgsize2opsize[fromsize];
  894. { extended is not supported, since it is not available on Coldfire }
  895. if opsize = S_FX then
  896. internalerror(20020729);
  897. href := ref;
  898. fixref(list,href);
  899. list.concat(taicpu.op_ref_reg(A_FMOVE,opsize,href,reg));
  900. end;
  901. procedure tcg68k.a_loadfpu_reg_ref(list: TAsmList; fromsize,tosize: tcgsize; reg: tregister; const ref: treference);
  902. var
  903. opsize : topsize;
  904. href : treference;
  905. begin
  906. opsize := tcgsize2opsize[tosize];
  907. { extended is not supported, since it is not available on Coldfire }
  908. if opsize = S_FX then
  909. internalerror(20020729);
  910. href := ref;
  911. fixref(list,href);
  912. list.concat(taicpu.op_reg_ref(A_FMOVE,opsize,reg,href));
  913. end;
  914. procedure tcg68k.a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const reg : tregister;const cgpara : tcgpara);
  915. var
  916. ref : treference;
  917. begin
  918. if use_push(cgpara) and (current_settings.fputype in [fpu_68881]) then
  919. begin
  920. cgpara.check_simple_location;
  921. { FIXME: 68k cg really needs to support 2 byte stack alignment, otherwise the "Extended"
  922. floating point type cannot work (KB) }
  923. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  924. ref.direction := dir_dec;
  925. list.concat(taicpu.op_reg_ref(A_FMOVE,tcgsize2opsize[cgpara.location^.size],reg,ref));
  926. end
  927. else
  928. inherited a_loadfpu_reg_cgpara(list,size,reg,cgpara);
  929. end;
  930. procedure tcg68k.a_loadfpu_ref_cgpara(list : TAsmList; size : tcgsize;const ref : treference;const cgpara : TCGPara);
  931. var
  932. href : treference;
  933. fref : treference;
  934. freg : tregister;
  935. begin
  936. if current_settings.fputype = fpu_soft then
  937. case cgpara.location^.loc of
  938. LOC_REFERENCE,LOC_CREFERENCE:
  939. begin
  940. case size of
  941. OS_F64:
  942. cg64.a_load64_ref_cgpara(list,ref,cgpara);
  943. OS_F32:
  944. a_load_ref_cgpara(list,size,ref,cgpara);
  945. else
  946. internalerror(2013021201);
  947. end;
  948. end;
  949. else
  950. inherited a_loadfpu_ref_cgpara(list,size,ref,cgpara);
  951. end
  952. else
  953. if use_push(cgpara) and (current_settings.fputype in [fpu_68881]) then
  954. begin
  955. fref:=ref;
  956. fixref(list,fref);
  957. { fmove can't do <ea> -> <ea>, so move it to an fpreg first }
  958. freg:=getfpuregister(list,size);
  959. a_loadfpu_ref_reg(list,size,size,fref,freg);
  960. reference_reset_base(href, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  961. href.direction := dir_dec;
  962. list.concat(taicpu.op_reg_ref(A_FMOVE,tcgsize2opsize[cgpara.location^.size],freg,href));
  963. end
  964. else
  965. begin
  966. //list.concat(tai_comment.create(strpnew('a_loadfpu_ref_cgpara inherited')));
  967. inherited a_loadfpu_ref_cgpara(list,size,ref,cgpara);
  968. end;
  969. end;
  970. procedure tcg68k.a_op_const_reg(list : TAsmList; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  971. var
  972. scratch_reg : tregister;
  973. scratch_reg2: tregister;
  974. opcode : tasmop;
  975. begin
  976. optimize_op_const(size, op, a);
  977. opcode := topcg2tasmop[op];
  978. case op of
  979. OP_NONE :
  980. begin
  981. { Opcode is optimized away }
  982. end;
  983. OP_MOVE :
  984. begin
  985. { Optimized, replaced with a simple load }
  986. a_load_const_reg(list,size,a,reg);
  987. end;
  988. OP_ADD,
  989. OP_SUB:
  990. begin
  991. { add/sub works the same way, so have it unified here }
  992. if (a >= 1) and (a <= 8) then
  993. if (op = OP_ADD) then
  994. opcode:=A_ADDQ
  995. else
  996. opcode:=A_SUBQ;
  997. list.concat(taicpu.op_const_reg(opcode, S_L, a, reg));
  998. end;
  999. OP_AND,
  1000. OP_OR,
  1001. OP_XOR:
  1002. begin
  1003. scratch_reg := force_to_dataregister(list, size, reg);
  1004. list.concat(taicpu.op_const_reg(opcode, S_L, a, scratch_reg));
  1005. move_if_needed(list, size, scratch_reg, reg);
  1006. end;
  1007. OP_DIV,
  1008. OP_IDIV:
  1009. begin
  1010. internalerror(20020816);
  1011. end;
  1012. OP_MUL,
  1013. OP_IMUL:
  1014. begin
  1015. { NOTE: better have this as fast as possible on every CPU in all cases,
  1016. because the compiler uses OP_IMUL for array indexing... (KB) }
  1017. { ColdFire doesn't support MULS/MULU <imm>,dX }
  1018. if current_settings.cputype in cpu_coldfire then
  1019. begin
  1020. { move const to a register first }
  1021. scratch_reg := getintregister(list,OS_INT);
  1022. a_load_const_reg(list, size, a, scratch_reg);
  1023. { do the multiplication }
  1024. scratch_reg2 := force_to_dataregister(list, size, reg);
  1025. sign_extend(list, size, scratch_reg2);
  1026. list.concat(taicpu.op_reg_reg(opcode,S_L,scratch_reg,scratch_reg2));
  1027. { move the value back to the original register }
  1028. move_if_needed(list, size, scratch_reg2, reg);
  1029. end
  1030. else
  1031. begin
  1032. if current_settings.cputype = cpu_mc68020 then
  1033. begin
  1034. { do the multiplication }
  1035. scratch_reg := force_to_dataregister(list, size, reg);
  1036. sign_extend(list, size, scratch_reg);
  1037. list.concat(taicpu.op_const_reg(opcode,S_L,a,scratch_reg));
  1038. { move the value back to the original register }
  1039. move_if_needed(list, size, scratch_reg, reg);
  1040. end
  1041. else
  1042. { Fallback branch, plain 68000 for now }
  1043. { FIX ME: this is slow as hell, but original 68000 doesn't have 32x32 -> 32bit MUL (KB) }
  1044. if op = OP_MUL then
  1045. call_rtl_mul_const_reg(list, size, a, reg,'fpc_mul_dword')
  1046. else
  1047. call_rtl_mul_const_reg(list, size, a, reg,'fpc_mul_longint');
  1048. end;
  1049. end;
  1050. OP_ROL,
  1051. OP_ROR,
  1052. OP_SAR,
  1053. OP_SHL,
  1054. OP_SHR :
  1055. begin
  1056. scratch_reg := force_to_dataregister(list, size, reg);
  1057. sign_extend(list, size, scratch_reg);
  1058. { some special cases which can generate smarter code
  1059. using the SWAP instruction }
  1060. if (a = 16) then
  1061. begin
  1062. if (op = OP_SHL) then
  1063. begin
  1064. list.concat(taicpu.op_reg(A_SWAP,S_NO,scratch_reg));
  1065. list.concat(taicpu.op_reg(A_CLR,S_W,scratch_reg));
  1066. end
  1067. else if (op = OP_SHR) then
  1068. begin
  1069. list.concat(taicpu.op_reg(A_CLR,S_W,scratch_reg));
  1070. list.concat(taicpu.op_reg(A_SWAP,S_NO,scratch_reg));
  1071. end
  1072. else if (op = OP_SAR) then
  1073. begin
  1074. list.concat(taicpu.op_reg(A_SWAP,S_NO,scratch_reg));
  1075. list.concat(taicpu.op_reg(A_EXT,S_L,scratch_reg));
  1076. end
  1077. else if (op = OP_ROR) or (op = OP_ROL) then
  1078. list.concat(taicpu.op_reg(A_SWAP,S_NO,scratch_reg))
  1079. end
  1080. else if (a >= 1) and (a <= 8) then
  1081. begin
  1082. list.concat(taicpu.op_const_reg(opcode, S_L, a, scratch_reg));
  1083. end
  1084. else if (a >= 9) and (a < 16) then
  1085. begin
  1086. { Use two ops instead of const -> reg + shift with reg, because
  1087. this way is the same in length and speed but has less register
  1088. pressure }
  1089. list.concat(taicpu.op_const_reg(opcode, S_L, 8, scratch_reg));
  1090. list.concat(taicpu.op_const_reg(opcode, S_L, a-8, scratch_reg));
  1091. end
  1092. else
  1093. begin
  1094. { move const to a register first }
  1095. scratch_reg2 := getintregister(list,OS_INT);
  1096. a_load_const_reg(list, size, a, scratch_reg2);
  1097. { do the operation }
  1098. list.concat(taicpu.op_reg_reg(opcode, S_L, scratch_reg2, scratch_reg));
  1099. end;
  1100. { move the value back to the original register }
  1101. move_if_needed(list, size, scratch_reg, reg);
  1102. end;
  1103. else
  1104. internalerror(20020729);
  1105. end;
  1106. end;
  1107. procedure tcg68k.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference);
  1108. var
  1109. opcode: tasmop;
  1110. opsize: topsize;
  1111. href : treference;
  1112. begin
  1113. optimize_op_const(size, op, a);
  1114. opcode := topcg2tasmop[op];
  1115. opsize := TCGSize2OpSize[size];
  1116. { on ColdFire all arithmetic operations are only possible on 32bit }
  1117. if ((current_settings.cputype in cpu_coldfire) and (opsize <> S_L)
  1118. and not (op in [OP_NONE,OP_MOVE])) then
  1119. begin
  1120. inherited;
  1121. exit;
  1122. end;
  1123. case op of
  1124. OP_NONE :
  1125. begin
  1126. { opcode was optimized away }
  1127. end;
  1128. OP_MOVE :
  1129. begin
  1130. { Optimized, replaced with a simple load }
  1131. a_load_const_ref(list,size,a,ref);
  1132. end;
  1133. OP_ADD,
  1134. OP_SUB :
  1135. begin
  1136. href:=ref;
  1137. fixref(list,href);
  1138. { add/sub works the same way, so have it unified here }
  1139. if (a >= 1) and (a <= 8) then
  1140. begin
  1141. if (op = OP_ADD) then
  1142. opcode:=A_ADDQ
  1143. else
  1144. opcode:=A_SUBQ;
  1145. list.concat(taicpu.op_const_ref(opcode, opsize, a, href));
  1146. end
  1147. else
  1148. if not(current_settings.cputype in cpu_coldfire) then
  1149. list.concat(taicpu.op_const_ref(opcode, opsize, a, href))
  1150. else
  1151. { on ColdFire, ADDI/SUBI cannot act on memory
  1152. so we can only go through a register }
  1153. inherited;
  1154. end;
  1155. else begin
  1156. // list.concat(tai_comment.create(strpnew('a_op_const_ref inherited')));
  1157. inherited;
  1158. end;
  1159. end;
  1160. end;
  1161. procedure tcg68k.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  1162. var
  1163. hreg1, hreg2: tregister;
  1164. opcode : tasmop;
  1165. opsize : topsize;
  1166. begin
  1167. opcode := topcg2tasmop[op];
  1168. if current_settings.cputype in cpu_coldfire then
  1169. opsize := S_L
  1170. else
  1171. opsize := TCGSize2OpSize[size];
  1172. case op of
  1173. OP_ADD,
  1174. OP_SUB:
  1175. begin
  1176. if current_settings.cputype in cpu_coldfire then
  1177. begin
  1178. { operation only allowed only a longword }
  1179. sign_extend(list, size, src);
  1180. sign_extend(list, size, dst);
  1181. end;
  1182. list.concat(taicpu.op_reg_reg(opcode, opsize, src, dst));
  1183. end;
  1184. OP_AND,OP_OR,
  1185. OP_SAR,OP_SHL,
  1186. OP_SHR,OP_XOR:
  1187. begin
  1188. { load to data registers }
  1189. hreg1 := force_to_dataregister(list, size, src);
  1190. hreg2 := force_to_dataregister(list, size, dst);
  1191. if current_settings.cputype in cpu_coldfire then
  1192. begin
  1193. { operation only allowed only a longword }
  1194. {!***************************************
  1195. in the case of shifts, the value to
  1196. shift by, should already be valid, so
  1197. no need to sign extend the value
  1198. !
  1199. }
  1200. if op in [OP_AND,OP_OR,OP_XOR] then
  1201. sign_extend(list, size, hreg1);
  1202. sign_extend(list, size, hreg2);
  1203. end;
  1204. list.concat(taicpu.op_reg_reg(opcode, opsize, hreg1, hreg2));
  1205. { move back result into destination register }
  1206. move_if_needed(list, size, hreg2, dst);
  1207. end;
  1208. OP_DIV,
  1209. OP_IDIV :
  1210. begin
  1211. internalerror(20020816);
  1212. end;
  1213. OP_MUL,
  1214. OP_IMUL:
  1215. begin
  1216. if (current_settings.cputype <> cpu_mc68020) and
  1217. (not (current_settings.cputype in cpu_coldfire)) then
  1218. if op = OP_MUL then
  1219. call_rtl_mul_reg_reg(list,src,dst,'fpc_mul_dword')
  1220. else
  1221. call_rtl_mul_reg_reg(list,src,dst,'fpc_mul_longint')
  1222. else
  1223. begin
  1224. { 68020+ and ColdFire codepath, probably could be improved }
  1225. hreg1 := force_to_dataregister(list, size, src);
  1226. hreg2 := force_to_dataregister(list, size, dst);
  1227. sign_extend(list, size, hreg1);
  1228. sign_extend(list, size, hreg2);
  1229. list.concat(taicpu.op_reg_reg(opcode, opsize, hreg1, hreg2));
  1230. { move back result into destination register }
  1231. move_if_needed(list, size, hreg2, dst);
  1232. end;
  1233. end;
  1234. OP_NEG,
  1235. OP_NOT :
  1236. begin
  1237. { if there are two operands, move the register,
  1238. since the operation will only be done on the result
  1239. register. }
  1240. if (src<>dst) then
  1241. a_load_reg_reg(list,size,size,src,dst);
  1242. hreg2 := force_to_dataregister(list, size, dst);
  1243. { coldfire only supports long version }
  1244. if current_settings.cputype in cpu_ColdFire then
  1245. sign_extend(list, size, hreg2);
  1246. list.concat(taicpu.op_reg(opcode, opsize, hreg2));
  1247. { move back the result to the result register if needed }
  1248. move_if_needed(list, size, hreg2, dst);
  1249. end;
  1250. else
  1251. internalerror(20020729);
  1252. end;
  1253. end;
  1254. procedure tcg68k.a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference);
  1255. var
  1256. opcode : tasmop;
  1257. opsize : topsize;
  1258. href : treference;
  1259. begin
  1260. opcode := topcg2tasmop[op];
  1261. opsize := TCGSize2OpSize[size];
  1262. { on ColdFire all arithmetic operations are only possible on 32bit
  1263. and addressing modes are limited }
  1264. if ((current_settings.cputype in cpu_coldfire) and (opsize <> S_L)) then
  1265. begin
  1266. inherited;
  1267. exit;
  1268. end;
  1269. case op of
  1270. OP_ADD,
  1271. OP_SUB :
  1272. begin
  1273. href:=ref;
  1274. fixref(list,href);
  1275. { add/sub works the same way, so have it unified here }
  1276. list.concat(taicpu.op_reg_ref(opcode, opsize, reg, href));
  1277. end;
  1278. else begin
  1279. // list.concat(tai_comment.create(strpnew('a_op_reg_ref inherited')));
  1280. inherited;
  1281. end;
  1282. end;
  1283. end;
  1284. procedure tcg68k.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  1285. l : tasmlabel);
  1286. var
  1287. hregister : tregister;
  1288. instr : taicpu;
  1289. need_temp_reg : boolean;
  1290. temp_size: topsize;
  1291. begin
  1292. need_temp_reg := false;
  1293. { plain 68000 doesn't support address registers for TST }
  1294. need_temp_reg := (current_settings.cputype = cpu_mc68000) and
  1295. (a = 0) and isaddressregister(reg);
  1296. { ColdFire doesn't support address registers for CMPI }
  1297. need_temp_reg := need_temp_reg or ((current_settings.cputype in cpu_coldfire)
  1298. and (a <> 0) and isaddressregister(reg));
  1299. if need_temp_reg then
  1300. begin
  1301. hregister := getintregister(list,OS_INT);
  1302. temp_size := TCGSize2OpSize[size];
  1303. if temp_size < S_W then
  1304. temp_size := S_W;
  1305. instr:=taicpu.op_reg_reg(A_MOVE,temp_size,reg,hregister);
  1306. add_move_instruction(instr);
  1307. list.concat(instr);
  1308. reg := hregister;
  1309. { do sign extension if size had to be modified }
  1310. if temp_size <> TCGSize2OpSize[size] then
  1311. begin
  1312. sign_extend(list, size, reg);
  1313. size:=OS_INT;
  1314. end;
  1315. end;
  1316. if a = 0 then
  1317. list.concat(taicpu.op_reg(A_TST,TCGSize2OpSize[size],reg))
  1318. else
  1319. begin
  1320. { ColdFire ISA A also needs S_L for CMPI }
  1321. { Note: older QEMU pukes from CMPI sizes <> .L even on ISA B/C, but
  1322. it's actually *LEGAL*, see CFPRM, page 4-30, the bug also seems
  1323. fixed in recent QEMU, but only when CPU cfv4e is forced, not by
  1324. default. (KB) }
  1325. if current_settings.cputype in cpu_coldfire{-[cpu_isa_b,cpu_isa_c]} then
  1326. begin
  1327. sign_extend(list, size, reg);
  1328. size:=OS_INT;
  1329. end;
  1330. list.concat(taicpu.op_const_reg(A_CMPI,TCGSize2OpSize[size],a,reg));
  1331. end;
  1332. { emit the actual jump to the label }
  1333. a_jmp_cond(list,cmp_op,l);
  1334. end;
  1335. procedure tcg68k.a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const ref : treference; l : tasmlabel);
  1336. var
  1337. tmpref: treference;
  1338. begin
  1339. { optimize for usage of TST here, so ref compares against zero, which is the
  1340. most common case by far in the RTL code at least (KB) }
  1341. if (a = 0) then
  1342. begin
  1343. //list.concat(tai_comment.create(strpnew('a_cmp_const_ref_label with TST')));
  1344. tmpref:=ref;
  1345. fixref(list,tmpref);
  1346. list.concat(taicpu.op_ref(A_TST,tcgsize2opsize[size],tmpref));
  1347. a_jmp_cond(list,cmp_op,l);
  1348. end
  1349. else
  1350. begin
  1351. //list.concat(tai_comment.create(strpnew('a_cmp_const_ref_label inherited')));
  1352. inherited;
  1353. end;
  1354. end;
  1355. procedure tcg68k.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel);
  1356. begin
  1357. if (current_settings.cputype in cpu_coldfire-[cpu_isa_b,cpu_isa_c]) then
  1358. begin
  1359. sign_extend(list,size,reg1);
  1360. sign_extend(list,size,reg2);
  1361. size:=OS_INT;
  1362. end;
  1363. list.concat(taicpu.op_reg_reg(A_CMP,tcgsize2opsize[size],reg1,reg2));
  1364. { emit the actual jump to the label }
  1365. a_jmp_cond(list,cmp_op,l);
  1366. end;
  1367. procedure tcg68k.a_jmp_name(list: TAsmList; const s: string);
  1368. var
  1369. ai: taicpu;
  1370. begin
  1371. ai := Taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(s));
  1372. ai.is_jmp := true;
  1373. list.concat(ai);
  1374. end;
  1375. procedure tcg68k.a_jmp_always(list : TAsmList;l: tasmlabel);
  1376. var
  1377. ai: taicpu;
  1378. begin
  1379. ai := Taicpu.op_sym(A_JMP,S_NO,l);
  1380. ai.is_jmp := true;
  1381. list.concat(ai);
  1382. end;
  1383. procedure tcg68k.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1384. var
  1385. ai : taicpu;
  1386. begin
  1387. ai := Taicpu.op_sym(A_BXX,S_NO,l);
  1388. ai.SetCondition(flags_to_cond(f));
  1389. ai.is_jmp := true;
  1390. list.concat(ai);
  1391. end;
  1392. procedure tcg68k.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  1393. var
  1394. ai : taicpu;
  1395. hreg : tregister;
  1396. instr : taicpu;
  1397. begin
  1398. { move to a Dx register? }
  1399. if (isaddressregister(reg)) then
  1400. hreg:=getintregister(list,OS_INT)
  1401. else
  1402. hreg:=reg;
  1403. ai:=Taicpu.Op_reg(A_Sxx,S_B,hreg);
  1404. ai.SetCondition(flags_to_cond(f));
  1405. list.concat(ai);
  1406. { Scc stores a complete byte of 1s, but the compiler expects only one
  1407. bit set, so ensure this is the case }
  1408. list.concat(taicpu.op_const_reg(A_AND,S_L,1,hreg));
  1409. if hreg<>reg then
  1410. begin
  1411. instr:=taicpu.op_reg_reg(A_MOVE,S_L,hreg,reg);
  1412. add_move_instruction(instr);
  1413. list.concat(instr);
  1414. end;
  1415. end;
  1416. procedure tcg68k.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  1417. var
  1418. helpsize : longint;
  1419. i : byte;
  1420. hregister : tregister;
  1421. iregister : tregister;
  1422. jregister : tregister;
  1423. hp1 : treference;
  1424. hp2 : treference;
  1425. hl : tasmlabel;
  1426. srcref,dstref : treference;
  1427. begin
  1428. hregister := getintregister(list,OS_INT);
  1429. { from 12 bytes movs is being used }
  1430. if ((len<=8) or (not(cs_opt_size in current_settings.optimizerswitches) and (len<=12))) then
  1431. begin
  1432. srcref := source;
  1433. dstref := dest;
  1434. helpsize:=len div 4;
  1435. { move a dword x times }
  1436. for i:=1 to helpsize do
  1437. begin
  1438. a_load_ref_reg(list,OS_INT,OS_INT,srcref,hregister);
  1439. a_load_reg_ref(list,OS_INT,OS_INT,hregister,dstref);
  1440. inc(srcref.offset,4);
  1441. inc(dstref.offset,4);
  1442. dec(len,4);
  1443. end;
  1444. { move a word }
  1445. if len>1 then
  1446. begin
  1447. a_load_ref_reg(list,OS_16,OS_16,srcref,hregister);
  1448. a_load_reg_ref(list,OS_16,OS_16,hregister,dstref);
  1449. inc(srcref.offset,2);
  1450. inc(dstref.offset,2);
  1451. dec(len,2);
  1452. end;
  1453. { move a single byte }
  1454. if len>0 then
  1455. begin
  1456. a_load_ref_reg(list,OS_8,OS_8,srcref,hregister);
  1457. a_load_reg_ref(list,OS_8,OS_8,hregister,dstref);
  1458. end
  1459. end
  1460. else
  1461. begin
  1462. iregister:=getaddressregister(list);
  1463. jregister:=getaddressregister(list);
  1464. { reference for move (An)+,(An)+ }
  1465. reference_reset(hp1,source.alignment);
  1466. hp1.base := iregister; { source register }
  1467. hp1.direction := dir_inc;
  1468. reference_reset(hp2,dest.alignment);
  1469. hp2.base := jregister;
  1470. hp2.direction := dir_inc;
  1471. { iregister = source }
  1472. { jregister = destination }
  1473. a_loadaddr_ref_reg(list,source,iregister);
  1474. a_loadaddr_ref_reg(list,dest,jregister);
  1475. { double word move only on 68020+ machines }
  1476. { because of possible alignment problems }
  1477. { use fast loop mode }
  1478. if (current_settings.cputype=cpu_MC68020) then
  1479. begin
  1480. //list.concat(tai_comment.create(strpnew('g_concatcopy tight copy loop 020+')));
  1481. helpsize := len - len mod 4;
  1482. len := len mod 4;
  1483. a_load_const_reg(list,OS_INT,(helpsize div 4)-1,hregister);
  1484. current_asmdata.getjumplabel(hl);
  1485. a_label(list,hl);
  1486. list.concat(taicpu.op_ref_ref(A_MOVE,S_L,hp1,hp2));
  1487. list.concat(taicpu.op_reg_sym(A_DBRA,S_L,hregister,hl));
  1488. if len > 1 then
  1489. begin
  1490. dec(len,2);
  1491. list.concat(taicpu.op_ref_ref(A_MOVE,S_W,hp1,hp2));
  1492. end;
  1493. if len = 1 then
  1494. list.concat(taicpu.op_ref_ref(A_MOVE,S_B,hp1,hp2));
  1495. end
  1496. else
  1497. begin
  1498. { Fast 68010 loop mode with no possible alignment problems }
  1499. //list.concat(tai_comment.create(strpnew('g_concatcopy tight byte copy loop')));
  1500. a_load_const_reg(list,OS_INT,len - 1,hregister);
  1501. current_asmdata.getjumplabel(hl);
  1502. a_label(list,hl);
  1503. list.concat(taicpu.op_ref_ref(A_MOVE,S_B,hp1,hp2));
  1504. if current_settings.cputype in cpu_coldfire then
  1505. begin
  1506. { Coldfire does not support DBRA }
  1507. list.concat(taicpu.op_const_reg(A_SUBQ,S_L,1,hregister));
  1508. list.concat(taicpu.op_sym(A_BPL,S_NO,hl));
  1509. end
  1510. else
  1511. list.concat(taicpu.op_reg_sym(A_DBRA,S_L,hregister,hl));
  1512. end;
  1513. end;
  1514. end;
  1515. procedure tcg68k.g_overflowcheck(list: TAsmList; const l:tlocation; def:tdef);
  1516. var
  1517. hl : tasmlabel;
  1518. ai : taicpu;
  1519. cond : TAsmCond;
  1520. begin
  1521. if not(cs_check_overflow in current_settings.localswitches) then
  1522. exit;
  1523. current_asmdata.getjumplabel(hl);
  1524. if not ((def.typ=pointerdef) or
  1525. ((def.typ=orddef) and
  1526. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,
  1527. pasbool8,pasbool16,pasbool32,pasbool64]))) then
  1528. cond:=C_VC
  1529. else
  1530. cond:=C_CC;
  1531. ai:=Taicpu.Op_Sym(A_Bxx,S_NO,hl);
  1532. ai.SetCondition(cond);
  1533. ai.is_jmp:=true;
  1534. list.concat(ai);
  1535. a_call_name(list,'FPC_OVERFLOW',false);
  1536. a_label(list,hl);
  1537. end;
  1538. procedure tcg68k.g_proc_entry(list: TAsmList; localsize: longint; nostackframe:boolean);
  1539. begin
  1540. { Carl's original code used 2x MOVE instead of LINK when localsize = 0.
  1541. However, a LINK seems faster than two moves on everything from 68000
  1542. to '060, so the two move branch here was dropped. (KB) }
  1543. if not nostackframe then
  1544. begin
  1545. { size can't be negative }
  1546. if (localsize < 0) then
  1547. internalerror(2006122601);
  1548. if (localsize > high(smallint)) then
  1549. begin
  1550. list.concat(taicpu.op_reg_const(A_LINK,S_W,NR_FRAME_POINTER_REG,0));
  1551. list.concat(taicpu.op_const_reg(A_SUBA,S_L,localsize,NR_STACK_POINTER_REG));
  1552. end
  1553. else
  1554. list.concat(taicpu.op_reg_const(A_LINK,S_W,NR_FRAME_POINTER_REG,-localsize));
  1555. end;
  1556. end;
  1557. procedure tcg68k.g_proc_exit(list : TAsmList; parasize: longint; nostackframe: boolean);
  1558. var
  1559. r,hregister : TRegister;
  1560. ref : TReference;
  1561. ref2: TReference;
  1562. begin
  1563. if not nostackframe then
  1564. begin
  1565. list.concat(taicpu.op_reg(A_UNLK,S_NO,NR_FRAME_POINTER_REG));
  1566. { if parasize is less than zero here, we probably have a cdecl function.
  1567. According to the info here: http://www.makestuff.eu/wordpress/gcc-68000-abi/
  1568. 68k GCC uses two different methods to free the stack, depending if the target
  1569. architecture supports RTD or not, and one does callee side, the other does
  1570. caller side free, which looks like a PITA to support. We have to figure this
  1571. out later. More info welcomed. (KB) }
  1572. if (parasize > 0) and not (current_procinfo.procdef.proccalloption in clearstack_pocalls) then
  1573. begin
  1574. if current_settings.cputype=cpu_mc68020 then
  1575. list.concat(taicpu.op_const(A_RTD,S_NO,parasize))
  1576. else
  1577. begin
  1578. { We must pull the PC Counter from the stack, before }
  1579. { restoring the stack pointer, otherwise the PC would }
  1580. { point to nowhere! }
  1581. { Instead of doing a slow copy of the return address while trying }
  1582. { to feed it to the RTS instruction, load the PC to A0 (scratch reg) }
  1583. { then free up the stack allocated for paras, then use a JMP (A0) to }
  1584. { return to the caller with the paras freed. (KB) }
  1585. hregister:=NR_A0;
  1586. cg.a_reg_alloc(list,hregister);
  1587. reference_reset_base(ref,NR_STACK_POINTER_REG,0,4);
  1588. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,ref,hregister));
  1589. { instead of using a postincrement above (which also writes the }
  1590. { stackpointer reg) simply add 4 to the parasize, the instructions }
  1591. { below then take that size into account as well, so SP reg is only }
  1592. { written once (KB) }
  1593. parasize:=parasize+4;
  1594. r:=NR_SP;
  1595. { can we do a quick addition ... }
  1596. if (parasize < 9) then
  1597. list.concat(taicpu.op_const_reg(A_ADDQ,S_L,parasize,r))
  1598. else { nope ... }
  1599. begin
  1600. reference_reset_base(ref2,NR_STACK_POINTER_REG,parasize,4);
  1601. list.concat(taicpu.op_ref_reg(A_LEA,S_NO,ref2,r));
  1602. end;
  1603. reference_reset_base(ref,hregister,0,4);
  1604. list.concat(taicpu.op_ref(A_JMP,S_NO,ref));
  1605. end;
  1606. end
  1607. else
  1608. list.concat(taicpu.op_none(A_RTS,S_NO));
  1609. end
  1610. else
  1611. begin
  1612. list.concat(taicpu.op_none(A_RTS,S_NO));
  1613. end;
  1614. { Routines with the poclearstack flag set use only a ret.
  1615. also routines with parasize=0 }
  1616. { TODO: figure out if these are still relevant to us (KB) }
  1617. (*
  1618. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1619. begin
  1620. { complex return values are removed from stack in C code PM }
  1621. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1622. list.concat(taicpu.op_const(A_RTD,S_NO,4))
  1623. else
  1624. list.concat(taicpu.op_none(A_RTS,S_NO));
  1625. end
  1626. else if (parasize=0) then
  1627. begin
  1628. list.concat(taicpu.op_none(A_RTS,S_NO));
  1629. end
  1630. else
  1631. *)
  1632. end;
  1633. procedure tcg68k.g_save_registers(list:TAsmList);
  1634. var
  1635. dataregs: tcpuregisterset;
  1636. addrregs: tcpuregisterset;
  1637. fpuregs: tcpuregisterset;
  1638. href : treference;
  1639. hreg : tregister;
  1640. hfreg : tregister;
  1641. size : longint;
  1642. fsize : longint;
  1643. r : integer;
  1644. begin
  1645. { The code generated by the section below, particularly the movem.l
  1646. instruction is known to cause an issue when compiled by some GNU
  1647. assembler versions (I had it with 2.17, while 2.24 seems OK.)
  1648. when you run into this problem, just call inherited here instead
  1649. to skip the movem.l generation. But better just use working GNU
  1650. AS version instead. (KB) }
  1651. dataregs:=[];
  1652. addrregs:=[];
  1653. fpuregs:=[];
  1654. { calculate temp. size }
  1655. size:=0;
  1656. fsize:=0;
  1657. hreg:=NR_NO;
  1658. hfreg:=NR_NO;
  1659. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  1660. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  1661. begin
  1662. hreg:=newreg(R_INTREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1663. inc(size,sizeof(aint));
  1664. dataregs:=dataregs + [saved_standard_registers[r]];
  1665. end;
  1666. if uses_registers(R_ADDRESSREGISTER) then
  1667. for r:=low(saved_address_registers) to high(saved_address_registers) do
  1668. if saved_address_registers[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  1669. begin
  1670. hreg:=newreg(R_ADDRESSREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1671. inc(size,sizeof(aint));
  1672. addrregs:=addrregs + [saved_address_registers[r]];
  1673. end;
  1674. if uses_registers(R_FPUREGISTER) then
  1675. for r:=low(saved_fpu_registers) to high(saved_fpu_registers) do
  1676. if saved_fpu_registers[r] in rg[R_FPUREGISTER].used_in_proc then
  1677. begin
  1678. hfreg:=newreg(R_FPUREGISTER,saved_fpu_registers[r],R_SUBWHOLE);
  1679. inc(fsize,12{sizeof(extended)});
  1680. fpuregs:=fpuregs + [saved_fpu_registers[r]];
  1681. end;
  1682. { 68k has no MM registers }
  1683. if uses_registers(R_MMREGISTER) then
  1684. internalerror(2014030201);
  1685. if (size+fsize) > 0 then
  1686. begin
  1687. tg.GetTemp(list,size+fsize,sizeof(aint),tt_noreuse,current_procinfo.save_regs_ref);
  1688. include(current_procinfo.flags,pi_has_saved_regs);
  1689. { Copy registers to temp }
  1690. { NOTE: virtual registers allocated here won't be translated --> no higher-level stuff. }
  1691. href:=current_procinfo.save_regs_ref;
  1692. if (href.offset<low(smallint)) and (current_settings.cputype in cpu_coldfire) then
  1693. begin
  1694. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,href.base,NR_A0));
  1695. list.concat(taicpu.op_const_reg(A_ADDA,S_L,href.offset,NR_A0));
  1696. reference_reset_base(href,NR_A0,0,sizeof(pint));
  1697. end;
  1698. if size > 0 then
  1699. if size = sizeof(aint) then
  1700. list.concat(taicpu.op_reg_ref(A_MOVE,S_L,hreg,href))
  1701. else
  1702. list.concat(taicpu.op_regset_ref(A_MOVEM,S_L,dataregs,addrregs,[],href));
  1703. if fsize > 0 then
  1704. begin
  1705. { size is always longword aligned, while fsize is not }
  1706. inc(href.offset,size);
  1707. if fsize = 12{sizeof(extended)} then
  1708. list.concat(taicpu.op_reg_ref(A_FMOVE,S_FX,hfreg,href))
  1709. else
  1710. list.concat(taicpu.op_regset_ref(A_FMOVEM,S_FX,[],[],fpuregs,href));
  1711. end;
  1712. end;
  1713. end;
  1714. procedure tcg68k.g_restore_registers(list:TAsmList);
  1715. var
  1716. dataregs: tcpuregisterset;
  1717. addrregs: tcpuregisterset;
  1718. fpuregs : tcpuregisterset;
  1719. href : treference;
  1720. r : integer;
  1721. hreg : tregister;
  1722. hfreg : tregister;
  1723. size : longint;
  1724. fsize : longint;
  1725. begin
  1726. { see the remark about buggy GNU AS versions in g_save_registers() (KB) }
  1727. dataregs:=[];
  1728. addrregs:=[];
  1729. fpuregs:=[];
  1730. if not(pi_has_saved_regs in current_procinfo.flags) then
  1731. exit;
  1732. { Copy registers from temp }
  1733. size:=0;
  1734. fsize:=0;
  1735. hreg:=NR_NO;
  1736. hfreg:=NR_NO;
  1737. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  1738. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  1739. begin
  1740. inc(size,sizeof(aint));
  1741. hreg:=newreg(R_INTREGISTER,saved_standard_registers[r],R_SUBWHOLE);
  1742. { Allocate register so the optimizer does not remove the load }
  1743. a_reg_alloc(list,hreg);
  1744. dataregs:=dataregs + [saved_standard_registers[r]];
  1745. end;
  1746. if uses_registers(R_ADDRESSREGISTER) then
  1747. for r:=low(saved_address_registers) to high(saved_address_registers) do
  1748. if saved_address_registers[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  1749. begin
  1750. inc(size,sizeof(aint));
  1751. hreg:=newreg(R_ADDRESSREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1752. { Allocate register so the optimizer does not remove the load }
  1753. a_reg_alloc(list,hreg);
  1754. addrregs:=addrregs + [saved_address_registers[r]];
  1755. end;
  1756. if uses_registers(R_FPUREGISTER) then
  1757. for r:=low(saved_address_registers) to high(saved_address_registers) do
  1758. if saved_fpu_registers[r] in rg[R_FPUREGISTER].used_in_proc then
  1759. begin
  1760. inc(fsize,12{sizeof(extended)});
  1761. hfreg:=newreg(R_FPUREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1762. { Allocate register so the optimizer does not remove the load }
  1763. a_reg_alloc(list,hfreg);
  1764. fpuregs:=fpuregs + [saved_fpu_registers[r]];
  1765. end;
  1766. { 68k has no MM registers }
  1767. if uses_registers(R_MMREGISTER) then
  1768. internalerror(2014030202);
  1769. { Restore registers from temp }
  1770. href:=current_procinfo.save_regs_ref;
  1771. if (href.offset<low(smallint)) and (current_settings.cputype in cpu_coldfire) then
  1772. begin
  1773. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,href.base,NR_A0));
  1774. list.concat(taicpu.op_const_reg(A_ADDA,S_L,href.offset,NR_A0));
  1775. reference_reset_base(href,NR_A0,0,sizeof(pint));
  1776. end;
  1777. if size > 0 then
  1778. if size = sizeof(aint) then
  1779. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,href,hreg))
  1780. else
  1781. list.concat(taicpu.op_ref_regset(A_MOVEM,S_L,href,dataregs,addrregs,[]));
  1782. if fsize > 0 then
  1783. begin
  1784. { size is always longword aligned, while fsize is not }
  1785. inc(href.offset,size);
  1786. if fsize = 12{sizeof(extended)} then
  1787. list.concat(taicpu.op_ref_reg(A_FMOVE,S_FX,href,hfreg))
  1788. else
  1789. list.concat(taicpu.op_ref_regset(A_FMOVEM,S_FX,href,[],[],fpuregs));
  1790. end;
  1791. tg.UnGetTemp(list,current_procinfo.save_regs_ref);
  1792. end;
  1793. procedure tcg68k.sign_extend(list: TAsmList;_oldsize : tcgsize; _newsize : tcgsize; reg: tregister);
  1794. begin
  1795. case _newsize of
  1796. OS_S16, OS_16:
  1797. case _oldsize of
  1798. OS_S8:
  1799. begin { 8 -> 16 bit sign extend }
  1800. if (isaddressregister(reg)) then
  1801. internalerror(2014031201);
  1802. list.concat(taicpu.op_reg(A_EXT,S_W,reg));
  1803. end;
  1804. OS_8: { 8 -> 16 bit zero extend }
  1805. begin
  1806. if (current_settings.cputype in cpu_coldfire) then
  1807. { ColdFire has no ANDI.W }
  1808. list.concat(taicpu.op_const_reg(A_AND,S_L,$FF,reg))
  1809. else
  1810. list.concat(taicpu.op_const_reg(A_AND,S_W,$FF,reg));
  1811. end;
  1812. end;
  1813. OS_S32, OS_32:
  1814. case _oldsize of
  1815. OS_S8:
  1816. begin { 8 -> 32 bit sign extend }
  1817. if (isaddressregister(reg)) then
  1818. internalerror(2014031202);
  1819. if (current_settings.cputype = cpu_MC68000) then
  1820. begin
  1821. list.concat(taicpu.op_reg(A_EXT,S_W,reg));
  1822. list.concat(taicpu.op_reg(A_EXT,S_L,reg));
  1823. end
  1824. else
  1825. begin
  1826. //list.concat(tai_comment.create(strpnew('sign extend byte')));
  1827. list.concat(taicpu.op_reg(A_EXTB,S_L,reg));
  1828. end;
  1829. end;
  1830. OS_8: { 8 -> 32 bit zero extend }
  1831. begin
  1832. //list.concat(tai_comment.create(strpnew('zero extend byte')));
  1833. list.concat(taicpu.op_const_reg(A_AND,S_L,$FF,reg));
  1834. end;
  1835. OS_S16: { 16 -> 32 bit sign extend }
  1836. begin
  1837. if (isaddressregister(reg)) then
  1838. internalerror(2014031203);
  1839. //list.concat(tai_comment.create(strpnew('sign extend word')));
  1840. list.concat(taicpu.op_reg(A_EXT,S_L,reg));
  1841. end;
  1842. OS_16:
  1843. begin
  1844. //list.concat(tai_comment.create(strpnew('zero extend byte')));
  1845. list.concat(taicpu.op_const_reg(A_AND,S_L,$FFFF,reg));
  1846. end;
  1847. end;
  1848. end; { otherwise the size is already correct }
  1849. end;
  1850. procedure tcg68k.sign_extend(list: TAsmList;_oldsize : tcgsize; reg: tregister);
  1851. begin
  1852. sign_extend(list, _oldsize, OS_INT, reg);
  1853. end;
  1854. procedure tcg68k.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  1855. var
  1856. ai : taicpu;
  1857. begin
  1858. if cond=OC_None then
  1859. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1860. else
  1861. begin
  1862. ai:=Taicpu.Op_sym(A_Bxx,S_NO,l);
  1863. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1864. end;
  1865. ai.is_jmp:=true;
  1866. list.concat(ai);
  1867. end;
  1868. { ensures a register is a dataregister. this is often used, as 68k can't do lots of
  1869. operations on an address register. if the register is a dataregister anyway, it
  1870. just returns it untouched.}
  1871. function tcg68k.force_to_dataregister(list: TAsmList; size: TCGSize; reg: TRegister): TRegister;
  1872. var
  1873. scratch_reg: TRegister;
  1874. instr: Taicpu;
  1875. begin
  1876. if isaddressregister(reg) then
  1877. begin
  1878. scratch_reg:=getintregister(list,OS_INT);
  1879. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg,scratch_reg);
  1880. add_move_instruction(instr);
  1881. list.concat(instr);
  1882. result:=scratch_reg;
  1883. end
  1884. else
  1885. result:=reg;
  1886. end;
  1887. { moves source register to destination register, if the two are not the same. can be used in pair
  1888. with force_to_dataregister() }
  1889. procedure tcg68k.move_if_needed(list: TAsmList; size: TCGSize; src: TRegister; dest: TRegister);
  1890. var
  1891. instr: Taicpu;
  1892. begin
  1893. if (src <> dest) then
  1894. begin
  1895. instr:=taicpu.op_reg_reg(A_MOVE,S_L,src,dest);
  1896. add_move_instruction(instr);
  1897. list.concat(instr);
  1898. end;
  1899. end;
  1900. procedure tcg68k.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  1901. var
  1902. hsym : tsym;
  1903. href : treference;
  1904. paraloc : Pcgparalocation;
  1905. begin
  1906. { calculate the parameter info for the procdef }
  1907. procdef.init_paraloc_info(callerside);
  1908. hsym:=tsym(procdef.parast.Find('self'));
  1909. if not(assigned(hsym) and
  1910. (hsym.typ=paravarsym)) then
  1911. internalerror(2013100702);
  1912. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  1913. while paraloc<>nil do
  1914. with paraloc^ do
  1915. begin
  1916. case loc of
  1917. LOC_REGISTER:
  1918. a_op_const_reg(list,OP_SUB,size,ioffset,register);
  1919. LOC_REFERENCE:
  1920. begin
  1921. { offset in the wrapper needs to be adjusted for the stored
  1922. return address }
  1923. reference_reset_base(href,reference.index,reference.offset+sizeof(pint),sizeof(pint));
  1924. { plain 68k could use SUBI on href directly, but this way it works on Coldfire too
  1925. and it's probably smaller code for the majority of cases (if ioffset small, the
  1926. load will use MOVEQ) (KB) }
  1927. a_load_const_reg(list,OS_ADDR,ioffset,NR_D0);
  1928. list.concat(taicpu.op_reg_ref(A_SUB,S_L,NR_D0,href));
  1929. end
  1930. else
  1931. internalerror(2013100703);
  1932. end;
  1933. paraloc:=next;
  1934. end;
  1935. end;
  1936. procedure tcg68k.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1937. procedure getselftoa0(offs:longint);
  1938. var
  1939. href : treference;
  1940. selfoffsetfromsp : longint;
  1941. begin
  1942. { move.l offset(%sp),%a0 }
  1943. { framepointer is pushed for nested procs }
  1944. if procdef.parast.symtablelevel>normal_function_level then
  1945. selfoffsetfromsp:=sizeof(aint)
  1946. else
  1947. selfoffsetfromsp:=0;
  1948. reference_reset_base(href,NR_SP,selfoffsetfromsp+offs,4);
  1949. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_A0);
  1950. end;
  1951. procedure loadvmttoa0;
  1952. var
  1953. href : treference;
  1954. begin
  1955. { move.l (%a0),%a0 ; load vmt}
  1956. reference_reset_base(href,NR_A0,0,4);
  1957. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_A0);
  1958. end;
  1959. procedure op_ona0methodaddr;
  1960. var
  1961. href : treference;
  1962. begin
  1963. if (procdef.extnumber=$ffff) then
  1964. Internalerror(2013100701);
  1965. reference_reset_base(href,NR_A0,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  1966. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,href,NR_A0));
  1967. reference_reset_base(href,NR_A0,0,4);
  1968. list.concat(taicpu.op_ref(A_JMP,S_NO,href));
  1969. end;
  1970. var
  1971. make_global : boolean;
  1972. begin
  1973. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1974. Internalerror(200006137);
  1975. if not assigned(procdef.struct) or
  1976. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1977. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1978. Internalerror(200006138);
  1979. if procdef.owner.symtabletype<>ObjectSymtable then
  1980. Internalerror(200109191);
  1981. make_global:=false;
  1982. if (not current_module.is_unit) or
  1983. create_smartlink or
  1984. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1985. make_global:=true;
  1986. if make_global then
  1987. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1988. else
  1989. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1990. { set param1 interface to self }
  1991. g_adjust_self_value(list,procdef,ioffset);
  1992. { case 4 }
  1993. if (po_virtualmethod in procdef.procoptions) and
  1994. not is_objectpascal_helper(procdef.struct) then
  1995. begin
  1996. getselftoa0(4);
  1997. loadvmttoa0;
  1998. op_ona0methodaddr;
  1999. end
  2000. { case 0 }
  2001. else
  2002. list.concat(taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  2003. List.concat(Tai_symbol_end.Createname(labelname));
  2004. end;
  2005. procedure tcg68k.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  2006. begin
  2007. list.concat(taicpu.op_const_reg(A_SUB,S_L,localsize,NR_STACK_POINTER_REG));
  2008. end;
  2009. {****************************************************************************}
  2010. { TCG64F68K }
  2011. {****************************************************************************}
  2012. procedure tcg64f68k.a_op64_reg_reg(list : TAsmList;op:TOpCG;size: tcgsize; regsrc,regdst : tregister64);
  2013. var
  2014. opcode : tasmop;
  2015. xopcode : tasmop;
  2016. instr : taicpu;
  2017. begin
  2018. opcode := topcg2tasmop[op];
  2019. xopcode := topcg2tasmopx[op];
  2020. case op of
  2021. OP_ADD,OP_SUB:
  2022. begin
  2023. { if one of these three registers is an address
  2024. register, we'll really get into problems! }
  2025. if isaddressregister(regdst.reglo) or
  2026. isaddressregister(regdst.reghi) or
  2027. isaddressregister(regsrc.reghi) then
  2028. internalerror(2014030101);
  2029. list.concat(taicpu.op_reg_reg(opcode,S_L,regsrc.reglo,regdst.reglo));
  2030. list.concat(taicpu.op_reg_reg(xopcode,S_L,regsrc.reghi,regdst.reghi));
  2031. end;
  2032. OP_AND,OP_OR:
  2033. begin
  2034. { at least one of the registers must be a data register }
  2035. if (isaddressregister(regdst.reglo) and
  2036. isaddressregister(regsrc.reglo)) or
  2037. (isaddressregister(regsrc.reghi) and
  2038. isaddressregister(regdst.reghi)) then
  2039. internalerror(2014030102);
  2040. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  2041. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  2042. end;
  2043. { this is handled in 1st pass for 32-bit cpu's (helper call) }
  2044. OP_IDIV,OP_DIV,
  2045. OP_IMUL,OP_MUL:
  2046. internalerror(2002081701);
  2047. { this is also handled in 1st pass for 32-bit cpu's (helper call) }
  2048. OP_SAR,OP_SHL,OP_SHR:
  2049. internalerror(2002081702);
  2050. OP_XOR:
  2051. begin
  2052. if isaddressregister(regdst.reglo) or
  2053. isaddressregister(regsrc.reglo) or
  2054. isaddressregister(regsrc.reghi) or
  2055. isaddressregister(regdst.reghi) then
  2056. internalerror(2014030103);
  2057. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  2058. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  2059. end;
  2060. OP_NEG,OP_NOT:
  2061. begin
  2062. if isaddressregister(regdst.reglo) or
  2063. isaddressregister(regdst.reghi) then
  2064. internalerror(2014030104);
  2065. instr:=taicpu.op_reg_reg(A_MOVE,S_L,regsrc.reglo,regdst.reglo);
  2066. cg.add_move_instruction(instr);
  2067. list.concat(instr);
  2068. instr:=taicpu.op_reg_reg(A_MOVE,S_L,regsrc.reghi,regdst.reghi);
  2069. cg.add_move_instruction(instr);
  2070. list.concat(instr);
  2071. if (op = OP_NOT) then
  2072. xopcode:=opcode;
  2073. list.concat(taicpu.op_reg(opcode,S_L,regdst.reglo));
  2074. list.concat(taicpu.op_reg(xopcode,S_L,regdst.reghi));
  2075. end;
  2076. end; { end case }
  2077. end;
  2078. procedure tcg64f68k.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  2079. var
  2080. tempref : treference;
  2081. begin
  2082. case op of
  2083. OP_NEG,OP_NOT:
  2084. begin
  2085. a_load64_ref_reg(list,ref,reg);
  2086. a_op64_reg_reg(list,op,size,reg,reg);
  2087. end;
  2088. OP_AND,OP_OR:
  2089. begin
  2090. tempref:=ref;
  2091. tcg68k(cg).fixref(list,tempref);
  2092. inc(tempref.offset,4);
  2093. list.concat(taicpu.op_ref_reg(topcg2tasmop[op],S_L,tempref,reg.reglo));
  2094. dec(tempref.offset,4);
  2095. list.concat(taicpu.op_ref_reg(topcg2tasmop[op],S_L,tempref,reg.reghi));
  2096. end;
  2097. else
  2098. { XOR does not allow reference for source; ADD/SUB do not allow reference for
  2099. high dword, although low dword can still be handled directly. }
  2100. inherited a_op64_ref_reg(list,op,size,ref,reg);
  2101. end;
  2102. end;
  2103. procedure tcg64f68k.a_op64_const_reg(list : TAsmList;op:TOpCG;size: tcgsize; value : int64;regdst : tregister64);
  2104. var
  2105. lowvalue : cardinal;
  2106. highvalue : cardinal;
  2107. opcode : tasmop;
  2108. xopcode : tasmop;
  2109. hreg : tregister;
  2110. begin
  2111. { is it optimized out ? }
  2112. { optimize64_op_const_reg doesn't seem to be used in any cg64f32 right now. why? (KB) }
  2113. { if cg.optimize64_op_const_reg(list,op,value,reg) then
  2114. exit; }
  2115. lowvalue := cardinal(value);
  2116. highvalue := value shr 32;
  2117. opcode := topcg2tasmop[op];
  2118. xopcode := topcg2tasmopx[op];
  2119. { the destination registers must be data registers }
  2120. if isaddressregister(regdst.reglo) or
  2121. isaddressregister(regdst.reghi) then
  2122. internalerror(2014030105);
  2123. case op of
  2124. OP_ADD,OP_SUB:
  2125. begin
  2126. hreg:=cg.getintregister(list,OS_INT);
  2127. { cg.a_load_const_reg provides optimized loading to register for special cases }
  2128. cg.a_load_const_reg(list,OS_S32,longint(highvalue),hreg);
  2129. { don't use cg.a_op_const_reg() here, because a possible optimized
  2130. ADDQ/SUBQ wouldn't set the eXtend bit }
  2131. list.concat(taicpu.op_const_reg(opcode,S_L,lowvalue,regdst.reglo));
  2132. list.concat(taicpu.op_reg_reg(xopcode,S_L,hreg,regdst.reghi));
  2133. end;
  2134. OP_AND,OP_OR,OP_XOR:
  2135. begin
  2136. cg.a_op_const_reg(list,op,OS_S32,longint(lowvalue),regdst.reglo);
  2137. cg.a_op_const_reg(list,op,OS_S32,longint(highvalue),regdst.reghi);
  2138. end;
  2139. { this is handled in 1st pass for 32-bit cpus (helper call) }
  2140. OP_IDIV,OP_DIV,
  2141. OP_IMUL,OP_MUL:
  2142. internalerror(2002081701);
  2143. { this is also handled in 1st pass for 32-bit cpus (helper call) }
  2144. OP_SAR,OP_SHL,OP_SHR:
  2145. internalerror(2002081702);
  2146. { these should have been handled already by earlier passes }
  2147. OP_NOT,OP_NEG:
  2148. internalerror(2012110403);
  2149. end; { end case }
  2150. end;
  2151. procedure create_codegen;
  2152. begin
  2153. cg := tcg68k.create;
  2154. cg64 :=tcg64f68k.create;
  2155. end;
  2156. end.