cgcpu.pas 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212
  1. {
  2. Copyright (c) 2014 by Jonas Maebe
  3. This unit implements the code generator for AArch64
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. tcgaarch64=class(tcg)
  29. protected
  30. { changes register size without adding register allocation info }
  31. function makeregsize(reg: tregister; size: tcgsize): tregister; overload;
  32. public
  33. { simplifies "ref" so it can be used with "op". If "ref" can be used
  34. with a different load/Store operation that has the same meaning as the
  35. original one, "op" will be replaced with the alternative }
  36. procedure make_simple_ref(list:TAsmList; var op: tasmop; size: tcgsize; oppostfix: toppostfix; var ref: treference; preferred_newbasereg: tregister);
  37. function getfpuregister(list: TAsmList; size: Tcgsize): Tregister; override;
  38. procedure handle_reg_imm12_reg(list: TAsmList; op: Tasmop; size: tcgsize; src: tregister; a: tcgint; dst: tregister; tmpreg: tregister; setflags, usedest: boolean);
  39. procedure init_register_allocators;override;
  40. procedure done_register_allocators;override;
  41. function getmmregister(list:TAsmList;size:tcgsize):tregister;override;
  42. function handle_load_store(list:TAsmList; op: tasmop; size: tcgsize; oppostfix: toppostfix; reg: tregister; ref: treference):treference;
  43. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  44. procedure a_call_reg(list:TAsmList;Reg:tregister);override;
  45. { General purpose instructions }
  46. procedure maybeadjustresult(list: TAsmList; op: topcg; size: tcgsize; dst: tregister);
  47. procedure a_op_const_reg(list: TAsmList; op: topcg; size: tcgsize; a: tcgint; reg: tregister);override;
  48. procedure a_op_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src, dst: tregister);override;
  49. procedure a_op_const_reg_reg(list: TAsmList; op: topcg; size: tcgsize; a: tcgint; src, dst: tregister);override;
  50. procedure a_op_reg_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src1, src2, dst: tregister);override;
  51. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: topcg; size: tcgsize; a: tcgint; src, dst: tregister; setflags : boolean; var ovloc : tlocation);override;
  52. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: topcg; size: tcgsize; src1, src2, dst: tregister; setflags : boolean; var ovloc : tlocation);override;
  53. { move instructions }
  54. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; reg: tregister);override;
  55. procedure a_load_const_ref(list: TAsmList; size: tcgsize; a: tcgint; const ref: treference); override;
  56. procedure a_load_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister;const ref: TReference);override;
  57. procedure a_load_reg_ref_unaligned(list: TAsmList; fromsize, tosize: tcgsize; register: tregister; const ref: treference); override;
  58. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);override;
  59. procedure a_load_ref_reg_unaligned(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; register: tregister); override;
  60. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  61. procedure a_loadaddr_ref_reg(list: TAsmList; const ref: TReference; r: tregister);override;
  62. { fpu move instructions (not used, all floating point is vector unit-based) }
  63. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  64. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  65. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  66. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister;shuffle : pmmshuffle);override;
  67. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister; shuffle: pmmshuffle);override;
  68. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference; shuffle: pmmshuffle);override;
  69. procedure a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize: tcgsize; intreg, mmreg: tregister; shuffle: pmmshuffle); override;
  70. procedure a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize: tcgsize; mmreg, intreg: tregister; shuffle: pmmshuffle); override;
  71. procedure a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size: tcgsize; src, dst: tregister; shuffle: pmmshuffle); override;
  72. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: tcgsize; src, dst: TRegister); override;
  73. { comparison operations }
  74. procedure a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);override;
  75. procedure a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);override;
  76. procedure a_jmp_always(list: TAsmList; l: TAsmLabel);override;
  77. procedure a_jmp_name(list: TAsmList; const s: string);override;
  78. procedure a_jmp_cond(list: TAsmList; cond: TOpCmp; l: tasmlabel);{ override;}
  79. procedure a_jmp_flags(list: TAsmList; const f: tresflags; l: tasmlabel);override;
  80. procedure g_flags2reg(list: TAsmList; size: tcgsize; const f:tresflags; reg: tregister);override;
  81. procedure g_overflowcheck(list: TAsmList; const loc: tlocation; def: tdef);override;
  82. procedure g_overflowcheck_loc(list: TAsmList; const loc: tlocation; def: tdef; ovloc: tlocation);override;
  83. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);override;
  84. procedure g_proc_exit(list: TAsmList; parasize: longint; nostackframe: boolean);override;
  85. procedure g_maybe_got_init(list: TAsmList); override;
  86. procedure g_restore_registers(list: TAsmList);override;
  87. procedure g_save_registers(list: TAsmList);override;
  88. procedure g_concatcopy_move(list: TAsmList; const source, dest: treference; len: tcgint);
  89. procedure g_concatcopy(list: TAsmList; const source, dest: treference; len: tcgint);override;
  90. procedure g_adjust_self_value(list: TAsmList; procdef: tprocdef; ioffset: tcgint);override;
  91. private
  92. function save_regs(list: TAsmList; rt: tregistertype; lowsr, highsr: tsuperregister; sub: tsubregister): longint;
  93. procedure load_regs(list: TAsmList; rt: tregistertype; lowsr, highsr: tsuperregister; sub: tsubregister);
  94. end;
  95. procedure create_codegen;
  96. const
  97. TOpCG2AsmOpReg: array[topcg] of TAsmOp = (
  98. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASRV,A_LSLV,A_LSRV,A_SUB,A_EOR,A_NONE,A_RORV
  99. );
  100. TOpCG2AsmOpImm: array[topcg] of TAsmOp = (
  101. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR
  102. );
  103. TOpCmp2AsmCond: array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
  104. C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI
  105. );
  106. implementation
  107. uses
  108. globals,verbose,systems,cutils,
  109. paramgr,fmodule,
  110. symtable,symsym,
  111. tgobj,
  112. procinfo,cpupi;
  113. procedure tcgaarch64.make_simple_ref(list:TAsmList; var op: tasmop; size: tcgsize; oppostfix: toppostfix; var ref: treference; preferred_newbasereg: tregister);
  114. var
  115. href: treference;
  116. so: tshifterop;
  117. accesssize: longint;
  118. begin
  119. if (ref.base=NR_NO) then
  120. begin
  121. if ref.shiftmode<>SM_None then
  122. internalerror(2014110701);
  123. ref.base:=ref.index;
  124. ref.index:=NR_NO;
  125. end;
  126. { no abitrary scale factor support (the generic code doesn't set it,
  127. AArch-specific code shouldn't either) }
  128. if not(ref.scalefactor in [0,1]) then
  129. internalerror(2014111002);
  130. case simple_ref_type(op,size,oppostfix,ref) of
  131. sr_simple:
  132. exit;
  133. sr_internal_illegal:
  134. internalerror(2014121702);
  135. sr_complex:
  136. { continue } ;
  137. end;
  138. if assigned(ref.symbol) then
  139. begin
  140. { internal "load symbol" instructions should already be valid }
  141. if assigned(ref.symboldata) or
  142. (ref.refaddr in [addr_pic,addr_gotpage,addr_gotpageoffset,addr_page,addr_pageoffset]) then
  143. internalerror(2014110802);
  144. { no relative symbol support (needed) yet }
  145. if assigned(ref.relsymbol) then
  146. internalerror(2014111001);
  147. { loading a symbol address (whether it's in the GOT or not) consists
  148. of two parts: first load the page on which it is located, then
  149. either the offset in the page or load the value at that offset in
  150. the page. This final GOT-load can be relaxed by the linker in case
  151. the variable itself can be stored directly in the GOT }
  152. if (preferred_newbasereg=NR_NO) or
  153. (ref.base=preferred_newbasereg) or
  154. (ref.index=preferred_newbasereg) then
  155. preferred_newbasereg:=getaddressregister(list);
  156. { load the (GOT) page }
  157. reference_reset_symbol(href,ref.symbol,0,8);
  158. if ((ref.symbol.typ in [AT_FUNCTION,AT_LABEL]) and
  159. (ref.symbol.bind in [AB_LOCAL,AB_GLOBAL])) or
  160. ((ref.symbol.typ=AT_DATA) and
  161. (ref.symbol.bind=AB_LOCAL)) then
  162. href.refaddr:=addr_page
  163. else
  164. href.refaddr:=addr_gotpage;
  165. list.concat(taicpu.op_reg_ref(A_ADRP,preferred_newbasereg,href));
  166. { load the GOT entry (= address of the variable) }
  167. reference_reset_base(href,preferred_newbasereg,0,sizeof(pint));
  168. href.symbol:=ref.symbol;
  169. { code symbols defined in the current compilation unit do not
  170. have to be accessed via the GOT }
  171. if ((ref.symbol.typ in [AT_FUNCTION,AT_LABEL]) and
  172. (ref.symbol.bind in [AB_LOCAL,AB_GLOBAL])) or
  173. ((ref.symbol.typ=AT_DATA) and
  174. (ref.symbol.bind=AB_LOCAL)) then
  175. begin
  176. href.base:=NR_NO;
  177. href.refaddr:=addr_pageoffset;
  178. list.concat(taicpu.op_reg_reg_ref(A_ADD,preferred_newbasereg,preferred_newbasereg,href));
  179. end
  180. else
  181. begin
  182. href.refaddr:=addr_gotpageoffset;
  183. { use a_load_ref_reg() rather than directly encoding the LDR,
  184. so that we'll check the validity of the reference }
  185. a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,preferred_newbasereg);
  186. end;
  187. { set as new base register }
  188. if ref.base=NR_NO then
  189. ref.base:=preferred_newbasereg
  190. else if ref.index=NR_NO then
  191. ref.index:=preferred_newbasereg
  192. else
  193. begin
  194. { make sure it's valid in case ref.base is SP -> make it
  195. the second operand}
  196. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,preferred_newbasereg,ref.base,preferred_newbasereg);
  197. ref.base:=preferred_newbasereg
  198. end;
  199. ref.symbol:=nil;
  200. end;
  201. { base & index }
  202. if (ref.base<>NR_NO) and
  203. (ref.index<>NR_NO) then
  204. begin
  205. case op of
  206. A_LDR, A_STR:
  207. begin
  208. if (ref.shiftmode=SM_None) and
  209. (ref.shiftimm<>0) then
  210. internalerror(2014110805);
  211. { wrong shift? (possible in case of something like
  212. array_of_2byte_rec[x].bytefield -> shift will be set 1, but
  213. the final load is a 1 byte -> can't use shift after all }
  214. if (ref.shiftmode in [SM_LSL,SM_UXTW,SM_SXTW]) and
  215. ((ref.shiftimm<>BsfDWord(tcgsizep2size[size])) or
  216. (ref.offset<>0)) then
  217. begin
  218. if preferred_newbasereg=NR_NO then
  219. preferred_newbasereg:=getaddressregister(list);
  220. { "add" supports a superset of the shift modes supported by
  221. load/store instructions }
  222. shifterop_reset(so);
  223. so.shiftmode:=ref.shiftmode;
  224. so.shiftimm:=ref.shiftimm;
  225. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,preferred_newbasereg,ref.base,ref.index,so));
  226. reference_reset_base(ref,preferred_newbasereg,ref.offset,ref.alignment);
  227. { possibly still an invalid offset -> fall through }
  228. end
  229. else if ref.offset<>0 then
  230. begin
  231. if (preferred_newbasereg=NR_NO) or
  232. { we keep ref.index, so it must not be overwritten }
  233. (ref.index=preferred_newbasereg) then
  234. preferred_newbasereg:=getaddressregister(list);
  235. { add to the base and not to the index, because the index
  236. may be scaled; this works even if the base is SP }
  237. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base,preferred_newbasereg);
  238. ref.offset:=0;
  239. ref.base:=preferred_newbasereg;
  240. { finished }
  241. exit;
  242. end
  243. else
  244. { valid -> exit }
  245. exit;
  246. end;
  247. { todo }
  248. A_LD1,A_LD2,A_LD3,A_LD4,
  249. A_ST1,A_ST2,A_ST3,A_ST4:
  250. internalerror(2014110704);
  251. { these don't support base+index }
  252. A_LDUR,A_STUR,
  253. A_LDP,A_STP:
  254. begin
  255. { these either don't support pre-/post-indexing, or don't
  256. support it with base+index }
  257. if ref.addressmode<>AM_OFFSET then
  258. internalerror(2014110911);
  259. if preferred_newbasereg=NR_NO then
  260. preferred_newbasereg:=getaddressregister(list);
  261. if ref.shiftmode<>SM_None then
  262. begin
  263. { "add" supports a superset of the shift modes supported by
  264. load/store instructions }
  265. shifterop_reset(so);
  266. so.shiftmode:=ref.shiftmode;
  267. so.shiftimm:=ref.shiftimm;
  268. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,preferred_newbasereg,ref.base,ref.index,so));
  269. end
  270. else
  271. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,ref.index,ref.base,preferred_newbasereg);
  272. reference_reset_base(ref,preferred_newbasereg,ref.offset,ref.alignment);
  273. { fall through to the handling of base + offset, since the
  274. offset may still be too big }
  275. end;
  276. else
  277. internalerror(2014110901);
  278. end;
  279. end;
  280. { base + offset }
  281. if ref.base<>NR_NO then
  282. begin
  283. { valid offset for LDUR/STUR -> use that }
  284. if (ref.addressmode=AM_OFFSET) and
  285. (op in [A_LDR,A_STR]) and
  286. (ref.offset>=-256) and
  287. (ref.offset<=255) then
  288. begin
  289. if op=A_LDR then
  290. op:=A_LDUR
  291. else
  292. op:=A_STUR
  293. end
  294. { if it's not a valid LDUR/STUR, use LDR/STR }
  295. else if (op in [A_LDUR,A_STUR]) and
  296. ((ref.offset<-256) or
  297. (ref.offset>255) or
  298. (ref.addressmode<>AM_OFFSET)) then
  299. begin
  300. if op=A_LDUR then
  301. op:=A_LDR
  302. else
  303. op:=A_STR
  304. end;
  305. case op of
  306. A_LDR,A_STR:
  307. begin
  308. case ref.addressmode of
  309. AM_PREINDEXED:
  310. begin
  311. { since the loaded/stored register cannot be the same
  312. as the base register, we can safely add the
  313. offset to the base if it doesn't fit}
  314. if (ref.offset<-256) or
  315. (ref.offset>255) then
  316. begin
  317. a_op_const_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base);
  318. ref.offset:=0;
  319. end;
  320. end;
  321. AM_POSTINDEXED:
  322. begin
  323. { cannot emulate post-indexing if we have to fold the
  324. offset into the base register }
  325. if (ref.offset<-256) or
  326. (ref.offset>255) then
  327. internalerror(2014110909);
  328. { ok }
  329. end;
  330. AM_OFFSET:
  331. begin
  332. { unsupported offset -> fold into base register }
  333. accesssize:=1 shl tcgsizep2size[size];
  334. if (ref.offset<0) or
  335. (ref.offset>(((1 shl 12)-1)*accesssize)) or
  336. ((ref.offset mod accesssize)<>0) then
  337. begin
  338. if preferred_newbasereg=NR_NO then
  339. preferred_newbasereg:=getaddressregister(list);
  340. { can we split the offset beween an
  341. "add/sub (imm12 shl 12)" and the load (also an
  342. imm12)?
  343. -- the offset from the load will always be added,
  344. that's why the lower bound has a smaller range
  345. than the upper bound; it must also be a multiple
  346. of the access size }
  347. if (ref.offset>=-(((1 shl 12)-1) shl 12)) and
  348. (ref.offset<=((1 shl 12)-1) shl 12 + ((1 shl 12)-1)) and
  349. ((ref.offset mod accesssize)=0) then
  350. begin
  351. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,(ref.offset shr 12) shl 12,ref.base,preferred_newbasereg);
  352. ref.offset:=ref.offset-(ref.offset shr 12) shl 12;
  353. end
  354. else
  355. begin
  356. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base,preferred_newbasereg);
  357. ref.offset:=0;
  358. end;
  359. reference_reset_base(ref,preferred_newbasereg,ref.offset,ref.alignment);
  360. end;
  361. end
  362. else
  363. internalerror(2014110904);
  364. end;
  365. end;
  366. A_LDP,A_STP:
  367. begin
  368. { unsupported offset -> fold into base register (these
  369. instructions support all addressmodes) }
  370. if (ref.offset<-(1 shl (6+tcgsizep2size[size]))) or
  371. (ref.offset>(1 shl (6+tcgsizep2size[size]))-1) then
  372. begin
  373. case ref.addressmode of
  374. AM_POSTINDEXED:
  375. { don't emulate post-indexing if we have to fold the
  376. offset into the base register }
  377. internalerror(2014110910);
  378. AM_PREINDEXED:
  379. { this means the offset must be added to the current
  380. base register }
  381. preferred_newbasereg:=ref.base;
  382. AM_OFFSET:
  383. if preferred_newbasereg=NR_NO then
  384. preferred_newbasereg:=getaddressregister(list);
  385. end;
  386. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base,preferred_newbasereg);
  387. reference_reset_base(ref,preferred_newbasereg,0,ref.alignment);
  388. end
  389. end;
  390. A_LDUR,A_STUR:
  391. begin
  392. { valid, checked above }
  393. end;
  394. { todo }
  395. A_LD1,A_LD2,A_LD3,A_LD4,
  396. A_ST1,A_ST2,A_ST3,A_ST4:
  397. internalerror(2014110908);
  398. else
  399. internalerror(2014110708);
  400. end;
  401. { done }
  402. exit;
  403. end;
  404. { only an offset -> change to base (+ offset 0) }
  405. if preferred_newbasereg=NR_NO then
  406. preferred_newbasereg:=getaddressregister(list);
  407. a_load_const_reg(list,OS_ADDR,ref.offset,preferred_newbasereg);
  408. reference_reset_base(ref,preferred_newbasereg,0,newalignment(8,ref.offset));
  409. end;
  410. function tcgaarch64.makeregsize(reg: tregister; size: tcgsize): tregister;
  411. var
  412. subreg:Tsubregister;
  413. begin
  414. subreg:=cgsize2subreg(getregtype(reg),size);
  415. result:=reg;
  416. setsubreg(result,subreg);
  417. end;
  418. function tcgaarch64.getfpuregister(list: TAsmList; size: Tcgsize): Tregister;
  419. begin
  420. internalerror(2014122110);
  421. { squash warning }
  422. result:=NR_NO;
  423. end;
  424. function tcgaarch64.handle_load_store(list: TAsmList; op: tasmop; size: tcgsize; oppostfix: toppostfix; reg: tregister; ref: treference):treference;
  425. begin
  426. make_simple_ref(list,op,size,oppostfix,ref,NR_NO);
  427. list.concat(setoppostfix(taicpu.op_reg_ref(op,reg,ref),oppostfix));
  428. result:=ref;
  429. end;
  430. procedure tcgaarch64.handle_reg_imm12_reg(list: TAsmList; op: Tasmop; size: tcgsize; src: tregister; a: tcgint; dst: tregister; tmpreg: tregister; setflags, usedest: boolean);
  431. var
  432. instr: taicpu;
  433. so: tshifterop;
  434. hadtmpreg: boolean;
  435. begin
  436. { imm12 }
  437. if (a>=0) and
  438. (a<=((1 shl 12)-1)) then
  439. if usedest then
  440. instr:=taicpu.op_reg_reg_const(op,dst,src,a)
  441. else
  442. instr:=taicpu.op_reg_const(op,src,a)
  443. { imm12 lsl 12 }
  444. else if (a and not(((tcgint(1) shl 12)-1) shl 12))=0 then
  445. begin
  446. so.shiftmode:=SM_LSL;
  447. so.shiftimm:=12;
  448. if usedest then
  449. instr:=taicpu.op_reg_reg_const_shifterop(op,dst,src,a shr 12,so)
  450. else
  451. instr:=taicpu.op_reg_const_shifterop(op,src,a shr 12,so)
  452. end
  453. else
  454. begin
  455. { todo: other possible optimizations (e.g. load 16 bit constant in
  456. register and then add/sub/cmp/cmn shifted the rest) }
  457. if tmpreg=NR_NO then
  458. begin
  459. hadtmpreg:=false;
  460. tmpreg:=getintregister(list,size);
  461. end
  462. else
  463. begin
  464. hadtmpreg:=true;
  465. getcpuregister(list,tmpreg);
  466. end;
  467. a_load_const_reg(list,size,a,tmpreg);
  468. if usedest then
  469. instr:=taicpu.op_reg_reg_reg(op,dst,src,tmpreg)
  470. else
  471. instr:=taicpu.op_reg_reg(op,src,tmpreg);
  472. if hadtmpreg then
  473. ungetcpuregister(list,tmpreg);
  474. end;
  475. if setflags then
  476. setoppostfix(instr,PF_S);
  477. list.concat(instr);
  478. end;
  479. {****************************************************************************
  480. Assembler code
  481. ****************************************************************************}
  482. procedure tcgaarch64.init_register_allocators;
  483. begin
  484. inherited init_register_allocators;
  485. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  486. [RS_X0,RS_X1,RS_X2,RS_X3,RS_X4,RS_X5,RS_X6,RS_X7,RS_X8,
  487. RS_X9,RS_X10,RS_X11,RS_X12,RS_X13,RS_X14,RS_X15,RS_X16,RS_X17,
  488. RS_X19,RS_X20,RS_X21,RS_X22,RS_X23,RS_X24,RS_X25,RS_X26,RS_X27,RS_X28
  489. { maybe we can enable this in the future for leaf functions (it's
  490. the frame pointer)
  491. ,RS_X29 }],
  492. first_int_imreg,[]);
  493. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBMMD,
  494. [RS_Q0,RS_Q1,RS_Q2,RS_Q3,RS_Q4,RS_Q5,RS_Q6,RS_Q7,
  495. RS_Q8,RS_Q9,RS_Q10,RS_Q11,RS_Q12,RS_Q13,RS_Q14,RS_Q15,
  496. RS_Q16,RS_Q17,RS_Q18,RS_Q19,RS_Q20,RS_Q21,RS_Q22,RS_Q23,
  497. RS_Q24,RS_Q25,RS_Q26,RS_Q27,RS_Q28,RS_Q29,RS_Q30,RS_Q31],
  498. first_mm_imreg,[]);
  499. end;
  500. procedure tcgaarch64.done_register_allocators;
  501. begin
  502. rg[R_INTREGISTER].free;
  503. rg[R_FPUREGISTER].free;
  504. rg[R_MMREGISTER].free;
  505. inherited done_register_allocators;
  506. end;
  507. function tcgaarch64.getmmregister(list: TAsmList; size: tcgsize):tregister;
  508. begin
  509. case size of
  510. OS_F32:
  511. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMS);
  512. OS_F64:
  513. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMD)
  514. else
  515. internalerror(2014102701);
  516. end;
  517. end;
  518. procedure tcgaarch64.a_call_name(list: TAsmList; const s: string; weak: boolean);
  519. begin
  520. if not weak then
  521. list.concat(taicpu.op_sym(A_BL,current_asmdata.RefAsmSymbol(s)))
  522. else
  523. list.concat(taicpu.op_sym(A_BL,current_asmdata.WeakRefAsmSymbol(s)));
  524. end;
  525. procedure tcgaarch64.a_call_reg(list:TAsmList;Reg:tregister);
  526. begin
  527. list.concat(taicpu.op_reg(A_BLR,reg));
  528. end;
  529. {********************** load instructions ********************}
  530. procedure tcgaarch64.a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; reg : tregister);
  531. var
  532. preva: tcgint;
  533. opc: tasmop;
  534. shift,maxshift: byte;
  535. so: tshifterop;
  536. reginited: boolean;
  537. mask: tcgint;
  538. begin
  539. { if we load a value into a 32 bit register, it is automatically
  540. zero-extended to 64 bit }
  541. if (high(a)=0) and
  542. (size in [OS_64,OS_S64]) then
  543. begin
  544. size:=OS_32;
  545. reg:=makeregsize(reg,size);
  546. end;
  547. { values <= 32 bit are stored in a 32 bit register }
  548. if not(size in [OS_64,OS_S64]) then
  549. a:=cardinal(a);
  550. if size in [OS_64,OS_S64] then
  551. begin
  552. mask:=-1;
  553. maxshift:=64;
  554. end
  555. else
  556. begin
  557. mask:=$ffffffff;
  558. maxshift:=32;
  559. end;
  560. { single movn enough? (to be extended) }
  561. shift:=16;
  562. preva:=a;
  563. repeat
  564. if (a shr shift)=(mask shr shift) then
  565. begin
  566. if shift=16 then
  567. list.concat(taicpu.op_reg_const(A_MOVN,reg,not(word(preva))))
  568. else
  569. begin
  570. shifterop_reset(so);
  571. so.shiftmode:=SM_LSL;
  572. so.shiftimm:=shift-16;
  573. list.concat(taicpu.op_reg_const_shifterop(A_MOVN,reg,not(word(preva)),so));
  574. end;
  575. exit;
  576. end;
  577. { only try the next 16 bits if the current one is all 1 bits, since
  578. the movn will set all lower bits to 1 }
  579. if word(a shr (shift-16))<>$ffff then
  580. break;
  581. inc(shift,16);
  582. until shift=maxshift;
  583. reginited:=false;
  584. shift:=0;
  585. { can be optimized later to use more movn }
  586. repeat
  587. { leftover is shifterconst? (don't check if we can represent it just
  588. as effectively with movz/movk, as this check is expensive) }
  589. if ((shift<tcgsize2size[size]*(8 div 2)) and
  590. (word(a)<>0) and
  591. ((a shr 16)<>0)) and
  592. is_shifter_const(a shl shift,size) then
  593. begin
  594. if reginited then
  595. list.concat(taicpu.op_reg_reg_const(A_ORR,reg,reg,a shl shift))
  596. else
  597. list.concat(taicpu.op_reg_reg_const(A_ORR,reg,makeregsize(NR_XZR,size),a shl shift));
  598. exit;
  599. end;
  600. { set all 16 bit parts <> 0 }
  601. if (word(a)<>0) or
  602. ((shift=0) and
  603. (a=0)) then
  604. if shift=0 then
  605. begin
  606. list.concat(taicpu.op_reg_const(A_MOVZ,reg,word(a)));
  607. reginited:=true;
  608. end
  609. else
  610. begin
  611. shifterop_reset(so);
  612. so.shiftmode:=SM_LSL;
  613. so.shiftimm:=shift;
  614. if not reginited then
  615. begin
  616. opc:=A_MOVZ;
  617. reginited:=true;
  618. end
  619. else
  620. opc:=A_MOVK;
  621. list.concat(taicpu.op_reg_const_shifterop(opc,reg,word(a),so));
  622. end;
  623. preva:=a;
  624. a:=a shr 16;
  625. inc(shift,16);
  626. until word(preva)=preva;
  627. if not reginited then
  628. internalerror(2014102702);
  629. end;
  630. procedure tcgaarch64.a_load_const_ref(list: TAsmList; size: tcgsize; a: tcgint; const ref: treference);
  631. var
  632. reg: tregister;
  633. begin
  634. { use the zero register if possible }
  635. if a=0 then
  636. begin
  637. if size in [OS_64,OS_S64] then
  638. reg:=NR_XZR
  639. else
  640. reg:=NR_WZR;
  641. a_load_reg_ref(list,size,size,reg,ref);
  642. end
  643. else
  644. inherited;
  645. end;
  646. procedure tcgaarch64.a_load_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  647. var
  648. oppostfix:toppostfix;
  649. hreg: tregister;
  650. begin
  651. if tcgsize2Size[fromsize]>=tcgsize2Size[tosize] then
  652. fromsize:=tosize
  653. { have a 32 bit register but need a 64 bit one? }
  654. else if tosize in [OS_64,OS_S64] then
  655. begin
  656. { sign extend if necessary }
  657. if fromsize in [OS_S8,OS_S16,OS_S32] then
  658. begin
  659. { can't overwrite reg, may be a constant reg }
  660. hreg:=getintregister(list,tosize);
  661. a_load_reg_reg(list,fromsize,tosize,reg,hreg);
  662. reg:=hreg;
  663. end
  664. else
  665. { top 32 bit are zero by default }
  666. reg:=makeregsize(reg,OS_64);
  667. fromsize:=tosize;
  668. end;
  669. if (ref.alignment<>0) and
  670. (ref.alignment<tcgsize2size[tosize]) then
  671. begin
  672. a_load_reg_ref_unaligned(list,fromsize,tosize,reg,ref);
  673. end
  674. else
  675. begin
  676. case tosize of
  677. { signed integer registers }
  678. OS_8,
  679. OS_S8:
  680. oppostfix:=PF_B;
  681. OS_16,
  682. OS_S16:
  683. oppostfix:=PF_H;
  684. OS_32,
  685. OS_S32,
  686. OS_64,
  687. OS_S64:
  688. oppostfix:=PF_None;
  689. else
  690. InternalError(200308299);
  691. end;
  692. handle_load_store(list,A_STR,tosize,oppostfix,reg,ref);
  693. end;
  694. end;
  695. procedure tcgaarch64.a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  696. var
  697. oppostfix:toppostfix;
  698. begin
  699. if tcgsize2Size[fromsize]>=tcgsize2Size[tosize] then
  700. fromsize:=tosize;
  701. { ensure that all bits of the 32/64 register are always correctly set:
  702. * default behaviour is always to zero-extend to the entire (64 bit)
  703. register -> unsigned 8/16/32 bit loads only exist with a 32 bit
  704. target register, as the upper 32 bit will be zeroed implicitly
  705. -> always make target register 32 bit
  706. * signed loads exist both with 32 and 64 bit target registers,
  707. depending on whether the value should be sign extended to 32 or
  708. to 64 bit (if sign extended to 32 bit, the upper 32 bits of the
  709. corresponding 64 bit register are again zeroed) -> no need to
  710. change anything (we only have 32 and 64 bit registers), except that
  711. when loading an OS_S32 to a 32 bit register, we don't need/can't
  712. use sign extension
  713. }
  714. if fromsize in [OS_8,OS_16,OS_32] then
  715. reg:=makeregsize(reg,OS_32);
  716. if (ref.alignment<>0) and
  717. (ref.alignment<tcgsize2size[fromsize]) then
  718. begin
  719. a_load_ref_reg_unaligned(list,fromsize,tosize,ref,reg);
  720. exit;
  721. end;
  722. case fromsize of
  723. { signed integer registers }
  724. OS_8:
  725. oppostfix:=PF_B;
  726. OS_S8:
  727. oppostfix:=PF_SB;
  728. OS_16:
  729. oppostfix:=PF_H;
  730. OS_S16:
  731. oppostfix:=PF_SH;
  732. OS_S32:
  733. if getsubreg(reg)=R_SUBD then
  734. oppostfix:=PF_NONE
  735. else
  736. oppostfix:=PF_SW;
  737. OS_32,
  738. OS_64,
  739. OS_S64:
  740. oppostfix:=PF_None;
  741. else
  742. InternalError(200308297);
  743. end;
  744. handle_load_store(list,A_LDR,fromsize,oppostfix,reg,ref);
  745. { clear upper 16 bits if the value was negative }
  746. if (fromsize=OS_S8) and (tosize=OS_16) then
  747. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  748. end;
  749. procedure tcgaarch64.a_load_ref_reg_unaligned(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; register: tregister);
  750. var
  751. href: treference;
  752. hreg1, hreg2, tmpreg: tregister;
  753. begin
  754. if fromsize in [OS_64,OS_S64] then
  755. begin
  756. { split into two 32 bit loads }
  757. hreg1:=getintregister(list,OS_32);
  758. hreg2:=getintregister(list,OS_32);
  759. if target_info.endian=endian_big then
  760. begin
  761. tmpreg:=hreg1;
  762. hreg1:=hreg2;
  763. hreg2:=tmpreg;
  764. end;
  765. { can we use LDP? }
  766. if (ref.alignment=4) and
  767. (simple_ref_type(A_LDP,OS_32,PF_None,ref)=sr_simple) then
  768. list.concat(taicpu.op_reg_reg_ref(A_LDP,hreg1,hreg2,ref))
  769. else
  770. begin
  771. a_load_ref_reg(list,OS_32,OS_32,ref,hreg1);
  772. href:=ref;
  773. inc(href.offset,4);
  774. a_load_ref_reg(list,OS_32,OS_32,href,hreg2);
  775. end;
  776. a_load_reg_reg(list,OS_32,OS_64,hreg1,register);
  777. list.concat(taicpu.op_reg_reg_const_const(A_BFI,register,makeregsize(hreg2,OS_64),32,32));
  778. end
  779. else
  780. inherited;
  781. end;
  782. procedure tcgaarch64.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  783. var
  784. instr: taicpu;
  785. begin
  786. { we use both 32 and 64 bit registers -> insert conversion when when
  787. we have to truncate/sign extend inside the (32 or 64 bit) register
  788. holding the value, and when we sign extend from a 32 to a 64 bit
  789. register }
  790. if (tcgsize2size[fromsize]>tcgsize2size[tosize]) or
  791. ((tcgsize2size[fromsize]=tcgsize2size[tosize]) and
  792. (fromsize<>tosize) and
  793. not(fromsize in [OS_32,OS_S32,OS_64,OS_S64])) or
  794. ((fromsize in [OS_S8,OS_S16,OS_S32]) and
  795. (tosize in [OS_64,OS_S64])) or
  796. { needs to mask out the sign in the top 16 bits }
  797. ((fromsize=OS_S8) and
  798. (tosize=OS_16)) then
  799. begin
  800. case tosize of
  801. OS_8:
  802. list.concat(setoppostfix(taicpu.op_reg_reg(A_UXT,reg2,makeregsize(reg1,OS_32)),PF_B));
  803. OS_16:
  804. list.concat(setoppostfix(taicpu.op_reg_reg(A_UXT,reg2,makeregsize(reg1,OS_32)),PF_H));
  805. OS_S8:
  806. list.concat(setoppostfix(taicpu.op_reg_reg(A_SXT,reg2,makeregsize(reg1,OS_32)),PF_B));
  807. OS_S16:
  808. list.concat(setoppostfix(taicpu.op_reg_reg(A_SXT,reg2,makeregsize(reg1,OS_32)),PF_H));
  809. { while "mov wN, wM" automatically inserts a zero-extension and
  810. hence we could encode a 64->32 bit move like that, the problem
  811. is that we then can't distinguish 64->32 from 32->32 moves, and
  812. the 64->32 truncation could be removed altogether... So use a
  813. different instruction }
  814. OS_32,
  815. OS_S32:
  816. { in theory, reg1 should be 64 bit here (since fromsize>tosize),
  817. but because of the way location_force_register() tries to
  818. avoid superfluous zero/sign extensions, it's not always the
  819. case -> also force reg1 to to 64 bit }
  820. list.concat(taicpu.op_reg_reg_const_const(A_UBFIZ,makeregsize(reg2,OS_64),makeregsize(reg1,OS_64),0,32));
  821. OS_64,
  822. OS_S64:
  823. list.concat(setoppostfix(taicpu.op_reg_reg(A_SXT,reg2,makeregsize(reg1,OS_32)),PF_W));
  824. else
  825. internalerror(2002090901);
  826. end;
  827. end
  828. else
  829. begin
  830. { 32 -> 32 bit move implies zero extension (sign extensions have
  831. been handled above) -> also use for 32 <-> 64 bit moves }
  832. if not(fromsize in [OS_64,OS_S64]) or
  833. not(tosize in [OS_64,OS_S64]) then
  834. instr:=taicpu.op_reg_reg(A_MOV,makeregsize(reg2,OS_32),makeregsize(reg1,OS_32))
  835. else
  836. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  837. list.Concat(instr);
  838. { Notify the register allocator that we have written a move instruction so
  839. it can try to eliminate it. }
  840. add_move_instruction(instr);
  841. end;
  842. end;
  843. procedure tcgaarch64.a_loadaddr_ref_reg(list: TAsmList; const ref: treference; r: tregister);
  844. var
  845. href: treference;
  846. so: tshifterop;
  847. op: tasmop;
  848. begin
  849. op:=A_LDR;
  850. href:=ref;
  851. { simplify as if we're going to perform a regular 64 bit load, using
  852. "r" as the new base register if possible/necessary }
  853. make_simple_ref(list,op,OS_ADDR,PF_None,href,r);
  854. { load literal? }
  855. if assigned(href.symbol) then
  856. begin
  857. if (href.base<>NR_NO) or
  858. (href.index<>NR_NO) or
  859. not assigned(href.symboldata) then
  860. internalerror(2014110912);
  861. list.concat(taicpu.op_reg_sym_ofs(A_ADR,r,href.symbol,href.offset));
  862. end
  863. else
  864. begin
  865. if href.index<>NR_NO then
  866. begin
  867. if href.shiftmode<>SM_None then
  868. begin
  869. { "add" supports a supperset of the shift modes supported by
  870. load/store instructions }
  871. shifterop_reset(so);
  872. so.shiftmode:=href.shiftmode;
  873. so.shiftimm:=href.shiftimm;
  874. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,r,href.base,href.index,so));
  875. end
  876. else
  877. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,href.index,href.base,r);
  878. end
  879. else if href.offset<>0 then
  880. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,href.offset,href.base,r)
  881. else
  882. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r);
  883. end;
  884. end;
  885. procedure tcgaarch64.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  886. begin
  887. internalerror(2014122107)
  888. end;
  889. procedure tcgaarch64.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  890. begin
  891. internalerror(2014122108)
  892. end;
  893. procedure tcgaarch64.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  894. begin
  895. internalerror(2014122109)
  896. end;
  897. procedure tcgaarch64.a_loadmm_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister; shuffle: pmmshuffle);
  898. var
  899. instr: taicpu;
  900. begin
  901. if assigned(shuffle) and
  902. not shufflescalar(shuffle) then
  903. internalerror(2014122104);
  904. if fromsize=tosize then
  905. begin
  906. instr:=taicpu.op_reg_reg(A_FMOV,reg2,reg1);
  907. { Notify the register allocator that we have written a move
  908. instruction so it can try to eliminate it. }
  909. add_move_instruction(instr);
  910. end
  911. else
  912. begin
  913. if (reg_cgsize(reg1)<>fromsize) or
  914. (reg_cgsize(reg2)<>tosize) then
  915. internalerror(2014110913);
  916. instr:=taicpu.op_reg_reg(A_FCVT,reg2,reg1);
  917. end;
  918. list.Concat(instr);
  919. end;
  920. procedure tcgaarch64.a_loadmm_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister; shuffle: pmmshuffle);
  921. var
  922. tmpreg: tregister;
  923. begin
  924. if assigned(shuffle) and
  925. not shufflescalar(shuffle) then
  926. internalerror(2014122105);
  927. tmpreg:=NR_NO;
  928. if (fromsize<>tosize) then
  929. begin
  930. tmpreg:=reg;
  931. reg:=getmmregister(list,fromsize);
  932. end;
  933. handle_load_store(list,A_LDR,fromsize,PF_None,reg,ref);
  934. if (fromsize<>tosize) then
  935. a_loadmm_reg_reg(list,fromsize,tosize,reg,tmpreg,nil);
  936. end;
  937. procedure tcgaarch64.a_loadmm_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference; shuffle: pmmshuffle);
  938. var
  939. tmpreg: tregister;
  940. begin
  941. if assigned(shuffle) and
  942. not shufflescalar(shuffle) then
  943. internalerror(2014122106);
  944. if (fromsize<>tosize) then
  945. begin
  946. tmpreg:=getmmregister(list,tosize);
  947. a_loadmm_reg_reg(list,fromsize,tosize,reg,tmpreg,nil);
  948. reg:=tmpreg;
  949. end;
  950. handle_load_store(list,A_STR,tosize,PF_NONE,reg,ref);
  951. end;
  952. procedure tcgaarch64.a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize: tcgsize; intreg, mmreg: tregister; shuffle: pmmshuffle);
  953. begin
  954. if not shufflescalar(shuffle) then
  955. internalerror(2014122801);
  956. if not(tcgsize2size[fromsize] in [4,8]) or
  957. (tcgsize2size[fromsize]<>tcgsize2size[tosize]) then
  958. internalerror(2014122803);
  959. list.concat(taicpu.op_reg_reg(A_INS,mmreg,intreg));
  960. end;
  961. procedure tcgaarch64.a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize: tcgsize; mmreg, intreg: tregister; shuffle: pmmshuffle);
  962. begin
  963. if not shufflescalar(shuffle) then
  964. internalerror(2014122802);
  965. if not(tcgsize2size[fromsize] in [4,8]) or
  966. (tcgsize2size[fromsize]<>tcgsize2size[tosize]) then
  967. internalerror(2014122804);
  968. list.concat(taicpu.op_reg_reg(A_UMOV,intreg,mmreg));
  969. end;
  970. procedure tcgaarch64.a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size: tcgsize; src, dst: tregister; shuffle: pmmshuffle);
  971. begin
  972. case op of
  973. { "xor Vx,Vx" is used to initialize global regvars to 0 }
  974. OP_XOR:
  975. begin
  976. if (src<>dst) or
  977. (reg_cgsize(src)<>size) or
  978. assigned(shuffle) then
  979. internalerror(2015011401);
  980. case size of
  981. OS_F32,
  982. OS_F64:
  983. list.concat(taicpu.op_reg_const(A_MOVI,makeregsize(dst,OS_F64),0));
  984. else
  985. internalerror(2015011402);
  986. end;
  987. end
  988. else
  989. internalerror(2015011403);
  990. end;
  991. end;
  992. procedure tcgaarch64.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: tcgsize; src, dst: TRegister);
  993. var
  994. bitsize,
  995. signbit: longint;
  996. begin
  997. if srcsize in [OS_64,OS_S64] then
  998. begin
  999. bitsize:=64;
  1000. signbit:=6;
  1001. end
  1002. else
  1003. begin
  1004. bitsize:=32;
  1005. signbit:=5;
  1006. end;
  1007. { source is 0 -> dst will have to become 255 }
  1008. list.concat(taicpu.op_reg_const(A_CMP,src,0));
  1009. if reverse then
  1010. begin
  1011. list.Concat(taicpu.op_reg_reg(A_CLZ,makeregsize(dst,srcsize),src));
  1012. { xor 31/63 is the same as setting the lower 5/6 bits to
  1013. "31/63-(lower 5/6 bits of dst)" }
  1014. list.Concat(taicpu.op_reg_reg_const(A_EOR,dst,dst,bitsize-1));
  1015. end
  1016. else
  1017. begin
  1018. list.Concat(taicpu.op_reg_reg(A_RBIT,makeregsize(dst,srcsize),src));
  1019. list.Concat(taicpu.op_reg_reg(A_CLZ,dst,dst));
  1020. end;
  1021. { set dst to -1 if src was 0 }
  1022. list.Concat(taicpu.op_reg_reg_reg_cond(A_CSINV,dst,dst,makeregsize(NR_XZR,dstsize),C_NE));
  1023. { mask the -1 to 255 if src was 0 (anyone find a two-instruction
  1024. branch-free version? All of mine are 3...) }
  1025. list.Concat(setoppostfix(taicpu.op_reg_reg(A_UXT,makeregsize(dst,OS_32),makeregsize(dst,OS_32)),PF_B));
  1026. end;
  1027. procedure tcgaarch64.a_load_reg_ref_unaligned(list: TAsmList; fromsize, tosize: tcgsize; register: tregister; const ref: treference);
  1028. var
  1029. href: treference;
  1030. hreg1, hreg2, tmpreg: tregister;
  1031. begin
  1032. if fromsize in [OS_64,OS_S64] then
  1033. begin
  1034. { split into two 32 bit stores }
  1035. hreg1:=makeregsize(register,OS_32);
  1036. hreg2:=getintregister(list,OS_32);
  1037. a_op_const_reg_reg(list,OP_SHR,OS_64,32,register,makeregsize(hreg2,OS_64));
  1038. if target_info.endian=endian_big then
  1039. begin
  1040. tmpreg:=hreg1;
  1041. hreg1:=hreg2;
  1042. hreg2:=tmpreg;
  1043. end;
  1044. { can we use STP? }
  1045. if (ref.alignment=4) and
  1046. (simple_ref_type(A_STP,OS_32,PF_None,ref)=sr_simple) then
  1047. list.concat(taicpu.op_reg_reg_ref(A_STP,hreg1,hreg2,ref))
  1048. else
  1049. begin
  1050. a_load_reg_ref(list,OS_32,OS_32,hreg1,ref);
  1051. href:=ref;
  1052. inc(href.offset,4);
  1053. a_load_reg_ref(list,OS_32,OS_32,hreg2,href);
  1054. end;
  1055. end
  1056. else
  1057. inherited;
  1058. end;
  1059. procedure tcgaarch64.maybeadjustresult(list: TAsmList; op: topcg; size: tcgsize; dst: tregister);
  1060. const
  1061. overflowops = [OP_MUL,OP_IMUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  1062. begin
  1063. if (op in overflowops) and
  1064. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  1065. a_load_reg_reg(list,OS_32,size,makeregsize(dst,OS_32),makeregsize(dst,OS_32))
  1066. end;
  1067. procedure tcgaarch64.a_op_const_reg(list: TAsmList; op: topcg; size: tcgsize; a: tcgint; reg: tregister);
  1068. begin
  1069. optimize_op_const(size,op,a);
  1070. case op of
  1071. OP_NONE:
  1072. exit;
  1073. OP_MOVE:
  1074. a_load_const_reg(list,size,a,reg);
  1075. OP_NEG,OP_NOT:
  1076. internalerror(200306011);
  1077. else
  1078. a_op_const_reg_reg(list,op,size,a,reg,reg);
  1079. end;
  1080. end;
  1081. procedure tcgaarch64.a_op_reg_reg(list:TAsmList;op:topcg;size:tcgsize;src,dst:tregister);
  1082. begin
  1083. Case op of
  1084. OP_NEG,
  1085. OP_NOT:
  1086. begin
  1087. list.concat(taicpu.op_reg_reg(TOpCG2AsmOpReg[op],dst,src));
  1088. maybeadjustresult(list,op,size,dst);
  1089. end
  1090. else
  1091. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  1092. end;
  1093. end;
  1094. procedure tcgaarch64.a_op_const_reg_reg(list: TAsmList; op: topcg; size: tcgsize; a: tcgint; src, dst: tregister);
  1095. var
  1096. l: tlocation;
  1097. begin
  1098. a_op_const_reg_reg_checkoverflow(list,op,size,a,src,dst,false,l);
  1099. end;
  1100. procedure tcgaarch64.a_op_reg_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src1, src2, dst: tregister);
  1101. var
  1102. hreg: tregister;
  1103. begin
  1104. { no ROLV opcode... }
  1105. if op=OP_ROL then
  1106. begin
  1107. case size of
  1108. OS_32,OS_S32,
  1109. OS_64,OS_S64:
  1110. begin
  1111. hreg:=getintregister(list,size);
  1112. a_load_const_reg(list,size,tcgsize2size[size]*8,hreg);
  1113. a_op_reg_reg(list,OP_SUB,size,src1,hreg);
  1114. a_op_reg_reg_reg(list,OP_ROR,size,hreg,src2,dst);
  1115. exit;
  1116. end;
  1117. else
  1118. internalerror(2014111005);
  1119. end;
  1120. end
  1121. else if (op=OP_ROR) and
  1122. not(size in [OS_32,OS_S32,OS_64,OS_S64]) then
  1123. internalerror(2014111006);
  1124. if TOpCG2AsmOpReg[op]=A_NONE then
  1125. internalerror(2014111007);
  1126. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpReg[op],dst,src2,src1));
  1127. maybeadjustresult(list,op,size,dst);
  1128. end;
  1129. procedure tcgaarch64.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: topcg; size: tcgsize; a: tcgint; src, dst: tregister; setflags : boolean; var ovloc : tlocation);
  1130. var
  1131. shiftcountmask: longint;
  1132. constreg: tregister;
  1133. begin
  1134. { add/sub instructions have only positive immediate operands }
  1135. if (op in [OP_ADD,OP_SUB]) and
  1136. (a<0) then
  1137. begin
  1138. if op=OP_ADD then
  1139. op:=op_SUB
  1140. else
  1141. op:=OP_ADD;
  1142. { avoid range/overflow error in case a = low(tcgint) }
  1143. {$push}{$r-}{$q-}
  1144. a:=-a;
  1145. {$pop}
  1146. end;
  1147. ovloc.loc:=LOC_VOID;
  1148. optimize_op_const(size,op,a);
  1149. case op of
  1150. OP_NONE:
  1151. begin
  1152. a_load_reg_reg(list,size,size,src,dst);
  1153. exit;
  1154. end;
  1155. OP_MOVE:
  1156. begin
  1157. a_load_const_reg(list,size,a,dst);
  1158. exit;
  1159. end;
  1160. end;
  1161. case op of
  1162. OP_ADD,
  1163. OP_SUB:
  1164. begin
  1165. handle_reg_imm12_reg(list,TOpCG2AsmOpImm[op],size,src,a,dst,NR_NO,setflags,true);
  1166. { on a 64 bit target, overflows with smaller data types
  1167. are handled via range errors }
  1168. if setflags and
  1169. (size in [OS_64,OS_S64]) then
  1170. begin
  1171. location_reset(ovloc,LOC_FLAGS,OS_8);
  1172. if size=OS_64 then
  1173. if op=OP_ADD then
  1174. ovloc.resflags:=F_CS
  1175. else
  1176. ovloc.resflags:=F_CC
  1177. else
  1178. ovloc.resflags:=F_VS;
  1179. end;
  1180. end;
  1181. OP_OR,
  1182. OP_AND,
  1183. OP_XOR:
  1184. begin
  1185. if not(size in [OS_64,OS_S64]) then
  1186. a:=cardinal(a);
  1187. if is_shifter_const(a,size) then
  1188. list.concat(taicpu.op_reg_reg_const(TOpCG2AsmOpReg[op],dst,src,a))
  1189. else
  1190. begin
  1191. constreg:=getintregister(list,size);
  1192. a_load_const_reg(list,size,a,constreg);
  1193. a_op_reg_reg_reg(list,op,size,constreg,src,dst);
  1194. end;
  1195. end;
  1196. OP_SHL,
  1197. OP_SHR,
  1198. OP_SAR:
  1199. begin
  1200. if size in [OS_64,OS_S64] then
  1201. shiftcountmask:=63
  1202. else
  1203. shiftcountmask:=31;
  1204. if (a and shiftcountmask)<>0 Then
  1205. list.concat(taicpu.op_reg_reg_const(
  1206. TOpCG2AsmOpImm[Op],dst,src,a and shiftcountmask))
  1207. else
  1208. a_load_reg_reg(list,size,size,src,dst);
  1209. if (a and not(tcgint(shiftcountmask)))<>0 then
  1210. internalError(2014112101);
  1211. end;
  1212. OP_ROL,
  1213. OP_ROR:
  1214. begin
  1215. case size of
  1216. OS_32,OS_S32:
  1217. if (a and not(tcgint(31)))<>0 then
  1218. internalError(2014112102);
  1219. OS_64,OS_S64:
  1220. if (a and not(tcgint(63)))<>0 then
  1221. internalError(2014112103);
  1222. else
  1223. internalError(2014112104);
  1224. end;
  1225. { there's only a ror opcode }
  1226. if op=OP_ROL then
  1227. a:=(tcgsize2size[size]*8)-a;
  1228. list.concat(taicpu.op_reg_reg_const(A_ROR,dst,src,a));
  1229. end;
  1230. OP_MUL,
  1231. OP_IMUL,
  1232. OP_DIV,
  1233. OP_IDIV:
  1234. begin
  1235. constreg:=getintregister(list,size);
  1236. a_load_const_reg(list,size,a,constreg);
  1237. a_op_reg_reg_reg_checkoverflow(list,op,size,constreg,src,dst,setflags,ovloc);
  1238. end;
  1239. else
  1240. internalerror(2014111403);
  1241. end;
  1242. maybeadjustresult(list,op,size,dst);
  1243. end;
  1244. procedure tcgaarch64.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: topcg; size: tcgsize; src1, src2, dst: tregister; setflags : boolean; var ovloc : tlocation);
  1245. var
  1246. tmpreg1, tmpreg2: tregister;
  1247. begin
  1248. ovloc.loc:=LOC_VOID;
  1249. { overflow can only occur with 64 bit calculations on 64 bit cpus }
  1250. if setflags and
  1251. (size in [OS_64,OS_S64]) then
  1252. begin
  1253. case op of
  1254. OP_ADD,
  1255. OP_SUB:
  1256. begin
  1257. list.concat(setoppostfix(taicpu.op_reg_reg_reg(TOpCG2AsmOpReg[op],dst,src2,src1),PF_S));
  1258. ovloc.loc:=LOC_FLAGS;
  1259. if size=OS_64 then
  1260. if op=OP_ADD then
  1261. ovloc.resflags:=F_CS
  1262. else
  1263. ovloc.resflags:=F_CC
  1264. else
  1265. ovloc.resflags:=F_VS;
  1266. { finished }
  1267. exit;
  1268. end;
  1269. OP_MUL:
  1270. begin
  1271. { check whether the upper 64 bit of the 128 bit product is 0 }
  1272. tmpreg1:=getintregister(list,OS_64);
  1273. list.concat(taicpu.op_reg_reg_reg(A_UMULH,tmpreg1,src2,src1));
  1274. list.concat(taicpu.op_reg_const(A_CMP,tmpreg1,0));
  1275. ovloc.loc:=LOC_FLAGS;
  1276. ovloc.resflags:=F_NE;
  1277. { still have to perform the actual multiplication }
  1278. end;
  1279. OP_IMUL:
  1280. begin
  1281. { check whether the upper 64 bits of the 128 bit multiplication
  1282. result have the same value as the replicated sign bit of the
  1283. lower 64 bits }
  1284. tmpreg1:=getintregister(list,OS_64);
  1285. list.concat(taicpu.op_reg_reg_reg(A_SMULH,tmpreg1,src2,src1));
  1286. { calculate lower 64 bits (afterwards, because dst may be
  1287. equal to src1 or src2) }
  1288. a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1289. { replicate sign bit }
  1290. tmpreg2:=getintregister(list,OS_64);
  1291. a_op_const_reg_reg(list,OP_SAR,OS_S64,63,dst,tmpreg2);
  1292. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  1293. ovloc.loc:=LOC_FLAGS;
  1294. ovloc.resflags:=F_NE;
  1295. { finished }
  1296. exit;
  1297. end;
  1298. OP_IDIV,
  1299. OP_DIV:
  1300. begin
  1301. { not handled here, needs div-by-zero check (dividing by zero
  1302. just gives a 0 result on aarch64), and low(int64) div -1
  1303. check for overflow) }
  1304. internalerror(2014122101);
  1305. end;
  1306. end;
  1307. end;
  1308. a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1309. end;
  1310. {*************** compare instructructions ****************}
  1311. procedure tcgaarch64.a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  1312. var
  1313. op: tasmop;
  1314. begin
  1315. if a>=0 then
  1316. op:=A_CMP
  1317. else
  1318. op:=A_CMN;
  1319. { avoid range/overflow error in case a=low(tcgint) }
  1320. {$push}{$r-}{$q-}
  1321. handle_reg_imm12_reg(list,op,size,reg,abs(a),NR_XZR,NR_NO,false,false);
  1322. {$pop}
  1323. a_jmp_cond(list,cmp_op,l);
  1324. end;
  1325. procedure tcgaarch64.a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; reg1,reg2: tregister; l: tasmlabel);
  1326. begin
  1327. list.concat(taicpu.op_reg_reg(A_CMP,reg2,reg1));
  1328. a_jmp_cond(list,cmp_op,l);
  1329. end;
  1330. procedure tcgaarch64.a_jmp_always(list: TAsmList; l: TAsmLabel);
  1331. var
  1332. ai: taicpu;
  1333. begin
  1334. ai:=TAiCpu.op_sym(A_B,current_asmdata.RefAsmSymbol(l.name));
  1335. ai.is_jmp:=true;
  1336. list.Concat(ai);
  1337. end;
  1338. procedure tcgaarch64.a_jmp_name(list: TAsmList; const s: string);
  1339. var
  1340. ai: taicpu;
  1341. begin
  1342. ai:=TAiCpu.op_sym(A_B,current_asmdata.RefAsmSymbol(s));
  1343. ai.is_jmp:=true;
  1344. list.Concat(ai);
  1345. end;
  1346. procedure tcgaarch64.a_jmp_cond(list: TAsmList; cond: TOpCmp; l: TAsmLabel);
  1347. var
  1348. ai: taicpu;
  1349. begin
  1350. ai:=TAiCpu.op_sym(A_B,l);
  1351. ai.is_jmp:=true;
  1352. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1353. list.Concat(ai);
  1354. end;
  1355. procedure tcgaarch64.a_jmp_flags(list: TAsmList; const f: tresflags; l: tasmlabel);
  1356. var
  1357. ai : taicpu;
  1358. begin
  1359. ai:=Taicpu.op_sym(A_B,l);
  1360. ai.is_jmp:=true;
  1361. ai.SetCondition(flags_to_cond(f));
  1362. list.Concat(ai);
  1363. end;
  1364. procedure tcgaarch64.g_flags2reg(list: TAsmList; size: tcgsize; const f: tresflags; reg: tregister);
  1365. begin
  1366. list.concat(taicpu.op_reg_cond(A_CSET,reg,flags_to_cond(f)));
  1367. end;
  1368. procedure tcgaarch64.g_overflowcheck(list: TAsmList; const loc: tlocation; def: tdef);
  1369. begin
  1370. { we need an explicit overflow location, because there are many
  1371. possibilities (not just the overflow flag, which is only used for
  1372. signed add/sub) }
  1373. internalerror(2014112303);
  1374. end;
  1375. procedure tcgaarch64.g_overflowcheck_loc(list: TAsmList; const loc: tlocation; def: tdef; ovloc : tlocation);
  1376. var
  1377. hl : tasmlabel;
  1378. hflags : tresflags;
  1379. begin
  1380. if not(cs_check_overflow in current_settings.localswitches) then
  1381. exit;
  1382. current_asmdata.getjumplabel(hl);
  1383. case ovloc.loc of
  1384. LOC_FLAGS:
  1385. begin
  1386. hflags:=ovloc.resflags;
  1387. inverse_flags(hflags);
  1388. cg.a_jmp_flags(list,hflags,hl);
  1389. end;
  1390. else
  1391. internalerror(2014112304);
  1392. end;
  1393. a_call_name(list,'FPC_OVERFLOW',false);
  1394. a_label(list,hl);
  1395. end;
  1396. { *********** entry/exit code and address loading ************ }
  1397. function tcgaarch64.save_regs(list: TAsmList; rt: tregistertype; lowsr, highsr: tsuperregister; sub: tsubregister): longint;
  1398. var
  1399. ref: treference;
  1400. sr: tsuperregister;
  1401. pairreg: tregister;
  1402. begin
  1403. result:=0;
  1404. reference_reset_base(ref,NR_SP,-16,16);
  1405. ref.addressmode:=AM_PREINDEXED;
  1406. pairreg:=NR_NO;
  1407. { store all used registers pairwise }
  1408. for sr:=lowsr to highsr do
  1409. if sr in rg[rt].used_in_proc then
  1410. if pairreg=NR_NO then
  1411. pairreg:=newreg(rt,sr,sub)
  1412. else
  1413. begin
  1414. inc(result,16);
  1415. list.concat(taicpu.op_reg_reg_ref(A_STP,pairreg,newreg(rt,sr,sub),ref));
  1416. pairreg:=NR_NO
  1417. end;
  1418. { one left -> store twice (stack must be 16 bytes aligned) }
  1419. if pairreg<>NR_NO then
  1420. begin
  1421. list.concat(taicpu.op_reg_reg_ref(A_STP,pairreg,pairreg,ref));
  1422. inc(result,16);
  1423. end;
  1424. end;
  1425. procedure FixupOffsets(p:TObject;arg:pointer);
  1426. var
  1427. sym: tabstractnormalvarsym absolute p;
  1428. begin
  1429. if (tsym(p).typ in [paravarsym,localvarsym]) and
  1430. (sym.localloc.loc=LOC_REFERENCE) and
  1431. (sym.localloc.reference.base=NR_STACK_POINTER_REG) then
  1432. begin
  1433. sym.localloc.reference.base:=NR_FRAME_POINTER_REG;
  1434. dec(sym.localloc.reference.offset,PLongint(arg)^);
  1435. end;
  1436. end;
  1437. procedure tcgaarch64.g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);
  1438. var
  1439. ref: treference;
  1440. totalstackframesize: longint;
  1441. begin
  1442. if nostackframe then
  1443. exit;
  1444. { stack pointer has to be aligned to 16 bytes at all times }
  1445. localsize:=align(localsize,16);
  1446. { save stack pointer and return address }
  1447. reference_reset_base(ref,NR_SP,-16,16);
  1448. ref.addressmode:=AM_PREINDEXED;
  1449. list.concat(taicpu.op_reg_reg_ref(A_STP,NR_FP,NR_LR,ref));
  1450. { initialise frame pointer }
  1451. a_load_reg_reg(list,OS_ADDR,OS_ADDR,NR_SP,NR_FP);
  1452. totalstackframesize:=localsize;
  1453. { save modified integer registers }
  1454. inc(totalstackframesize,
  1455. save_regs(list,R_INTREGISTER,RS_X19,RS_X28,R_SUBWHOLE));
  1456. { only the lower 64 bits of the modified vector registers need to be
  1457. saved; if the caller needs the upper 64 bits, it has to save them
  1458. itself }
  1459. inc(totalstackframesize,
  1460. save_regs(list,R_MMREGISTER,RS_D8,RS_D15,R_SUBMMD));
  1461. { allocate stack space }
  1462. if localsize<>0 then
  1463. begin
  1464. localsize:=align(localsize,16);
  1465. current_procinfo.final_localsize:=localsize;
  1466. handle_reg_imm12_reg(list,A_SUB,OS_ADDR,NR_SP,localsize,NR_SP,NR_IP0,false,true);
  1467. end;
  1468. { By default, we use the frame pointer to access parameters passed via
  1469. the stack and the stack pointer to address local variables and temps
  1470. because
  1471. a) we can use bigger positive than negative offsets (so accessing
  1472. locals via negative offsets from the frame pointer would be less
  1473. efficient)
  1474. b) we don't know the local size while generating the code, so
  1475. accessing the parameters via the stack pointer is not possible
  1476. without copying them
  1477. The problem with this is the get_frame() intrinsic:
  1478. a) it must return the same value as what we pass as parentfp
  1479. parameter, since that's how it's used in the TP-style objects unit
  1480. b) its return value must usable to access all local data from a
  1481. routine (locals and parameters), since it's all the nested
  1482. routines have access to
  1483. c) its return value must be usable to construct a backtrace, as it's
  1484. also used by the exception handling routines
  1485. The solution we use here, based on something similar that's done in
  1486. the MIPS port, is to generate all accesses to locals in the routine
  1487. itself SP-relative, and then after the code is generated and the local
  1488. size is known (namely, here), we change all SP-relative variables/
  1489. parameters into FP-relative ones. This means that they'll be accessed
  1490. less efficiently from nested routines, but those accesses are indirect
  1491. anyway and at least this way they can be accessed at all
  1492. }
  1493. if current_procinfo.has_nestedprocs then
  1494. begin
  1495. current_procinfo.procdef.localst.SymList.ForEachCall(@FixupOffsets,@totalstackframesize);
  1496. current_procinfo.procdef.parast.SymList.ForEachCall(@FixupOffsets,@totalstackframesize);
  1497. end;
  1498. end;
  1499. procedure tcgaarch64.g_maybe_got_init(list : TAsmList);
  1500. begin
  1501. { nothing to do on Darwin or Linux }
  1502. end;
  1503. procedure tcgaarch64.g_restore_registers(list:TAsmList);
  1504. begin
  1505. { done in g_proc_exit }
  1506. end;
  1507. procedure tcgaarch64.load_regs(list: TAsmList; rt: tregistertype; lowsr, highsr: tsuperregister; sub: tsubregister);
  1508. var
  1509. ref: treference;
  1510. sr, highestsetsr: tsuperregister;
  1511. pairreg: tregister;
  1512. regcount: longint;
  1513. begin
  1514. reference_reset_base(ref,NR_SP,16,16);
  1515. ref.addressmode:=AM_POSTINDEXED;
  1516. { highest reg stored twice? }
  1517. regcount:=0;
  1518. highestsetsr:=RS_NO;
  1519. for sr:=lowsr to highsr do
  1520. if sr in rg[rt].used_in_proc then
  1521. begin
  1522. inc(regcount);
  1523. highestsetsr:=sr;
  1524. end;
  1525. if odd(regcount) then
  1526. begin
  1527. list.concat(taicpu.op_reg_ref(A_LDR,newreg(rt,highestsetsr,sub),ref));
  1528. highestsetsr:=pred(highestsetsr);
  1529. end;
  1530. { load all (other) used registers pairwise }
  1531. pairreg:=NR_NO;
  1532. for sr:=highestsetsr downto lowsr do
  1533. if sr in rg[rt].used_in_proc then
  1534. if pairreg=NR_NO then
  1535. pairreg:=newreg(rt,sr,sub)
  1536. else
  1537. begin
  1538. list.concat(taicpu.op_reg_reg_ref(A_LDP,newreg(rt,sr,sub),pairreg,ref));
  1539. pairreg:=NR_NO
  1540. end;
  1541. { There can't be any register left }
  1542. if pairreg<>NR_NO then
  1543. internalerror(2014112602);
  1544. end;
  1545. procedure tcgaarch64.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  1546. var
  1547. ref: treference;
  1548. regsstored: boolean;
  1549. sr: tsuperregister;
  1550. begin
  1551. if not nostackframe then
  1552. begin
  1553. { if no registers have been stored, we don't have to subtract the
  1554. allocated temp space from the stack pointer }
  1555. regsstored:=false;
  1556. for sr:=RS_X19 to RS_X28 do
  1557. if sr in rg[R_INTREGISTER].used_in_proc then
  1558. begin
  1559. regsstored:=true;
  1560. break;
  1561. end;
  1562. if not regsstored then
  1563. for sr:=RS_D8 to RS_D15 do
  1564. if sr in rg[R_MMREGISTER].used_in_proc then
  1565. begin
  1566. regsstored:=true;
  1567. break;
  1568. end;
  1569. { restore registers (and stack pointer) }
  1570. if regsstored then
  1571. begin
  1572. if current_procinfo.final_localsize<>0 then
  1573. handle_reg_imm12_reg(list,A_ADD,OS_ADDR,NR_SP,current_procinfo.final_localsize,NR_SP,NR_IP0,false,true);
  1574. load_regs(list,R_MMREGISTER,RS_D8,RS_D15,R_SUBMMD);
  1575. load_regs(list,R_INTREGISTER,RS_X19,RS_X28,R_SUBWHOLE);
  1576. end
  1577. else if current_procinfo.final_localsize<>0 then
  1578. { restore stack pointer }
  1579. a_load_reg_reg(list,OS_ADDR,OS_ADDR,NR_FP,NR_SP);
  1580. { restore framepointer and return address }
  1581. reference_reset_base(ref,NR_SP,16,16);
  1582. ref.addressmode:=AM_POSTINDEXED;
  1583. list.concat(taicpu.op_reg_reg_ref(A_LDP,NR_FP,NR_LR,ref));
  1584. end;
  1585. { return }
  1586. list.concat(taicpu.op_none(A_RET));
  1587. end;
  1588. procedure tcgaarch64.g_save_registers(list : TAsmList);
  1589. begin
  1590. { done in g_proc_entry }
  1591. end;
  1592. { ************* concatcopy ************ }
  1593. procedure tcgaarch64.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  1594. var
  1595. paraloc1,paraloc2,paraloc3 : TCGPara;
  1596. pd : tprocdef;
  1597. begin
  1598. pd:=search_system_proc('MOVE');
  1599. paraloc1.init;
  1600. paraloc2.init;
  1601. paraloc3.init;
  1602. paramanager.getintparaloc(list,pd,1,paraloc1);
  1603. paramanager.getintparaloc(list,pd,2,paraloc2);
  1604. paramanager.getintparaloc(list,pd,3,paraloc3);
  1605. a_load_const_cgpara(list,OS_SINT,len,paraloc3);
  1606. a_loadaddr_ref_cgpara(list,dest,paraloc2);
  1607. a_loadaddr_ref_cgpara(list,source,paraloc1);
  1608. paramanager.freecgpara(list,paraloc3);
  1609. paramanager.freecgpara(list,paraloc2);
  1610. paramanager.freecgpara(list,paraloc1);
  1611. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1612. alloccpuregisters(list,R_MMREGISTER,paramanager.get_volatile_registers_mm(pocall_default));
  1613. a_call_name(list,'FPC_MOVE',false);
  1614. dealloccpuregisters(list,R_MMREGISTER,paramanager.get_volatile_registers_mm(pocall_default));
  1615. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1616. paraloc3.done;
  1617. paraloc2.done;
  1618. paraloc1.done;
  1619. end;
  1620. procedure tcgaarch64.g_concatcopy(list: TAsmList; const source, dest: treference; len: tcgint);
  1621. var
  1622. sourcebasereplaced, destbasereplaced: boolean;
  1623. { get optimal memory operation to use for loading/storing data
  1624. in an unrolled loop }
  1625. procedure getmemop(scaledop, unscaledop: tasmop; const startref, endref: treference; opsize: tcgsize; postfix: toppostfix; out memop: tasmop; out needsimplify: boolean);
  1626. begin
  1627. if (simple_ref_type(scaledop,opsize,postfix,startref)=sr_simple) and
  1628. (simple_ref_type(scaledop,opsize,postfix,endref)=sr_simple) then
  1629. begin
  1630. memop:=unscaledop;
  1631. needsimplify:=true;
  1632. end
  1633. else if (unscaledop<>A_NONE) and
  1634. (simple_ref_type(unscaledop,opsize,postfix,startref)=sr_simple) and
  1635. (simple_ref_type(unscaledop,opsize,postfix,endref)=sr_simple) then
  1636. begin
  1637. memop:=unscaledop;
  1638. needsimplify:=false;
  1639. end
  1640. else
  1641. begin
  1642. memop:=scaledop;
  1643. needsimplify:=true;
  1644. end;
  1645. end;
  1646. { adjust the offset and/or addressing mode after a load/store so it's
  1647. correct for the next one of the same size }
  1648. procedure updaterefafterloadstore(var ref: treference; oplen: longint);
  1649. begin
  1650. case ref.addressmode of
  1651. AM_OFFSET:
  1652. inc(ref.offset,oplen);
  1653. AM_POSTINDEXED:
  1654. { base register updated by instruction, next offset can remain
  1655. the same }
  1656. ;
  1657. AM_PREINDEXED:
  1658. begin
  1659. { base register updated by instruction -> next instruction can
  1660. use post-indexing with offset = sizeof(operation) }
  1661. ref.offset:=0;
  1662. ref.addressmode:=AM_OFFSET;
  1663. end;
  1664. end;
  1665. end;
  1666. { generate a load/store and adjust the reference offset to the next
  1667. memory location if necessary }
  1668. procedure genloadstore(list: TAsmList; op: tasmop; reg: tregister; var ref: treference; postfix: toppostfix; opsize: tcgsize);
  1669. begin
  1670. list.concat(setoppostfix(taicpu.op_reg_ref(op,reg,ref),postfix));
  1671. updaterefafterloadstore(ref,tcgsize2size[opsize]);
  1672. end;
  1673. { generate a dual load/store (ldp/stp) and adjust the reference offset to
  1674. the next memory location if necessary }
  1675. procedure gendualloadstore(list: TAsmList; op: tasmop; reg1, reg2: tregister; var ref: treference; postfix: toppostfix; opsize: tcgsize);
  1676. begin
  1677. list.concat(setoppostfix(taicpu.op_reg_reg_ref(op,reg1,reg2,ref),postfix));
  1678. updaterefafterloadstore(ref,tcgsize2size[opsize]*2);
  1679. end;
  1680. { turn a reference into a pre- or post-indexed reference for use in a
  1681. load/store of a particular size }
  1682. procedure makesimpleforcopy(list: TAsmList; var scaledop: tasmop; opsize: tcgsize; postfix: toppostfix; forcepostindexing: boolean; var ref: treference; var basereplaced: boolean);
  1683. var
  1684. tmpreg: tregister;
  1685. scaledoffset: longint;
  1686. orgaddressmode: taddressmode;
  1687. begin
  1688. scaledoffset:=tcgsize2size[opsize];
  1689. if scaledop in [A_LDP,A_STP] then
  1690. scaledoffset:=scaledoffset*2;
  1691. { can we use the reference as post-indexed without changes? }
  1692. if forcepostindexing then
  1693. begin
  1694. orgaddressmode:=ref.addressmode;
  1695. ref.addressmode:=AM_POSTINDEXED;
  1696. if (orgaddressmode=AM_POSTINDEXED) or
  1697. ((ref.offset=0) and
  1698. (simple_ref_type(scaledop,opsize,postfix,ref)=sr_simple)) then
  1699. begin
  1700. { just change the post-indexed offset to the access size }
  1701. ref.offset:=scaledoffset;
  1702. { and replace the base register if that didn't happen yet
  1703. (could be sp or a regvar) }
  1704. if not basereplaced then
  1705. begin
  1706. tmpreg:=getaddressregister(list);
  1707. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref.base,tmpreg);
  1708. ref.base:=tmpreg;
  1709. basereplaced:=true;
  1710. end;
  1711. exit;
  1712. end;
  1713. ref.addressmode:=orgaddressmode;
  1714. end;
  1715. {$ifdef dummy}
  1716. This could in theory be useful in case you have a concatcopy from
  1717. e.g. x1+255 to x1+267 *and* the reference is aligned, but this seems
  1718. very unlikely. Disabled because it still needs fixes, as it
  1719. also generates pre-indexed loads right now at the very end for the
  1720. left-over gencopies
  1721. { can we turn it into a pre-indexed reference for free? (after the
  1722. first operation, it will be turned into an offset one) }
  1723. if not forcepostindexing and
  1724. (ref.offset<>0) then
  1725. begin
  1726. orgaddressmode:=ref.addressmode;
  1727. ref.addressmode:=AM_PREINDEXED;
  1728. tmpreg:=ref.base;
  1729. if not basereplaced and
  1730. (ref.base=tmpreg) then
  1731. begin
  1732. tmpreg:=getaddressregister(list);
  1733. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref.base,tmpreg);
  1734. ref.base:=tmpreg;
  1735. basereplaced:=true;
  1736. end;
  1737. if simple_ref_type(scaledop,opsize,postfix,ref)<>sr_simple then
  1738. make_simple_ref(list,scaledop,opsize,postfix,ref,NR_NO);
  1739. exit;
  1740. end;
  1741. {$endif dummy}
  1742. if not forcepostindexing then
  1743. begin
  1744. ref.addressmode:=AM_OFFSET;
  1745. make_simple_ref(list,scaledop,opsize,postfix,ref,NR_NO);
  1746. { this may still cause problems if the final offset is no longer
  1747. a simple ref; it's a bit complicated to pass all information
  1748. through at all places and check that here, so play safe: we
  1749. currently never generate unrolled copies for more than 64
  1750. bytes (32 with non-double-register copies) }
  1751. if ref.index=NR_NO then
  1752. begin
  1753. if ((scaledop in [A_LDP,A_STP]) and
  1754. (ref.offset<((64-8)*tcgsize2size[opsize]))) or
  1755. ((scaledop in [A_LDUR,A_STUR]) and
  1756. (ref.offset<(255-8*tcgsize2size[opsize]))) or
  1757. ((scaledop in [A_LDR,A_STR]) and
  1758. (ref.offset<((4096-8)*tcgsize2size[opsize]))) then
  1759. exit;
  1760. end;
  1761. end;
  1762. tmpreg:=getaddressregister(list);
  1763. a_loadaddr_ref_reg(list,ref,tmpreg);
  1764. basereplaced:=true;
  1765. if forcepostindexing then
  1766. begin
  1767. reference_reset_base(ref,tmpreg,scaledoffset,ref.alignment);
  1768. ref.addressmode:=AM_POSTINDEXED;
  1769. end
  1770. else
  1771. begin
  1772. reference_reset_base(ref,tmpreg,0,ref.alignment);
  1773. ref.addressmode:=AM_OFFSET;
  1774. end
  1775. end;
  1776. { prepare a reference for use by gencopy. This is done both after the
  1777. unrolled and regular copy loop -> get rid of post-indexing mode, make
  1778. sure ref is valid }
  1779. procedure preparecopy(list: tasmlist; scaledop, unscaledop: tasmop; var ref: treference; opsize: tcgsize; postfix: toppostfix; out op: tasmop; var basereplaced: boolean);
  1780. var
  1781. simplify: boolean;
  1782. begin
  1783. if ref.addressmode=AM_POSTINDEXED then
  1784. ref.offset:=tcgsize2size[opsize];
  1785. getmemop(scaledop,scaledop,ref,ref,opsize,postfix,op,simplify);
  1786. if simplify then
  1787. begin
  1788. makesimpleforcopy(list,scaledop,opsize,postfix,false,ref,basereplaced);
  1789. op:=scaledop;
  1790. end;
  1791. end;
  1792. { generate a copy from source to dest of size opsize/postfix }
  1793. procedure gencopy(list: TAsmList; var source, dest: treference; postfix: toppostfix; opsize: tcgsize);
  1794. var
  1795. reg: tregister;
  1796. loadop, storeop: tasmop;
  1797. begin
  1798. preparecopy(list,A_LDR,A_LDUR,source,opsize,postfix,loadop,sourcebasereplaced);
  1799. preparecopy(list,A_STR,A_STUR,dest,opsize,postfix,storeop,destbasereplaced);
  1800. reg:=getintregister(list,opsize);
  1801. genloadstore(list,loadop,reg,source,postfix,opsize);
  1802. genloadstore(list,storeop,reg,dest,postfix,opsize);
  1803. end;
  1804. { copy the leftovers after an unrolled or regular copy loop }
  1805. procedure gencopyleftovers(list: TAsmList; var source, dest: treference; len: longint);
  1806. begin
  1807. { stop post-indexing if we did so in the loop, since in that case all
  1808. offsets definitely can be represented now }
  1809. if source.addressmode=AM_POSTINDEXED then
  1810. begin
  1811. source.addressmode:=AM_OFFSET;
  1812. source.offset:=0;
  1813. end;
  1814. if dest.addressmode=AM_POSTINDEXED then
  1815. begin
  1816. dest.addressmode:=AM_OFFSET;
  1817. dest.offset:=0;
  1818. end;
  1819. { transfer the leftovers }
  1820. if len>=8 then
  1821. begin
  1822. dec(len,8);
  1823. gencopy(list,source,dest,PF_NONE,OS_64);
  1824. end;
  1825. if len>=4 then
  1826. begin
  1827. dec(len,4);
  1828. gencopy(list,source,dest,PF_NONE,OS_32);
  1829. end;
  1830. if len>=2 then
  1831. begin
  1832. dec(len,2);
  1833. gencopy(list,source,dest,PF_H,OS_16);
  1834. end;
  1835. if len>=1 then
  1836. begin
  1837. dec(len);
  1838. gencopy(list,source,dest,PF_B,OS_8);
  1839. end;
  1840. end;
  1841. const
  1842. { load_length + loop dec + cbnz }
  1843. loopoverhead=12;
  1844. { loop overhead + load + store }
  1845. totallooplen=loopoverhead + 8;
  1846. var
  1847. totalalign: longint;
  1848. maxlenunrolled: tcgint;
  1849. loadop, storeop: tasmop;
  1850. opsize: tcgsize;
  1851. postfix: toppostfix;
  1852. tmpsource, tmpdest: treference;
  1853. scaledstoreop, unscaledstoreop,
  1854. scaledloadop, unscaledloadop: tasmop;
  1855. regs: array[1..8] of tregister;
  1856. countreg: tregister;
  1857. i, regcount: longint;
  1858. hl: tasmlabel;
  1859. simplifysource, simplifydest: boolean;
  1860. begin
  1861. if len=0 then
  1862. exit;
  1863. sourcebasereplaced:=false;
  1864. destbasereplaced:=false;
  1865. { maximum common alignment }
  1866. totalalign:=max(1,newalignment(source.alignment,dest.alignment));
  1867. { use a simple load/store? }
  1868. if (len in [1,2,4,8]) and
  1869. ((totalalign>=(len div 2)) or
  1870. (source.alignment=len) or
  1871. (dest.alignment=len)) then
  1872. begin
  1873. opsize:=int_cgsize(len);
  1874. a_load_ref_ref(list,opsize,opsize,source,dest);
  1875. exit;
  1876. end;
  1877. { alignment > length is not useful, and would break some checks below }
  1878. while totalalign>len do
  1879. totalalign:=totalalign div 2;
  1880. { operation sizes to use based on common alignment }
  1881. case totalalign of
  1882. 1:
  1883. begin
  1884. postfix:=PF_B;
  1885. opsize:=OS_8;
  1886. end;
  1887. 2:
  1888. begin
  1889. postfix:=PF_H;
  1890. opsize:=OS_16;
  1891. end;
  1892. 4:
  1893. begin
  1894. postfix:=PF_None;
  1895. opsize:=OS_32;
  1896. end
  1897. else
  1898. begin
  1899. totalalign:=8;
  1900. postfix:=PF_None;
  1901. opsize:=OS_64;
  1902. end;
  1903. end;
  1904. { maximum length to handled with an unrolled loop (4 loads + 4 stores) }
  1905. maxlenunrolled:=min(totalalign,8)*4;
  1906. { ldp/stp -> 2 registers per instruction }
  1907. if (totalalign>=4) and
  1908. (len>=totalalign*2) then
  1909. begin
  1910. maxlenunrolled:=maxlenunrolled*2;
  1911. scaledstoreop:=A_STP;
  1912. scaledloadop:=A_LDP;
  1913. unscaledstoreop:=A_NONE;
  1914. unscaledloadop:=A_NONE;
  1915. end
  1916. else
  1917. begin
  1918. scaledstoreop:=A_STR;
  1919. scaledloadop:=A_LDR;
  1920. unscaledstoreop:=A_STUR;
  1921. unscaledloadop:=A_LDUR;
  1922. end;
  1923. { we only need 4 instructions extra to call FPC_MOVE }
  1924. if cs_opt_size in current_settings.optimizerswitches then
  1925. maxlenunrolled:=maxlenunrolled div 2;
  1926. if (len>maxlenunrolled) and
  1927. (len>totalalign*8) then
  1928. begin
  1929. g_concatcopy_move(list,source,dest,len);
  1930. exit;
  1931. end;
  1932. simplifysource:=true;
  1933. simplifydest:=true;
  1934. tmpsource:=source;
  1935. tmpdest:=dest;
  1936. { can we directly encode all offsets in an unrolled loop? }
  1937. if len<=maxlenunrolled then
  1938. begin
  1939. {$ifdef extdebug}
  1940. list.concat(tai_comment.Create(strpnew('concatcopy unrolled loop; len/opsize/align: '+tostr(len)+'/'+tostr(tcgsize2size[opsize])+'/'+tostr(totalalign))));
  1941. {$endif extdebug}
  1942. { the leftovers will be handled separately -> -(len mod opsize) }
  1943. inc(tmpsource.offset,len-(len mod tcgsize2size[opsize]));
  1944. { additionally, the last regular load/store will be at
  1945. offset+len-opsize (if len-(len mod opsize)>len) }
  1946. if tmpsource.offset>source.offset then
  1947. dec(tmpsource.offset,tcgsize2size[opsize]);
  1948. getmemop(scaledloadop,unscaledloadop,source,tmpsource,opsize,postfix,loadop,simplifysource);
  1949. inc(tmpdest.offset,len-(len mod tcgsize2size[opsize]));
  1950. if tmpdest.offset>dest.offset then
  1951. dec(tmpdest.offset,tcgsize2size[opsize]);
  1952. getmemop(scaledstoreop,unscaledstoreop,dest,tmpdest,opsize,postfix,storeop,simplifydest);
  1953. tmpsource:=source;
  1954. tmpdest:=dest;
  1955. { if we can't directly encode all offsets, simplify }
  1956. if simplifysource then
  1957. begin
  1958. loadop:=scaledloadop;
  1959. makesimpleforcopy(list,loadop,opsize,postfix,false,tmpsource,sourcebasereplaced);
  1960. end;
  1961. if simplifydest then
  1962. begin
  1963. storeop:=scaledstoreop;
  1964. makesimpleforcopy(list,storeop,opsize,postfix,false,tmpdest,destbasereplaced);
  1965. end;
  1966. regcount:=len div tcgsize2size[opsize];
  1967. { in case we transfer two registers at a time, we copy an even
  1968. number of registers }
  1969. if loadop=A_LDP then
  1970. regcount:=regcount and not(1);
  1971. { initialise for dfa }
  1972. regs[low(regs)]:=NR_NO;
  1973. { max 4 loads/stores -> max 8 registers (in case of ldp/stdp) }
  1974. for i:=1 to regcount do
  1975. regs[i]:=getintregister(list,opsize);
  1976. if loadop=A_LDP then
  1977. begin
  1978. { load registers }
  1979. for i:=1 to (regcount div 2) do
  1980. gendualloadstore(list,loadop,regs[i*2-1],regs[i*2],tmpsource,postfix,opsize);
  1981. { store registers }
  1982. for i:=1 to (regcount div 2) do
  1983. gendualloadstore(list,storeop,regs[i*2-1],regs[i*2],tmpdest,postfix,opsize);
  1984. end
  1985. else
  1986. begin
  1987. for i:=1 to regcount do
  1988. genloadstore(list,loadop,regs[i],tmpsource,postfix,opsize);
  1989. for i:=1 to regcount do
  1990. genloadstore(list,storeop,regs[i],tmpdest,postfix,opsize);
  1991. end;
  1992. { leftover }
  1993. len:=len-regcount*tcgsize2size[opsize];
  1994. {$ifdef extdebug}
  1995. list.concat(tai_comment.Create(strpnew('concatcopy unrolled loop leftover: '+tostr(len))));
  1996. {$endif extdebug}
  1997. end
  1998. else
  1999. begin
  2000. {$ifdef extdebug}
  2001. list.concat(tai_comment.Create(strpnew('concatcopy regular loop; len/align: '+tostr(len)+'/'+tostr(totalalign))));
  2002. {$endif extdebug}
  2003. { regular loop -> definitely use post-indexing }
  2004. loadop:=scaledloadop;
  2005. makesimpleforcopy(list,loadop,opsize,postfix,true,tmpsource,sourcebasereplaced);
  2006. storeop:=scaledstoreop;
  2007. makesimpleforcopy(list,storeop,opsize,postfix,true,tmpdest,destbasereplaced);
  2008. current_asmdata.getjumplabel(hl);
  2009. countreg:=getintregister(list,OS_32);
  2010. if loadop=A_LDP then
  2011. a_load_const_reg(list,OS_32,len div tcgsize2size[opsize]*2,countreg)
  2012. else
  2013. a_load_const_reg(list,OS_32,len div tcgsize2size[opsize],countreg);
  2014. a_label(list,hl);
  2015. a_op_const_reg(list,OP_SUB,OS_32,1,countreg);
  2016. if loadop=A_LDP then
  2017. begin
  2018. regs[1]:=getintregister(list,opsize);
  2019. regs[2]:=getintregister(list,opsize);
  2020. gendualloadstore(list,loadop,regs[1],regs[2],tmpsource,postfix,opsize);
  2021. gendualloadstore(list,storeop,regs[1],regs[2],tmpdest,postfix,opsize);
  2022. end
  2023. else
  2024. begin
  2025. regs[1]:=getintregister(list,opsize);
  2026. genloadstore(list,loadop,regs[1],tmpsource,postfix,opsize);
  2027. genloadstore(list,storeop,regs[1],tmpdest,postfix,opsize);
  2028. end;
  2029. list.concat(taicpu.op_reg_sym_ofs(A_CBNZ,countreg,hl,0));
  2030. len:=len mod tcgsize2size[opsize];
  2031. end;
  2032. gencopyleftovers(list,tmpsource,tmpdest,len);
  2033. end;
  2034. procedure tcgaarch64.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  2035. begin
  2036. { This method is integrated into g_intf_wrapper and shouldn't be called separately }
  2037. InternalError(2013020102);
  2038. end;
  2039. procedure create_codegen;
  2040. begin
  2041. cg:=tcgaarch64.Create;
  2042. cg128:=tcg128.Create;
  2043. end;
  2044. end.