atxmega16d4.pp 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457
  1. unit ATxmega16D4;
  2. interface
  3. type
  4. TGPIO = object //General Purpose IO Registers
  5. GPIOR0: byte; //General Purpose IO Register 0
  6. GPIOR1: byte; //General Purpose IO Register 1
  7. GPIOR2: byte; //General Purpose IO Register 2
  8. GPIOR3: byte; //General Purpose IO Register 3
  9. end;
  10. TOCD = object //On-Chip Debug System
  11. OCDR0: byte; //OCD Register 0
  12. OCDR1: byte; //OCD Register 1
  13. end;
  14. TCPU = object //CPU registers
  15. Reserved0: byte;
  16. Reserved1: byte;
  17. Reserved2: byte;
  18. Reserved3: byte;
  19. CCP: byte; //Configuration Change Protection
  20. Reserved5: byte;
  21. Reserved6: byte;
  22. Reserved7: byte;
  23. RAMPD: byte; //Ramp D
  24. RAMPX: byte; //Ramp X
  25. RAMPY: byte; //Ramp Y
  26. RAMPZ: byte; //Ramp Z
  27. EIND: byte; //Extended Indirect Jump
  28. SPL: byte; //Stack Pointer Low
  29. SPH: byte; //Stack Pointer High
  30. SREG: byte; //Status Register
  31. const
  32. // CCP
  33. CCPmask = $FF;
  34. CCP_SPM = $9D;
  35. CCP_IOREG = $D8;
  36. // Global Interrupt Enable Flag
  37. Ibm = $80;
  38. // Transfer Bit
  39. Tbm = $40;
  40. // Half Carry Flag
  41. Hbm = $20;
  42. // N Exclusive Or V Flag
  43. Sbm = $10;
  44. // Two's Complement Overflow Flag
  45. Vbm = $08;
  46. // Negative Flag
  47. Nbm = $04;
  48. // Zero Flag
  49. Zbm = $02;
  50. // Carry Flag
  51. Cbm = $01;
  52. end;
  53. TCLK = object //Clock System
  54. CTRL: byte; //Control Register
  55. PSCTRL: byte; //Prescaler Control Register
  56. LOCK: byte; //Lock register
  57. RTCCTRL: byte; //RTC Control Register
  58. const
  59. // CLK_SCLKSEL
  60. SCLKSELmask = $07;
  61. SCLKSEL_RC2M = $00;
  62. SCLKSEL_RC32M = $01;
  63. SCLKSEL_RC32K = $02;
  64. SCLKSEL_XOSC = $03;
  65. SCLKSEL_PLL = $04;
  66. // CLK_PSADIV
  67. PSADIVmask = $7C;
  68. PSADIV_1 = $00;
  69. PSADIV_2 = $04;
  70. PSADIV_4 = $0C;
  71. PSADIV_8 = $14;
  72. PSADIV_16 = $1C;
  73. PSADIV_32 = $24;
  74. PSADIV_64 = $2C;
  75. PSADIV_128 = $34;
  76. PSADIV_256 = $3C;
  77. PSADIV_512 = $44;
  78. // CLK_PSBCDIV
  79. PSBCDIVmask = $03;
  80. PSBCDIV_1_1 = $00;
  81. PSBCDIV_1_2 = $01;
  82. PSBCDIV_4_1 = $02;
  83. PSBCDIV_2_2 = $03;
  84. // Clock System Lock
  85. LOCKbm = $01;
  86. // CLK_RTCSRC
  87. RTCSRCmask = $0E;
  88. RTCSRC_ULP = $00;
  89. RTCSRC_TOSC = $02;
  90. RTCSRC_RCOSC = $04;
  91. RTCSRC_TOSC32 = $0A;
  92. RTCSRC_RCOSC32 = $0C;
  93. RTCSRC_EXTCLK = $0E;
  94. // Clock Source Enable
  95. RTCENbm = $01;
  96. end;
  97. TPR = object //Power Reduction
  98. PRGEN: byte; //General Power Reduction
  99. PRPA: byte; //Power Reduction Port A
  100. Reserved2: byte;
  101. PRPC: byte; //Power Reduction Port C
  102. PRPD: byte; //Power Reduction Port D
  103. PRPE: byte; //Power Reduction Port E
  104. PRPF: byte; //Power Reduction Port F
  105. const
  106. // Real-time Counter
  107. RTCbm = $04;
  108. // Event System
  109. EVSYSbm = $02;
  110. // Port A ADC
  111. ADCbm = $02;
  112. // Port A Analog Comparator
  113. ACbm = $01;
  114. // Port C Two-wire Interface
  115. TWIbm = $40;
  116. // Port C USART0
  117. USART0bm = $10;
  118. // Port C SPI
  119. SPIbm = $08;
  120. // Port C HIRES
  121. HIRESbm = $04;
  122. // Port C Timer/Counter1
  123. TC1bm = $02;
  124. // Port C Timer/Counter0
  125. TC0bm = $01;
  126. end;
  127. TSLEEP = object //Sleep Controller
  128. CTRL: byte; //Control Register
  129. const
  130. // SLEEP_SMODE
  131. SMODEmask = $0E;
  132. SMODE_IDLE = $00;
  133. SMODE_PDOWN = $04;
  134. SMODE_PSAVE = $06;
  135. SMODE_STDBY = $0C;
  136. SMODE_ESTDBY = $0E;
  137. // Sleep Enable
  138. SENbm = $01;
  139. end;
  140. TOSC = object //Oscillator
  141. CTRL: byte; //Control Register
  142. STATUS: byte; //Status Register
  143. XOSCCTRL: byte; //External Oscillator Control Register
  144. XOSCFAIL: byte; //External Oscillator Failure Detection Register
  145. RC32KCAL: byte; //32kHz Internal Oscillator Calibration Register
  146. PLLCTRL: byte; //PLL Control REgister
  147. DFLLCTRL: byte; //DFLL Control Register
  148. const
  149. // PLL Enable
  150. PLLENbm = $10;
  151. // External Oscillator Enable
  152. XOSCENbm = $08;
  153. // Internal 32kHz RC Oscillator Enable
  154. RC32KENbm = $04;
  155. // Internal 32MHz RC Oscillator Enable
  156. RC32MENbm = $02;
  157. // Internal 2MHz RC Oscillator Enable
  158. RC2MENbm = $01;
  159. // PLL Ready
  160. PLLRDYbm = $10;
  161. // External Oscillator Ready
  162. XOSCRDYbm = $08;
  163. // Internal 32kHz RC Oscillator Ready
  164. RC32KRDYbm = $04;
  165. // Internal 32MHz RC Oscillator Ready
  166. RC32MRDYbm = $02;
  167. // Internal 2MHz RC Oscillator Ready
  168. RC2MRDYbm = $01;
  169. // OSC_FRQRANGE
  170. FRQRANGEmask = $C0;
  171. FRQRANGE_04TO2 = $00;
  172. FRQRANGE_2TO9 = $40;
  173. FRQRANGE_9TO12 = $80;
  174. FRQRANGE_12TO16 = $C0;
  175. // 32kHz XTAL OSC Low-power Mode
  176. X32KLPMbm = $20;
  177. // OSC_XOSCSEL
  178. XOSCSELmask = $0F;
  179. XOSCSEL_EXTCLK = $00;
  180. XOSCSEL_32KHz = $02;
  181. XOSCSEL_XTAL_256CLK = $03;
  182. XOSCSEL_XTAL_1KCLK = $07;
  183. XOSCSEL_XTAL_16KCLK = $0B;
  184. // Failure Detection Interrupt Flag
  185. XOSCFDIFbm = $02;
  186. // Failure Detection Enable
  187. XOSCFDENbm = $01;
  188. // OSC_PLLSRC
  189. PLLSRCmask = $C0;
  190. PLLSRC_RC2M = $00;
  191. PLLSRC_RC32M = $80;
  192. PLLSRC_XOSC = $C0;
  193. // Multiplication Factor
  194. PLLFAC0bm = $01;
  195. PLLFAC1bm = $02;
  196. PLLFAC2bm = $04;
  197. PLLFAC3bm = $08;
  198. PLLFAC4bm = $10;
  199. // OSC_RC32MCREF
  200. RC32MCREFmask = $06;
  201. RC32MCREF_RC32K = $00;
  202. RC32MCREF_XOSC32K = $02;
  203. // OSC_RC2MCREF
  204. RC2MCREFmask = $01;
  205. RC2MCREF_RC32K = $00;
  206. RC2MCREF_XOSC32K = $01;
  207. end;
  208. TDFLL = object //DFLL
  209. CTRL: byte; //Control Register
  210. Reserved1: byte;
  211. CALA: byte; //Calibration Register A
  212. CALB: byte; //Calibration Register B
  213. COMP0: byte; //Oscillator Compare Register 0
  214. COMP1: byte; //Oscillator Compare Register 1
  215. COMP2: byte; //Oscillator Compare Register 2
  216. const
  217. // DFLL Enable
  218. ENABLEbm = $01;
  219. // DFLL Calibration bits [6:0]
  220. CALL0bm = $01;
  221. CALL1bm = $02;
  222. CALL2bm = $04;
  223. CALL3bm = $08;
  224. CALL4bm = $10;
  225. CALL5bm = $20;
  226. CALL6bm = $40;
  227. // DFLL Calibration bits [12:7]
  228. CALH0bm = $01;
  229. CALH1bm = $02;
  230. CALH2bm = $04;
  231. CALH3bm = $08;
  232. CALH4bm = $10;
  233. CALH5bm = $20;
  234. end;
  235. TRST = object //Reset
  236. STATUS: byte; //Status Register
  237. CTRL: byte; //Control Register
  238. const
  239. // Spike Detection Reset Flag
  240. SDRFbm = $40;
  241. // Software Reset Flag
  242. SRFbm = $20;
  243. // Programming and Debug Interface Interface Reset Flag
  244. PDIRFbm = $10;
  245. // Watchdog Reset Flag
  246. WDRFbm = $08;
  247. // Brown-out Reset Flag
  248. BORFbm = $04;
  249. // External Reset Flag
  250. EXTRFbm = $02;
  251. // Power-on Reset Flag
  252. PORFbm = $01;
  253. // Software Reset
  254. SWRSTbm = $01;
  255. end;
  256. TWDT = object //Watch-Dog Timer
  257. CTRL: byte; //Control
  258. WINCTRL: byte; //Windowed Mode Control
  259. STATUS: byte; //Status
  260. const
  261. // WDT_PER
  262. PERmask = $3C;
  263. PER_8CLK = $00;
  264. PER_16CLK = $04;
  265. PER_32CLK = $08;
  266. PER_64CLK = $0C;
  267. PER_128CLK = $10;
  268. PER_256CLK = $14;
  269. PER_512CLK = $18;
  270. PER_1KCLK = $1C;
  271. PER_2KCLK = $20;
  272. PER_4KCLK = $24;
  273. PER_8KCLK = $28;
  274. // Enable
  275. ENABLEbm = $02;
  276. // Change Enable
  277. CENbm = $01;
  278. // WDT_WPER
  279. WPERmask = $3C;
  280. WPER_8CLK = $00;
  281. WPER_16CLK = $04;
  282. WPER_32CLK = $08;
  283. WPER_64CLK = $0C;
  284. WPER_128CLK = $10;
  285. WPER_256CLK = $14;
  286. WPER_512CLK = $18;
  287. WPER_1KCLK = $1C;
  288. WPER_2KCLK = $20;
  289. WPER_4KCLK = $24;
  290. WPER_8KCLK = $28;
  291. // Windowed Mode Enable
  292. WENbm = $02;
  293. // Windowed Mode Change Enable
  294. WCENbm = $01;
  295. // Synchronization busy
  296. SYNCBUSYbm = $01;
  297. end;
  298. TMCU = object //MCU Control
  299. DEVID0: byte; //Device ID byte 0
  300. DEVID1: byte; //Device ID byte 1
  301. DEVID2: byte; //Device ID byte 2
  302. REVID: byte; //Revision ID
  303. JTAGUID: byte; //JTAG User ID
  304. Reserved5: byte;
  305. MCUCR: byte; //MCU Control
  306. Reserved7: byte;
  307. EVSYSLOCK: byte; //Event System Lock
  308. AWEXLOCK: byte; //AWEX Lock
  309. const
  310. // JTAG Disable
  311. JTAGDbm = $01;
  312. // Event Channel 4-7 Lock
  313. EVSYS1LOCKbm = $10;
  314. // Event Channel 0-3 Lock
  315. EVSYS0LOCKbm = $01;
  316. // AWeX on T/C E0 Lock
  317. AWEXELOCKbm = $04;
  318. // AWeX on T/C C0 Lock
  319. AWEXCLOCKbm = $01;
  320. end;
  321. TPMIC = object //Programmable Multi-level Interrupt Controller
  322. STATUS: byte; //Status Register
  323. INTPRI: byte; //Interrupt Priority
  324. CTRL: byte; //Control Register
  325. const
  326. // Non-maskable Interrupt Executing
  327. NMIEXbm = $80;
  328. // High Level Interrupt Executing
  329. HILVLEXbm = $04;
  330. // Medium Level Interrupt Executing
  331. MEDLVLEXbm = $02;
  332. // Low Level Interrupt Executing
  333. LOLVLEXbm = $01;
  334. // Round-Robin Priority Enable
  335. RRENbm = $80;
  336. // Interrupt Vector Select
  337. IVSELbm = $40;
  338. // High Level Enable
  339. HILVLENbm = $04;
  340. // Medium Level Enable
  341. MEDLVLENbm = $02;
  342. // Low Level Enable
  343. LOLVLENbm = $01;
  344. end;
  345. TCRC = object //Cyclic Redundancy Checker
  346. CTRL: byte; //Control Register
  347. STATUS: byte; //Status Register
  348. Reserved2: byte;
  349. DATAIN: byte; //Data Input
  350. CHECKSUM0: byte; //Checksum byte 0
  351. CHECKSUM1: byte; //Checksum byte 1
  352. CHECKSUM2: byte; //Checksum byte 2
  353. CHECKSUM3: byte; //Checksum byte 3
  354. const
  355. // CRC_RESET
  356. RESETmask = $C0;
  357. RESET_NO = $00;
  358. RESET_RESET0 = $80;
  359. RESET_RESET1 = $C0;
  360. // CRC Mode
  361. CRC32bm = $20;
  362. // CRC_SOURCE
  363. SOURCEmask = $0F;
  364. SOURCE_DISABLE = $00;
  365. SOURCE_IO = $01;
  366. SOURCE_FLASH = $02;
  367. // Zero detection
  368. ZERObm = $02;
  369. // Busy
  370. BUSYbm = $01;
  371. end;
  372. TEVSYS = object //Event System
  373. CH0MUX: byte; //Event Channel 0 Multiplexer
  374. CH1MUX: byte; //Event Channel 1 Multiplexer
  375. CH2MUX: byte; //Event Channel 2 Multiplexer
  376. CH3MUX: byte; //Event Channel 3 Multiplexer
  377. Reserved4: byte;
  378. Reserved5: byte;
  379. Reserved6: byte;
  380. Reserved7: byte;
  381. CH0CTRL: byte; //Channel 0 Control Register
  382. CH1CTRL: byte; //Channel 1 Control Register
  383. CH2CTRL: byte; //Channel 2 Control Register
  384. CH3CTRL: byte; //Channel 3 Control Register
  385. Reserved12: byte;
  386. Reserved13: byte;
  387. Reserved14: byte;
  388. Reserved15: byte;
  389. STROBE: byte; //Event Strobe
  390. DATA: byte; //Event Data
  391. const
  392. // EVSYS_CHMUX
  393. CHMUXmask = $FF;
  394. CHMUX_OFF = $00;
  395. CHMUX_RTC_OVF = $08;
  396. CHMUX_RTC_CMP = $09;
  397. CHMUX_ACA_CH0 = $10;
  398. CHMUX_ACA_CH1 = $11;
  399. CHMUX_ACA_WIN = $12;
  400. CHMUX_ADCA_CH0 = $20;
  401. CHMUX_PORTA_PIN0 = $50;
  402. CHMUX_PORTA_PIN1 = $51;
  403. CHMUX_PORTA_PIN2 = $52;
  404. CHMUX_PORTA_PIN3 = $53;
  405. CHMUX_PORTA_PIN4 = $54;
  406. CHMUX_PORTA_PIN5 = $55;
  407. CHMUX_PORTA_PIN6 = $56;
  408. CHMUX_PORTA_PIN7 = $57;
  409. CHMUX_PORTB_PIN0 = $58;
  410. CHMUX_PORTB_PIN1 = $59;
  411. CHMUX_PORTB_PIN2 = $5A;
  412. CHMUX_PORTB_PIN3 = $5B;
  413. CHMUX_PORTB_PIN4 = $5C;
  414. CHMUX_PORTB_PIN5 = $5D;
  415. CHMUX_PORTB_PIN6 = $5E;
  416. CHMUX_PORTB_PIN7 = $5F;
  417. CHMUX_PORTC_PIN0 = $60;
  418. CHMUX_PORTC_PIN1 = $61;
  419. CHMUX_PORTC_PIN2 = $62;
  420. CHMUX_PORTC_PIN3 = $63;
  421. CHMUX_PORTC_PIN4 = $64;
  422. CHMUX_PORTC_PIN5 = $65;
  423. CHMUX_PORTC_PIN6 = $66;
  424. CHMUX_PORTC_PIN7 = $67;
  425. CHMUX_PORTD_PIN0 = $68;
  426. CHMUX_PORTD_PIN1 = $69;
  427. CHMUX_PORTD_PIN2 = $6A;
  428. CHMUX_PORTD_PIN3 = $6B;
  429. CHMUX_PORTD_PIN4 = $6C;
  430. CHMUX_PORTD_PIN5 = $6D;
  431. CHMUX_PORTD_PIN6 = $6E;
  432. CHMUX_PORTD_PIN7 = $6F;
  433. CHMUX_PORTE_PIN0 = $70;
  434. CHMUX_PORTE_PIN1 = $71;
  435. CHMUX_PORTE_PIN2 = $72;
  436. CHMUX_PORTE_PIN3 = $73;
  437. CHMUX_PORTE_PIN4 = $74;
  438. CHMUX_PORTE_PIN5 = $75;
  439. CHMUX_PORTE_PIN6 = $76;
  440. CHMUX_PORTE_PIN7 = $77;
  441. CHMUX_PORTF_PIN0 = $78;
  442. CHMUX_PORTF_PIN1 = $79;
  443. CHMUX_PORTF_PIN2 = $7A;
  444. CHMUX_PORTF_PIN3 = $7B;
  445. CHMUX_PORTF_PIN4 = $7C;
  446. CHMUX_PORTF_PIN5 = $7D;
  447. CHMUX_PORTF_PIN6 = $7E;
  448. CHMUX_PORTF_PIN7 = $7F;
  449. CHMUX_PRESCALER_1 = $80;
  450. CHMUX_PRESCALER_2 = $81;
  451. CHMUX_PRESCALER_4 = $82;
  452. CHMUX_PRESCALER_8 = $83;
  453. CHMUX_PRESCALER_16 = $84;
  454. CHMUX_PRESCALER_32 = $85;
  455. CHMUX_PRESCALER_64 = $86;
  456. CHMUX_PRESCALER_128 = $87;
  457. CHMUX_PRESCALER_256 = $88;
  458. CHMUX_PRESCALER_512 = $89;
  459. CHMUX_PRESCALER_1024 = $8A;
  460. CHMUX_PRESCALER_2048 = $8B;
  461. CHMUX_PRESCALER_4096 = $8C;
  462. CHMUX_PRESCALER_8192 = $8D;
  463. CHMUX_PRESCALER_16384 = $8E;
  464. CHMUX_PRESCALER_32768 = $8F;
  465. CHMUX_TCC0_OVF = $C0;
  466. CHMUX_TCC0_ERR = $C1;
  467. CHMUX_TCC0_CCA = $C4;
  468. CHMUX_TCC0_CCB = $C5;
  469. CHMUX_TCC0_CCC = $C6;
  470. CHMUX_TCC0_CCD = $C7;
  471. CHMUX_TCC1_OVF = $C8;
  472. CHMUX_TCC1_ERR = $C9;
  473. CHMUX_TCC1_CCA = $CC;
  474. CHMUX_TCC1_CCB = $CD;
  475. CHMUX_TCD0_OVF = $D0;
  476. CHMUX_TCD0_ERR = $D1;
  477. CHMUX_TCD0_CCA = $D4;
  478. CHMUX_TCD0_CCB = $D5;
  479. CHMUX_TCD0_CCC = $D6;
  480. CHMUX_TCD0_CCD = $D7;
  481. CHMUX_TCE0_OVF = $E0;
  482. CHMUX_TCE0_ERR = $E1;
  483. CHMUX_TCE0_CCA = $E4;
  484. CHMUX_TCE0_CCB = $E5;
  485. CHMUX_TCE0_CCC = $E6;
  486. CHMUX_TCE0_CCD = $E7;
  487. CHMUX_TCF0_OVF = $F0;
  488. CHMUX_TCF0_ERR = $F1;
  489. CHMUX_TCF0_CCA = $F4;
  490. CHMUX_TCF0_CCB = $F5;
  491. CHMUX_TCF0_CCC = $F6;
  492. CHMUX_TCF0_CCD = $F7;
  493. // EVSYS_QDIRM
  494. QDIRMmask = $60;
  495. QDIRM_00 = $00;
  496. QDIRM_01 = $20;
  497. QDIRM_10 = $40;
  498. QDIRM_11 = $60;
  499. // Quadrature Decoder Index Enable
  500. QDIENbm = $10;
  501. // Quadrature Decoder Enable
  502. QDENbm = $08;
  503. // EVSYS_DIGFILT
  504. DIGFILTmask = $07;
  505. DIGFILT_1SAMPLE = $00;
  506. DIGFILT_2SAMPLES = $01;
  507. DIGFILT_3SAMPLES = $02;
  508. DIGFILT_4SAMPLES = $03;
  509. DIGFILT_5SAMPLES = $04;
  510. DIGFILT_6SAMPLES = $05;
  511. DIGFILT_7SAMPLES = $06;
  512. DIGFILT_8SAMPLES = $07;
  513. end;
  514. TNVM = object //Non-volatile Memory Controller
  515. ADDR0: byte; //Address Register 0
  516. ADDR1: byte; //Address Register 1
  517. ADDR2: byte; //Address Register 2
  518. Reserved3: byte;
  519. DATA0: byte; //Data Register 0
  520. DATA1: byte; //Data Register 1
  521. DATA2: byte; //Data Register 2
  522. Reserved7: byte;
  523. Reserved8: byte;
  524. Reserved9: byte;
  525. CMD: byte; //Command
  526. CTRLA: byte; //Control Register A
  527. CTRLB: byte; //Control Register B
  528. INTCTRL: byte; //Interrupt Control
  529. Reserved14: byte;
  530. STATUS: byte; //Status
  531. LOCKBITS: byte; //Lock Bits
  532. const
  533. // NVM_CMD
  534. CMDmask = $7F;
  535. CMD_NO_OPERATION = $00;
  536. CMD_READ_CALIB_ROW = $02;
  537. CMD_READ_USER_SIG_ROW = $01;
  538. CMD_READ_EEPROM = $06;
  539. CMD_READ_FUSES = $07;
  540. CMD_WRITE_LOCK_BITS = $08;
  541. CMD_ERASE_USER_SIG_ROW = $18;
  542. CMD_WRITE_USER_SIG_ROW = $1A;
  543. CMD_ERASE_APP = $20;
  544. CMD_ERASE_APP_PAGE = $22;
  545. CMD_LOAD_FLASH_BUFFER = $23;
  546. CMD_WRITE_APP_PAGE = $24;
  547. CMD_ERASE_WRITE_APP_PAGE = $25;
  548. CMD_ERASE_FLASH_BUFFER = $26;
  549. CMD_ERASE_BOOT_PAGE = $2A;
  550. CMD_ERASE_FLASH_PAGE = $2B;
  551. CMD_WRITE_BOOT_PAGE = $2C;
  552. CMD_ERASE_WRITE_BOOT_PAGE = $2D;
  553. CMD_WRITE_FLASH_PAGE = $2E;
  554. CMD_ERASE_WRITE_FLASH_PAGE = $2F;
  555. CMD_ERASE_EEPROM = $30;
  556. CMD_ERASE_EEPROM_PAGE = $32;
  557. CMD_LOAD_EEPROM_BUFFER = $33;
  558. CMD_WRITE_EEPROM_PAGE = $34;
  559. CMD_ERASE_WRITE_EEPROM_PAGE = $35;
  560. CMD_ERASE_EEPROM_BUFFER = $36;
  561. CMD_APP_CRC = $38;
  562. CMD_BOOT_CRC = $39;
  563. CMD_FLASH_RANGE_CRC = $3A;
  564. // Command Execute
  565. CMDEXbm = $01;
  566. // EEPROM Mapping Enable
  567. EEMAPENbm = $08;
  568. // Flash Power Reduction Enable
  569. FPRMbm = $04;
  570. // EEPROM Power Reduction Enable
  571. EPRMbm = $02;
  572. // SPM Lock
  573. SPMLOCKbm = $01;
  574. // NVM_SPMLVL
  575. SPMLVLmask = $0C;
  576. SPMLVL_OFF = $00;
  577. SPMLVL_LO = $04;
  578. SPMLVL_MED = $08;
  579. SPMLVL_HI = $0C;
  580. // NVM_EELVL
  581. EELVLmask = $03;
  582. EELVL_OFF = $00;
  583. EELVL_LO = $01;
  584. EELVL_MED = $02;
  585. EELVL_HI = $03;
  586. // Non-volatile Memory Busy
  587. NVMBUSYbm = $80;
  588. // Flash Memory Busy
  589. FBUSYbm = $40;
  590. // EEPROM Page Buffer Active Loading
  591. EELOADbm = $02;
  592. // Flash Page Buffer Active Loading
  593. FLOADbm = $01;
  594. // NVM_BLBB
  595. BLBBmask = $C0;
  596. BLBB_NOLOCK = $C0;
  597. BLBB_WLOCK = $80;
  598. BLBB_RLOCK = $40;
  599. BLBB_RWLOCK = $00;
  600. // NVM_BLBA
  601. BLBAmask = $30;
  602. BLBA_NOLOCK = $30;
  603. BLBA_WLOCK = $20;
  604. BLBA_RLOCK = $10;
  605. BLBA_RWLOCK = $00;
  606. // NVM_BLBAT
  607. BLBATmask = $0C;
  608. BLBAT_NOLOCK = $0C;
  609. BLBAT_WLOCK = $08;
  610. BLBAT_RLOCK = $04;
  611. BLBAT_RWLOCK = $00;
  612. // NVM_LB
  613. LBmask = $03;
  614. LB_NOLOCK = $03;
  615. LB_WLOCK = $02;
  616. LB_RWLOCK = $00;
  617. end;
  618. TNVM_LOCKBITS = object //Lock Bits
  619. LOCKBITS: byte; //Lock Bits
  620. const
  621. // NVM_BLBB
  622. BLBBmask = $C0;
  623. BLBB_NOLOCK = $C0;
  624. BLBB_WLOCK = $80;
  625. BLBB_RLOCK = $40;
  626. BLBB_RWLOCK = $00;
  627. // NVM_BLBA
  628. BLBAmask = $30;
  629. BLBA_NOLOCK = $30;
  630. BLBA_WLOCK = $20;
  631. BLBA_RLOCK = $10;
  632. BLBA_RWLOCK = $00;
  633. // NVM_BLBAT
  634. BLBATmask = $0C;
  635. BLBAT_NOLOCK = $0C;
  636. BLBAT_WLOCK = $08;
  637. BLBAT_RLOCK = $04;
  638. BLBAT_RWLOCK = $00;
  639. // NVM_LB
  640. LBmask = $03;
  641. LB_NOLOCK = $03;
  642. LB_WLOCK = $02;
  643. LB_RWLOCK = $00;
  644. end;
  645. TNVM_FUSES = object //Fuses
  646. Reserved0: byte;
  647. FUSEBYTE1: byte; //Watchdog Configuration
  648. FUSEBYTE2: byte; //Reset Configuration
  649. Reserved3: byte;
  650. FUSEBYTE4: byte; //Start-up Configuration
  651. FUSEBYTE5: byte; //EESAVE and BOD Level
  652. const
  653. // WDWPER
  654. WDWPERmask = $F0;
  655. WDWPER_8CLK = $00;
  656. WDWPER_16CLK = $10;
  657. WDWPER_32CLK = $20;
  658. WDWPER_64CLK = $30;
  659. WDWPER_128CLK = $40;
  660. WDWPER_256CLK = $50;
  661. WDWPER_512CLK = $60;
  662. WDWPER_1KCLK = $70;
  663. WDWPER_2KCLK = $80;
  664. WDWPER_4KCLK = $90;
  665. WDWPER_8KCLK = $A0;
  666. // WDPER
  667. WDPERmask = $0F;
  668. WDPER_8CLK = $00;
  669. WDPER_16CLK = $01;
  670. WDPER_32CLK = $02;
  671. WDPER_64CLK = $03;
  672. WDPER_128CLK = $04;
  673. WDPER_256CLK = $05;
  674. WDPER_512CLK = $06;
  675. WDPER_1KCLK = $07;
  676. WDPER_2KCLK = $08;
  677. WDPER_4KCLK = $09;
  678. WDPER_8KCLK = $0A;
  679. // BOOTRST
  680. BOOTRSTmask = $40;
  681. BOOTRST_BOOTLDR = $00;
  682. BOOTRST_APPLICATION = $40;
  683. // TOSCSEL
  684. TOSCSELmask = $20;
  685. TOSCSEL_ALTERNATE = $00;
  686. TOSCSEL_XTAL = $20;
  687. // BODPD
  688. BODPDmask = $03;
  689. BODPD_INSAMPLEDMODE = $01;
  690. BODPD_CONTINOUSLY = $02;
  691. BODPD_DISABLED = $03;
  692. // External Reset Disable
  693. RSTDISBLbm = $10;
  694. // STARTUPTIME
  695. STARTUPTIMEmask = $0C;
  696. STARTUPTIME0MS = $0C;
  697. STARTUPTIME4MS = $04;
  698. STARTUPTIME64MS = $00;
  699. // Watchdog Timer Lock
  700. WDLOCKbm = $02;
  701. // BODACT
  702. BODACTmask = $30;
  703. BODACT_INSAMPLEDMODE = $10;
  704. BODACT_CONTINOUSLY = $20;
  705. BODACT_DISABLED = $30;
  706. // Preserve EEPROM Through Chip Erase
  707. EESAVEbm = $08;
  708. // BODLEVEL
  709. BODLEVELmask = $07;
  710. BODLEVEL1V6 = $07;
  711. BODLEVEL1V8 = $06;
  712. BODLEVEL2V0 = $05;
  713. BODLEVEL2V2 = $04;
  714. BODLEVEL2V4 = $03;
  715. BODLEVEL2V6 = $02;
  716. BODLEVEL2V8 = $01;
  717. BODLEVEL3V0 = $00;
  718. end;
  719. TNVM_PROD_SIGNATURES = object //Production Signatures
  720. RCOSC2M: byte; //RCOSC 2MHz Calibration Value B
  721. RCOSC2MA: byte; //RCOSC 2MHz Calibration Value A
  722. RCOSC32K: byte; //RCOSC 32kHz Calibration Value
  723. RCOSC32M: byte; //RCOSC 32MHz Calibration Value B
  724. RCOSC32MA: byte; //RCOSC 32MHz Calibration Value A
  725. Reserved5: byte;
  726. Reserved6: byte;
  727. Reserved7: byte;
  728. LOTNUM0: byte; //Lot Number Byte 0, ASCII
  729. LOTNUM1: byte; //Lot Number Byte 1, ASCII
  730. LOTNUM2: byte; //Lot Number Byte 2, ASCII
  731. LOTNUM3: byte; //Lot Number Byte 3, ASCII
  732. LOTNUM4: byte; //Lot Number Byte 4, ASCII
  733. LOTNUM5: byte; //Lot Number Byte 5, ASCII
  734. Reserved14: byte;
  735. Reserved15: byte;
  736. WAFNUM: byte; //Wafer Number
  737. Reserved17: byte;
  738. COORDX0: byte; //Wafer Coordinate X Byte 0
  739. COORDX1: byte; //Wafer Coordinate X Byte 1
  740. COORDY0: byte; //Wafer Coordinate Y Byte 0
  741. COORDY1: byte; //Wafer Coordinate Y Byte 1
  742. Reserved22: byte;
  743. Reserved23: byte;
  744. Reserved24: byte;
  745. Reserved25: byte;
  746. Reserved26: byte;
  747. Reserved27: byte;
  748. Reserved28: byte;
  749. Reserved29: byte;
  750. Reserved30: byte;
  751. Reserved31: byte;
  752. ADCACAL0: byte; //ADCA Calibration Byte 0
  753. ADCACAL1: byte; //ADCA Calibration Byte 1
  754. Reserved34: byte;
  755. Reserved35: byte;
  756. ADCBCAL0: byte; //ADCB Calibration Byte 0
  757. ADCBCAL1: byte; //ADCB Calibration Byte 1
  758. Reserved38: byte;
  759. Reserved39: byte;
  760. Reserved40: byte;
  761. Reserved41: byte;
  762. Reserved42: byte;
  763. Reserved43: byte;
  764. Reserved44: byte;
  765. Reserved45: byte;
  766. TEMPSENSE0: byte; //Temperature Sensor Calibration Byte 0
  767. TEMPSENSE1: byte; //Temperature Sensor Calibration Byte 0
  768. end;
  769. TAC = object //Analog Comparator
  770. AC0CTRL: byte; //Analog Comparator 0 Control
  771. AC1CTRL: byte; //Analog Comparator 1 Control
  772. AC0MUXCTRL: byte; //Analog Comparator 0 MUX Control
  773. AC1MUXCTRL: byte; //Analog Comparator 1 MUX Control
  774. CTRLA: byte; //Control Register A
  775. CTRLB: byte; //Control Register B
  776. WINCTRL: byte; //Window Mode Control
  777. STATUS: byte; //Status
  778. const
  779. // AC_INTMODE
  780. INTMODEmask = $C0;
  781. INTMODE_BOTHEDGES = $00;
  782. INTMODE_FALLING = $80;
  783. INTMODE_RISING = $C0;
  784. // AC_INTLVL
  785. INTLVLmask = $30;
  786. INTLVL_OFF = $00;
  787. INTLVL_LO = $10;
  788. INTLVL_MED = $20;
  789. INTLVL_HI = $30;
  790. // High-speed Mode
  791. HSMODEbm = $08;
  792. // AC_HYSMODE
  793. HYSMODEmask = $06;
  794. HYSMODE_NO = $00;
  795. HYSMODE_SMALL = $02;
  796. HYSMODE_LARGE = $04;
  797. // Enable
  798. ENABLEbm = $01;
  799. // AC_MUXPOS
  800. MUXPOSmask = $38;
  801. MUXPOS_PIN0 = $00;
  802. MUXPOS_PIN1 = $08;
  803. MUXPOS_PIN2 = $10;
  804. MUXPOS_PIN3 = $18;
  805. MUXPOS_PIN4 = $20;
  806. MUXPOS_PIN5 = $28;
  807. MUXPOS_PIN6 = $30;
  808. MUXPOS_DAC = $38;
  809. // AC_MUXNEG
  810. MUXNEGmask = $07;
  811. MUXNEG_PIN0 = $00;
  812. MUXNEG_PIN1 = $01;
  813. MUXNEG_PIN3 = $02;
  814. MUXNEG_PIN5 = $03;
  815. MUXNEG_PIN7 = $04;
  816. MUXNEG_DAC = $05;
  817. MUXNEG_BANDGAP = $06;
  818. MUXNEG_SCALER = $07;
  819. // Analog Comparator 0 Output Enable
  820. AC0OUTbm = $01;
  821. // VCC Voltage Scaler Factor
  822. SCALEFAC0bm = $01;
  823. SCALEFAC1bm = $02;
  824. SCALEFAC2bm = $04;
  825. SCALEFAC3bm = $08;
  826. SCALEFAC4bm = $10;
  827. SCALEFAC5bm = $20;
  828. // Window Mode Enable
  829. WENbm = $10;
  830. // AC_WINTMODE
  831. WINTMODEmask = $0C;
  832. WINTMODE_ABOVE = $00;
  833. WINTMODE_INSIDE = $04;
  834. WINTMODE_BELOW = $08;
  835. WINTMODE_OUTSIDE = $0C;
  836. // AC_WINTLVL
  837. WINTLVLmask = $03;
  838. WINTLVL_OFF = $00;
  839. WINTLVL_LO = $01;
  840. WINTLVL_MED = $02;
  841. WINTLVL_HI = $03;
  842. // AC_WSTATE
  843. WSTATEmask = $C0;
  844. WSTATE_ABOVE = $00;
  845. WSTATE_INSIDE = $40;
  846. WSTATE_BELOW = $80;
  847. // Analog Comparator 1 State
  848. AC1STATEbm = $20;
  849. // Analog Comparator 0 State
  850. AC0STATEbm = $10;
  851. // Window Mode Interrupt Flag
  852. WIFbm = $04;
  853. // Analog Comparator 1 Interrupt Flag
  854. AC1IFbm = $02;
  855. // Analog Comparator 0 Interrupt Flag
  856. AC0IFbm = $01;
  857. end;
  858. TADC_CH = object //ADC Channel
  859. CTRL: byte; //Control Register
  860. MUXCTRL: byte; //MUX Control
  861. INTCTRL: byte; //Channel Interrupt Control Register
  862. INTFLAGS: byte; //Interrupt Flags
  863. RES: word; //Channel Result
  864. SCAN: byte; //Input Channel Scan
  865. const
  866. // Channel Start Conversion
  867. STARTbm = $80;
  868. // GAIN
  869. GAINmask = $1C;
  870. GAIN1X = $00;
  871. GAIN2X = $04;
  872. GAIN4X = $08;
  873. GAIN8X = $0C;
  874. GAIN16X = $10;
  875. GAIN32X = $14;
  876. GAIN64X = $18;
  877. GAINDIV2 = $1C;
  878. // INPUTMODE
  879. INPUTMODEmask = $03;
  880. INPUTMODEINTERNAL = $00;
  881. INPUTMODESINGLEENDED = $01;
  882. INPUTMODEDIFF = $02;
  883. INPUTMODEDIFFWGAIN = $03;
  884. // MUXPOS
  885. MUXPOSmask = $78;
  886. MUXPOSPIN0 = $00;
  887. MUXPOSPIN1 = $08;
  888. MUXPOSPIN2 = $10;
  889. MUXPOSPIN3 = $18;
  890. MUXPOSPIN4 = $20;
  891. MUXPOSPIN5 = $28;
  892. MUXPOSPIN6 = $30;
  893. MUXPOSPIN7 = $38;
  894. MUXPOSPIN8 = $40;
  895. MUXPOSPIN9 = $48;
  896. MUXPOSPIN10 = $50;
  897. MUXPOSPIN11 = $58;
  898. // MUXINT
  899. MUXINTmask = $78;
  900. MUXINTTEMP = $00;
  901. MUXINTBANDGAP = $08;
  902. MUXINTSCALEDVCC = $10;
  903. MUXINTDAC = $18;
  904. // MUXNEG
  905. MUXNEGmask = $07;
  906. MUXNEGPIN0 = $00;
  907. MUXNEGPIN1 = $01;
  908. MUXNEGPIN2 = $02;
  909. MUXNEGPIN3 = $03;
  910. MUXNEGPIN4 = $00;
  911. MUXNEGPIN5 = $01;
  912. MUXNEGPIN6 = $02;
  913. MUXNEGPIN7 = $03;
  914. MUXNEGGND_MODE3 = $05;
  915. MUXNEGINTGND_MODE3 = $07;
  916. MUXNEGINTGND_MODE4 = $04;
  917. MUXNEGGND_MODE4 = $07;
  918. // INTMODE
  919. INTMODEmask = $0C;
  920. INTMODECOMPLETE = $00;
  921. INTMODEBELOW = $04;
  922. INTMODEABOVE = $0C;
  923. // INTLVL
  924. INTLVLmask = $03;
  925. INTLVLOFF = $00;
  926. INTLVLLO = $01;
  927. INTLVLMED = $02;
  928. INTLVLHI = $03;
  929. // Channel Interrupt Flag
  930. CHIFbm = $01;
  931. // Positive MUX setting offset
  932. OFFSET0bm = $10;
  933. OFFSET1bm = $20;
  934. OFFSET2bm = $40;
  935. OFFSET3bm = $80;
  936. // Number of Channels included in scan(Legacy name)
  937. SCANNUM0bm = $01;
  938. SCANNUM1bm = $02;
  939. SCANNUM2bm = $04;
  940. SCANNUM3bm = $08;
  941. // Number of Channels included in scan
  942. COUNT0bm = $01;
  943. COUNT1bm = $02;
  944. COUNT2bm = $04;
  945. COUNT3bm = $08;
  946. end;
  947. TADC = object //Analog-to-Digital Converter
  948. CTRLA: byte; //Control Register A
  949. CTRLB: byte; //Control Register B
  950. REFCTRL: byte; //Reference Control
  951. EVCTRL: byte; //Event Control
  952. PRESCALER: byte; //Clock Prescaler
  953. Reserved5: byte;
  954. INTFLAGS: byte; //Interrupt Flags
  955. TEMP: byte; //Temporary Register
  956. SAMPCTRL: byte; //Sampling Time Control Register
  957. Reserved9: byte;
  958. Reserved10: byte;
  959. Reserved11: byte;
  960. CAL: word; //Calibration Value
  961. Reserved14: byte;
  962. Reserved15: byte;
  963. CH0RES: word; //Channel 0 Result
  964. CH1RES: word; //Channel 1 Result
  965. CH2RES: word; //Channel 2 Result
  966. CH3RES: word; //Channel 3 Result
  967. CMP: word; //Compare Value
  968. Reserved26: byte;
  969. Reserved27: byte;
  970. Reserved28: byte;
  971. Reserved29: byte;
  972. Reserved30: byte;
  973. Reserved31: byte;
  974. CH0: TADC_CH; //ADC Channel 0
  975. CH1: TADC_CH; //ADC Channel 1
  976. CH2: TADC_CH; //ADC Channel 2
  977. CH3: TADC_CH; //ADC Channel 3
  978. const
  979. // ADC_DMASEL
  980. DMASELmask = $C0;
  981. DMASEL_OFF = $00;
  982. DMASEL_CH01 = $40;
  983. DMASEL_CH012 = $80;
  984. DMASEL_CH0123 = $C0;
  985. // Channel 3 Start Conversion
  986. CH3STARTbm = $20;
  987. // Channel 2 Start Conversion
  988. CH2STARTbm = $10;
  989. // Channel 1 Start Conversion
  990. CH1STARTbm = $08;
  991. // Channel 0 Start Conversion
  992. CH0STARTbm = $04;
  993. // Flush Pipeline
  994. FLUSHbm = $02;
  995. // Enable ADC
  996. ENABLEbm = $01;
  997. // Gain Stage Impedance Mode
  998. IMPMODEbm = $80;
  999. // ADC_CURRLIMIT
  1000. CURRLIMITmask = $60;
  1001. CURRLIMIT_NO = $00;
  1002. CURRLIMIT_LOW = $20;
  1003. CURRLIMIT_MED = $40;
  1004. CURRLIMIT_HIGH = $60;
  1005. // Conversion Mode
  1006. CONMODEbm = $10;
  1007. // Free Running Mode Enable
  1008. FREERUNbm = $08;
  1009. // ADC_RESOLUTION
  1010. RESOLUTIONmask = $06;
  1011. RESOLUTION_12BIT = $00;
  1012. RESOLUTION_8BIT = $04;
  1013. RESOLUTION_LEFT12BIT = $06;
  1014. // ADC_REFSEL
  1015. REFSELmask = $70;
  1016. REFSEL_INT1V = $00;
  1017. REFSEL_INTVCC = $10;
  1018. REFSEL_AREFA = $20;
  1019. REFSEL_AREFB = $30;
  1020. REFSEL_INTVCC2 = $40;
  1021. // Bandgap enable
  1022. BANDGAPbm = $02;
  1023. // Temperature Reference Enable
  1024. TEMPREFbm = $01;
  1025. // ADC_EVSEL
  1026. EVSELmask = $38;
  1027. EVSEL_0123 = $00;
  1028. EVSEL_1234 = $08;
  1029. EVSEL_2345 = $10;
  1030. EVSEL_3456 = $18;
  1031. EVSEL_4567 = $20;
  1032. EVSEL_567 = $28;
  1033. EVSEL_67 = $30;
  1034. EVSEL_7 = $38;
  1035. // ADC_EVACT
  1036. EVACTmask = $07;
  1037. EVACT_NONE = $00;
  1038. EVACT_CH0 = $01;
  1039. EVACT_CH01 = $02;
  1040. EVACT_CH012 = $03;
  1041. EVACT_CH0123 = $04;
  1042. EVACT_SWEEP = $05;
  1043. EVACT_SYNCSWEEP = $06;
  1044. // ADC_PRESCALER
  1045. PRESCALERmask = $07;
  1046. PRESCALER_DIV4 = $00;
  1047. PRESCALER_DIV8 = $01;
  1048. PRESCALER_DIV16 = $02;
  1049. PRESCALER_DIV32 = $03;
  1050. PRESCALER_DIV64 = $04;
  1051. PRESCALER_DIV128 = $05;
  1052. PRESCALER_DIV256 = $06;
  1053. PRESCALER_DIV512 = $07;
  1054. // Channel 3 Interrupt Flag
  1055. CH3IFbm = $08;
  1056. // Channel 2 Interrupt Flag
  1057. CH2IFbm = $04;
  1058. // Channel 1 Interrupt Flag
  1059. CH1IFbm = $02;
  1060. // Channel 0 Interrupt Flag
  1061. CH0IFbm = $01;
  1062. // Sampling Time Control
  1063. SAMPVAL0bm = $01;
  1064. SAMPVAL1bm = $02;
  1065. SAMPVAL2bm = $04;
  1066. SAMPVAL3bm = $08;
  1067. SAMPVAL4bm = $10;
  1068. SAMPVAL5bm = $20;
  1069. end;
  1070. TRTC = object //Real-Time Counter
  1071. CTRL: byte; //Control Register
  1072. STATUS: byte; //Status Register
  1073. INTCTRL: byte; //Interrupt Control Register
  1074. INTFLAGS: byte; //Interrupt Flags
  1075. TEMP: byte; //Temporary register
  1076. Reserved5: byte;
  1077. Reserved6: byte;
  1078. Reserved7: byte;
  1079. CNT: word; //Count Register
  1080. PER: word; //Period Register
  1081. COMP: word; //Compare Register
  1082. const
  1083. // RTC_PRESCALER
  1084. PRESCALERmask = $07;
  1085. PRESCALER_OFF = $00;
  1086. PRESCALER_DIV1 = $01;
  1087. PRESCALER_DIV2 = $02;
  1088. PRESCALER_DIV8 = $03;
  1089. PRESCALER_DIV16 = $04;
  1090. PRESCALER_DIV64 = $05;
  1091. PRESCALER_DIV256 = $06;
  1092. PRESCALER_DIV1024 = $07;
  1093. // Synchronization Busy Flag
  1094. SYNCBUSYbm = $01;
  1095. // RTC_COMPINTLVL
  1096. COMPINTLVLmask = $0C;
  1097. COMPINTLVL_OFF = $00;
  1098. COMPINTLVL_LO = $04;
  1099. COMPINTLVL_MED = $08;
  1100. COMPINTLVL_HI = $0C;
  1101. // RTC_OVFINTLVL
  1102. OVFINTLVLmask = $03;
  1103. OVFINTLVL_OFF = $00;
  1104. OVFINTLVL_LO = $01;
  1105. OVFINTLVL_MED = $02;
  1106. OVFINTLVL_HI = $03;
  1107. // Compare Match Interrupt Flag
  1108. COMPIFbm = $02;
  1109. // Overflow Interrupt Flag
  1110. OVFIFbm = $01;
  1111. end;
  1112. TTWI_MASTER = object //
  1113. CTRLA: byte; //Control Register A
  1114. CTRLB: byte; //Control Register B
  1115. CTRLC: byte; //Control Register C
  1116. STATUS: byte; //Status Register
  1117. BAUD: byte; //Baud Rate Control Register
  1118. ADDR: byte; //Address Register
  1119. DATA: byte; //Data Register
  1120. const
  1121. // INTLVL
  1122. INTLVLmask = $C0;
  1123. INTLVLOFF = $00;
  1124. INTLVLLO = $40;
  1125. INTLVLMED = $80;
  1126. INTLVLHI = $C0;
  1127. // Read Interrupt Enable
  1128. RIENbm = $20;
  1129. // Write Interrupt Enable
  1130. WIENbm = $10;
  1131. // Enable TWI Master
  1132. ENABLEbm = $08;
  1133. // TIMEOUT
  1134. TIMEOUTmask = $0C;
  1135. TIMEOUTDISABLED = $00;
  1136. TIMEOUT50US = $04;
  1137. TIMEOUT100US = $08;
  1138. TIMEOUT200US = $0C;
  1139. // Quick Command Enable
  1140. QCENbm = $02;
  1141. // Smart Mode Enable
  1142. SMENbm = $01;
  1143. // Acknowledge Action
  1144. ACKACTbm = $04;
  1145. // CMD
  1146. CMDmask = $03;
  1147. CMDNOACT = $00;
  1148. CMDREPSTART = $01;
  1149. CMDRECVTRANS = $02;
  1150. CMDSTOP = $03;
  1151. // Read Interrupt Flag
  1152. RIFbm = $80;
  1153. // Write Interrupt Flag
  1154. WIFbm = $40;
  1155. // Clock Hold
  1156. CLKHOLDbm = $20;
  1157. // Received Acknowledge
  1158. RXACKbm = $10;
  1159. // Arbitration Lost
  1160. ARBLOSTbm = $08;
  1161. // Bus Error
  1162. BUSERRbm = $04;
  1163. // BUSSTATE
  1164. BUSSTATEmask = $03;
  1165. BUSSTATEUNKNOWN = $00;
  1166. BUSSTATEIDLE = $01;
  1167. BUSSTATEOWNER = $02;
  1168. BUSSTATEBUSY = $03;
  1169. end;
  1170. TTWI_SLAVE = object //
  1171. CTRLA: byte; //Control Register A
  1172. CTRLB: byte; //Control Register B
  1173. STATUS: byte; //Status Register
  1174. ADDR: byte; //Address Register
  1175. DATA: byte; //Data Register
  1176. ADDRMASK: byte; //Address Mask Register
  1177. const
  1178. // INTLVL
  1179. INTLVLmask = $C0;
  1180. INTLVLOFF = $00;
  1181. INTLVLLO = $40;
  1182. INTLVLMED = $80;
  1183. INTLVLHI = $C0;
  1184. // Data Interrupt Enable
  1185. DIENbm = $20;
  1186. // Address/Stop Interrupt Enable
  1187. APIENbm = $10;
  1188. // Enable TWI Slave
  1189. ENABLEbm = $08;
  1190. // Stop Interrupt Enable
  1191. PIENbm = $04;
  1192. // Promiscuous Mode Enable
  1193. PMENbm = $02;
  1194. // Smart Mode Enable
  1195. SMENbm = $01;
  1196. // Acknowledge Action
  1197. ACKACTbm = $04;
  1198. // CMD
  1199. CMDmask = $03;
  1200. CMDNOACT = $00;
  1201. CMDCOMPTRANS = $02;
  1202. CMDRESPONSE = $03;
  1203. // Data Interrupt Flag
  1204. DIFbm = $80;
  1205. // Address/Stop Interrupt Flag
  1206. APIFbm = $40;
  1207. // Clock Hold
  1208. CLKHOLDbm = $20;
  1209. // Received Acknowledge
  1210. RXACKbm = $10;
  1211. // Collision
  1212. COLLbm = $08;
  1213. // Bus Error
  1214. BUSERRbm = $04;
  1215. // Read/Write Direction
  1216. DIRbm = $02;
  1217. // Slave Address or Stop
  1218. APbm = $01;
  1219. // Address Mask
  1220. ADDRMASK0bm = $02;
  1221. ADDRMASK1bm = $04;
  1222. ADDRMASK2bm = $08;
  1223. ADDRMASK3bm = $10;
  1224. ADDRMASK4bm = $20;
  1225. ADDRMASK5bm = $40;
  1226. ADDRMASK6bm = $80;
  1227. // Address Enable
  1228. ADDRENbm = $01;
  1229. end;
  1230. TTWI = object //Two-Wire Interface
  1231. CTRL: byte; //TWI Common Control Register
  1232. MASTER: TTWI_MASTER; //TWI master module
  1233. SLAVE: TTWI_SLAVE; //TWI slave module
  1234. const
  1235. // SDAHOLD
  1236. SDAHOLDmask = $06;
  1237. SDAHOLDOFF = $00;
  1238. SDAHOLD50NS = $02;
  1239. SDAHOLD300NS = $04;
  1240. SDAHOLD400NS = $06;
  1241. // External Driver Interface Enable
  1242. EDIENbm = $01;
  1243. end;
  1244. TPORTCFG = object //I/O port Configuration
  1245. MPCMASK: byte; //Multi-pin Configuration Mask
  1246. Reserved1: byte;
  1247. VPCTRLA: byte; //Virtual Port Control Register A
  1248. VPCTRLB: byte; //Virtual Port Control Register B
  1249. CLKEVOUT: byte; //Clock and Event Out Register
  1250. const
  1251. // PORTCFG_VP1MAP
  1252. VP1MAPmask = $F0;
  1253. VP1MAP_PORTA = $00;
  1254. VP1MAP_PORTB = $10;
  1255. VP1MAP_PORTC = $20;
  1256. VP1MAP_PORTD = $30;
  1257. VP1MAP_PORTE = $40;
  1258. VP1MAP_PORTF = $50;
  1259. VP1MAP_PORTG = $60;
  1260. VP1MAP_PORTH = $70;
  1261. VP1MAP_PORTJ = $80;
  1262. VP1MAP_PORTK = $90;
  1263. VP1MAP_PORTL = $A0;
  1264. VP1MAP_PORTM = $B0;
  1265. VP1MAP_PORTN = $C0;
  1266. VP1MAP_PORTP = $D0;
  1267. VP1MAP_PORTQ = $E0;
  1268. VP1MAP_PORTR = $F0;
  1269. // PORTCFG_VP0MAP
  1270. VP0MAPmask = $0F;
  1271. VP0MAP_PORTA = $00;
  1272. VP0MAP_PORTB = $01;
  1273. VP0MAP_PORTC = $02;
  1274. VP0MAP_PORTD = $03;
  1275. VP0MAP_PORTE = $04;
  1276. VP0MAP_PORTF = $05;
  1277. VP0MAP_PORTG = $06;
  1278. VP0MAP_PORTH = $07;
  1279. VP0MAP_PORTJ = $08;
  1280. VP0MAP_PORTK = $09;
  1281. VP0MAP_PORTL = $0A;
  1282. VP0MAP_PORTM = $0B;
  1283. VP0MAP_PORTN = $0C;
  1284. VP0MAP_PORTP = $0D;
  1285. VP0MAP_PORTQ = $0E;
  1286. VP0MAP_PORTR = $0F;
  1287. // PORTCFG_VP3MAP
  1288. VP3MAPmask = $F0;
  1289. VP3MAP_PORTA = $00;
  1290. VP3MAP_PORTB = $10;
  1291. VP3MAP_PORTC = $20;
  1292. VP3MAP_PORTD = $30;
  1293. VP3MAP_PORTE = $40;
  1294. VP3MAP_PORTF = $50;
  1295. VP3MAP_PORTG = $60;
  1296. VP3MAP_PORTH = $70;
  1297. VP3MAP_PORTJ = $80;
  1298. VP3MAP_PORTK = $90;
  1299. VP3MAP_PORTL = $A0;
  1300. VP3MAP_PORTM = $B0;
  1301. VP3MAP_PORTN = $C0;
  1302. VP3MAP_PORTP = $D0;
  1303. VP3MAP_PORTQ = $E0;
  1304. VP3MAP_PORTR = $F0;
  1305. // PORTCFG_VP2MAP
  1306. VP2MAPmask = $0F;
  1307. VP2MAP_PORTA = $00;
  1308. VP2MAP_PORTB = $01;
  1309. VP2MAP_PORTC = $02;
  1310. VP2MAP_PORTD = $03;
  1311. VP2MAP_PORTE = $04;
  1312. VP2MAP_PORTF = $05;
  1313. VP2MAP_PORTG = $06;
  1314. VP2MAP_PORTH = $07;
  1315. VP2MAP_PORTJ = $08;
  1316. VP2MAP_PORTK = $09;
  1317. VP2MAP_PORTL = $0A;
  1318. VP2MAP_PORTM = $0B;
  1319. VP2MAP_PORTN = $0C;
  1320. VP2MAP_PORTP = $0D;
  1321. VP2MAP_PORTQ = $0E;
  1322. VP2MAP_PORTR = $0F;
  1323. // PORTCFG_CLKOUT
  1324. CLKOUTmask = $03;
  1325. CLKOUT_OFF = $00;
  1326. CLKOUT_PC7 = $01;
  1327. CLKOUT_PD7 = $02;
  1328. CLKOUT_PE7 = $03;
  1329. // PORTCFG_EVOUT
  1330. EVOUTmask = $30;
  1331. EVOUT_OFF = $00;
  1332. EVOUT_PC7 = $10;
  1333. EVOUT_PD7 = $20;
  1334. EVOUT_PE7 = $30;
  1335. end;
  1336. TVPORT = object //Virtual Port
  1337. DIR: byte; //I/O Port Data Direction
  1338. OUT_: byte; //I/O Port Output
  1339. IN_: byte; //I/O Port Input
  1340. INTFLAGS: byte; //Interrupt Flag Register
  1341. const
  1342. // Port Interrupt 1 Flag
  1343. INT1IFbm = $02;
  1344. // Port Interrupt 0 Flag
  1345. INT0IFbm = $01;
  1346. end;
  1347. TPORT = object //I/O Ports
  1348. DIR: byte; //I/O Port Data Direction
  1349. DIRSET: byte; //I/O Port Data Direction Set
  1350. DIRCLR: byte; //I/O Port Data Direction Clear
  1351. DIRTGL: byte; //I/O Port Data Direction Toggle
  1352. OUT_: byte; //I/O Port Output
  1353. OUTSET: byte; //I/O Port Output Set
  1354. OUTCLR: byte; //I/O Port Output Clear
  1355. OUTTGL: byte; //I/O Port Output Toggle
  1356. IN_: byte; //I/O port Input
  1357. INTCTRL: byte; //Interrupt Control Register
  1358. INT0MASK: byte; //Port Interrupt 0 Mask
  1359. INT1MASK: byte; //Port Interrupt 1 Mask
  1360. INTFLAGS: byte; //Interrupt Flag Register
  1361. Reserved13: byte;
  1362. REMAP: byte; //Pin Remap Register (available for PORTC to PORTF only)
  1363. Reserved15: byte;
  1364. PIN0CTRL: byte; //Pin 0 Control Register
  1365. PIN1CTRL: byte; //Pin 1 Control Register
  1366. PIN2CTRL: byte; //Pin 2 Control Register
  1367. PIN3CTRL: byte; //Pin 3 Control Register
  1368. PIN4CTRL: byte; //Pin 4 Control Register
  1369. PIN5CTRL: byte; //Pin 5 Control Register
  1370. PIN6CTRL: byte; //Pin 6 Control Register
  1371. PIN7CTRL: byte; //Pin 7 Control Register
  1372. const
  1373. // PORT_INT1LVL
  1374. INT1LVLmask = $0C;
  1375. INT1LVL_OFF = $00;
  1376. INT1LVL_LO = $04;
  1377. INT1LVL_MED = $08;
  1378. INT1LVL_HI = $0C;
  1379. // PORT_INT0LVL
  1380. INT0LVLmask = $03;
  1381. INT0LVL_OFF = $00;
  1382. INT0LVL_LO = $01;
  1383. INT0LVL_MED = $02;
  1384. INT0LVL_HI = $03;
  1385. // Port Interrupt 1 Flag
  1386. INT1IFbm = $02;
  1387. // Port Interrupt 0 Flag
  1388. INT0IFbm = $01;
  1389. // SPI Remap
  1390. SPIbm = $20;
  1391. // USART0 Remap
  1392. USART0bm = $10;
  1393. // Timer/Counter 0 Output Compare D
  1394. TC0Dbm = $08;
  1395. // Timer/Counter 0 Output Compare C
  1396. TC0Cbm = $04;
  1397. // Timer/Counter 0 Output Compare B
  1398. TC0Bbm = $02;
  1399. // Timer/Counter 0 Output Compare A
  1400. TC0Abm = $01;
  1401. // Slew Rate Enable
  1402. SRLENbm = $80;
  1403. // Inverted I/O Enable
  1404. INVENbm = $40;
  1405. // PORT_OPC
  1406. OPCmask = $38;
  1407. OPC_TOTEM = $00;
  1408. OPC_BUSKEEPER = $08;
  1409. OPC_PULLDOWN = $10;
  1410. OPC_PULLUP = $18;
  1411. OPC_WIREDOR = $20;
  1412. OPC_WIREDAND = $28;
  1413. OPC_WIREDORPULL = $30;
  1414. OPC_WIREDANDPULL = $38;
  1415. // PORT_ISC
  1416. ISCmask = $07;
  1417. ISC_BOTHEDGES = $00;
  1418. ISC_RISING = $01;
  1419. ISC_FALLING = $02;
  1420. ISC_LEVEL = $03;
  1421. ISC_INPUT_DISABLE = $07;
  1422. end;
  1423. TTC0 = object //16-bit Timer/Counter 0
  1424. CTRLA: byte; //Control Register A
  1425. CTRLB: byte; //Control Register B
  1426. CTRLC: byte; //Control register C
  1427. CTRLD: byte; //Control Register D
  1428. CTRLE: byte; //Control Register E
  1429. Reserved5: byte;
  1430. INTCTRLA: byte; //Interrupt Control Register A
  1431. INTCTRLB: byte; //Interrupt Control Register B
  1432. CTRLFCLR: byte; //Control Register F Clear
  1433. CTRLFSET: byte; //Control Register F Set
  1434. CTRLGCLR: byte; //Control Register G Clear
  1435. CTRLGSET: byte; //Control Register G Set
  1436. INTFLAGS: byte; //Interrupt Flag Register
  1437. Reserved13: byte;
  1438. Reserved14: byte;
  1439. TEMP: byte; //Temporary Register For 16-bit Access
  1440. Reserved16: byte;
  1441. Reserved17: byte;
  1442. Reserved18: byte;
  1443. Reserved19: byte;
  1444. Reserved20: byte;
  1445. Reserved21: byte;
  1446. Reserved22: byte;
  1447. Reserved23: byte;
  1448. Reserved24: byte;
  1449. Reserved25: byte;
  1450. Reserved26: byte;
  1451. Reserved27: byte;
  1452. Reserved28: byte;
  1453. Reserved29: byte;
  1454. Reserved30: byte;
  1455. Reserved31: byte;
  1456. CNT: word; //Count
  1457. Reserved34: byte;
  1458. Reserved35: byte;
  1459. Reserved36: byte;
  1460. Reserved37: byte;
  1461. PER: word; //Period
  1462. CCA: word; //Compare or Capture A
  1463. CCB: word; //Compare or Capture B
  1464. CCC: word; //Compare or Capture C
  1465. CCD: word; //Compare or Capture D
  1466. Reserved48: byte;
  1467. Reserved49: byte;
  1468. Reserved50: byte;
  1469. Reserved51: byte;
  1470. Reserved52: byte;
  1471. Reserved53: byte;
  1472. PERBUF: word; //Period Buffer
  1473. CCABUF: word; //Compare Or Capture A Buffer
  1474. CCBBUF: word; //Compare Or Capture B Buffer
  1475. CCCBUF: word; //Compare Or Capture C Buffer
  1476. CCDBUF: word; //Compare Or Capture D Buffer
  1477. const
  1478. // TC_CLKSEL
  1479. CLKSELmask = $0F;
  1480. CLKSEL_OFF = $00;
  1481. CLKSEL_DIV1 = $01;
  1482. CLKSEL_DIV2 = $02;
  1483. CLKSEL_DIV4 = $03;
  1484. CLKSEL_DIV8 = $04;
  1485. CLKSEL_DIV64 = $05;
  1486. CLKSEL_DIV256 = $06;
  1487. CLKSEL_DIV1024 = $07;
  1488. CLKSEL_EVCH0 = $08;
  1489. CLKSEL_EVCH1 = $09;
  1490. CLKSEL_EVCH2 = $0A;
  1491. CLKSEL_EVCH3 = $0B;
  1492. CLKSEL_EVCH4 = $0C;
  1493. CLKSEL_EVCH5 = $0D;
  1494. CLKSEL_EVCH6 = $0E;
  1495. CLKSEL_EVCH7 = $0F;
  1496. // Compare or Capture D Enable
  1497. CCDENbm = $80;
  1498. // Compare or Capture C Enable
  1499. CCCENbm = $40;
  1500. // Compare or Capture B Enable
  1501. CCBENbm = $20;
  1502. // Compare or Capture A Enable
  1503. CCAENbm = $10;
  1504. // TC_WGMODE
  1505. WGMODEmask = $07;
  1506. WGMODE_NORMAL = $00;
  1507. WGMODE_FRQ = $01;
  1508. WGMODE_SS = $03;
  1509. WGMODE_DS_T = $05;
  1510. WGMODE_DS_TB = $06;
  1511. WGMODE_DS_B = $07;
  1512. // Compare D Output Value
  1513. CMPDbm = $08;
  1514. // Compare C Output Value
  1515. CMPCbm = $04;
  1516. // Compare B Output Value
  1517. CMPBbm = $02;
  1518. // Compare A Output Value
  1519. CMPAbm = $01;
  1520. // TC_EVACT
  1521. EVACTmask = $E0;
  1522. EVACT_OFF = $00;
  1523. EVACT_CAPT = $20;
  1524. EVACT_UPDOWN = $40;
  1525. EVACT_QDEC = $60;
  1526. EVACT_RESTART = $80;
  1527. EVACT_FRQ = $A0;
  1528. EVACT_PW = $C0;
  1529. // Event Delay
  1530. EVDLYbm = $10;
  1531. // TC_EVSEL
  1532. EVSELmask = $0F;
  1533. EVSEL_OFF = $00;
  1534. EVSEL_CH0 = $08;
  1535. EVSEL_CH1 = $09;
  1536. EVSEL_CH2 = $0A;
  1537. EVSEL_CH3 = $0B;
  1538. EVSEL_CH4 = $0C;
  1539. EVSEL_CH5 = $0D;
  1540. EVSEL_CH6 = $0E;
  1541. EVSEL_CH7 = $0F;
  1542. // Byte Mode
  1543. BYTEMbm = $01;
  1544. // TC_ERRINTLVL
  1545. ERRINTLVLmask = $0C;
  1546. ERRINTLVL_OFF = $00;
  1547. ERRINTLVL_LO = $04;
  1548. ERRINTLVL_MED = $08;
  1549. ERRINTLVL_HI = $0C;
  1550. // TC_OVFINTLVL
  1551. OVFINTLVLmask = $03;
  1552. OVFINTLVL_OFF = $00;
  1553. OVFINTLVL_LO = $01;
  1554. OVFINTLVL_MED = $02;
  1555. OVFINTLVL_HI = $03;
  1556. // TC_CCDINTLVL
  1557. CCDINTLVLmask = $C0;
  1558. CCDINTLVL_OFF = $00;
  1559. CCDINTLVL_LO = $40;
  1560. CCDINTLVL_MED = $80;
  1561. CCDINTLVL_HI = $C0;
  1562. // TC_CCCINTLVL
  1563. CCCINTLVLmask = $30;
  1564. CCCINTLVL_OFF = $00;
  1565. CCCINTLVL_LO = $10;
  1566. CCCINTLVL_MED = $20;
  1567. CCCINTLVL_HI = $30;
  1568. // TC_CCBINTLVL
  1569. CCBINTLVLmask = $0C;
  1570. CCBINTLVL_OFF = $00;
  1571. CCBINTLVL_LO = $04;
  1572. CCBINTLVL_MED = $08;
  1573. CCBINTLVL_HI = $0C;
  1574. // TC_CCAINTLVL
  1575. CCAINTLVLmask = $03;
  1576. CCAINTLVL_OFF = $00;
  1577. CCAINTLVL_LO = $01;
  1578. CCAINTLVL_MED = $02;
  1579. CCAINTLVL_HI = $03;
  1580. // Command
  1581. CMD0bm = $04;
  1582. CMD1bm = $08;
  1583. // Lock Update
  1584. LUPDbm = $02;
  1585. // Direction
  1586. DIRbm = $01;
  1587. // Compare or Capture D Buffer Valid
  1588. CCDBVbm = $10;
  1589. // Compare or Capture C Buffer Valid
  1590. CCCBVbm = $08;
  1591. // Compare or Capture B Buffer Valid
  1592. CCBBVbm = $04;
  1593. // Compare or Capture A Buffer Valid
  1594. CCABVbm = $02;
  1595. // Period Buffer Valid
  1596. PERBVbm = $01;
  1597. // Compare or Capture D Interrupt Flag
  1598. CCDIFbm = $80;
  1599. // Compare or Capture C Interrupt Flag
  1600. CCCIFbm = $40;
  1601. // Compare or Capture B Interrupt Flag
  1602. CCBIFbm = $20;
  1603. // Compare or Capture A Interrupt Flag
  1604. CCAIFbm = $10;
  1605. // Error Interrupt Flag
  1606. ERRIFbm = $02;
  1607. // Overflow Interrupt Flag
  1608. OVFIFbm = $01;
  1609. end;
  1610. TTC1 = object //16-bit Timer/Counter 1
  1611. CTRLA: byte; //Control Register A
  1612. CTRLB: byte; //Control Register B
  1613. CTRLC: byte; //Control register C
  1614. CTRLD: byte; //Control Register D
  1615. CTRLE: byte; //Control Register E
  1616. Reserved5: byte;
  1617. INTCTRLA: byte; //Interrupt Control Register A
  1618. INTCTRLB: byte; //Interrupt Control Register B
  1619. CTRLFCLR: byte; //Control Register F Clear
  1620. CTRLFSET: byte; //Control Register F Set
  1621. CTRLGCLR: byte; //Control Register G Clear
  1622. CTRLGSET: byte; //Control Register G Set
  1623. INTFLAGS: byte; //Interrupt Flag Register
  1624. Reserved13: byte;
  1625. Reserved14: byte;
  1626. TEMP: byte; //Temporary Register For 16-bit Access
  1627. Reserved16: byte;
  1628. Reserved17: byte;
  1629. Reserved18: byte;
  1630. Reserved19: byte;
  1631. Reserved20: byte;
  1632. Reserved21: byte;
  1633. Reserved22: byte;
  1634. Reserved23: byte;
  1635. Reserved24: byte;
  1636. Reserved25: byte;
  1637. Reserved26: byte;
  1638. Reserved27: byte;
  1639. Reserved28: byte;
  1640. Reserved29: byte;
  1641. Reserved30: byte;
  1642. Reserved31: byte;
  1643. CNT: word; //Count
  1644. Reserved34: byte;
  1645. Reserved35: byte;
  1646. Reserved36: byte;
  1647. Reserved37: byte;
  1648. PER: word; //Period
  1649. CCA: word; //Compare or Capture A
  1650. CCB: word; //Compare or Capture B
  1651. Reserved44: byte;
  1652. Reserved45: byte;
  1653. Reserved46: byte;
  1654. Reserved47: byte;
  1655. Reserved48: byte;
  1656. Reserved49: byte;
  1657. Reserved50: byte;
  1658. Reserved51: byte;
  1659. Reserved52: byte;
  1660. Reserved53: byte;
  1661. PERBUF: word; //Period Buffer
  1662. CCABUF: word; //Compare Or Capture A Buffer
  1663. CCBBUF: word; //Compare Or Capture B Buffer
  1664. const
  1665. // TC_CLKSEL
  1666. CLKSELmask = $0F;
  1667. CLKSEL_OFF = $00;
  1668. CLKSEL_DIV1 = $01;
  1669. CLKSEL_DIV2 = $02;
  1670. CLKSEL_DIV4 = $03;
  1671. CLKSEL_DIV8 = $04;
  1672. CLKSEL_DIV64 = $05;
  1673. CLKSEL_DIV256 = $06;
  1674. CLKSEL_DIV1024 = $07;
  1675. CLKSEL_EVCH0 = $08;
  1676. CLKSEL_EVCH1 = $09;
  1677. CLKSEL_EVCH2 = $0A;
  1678. CLKSEL_EVCH3 = $0B;
  1679. CLKSEL_EVCH4 = $0C;
  1680. CLKSEL_EVCH5 = $0D;
  1681. CLKSEL_EVCH6 = $0E;
  1682. CLKSEL_EVCH7 = $0F;
  1683. // Compare or Capture B Enable
  1684. CCBENbm = $20;
  1685. // Compare or Capture A Enable
  1686. CCAENbm = $10;
  1687. // TC_WGMODE
  1688. WGMODEmask = $07;
  1689. WGMODE_NORMAL = $00;
  1690. WGMODE_FRQ = $01;
  1691. WGMODE_SS = $03;
  1692. WGMODE_DS_T = $05;
  1693. WGMODE_DS_TB = $06;
  1694. WGMODE_DS_B = $07;
  1695. // Compare B Output Value
  1696. CMPBbm = $02;
  1697. // Compare A Output Value
  1698. CMPAbm = $01;
  1699. // TC_EVACT
  1700. EVACTmask = $E0;
  1701. EVACT_OFF = $00;
  1702. EVACT_CAPT = $20;
  1703. EVACT_UPDOWN = $40;
  1704. EVACT_QDEC = $60;
  1705. EVACT_RESTART = $80;
  1706. EVACT_FRQ = $A0;
  1707. EVACT_PW = $C0;
  1708. // Event Delay
  1709. EVDLYbm = $10;
  1710. // TC_EVSEL
  1711. EVSELmask = $0F;
  1712. EVSEL_OFF = $00;
  1713. EVSEL_CH0 = $08;
  1714. EVSEL_CH1 = $09;
  1715. EVSEL_CH2 = $0A;
  1716. EVSEL_CH3 = $0B;
  1717. EVSEL_CH4 = $0C;
  1718. EVSEL_CH5 = $0D;
  1719. EVSEL_CH6 = $0E;
  1720. EVSEL_CH7 = $0F;
  1721. // Byte Mode
  1722. BYTEMbm = $01;
  1723. // TC_ERRINTLVL
  1724. ERRINTLVLmask = $0C;
  1725. ERRINTLVL_OFF = $00;
  1726. ERRINTLVL_LO = $04;
  1727. ERRINTLVL_MED = $08;
  1728. ERRINTLVL_HI = $0C;
  1729. // TC_OVFINTLVL
  1730. OVFINTLVLmask = $03;
  1731. OVFINTLVL_OFF = $00;
  1732. OVFINTLVL_LO = $01;
  1733. OVFINTLVL_MED = $02;
  1734. OVFINTLVL_HI = $03;
  1735. // TC_CCBINTLVL
  1736. CCBINTLVLmask = $0C;
  1737. CCBINTLVL_OFF = $00;
  1738. CCBINTLVL_LO = $04;
  1739. CCBINTLVL_MED = $08;
  1740. CCBINTLVL_HI = $0C;
  1741. // TC_CCAINTLVL
  1742. CCAINTLVLmask = $03;
  1743. CCAINTLVL_OFF = $00;
  1744. CCAINTLVL_LO = $01;
  1745. CCAINTLVL_MED = $02;
  1746. CCAINTLVL_HI = $03;
  1747. // Command
  1748. CMD0bm = $04;
  1749. CMD1bm = $08;
  1750. // Lock Update
  1751. LUPDbm = $02;
  1752. // Direction
  1753. DIRbm = $01;
  1754. // Compare or Capture B Buffer Valid
  1755. CCBBVbm = $04;
  1756. // Compare or Capture A Buffer Valid
  1757. CCABVbm = $02;
  1758. // Period Buffer Valid
  1759. PERBVbm = $01;
  1760. // Compare or Capture B Interrupt Flag
  1761. CCBIFbm = $20;
  1762. // Compare or Capture A Interrupt Flag
  1763. CCAIFbm = $10;
  1764. // Error Interrupt Flag
  1765. ERRIFbm = $02;
  1766. // Overflow Interrupt Flag
  1767. OVFIFbm = $01;
  1768. end;
  1769. TAWEX = object //Advanced Waveform Extension
  1770. CTRL: byte; //Control Register
  1771. Reserved1: byte;
  1772. FDEMASK: byte; //Fault Detection Event Mask
  1773. FDCTRL: byte; //Fault Detection Control Register
  1774. STATUS: byte; //Status Register
  1775. Reserved5: byte;
  1776. DTBOTH: byte; //Dead Time Both Sides
  1777. DTBOTHBUF: byte; //Dead Time Both Sides Buffer
  1778. DTLS: byte; //Dead Time Low Side
  1779. DTHS: byte; //Dead Time High Side
  1780. DTLSBUF: byte; //Dead Time Low Side Buffer
  1781. DTHSBUF: byte; //Dead Time High Side Buffer
  1782. OUTOVEN: byte; //Output Override Enable
  1783. const
  1784. // Pattern Generation Mode
  1785. PGMbm = $20;
  1786. // Common Waveform Channel Mode
  1787. CWCMbm = $10;
  1788. // Dead Time Insertion Compare Channel D Enable
  1789. DTICCDENbm = $08;
  1790. // Dead Time Insertion Compare Channel C Enable
  1791. DTICCCENbm = $04;
  1792. // Dead Time Insertion Compare Channel B Enable
  1793. DTICCBENbm = $02;
  1794. // Dead Time Insertion Compare Channel A Enable
  1795. DTICCAENbm = $01;
  1796. // Fault Detect on Disable Break Disable
  1797. FDDBDbm = $10;
  1798. // Fault Detect Mode
  1799. FDMODEbm = $04;
  1800. // AWEX_FDACT
  1801. FDACTmask = $03;
  1802. FDACT_NONE = $00;
  1803. FDACT_CLEAROE = $01;
  1804. FDACT_CLEARDIR = $03;
  1805. // Fault Detect Flag
  1806. FDFbm = $04;
  1807. // Dead Time High Side Buffer Valid
  1808. DTHSBUFVbm = $02;
  1809. // Dead Time Low Side Buffer Valid
  1810. DTLSBUFVbm = $01;
  1811. end;
  1812. THIRES = object //High-Resolution Extension
  1813. CTRLA: byte; //Control Register
  1814. const
  1815. // HIRES_HREN
  1816. HRENmask = $03;
  1817. HREN_NONE = $00;
  1818. HREN_TC0 = $01;
  1819. HREN_TC1 = $02;
  1820. HREN_BOTH = $03;
  1821. end;
  1822. TTC2 = object //16-bit Timer/Counter type 2
  1823. CTRLA: byte; //Control Register A
  1824. CTRLB: byte; //Control Register B
  1825. CTRLC: byte; //Control register C
  1826. Reserved3: byte;
  1827. CTRLE: byte; //Control Register E
  1828. Reserved5: byte;
  1829. INTCTRLA: byte; //Interrupt Control Register A
  1830. INTCTRLB: byte; //Interrupt Control Register B
  1831. Reserved8: byte;
  1832. CTRLF: byte; //Control Register F
  1833. Reserved10: byte;
  1834. Reserved11: byte;
  1835. INTFLAGS: byte; //Interrupt Flag Register
  1836. Reserved13: byte;
  1837. Reserved14: byte;
  1838. Reserved15: byte;
  1839. Reserved16: byte;
  1840. Reserved17: byte;
  1841. Reserved18: byte;
  1842. Reserved19: byte;
  1843. Reserved20: byte;
  1844. Reserved21: byte;
  1845. Reserved22: byte;
  1846. Reserved23: byte;
  1847. Reserved24: byte;
  1848. Reserved25: byte;
  1849. Reserved26: byte;
  1850. Reserved27: byte;
  1851. Reserved28: byte;
  1852. Reserved29: byte;
  1853. Reserved30: byte;
  1854. Reserved31: byte;
  1855. LCNT: byte; //Low Byte Count
  1856. HCNT: byte; //High Byte Count
  1857. Reserved34: byte;
  1858. Reserved35: byte;
  1859. Reserved36: byte;
  1860. Reserved37: byte;
  1861. LPER: byte; //Low Byte Period
  1862. HPER: byte; //High Byte Period
  1863. LCMPA: byte; //Low Byte Compare A
  1864. HCMPA: byte; //High Byte Compare A
  1865. LCMPB: byte; //Low Byte Compare B
  1866. HCMPB: byte; //High Byte Compare B
  1867. LCMPC: byte; //Low Byte Compare C
  1868. HCMPC: byte; //High Byte Compare C
  1869. LCMPD: byte; //Low Byte Compare D
  1870. HCMPD: byte; //High Byte Compare D
  1871. const
  1872. // TC2_CLKSEL
  1873. CLKSELmask = $0F;
  1874. CLKSEL_OFF = $00;
  1875. CLKSEL_DIV1 = $01;
  1876. CLKSEL_DIV2 = $02;
  1877. CLKSEL_DIV4 = $03;
  1878. CLKSEL_DIV8 = $04;
  1879. CLKSEL_DIV64 = $05;
  1880. CLKSEL_DIV256 = $06;
  1881. CLKSEL_DIV1024 = $07;
  1882. CLKSEL_EVCH0 = $08;
  1883. CLKSEL_EVCH1 = $09;
  1884. CLKSEL_EVCH2 = $0A;
  1885. CLKSEL_EVCH3 = $0B;
  1886. // High Byte Compare D Enable
  1887. HCMPDENbm = $80;
  1888. // High Byte Compare C Enable
  1889. HCMPCENbm = $40;
  1890. // High Byte Compare B Enable
  1891. HCMPBENbm = $20;
  1892. // High Byte Compare A Enable
  1893. HCMPAENbm = $10;
  1894. // Low Byte Compare D Enable
  1895. LCMPDENbm = $08;
  1896. // Low Byte Compare C Enable
  1897. LCMPCENbm = $04;
  1898. // Low Byte Compare B Enable
  1899. LCMPBENbm = $02;
  1900. // Low Byte Compare A Enable
  1901. LCMPAENbm = $01;
  1902. // High Byte Compare D Output Value
  1903. HCMPDbm = $80;
  1904. // High Byte Compare C Output Value
  1905. HCMPCbm = $40;
  1906. // High Byte Compare B Output Value
  1907. HCMPBbm = $20;
  1908. // High Byte Compare A Output Value
  1909. HCMPAbm = $10;
  1910. // Low Byte Compare D Output Value
  1911. LCMPDbm = $08;
  1912. // Low Byte Compare C Output Value
  1913. LCMPCbm = $04;
  1914. // Low Byte Compare B Output Value
  1915. LCMPBbm = $02;
  1916. // Low Byte Compare A Output Value
  1917. LCMPAbm = $01;
  1918. // TC2_BYTEM
  1919. BYTEMmask = $03;
  1920. BYTEM_NORMAL = $00;
  1921. BYTEM_BYTEMODE = $01;
  1922. BYTEM_SPLITMODE = $02;
  1923. // TC2_HUNFINTLVL
  1924. HUNFINTLVLmask = $0C;
  1925. HUNFINTLVL_OFF = $00;
  1926. HUNFINTLVL_LO = $04;
  1927. HUNFINTLVL_MED = $08;
  1928. HUNFINTLVL_HI = $0C;
  1929. // TC2_LUNFINTLVL
  1930. LUNFINTLVLmask = $03;
  1931. LUNFINTLVL_OFF = $00;
  1932. LUNFINTLVL_LO = $01;
  1933. LUNFINTLVL_MED = $02;
  1934. LUNFINTLVL_HI = $03;
  1935. // TC2_LCMPDINTLVL
  1936. LCMPDINTLVLmask = $C0;
  1937. LCMPDINTLVL_OFF = $00;
  1938. LCMPDINTLVL_LO = $40;
  1939. LCMPDINTLVL_MED = $80;
  1940. LCMPDINTLVL_HI = $C0;
  1941. // TC2_LCMPCINTLVL
  1942. LCMPCINTLVLmask = $30;
  1943. LCMPCINTLVL_OFF = $00;
  1944. LCMPCINTLVL_LO = $10;
  1945. LCMPCINTLVL_MED = $20;
  1946. LCMPCINTLVL_HI = $30;
  1947. // TC2_LCMPBINTLVL
  1948. LCMPBINTLVLmask = $0C;
  1949. LCMPBINTLVL_OFF = $00;
  1950. LCMPBINTLVL_LO = $04;
  1951. LCMPBINTLVL_MED = $08;
  1952. LCMPBINTLVL_HI = $0C;
  1953. // TC2_LCMPAINTLVL
  1954. LCMPAINTLVLmask = $03;
  1955. LCMPAINTLVL_OFF = $00;
  1956. LCMPAINTLVL_LO = $01;
  1957. LCMPAINTLVL_MED = $02;
  1958. LCMPAINTLVL_HI = $03;
  1959. // TC2_CMD
  1960. CMDmask = $0C;
  1961. CMD_NONE = $00;
  1962. CMD_RESTART = $08;
  1963. CMD_RESET = $0C;
  1964. // TC2_CMDEN
  1965. CMDENmask = $03;
  1966. CMDEN_LOW = $01;
  1967. CMDEN_HIGH = $02;
  1968. CMDEN_BOTH = $03;
  1969. // Low Byte Compare D Interrupt Flag
  1970. LCMPDIFbm = $80;
  1971. // Low Byte Compare C Interrupt Flag
  1972. LCMPCIFbm = $40;
  1973. // Low Byte Compare B Interrupt Flag
  1974. LCMPBIFbm = $20;
  1975. // Low Byte Compare A Interrupt Flag
  1976. LCMPAIFbm = $10;
  1977. // High Byte Underflow Interrupt Flag
  1978. HUNFIFbm = $02;
  1979. // Low Byte Underflow Interrupt Flag
  1980. LUNFIFbm = $01;
  1981. end;
  1982. TUSART = object //Universal Synchronous/Asynchronous Receiver/Transmitter
  1983. DATA: byte; //Data Register
  1984. STATUS: byte; //Status Register
  1985. Reserved2: byte;
  1986. CTRLA: byte; //Control Register A
  1987. CTRLB: byte; //Control Register B
  1988. CTRLC: byte; //Control Register C
  1989. BAUDCTRLA: byte; //Baud Rate Control Register A
  1990. BAUDCTRLB: byte; //Baud Rate Control Register B
  1991. const
  1992. // Receive Interrupt Flag
  1993. RXCIFbm = $80;
  1994. // Transmit Interrupt Flag
  1995. TXCIFbm = $40;
  1996. // Data Register Empty Flag
  1997. DREIFbm = $20;
  1998. // Frame Error
  1999. FERRbm = $10;
  2000. // Buffer Overflow
  2001. BUFOVFbm = $08;
  2002. // Parity Error
  2003. PERRbm = $04;
  2004. // Receive Bit 8
  2005. RXB8bm = $01;
  2006. // USART_RXCINTLVL
  2007. RXCINTLVLmask = $30;
  2008. RXCINTLVL_OFF = $00;
  2009. RXCINTLVL_LO = $10;
  2010. RXCINTLVL_MED = $20;
  2011. RXCINTLVL_HI = $30;
  2012. // USART_TXCINTLVL
  2013. TXCINTLVLmask = $0C;
  2014. TXCINTLVL_OFF = $00;
  2015. TXCINTLVL_LO = $04;
  2016. TXCINTLVL_MED = $08;
  2017. TXCINTLVL_HI = $0C;
  2018. // USART_DREINTLVL
  2019. DREINTLVLmask = $03;
  2020. DREINTLVL_OFF = $00;
  2021. DREINTLVL_LO = $01;
  2022. DREINTLVL_MED = $02;
  2023. DREINTLVL_HI = $03;
  2024. // Receiver Enable
  2025. RXENbm = $10;
  2026. // Transmitter Enable
  2027. TXENbm = $08;
  2028. // Double transmission speed
  2029. CLK2Xbm = $04;
  2030. // Multi-processor Communication Mode
  2031. MPCMbm = $02;
  2032. // Transmit bit 8
  2033. TXB8bm = $01;
  2034. // USART_CMODE
  2035. CMODEmask = $C0;
  2036. CMODE_ASYNCHRONOUS = $00;
  2037. CMODE_SYNCHRONOUS = $40;
  2038. CMODE_IRDA = $80;
  2039. CMODE_MSPI = $C0;
  2040. // USART_PMODE
  2041. PMODEmask = $30;
  2042. PMODE_DISABLED = $00;
  2043. PMODE_EVEN = $20;
  2044. PMODE_ODD = $30;
  2045. // Stop Bit Mode
  2046. SBMODEbm = $08;
  2047. // USART_CHSIZE
  2048. CHSIZEmask = $07;
  2049. CHSIZE_5BIT = $00;
  2050. CHSIZE_6BIT = $01;
  2051. CHSIZE_7BIT = $02;
  2052. CHSIZE_8BIT = $03;
  2053. CHSIZE_9BIT = $07;
  2054. // SPI Master Mode, Data Order
  2055. UDORDbm = $04;
  2056. // SPI Master Mode, Clock Phase
  2057. UCPHAbm = $02;
  2058. // Baud Rate Scale
  2059. BSCALE0bm = $10;
  2060. BSCALE1bm = $20;
  2061. BSCALE2bm = $40;
  2062. BSCALE3bm = $80;
  2063. end;
  2064. TSPI = object //Serial Peripheral Interface
  2065. CTRL: byte; //Control Register
  2066. INTCTRL: byte; //Interrupt Control Register
  2067. STATUS: byte; //Status Register
  2068. DATA: byte; //Data Register
  2069. const
  2070. // Enable Double Speed
  2071. CLK2Xbm = $80;
  2072. // Enable Module
  2073. ENABLEbm = $40;
  2074. // Data Order Setting
  2075. DORDbm = $20;
  2076. // Master Operation Enable
  2077. MASTERbm = $10;
  2078. // SPI_MODE
  2079. MODEmask = $0C;
  2080. MODE_0 = $00;
  2081. MODE_1 = $04;
  2082. MODE_2 = $08;
  2083. MODE_3 = $0C;
  2084. // SPI_PRESCALER
  2085. PRESCALERmask = $03;
  2086. PRESCALER_DIV4 = $00;
  2087. PRESCALER_DIV16 = $01;
  2088. PRESCALER_DIV64 = $02;
  2089. PRESCALER_DIV128 = $03;
  2090. // SPI_INTLVL
  2091. INTLVLmask = $03;
  2092. INTLVL_OFF = $00;
  2093. INTLVL_LO = $01;
  2094. INTLVL_MED = $02;
  2095. INTLVL_HI = $03;
  2096. // Interrupt Flag
  2097. IFbm = $80;
  2098. // Write Collision
  2099. WRCOLbm = $40;
  2100. end;
  2101. TIRCOM = object //IR Communication Module
  2102. CTRL: byte; //Control Register
  2103. TXPLCTRL: byte; //IrDA Transmitter Pulse Length Control Register
  2104. RXPLCTRL: byte; //IrDA Receiver Pulse Length Control Register
  2105. const
  2106. // IRDA_EVSEL
  2107. EVSELmask = $0F;
  2108. EVSEL_OFF = $00;
  2109. EVSEL_0 = $08;
  2110. EVSEL_1 = $09;
  2111. EVSEL_2 = $0A;
  2112. EVSEL_3 = $0B;
  2113. EVSEL_4 = $0C;
  2114. EVSEL_5 = $0D;
  2115. EVSEL_6 = $0E;
  2116. EVSEL_7 = $0F;
  2117. end;
  2118. const
  2119. Pin0idx = 0; Pin0bm = 1;
  2120. Pin1idx = 1; Pin1bm = 2;
  2121. Pin2idx = 2; Pin2bm = 4;
  2122. Pin3idx = 3; Pin3bm = 8;
  2123. Pin4idx = 4; Pin4bm = 16;
  2124. Pin5idx = 5; Pin5bm = 32;
  2125. Pin6idx = 6; Pin6bm = 64;
  2126. Pin7idx = 7; Pin7bm = 128;
  2127. var
  2128. GPIO: TGPIO absolute $0000;
  2129. VPORT0: TVPORT absolute $0010;
  2130. VPORT1: TVPORT absolute $0014;
  2131. VPORT2: TVPORT absolute $0018;
  2132. VPORT3: TVPORT absolute $001C;
  2133. OCD: TOCD absolute $002E;
  2134. CPU: TCPU absolute $0030;
  2135. CLK: TCLK absolute $0040;
  2136. SLEEP: TSLEEP absolute $0048;
  2137. OSC: TOSC absolute $0050;
  2138. DFLLRC32M: TDFLL absolute $0060;
  2139. DFLLRC2M: TDFLL absolute $0068;
  2140. PR: TPR absolute $0070;
  2141. RST: TRST absolute $0078;
  2142. WDT: TWDT absolute $0080;
  2143. MCU: TMCU absolute $0090;
  2144. PMIC: TPMIC absolute $00A0;
  2145. PORTCFG: TPORTCFG absolute $00B0;
  2146. CRC: TCRC absolute $00D0;
  2147. EVSYS: TEVSYS absolute $0180;
  2148. NVM: TNVM absolute $01C0;
  2149. ADCA: TADC absolute $0200;
  2150. ACA: TAC absolute $0380;
  2151. RTC: TRTC absolute $0400;
  2152. TWIC: TTWI absolute $0480;
  2153. TWIE: TTWI absolute $04A0;
  2154. PORTA: TPORT absolute $0600;
  2155. PORTB: TPORT absolute $0620;
  2156. PORTC: TPORT absolute $0640;
  2157. PORTD: TPORT absolute $0660;
  2158. PORTE: TPORT absolute $0680;
  2159. PORTR: TPORT absolute $07E0;
  2160. TCC0: TTC0 absolute $0800;
  2161. TCC2: TTC2 absolute $0800;
  2162. TCC1: TTC1 absolute $0840;
  2163. AWEXC: TAWEX absolute $0880;
  2164. HIRESC: THIRES absolute $0890;
  2165. USARTC0: TUSART absolute $08A0;
  2166. SPIC: TSPI absolute $08C0;
  2167. IRCOM: TIRCOM absolute $08F8;
  2168. TCD0: TTC0 absolute $0900;
  2169. USARTD0: TUSART absolute $09A0;
  2170. SPID: TSPI absolute $09C0;
  2171. TCE0: TTC0 absolute $0A00;
  2172. implementation
  2173. {$i avrcommon.inc}
  2174. procedure OSC_OSCF_ISR; external name 'OSC_OSCF_ISR'; // Interrupt 1 External Oscillator Failure Interrupt (NMI)
  2175. procedure PORTC_INT0_ISR; external name 'PORTC_INT0_ISR'; // Interrupt 2 External Interrupt 0
  2176. procedure PORTC_INT1_ISR; external name 'PORTC_INT1_ISR'; // Interrupt 3 External Interrupt 1
  2177. procedure PORTR_INT0_ISR; external name 'PORTR_INT0_ISR'; // Interrupt 4 External Interrupt 0
  2178. procedure PORTR_INT1_ISR; external name 'PORTR_INT1_ISR'; // Interrupt 5 External Interrupt 1
  2179. procedure RTC_OVF_ISR; external name 'RTC_OVF_ISR'; // Interrupt 10 Overflow Interrupt
  2180. procedure RTC_COMP_ISR; external name 'RTC_COMP_ISR'; // Interrupt 11 Compare Interrupt
  2181. procedure TWIC_TWIS_ISR; external name 'TWIC_TWIS_ISR'; // Interrupt 12 TWI Slave Interrupt
  2182. procedure TWIC_TWIM_ISR; external name 'TWIC_TWIM_ISR'; // Interrupt 13 TWI Master Interrupt
  2183. procedure TCC2_LUNF_ISR; external name 'TCC2_LUNF_ISR'; // Interrupt 14 Low Byte Underflow Interrupt
  2184. procedure TCC2_HUNF_ISR; external name 'TCC2_HUNF_ISR'; // Interrupt 15 High Byte Underflow Interrupt
  2185. procedure TCC2_LCMPA_ISR; external name 'TCC2_LCMPA_ISR'; // Interrupt 16 Low Byte Compare A Interrupt
  2186. procedure TCC2_LCMPB_ISR; external name 'TCC2_LCMPB_ISR'; // Interrupt 17 Low Byte Compare B Interrupt
  2187. procedure TCC2_LCMPC_ISR; external name 'TCC2_LCMPC_ISR'; // Interrupt 18 Low Byte Compare C Interrupt
  2188. procedure TCC2_LCMPD_ISR; external name 'TCC2_LCMPD_ISR'; // Interrupt 19 Low Byte Compare D Interrupt
  2189. procedure TCC1_OVF_ISR; external name 'TCC1_OVF_ISR'; // Interrupt 20 Overflow Interrupt
  2190. procedure TCC1_ERR_ISR; external name 'TCC1_ERR_ISR'; // Interrupt 21 Error Interrupt
  2191. procedure TCC1_CCA_ISR; external name 'TCC1_CCA_ISR'; // Interrupt 22 Compare or Capture A Interrupt
  2192. procedure TCC1_CCB_ISR; external name 'TCC1_CCB_ISR'; // Interrupt 23 Compare or Capture B Interrupt
  2193. procedure SPIC_INT_ISR; external name 'SPIC_INT_ISR'; // Interrupt 24 SPI Interrupt
  2194. procedure USARTC0_RXC_ISR; external name 'USARTC0_RXC_ISR'; // Interrupt 25 Reception Complete Interrupt
  2195. procedure USARTC0_DRE_ISR; external name 'USARTC0_DRE_ISR'; // Interrupt 26 Data Register Empty Interrupt
  2196. procedure USARTC0_TXC_ISR; external name 'USARTC0_TXC_ISR'; // Interrupt 27 Transmission Complete Interrupt
  2197. procedure NVM_EE_ISR; external name 'NVM_EE_ISR'; // Interrupt 32 EE Interrupt
  2198. procedure NVM_SPM_ISR; external name 'NVM_SPM_ISR'; // Interrupt 33 SPM Interrupt
  2199. procedure PORTB_INT0_ISR; external name 'PORTB_INT0_ISR'; // Interrupt 34 External Interrupt 0
  2200. procedure PORTB_INT1_ISR; external name 'PORTB_INT1_ISR'; // Interrupt 35 External Interrupt 1
  2201. procedure PORTE_INT0_ISR; external name 'PORTE_INT0_ISR'; // Interrupt 43 External Interrupt 0
  2202. procedure PORTE_INT1_ISR; external name 'PORTE_INT1_ISR'; // Interrupt 44 External Interrupt 1
  2203. procedure TWIE_TWIS_ISR; external name 'TWIE_TWIS_ISR'; // Interrupt 45 TWI Slave Interrupt
  2204. procedure TWIE_TWIM_ISR; external name 'TWIE_TWIM_ISR'; // Interrupt 46 TWI Master Interrupt
  2205. procedure TCE0_OVF_ISR; external name 'TCE0_OVF_ISR'; // Interrupt 47 Overflow Interrupt
  2206. procedure TCE0_ERR_ISR; external name 'TCE0_ERR_ISR'; // Interrupt 48 Error Interrupt
  2207. procedure TCE0_CCA_ISR; external name 'TCE0_CCA_ISR'; // Interrupt 49 Compare or Capture A Interrupt
  2208. procedure TCE0_CCB_ISR; external name 'TCE0_CCB_ISR'; // Interrupt 50 Compare or Capture B Interrupt
  2209. procedure TCE0_CCC_ISR; external name 'TCE0_CCC_ISR'; // Interrupt 51 Compare or Capture C Interrupt
  2210. procedure TCE0_CCD_ISR; external name 'TCE0_CCD_ISR'; // Interrupt 52 Compare or Capture D Interrupt
  2211. procedure PORTD_INT0_ISR; external name 'PORTD_INT0_ISR'; // Interrupt 64 External Interrupt 0
  2212. procedure PORTD_INT1_ISR; external name 'PORTD_INT1_ISR'; // Interrupt 65 External Interrupt 1
  2213. procedure PORTA_INT0_ISR; external name 'PORTA_INT0_ISR'; // Interrupt 66 External Interrupt 0
  2214. procedure PORTA_INT1_ISR; external name 'PORTA_INT1_ISR'; // Interrupt 67 External Interrupt 1
  2215. procedure ACA_AC0_ISR; external name 'ACA_AC0_ISR'; // Interrupt 68 AC0 Interrupt
  2216. procedure ACA_AC1_ISR; external name 'ACA_AC1_ISR'; // Interrupt 69 AC1 Interrupt
  2217. procedure ACA_ACW_ISR; external name 'ACA_ACW_ISR'; // Interrupt 70 ACW Window Mode Interrupt
  2218. procedure ADCA_CH0_ISR; external name 'ADCA_CH0_ISR'; // Interrupt 71 Interrupt 0
  2219. procedure ADCA_CH1_ISR; external name 'ADCA_CH1_ISR'; // Interrupt 72 Interrupt 1
  2220. procedure ADCA_CH2_ISR; external name 'ADCA_CH2_ISR'; // Interrupt 73 Interrupt 2
  2221. procedure ADCA_CH3_ISR; external name 'ADCA_CH3_ISR'; // Interrupt 74 Interrupt 3
  2222. procedure TCD0_OVF_ISR; external name 'TCD0_OVF_ISR'; // Interrupt 77 Overflow Interrupt
  2223. procedure TCD0_ERR_ISR; external name 'TCD0_ERR_ISR'; // Interrupt 78 Error Interrupt
  2224. procedure TCD0_CCA_ISR; external name 'TCD0_CCA_ISR'; // Interrupt 79 Compare or Capture A Interrupt
  2225. procedure TCD0_CCB_ISR; external name 'TCD0_CCB_ISR'; // Interrupt 80 Compare or Capture B Interrupt
  2226. procedure TCD0_CCC_ISR; external name 'TCD0_CCC_ISR'; // Interrupt 81 Compare or Capture C Interrupt
  2227. procedure TCD0_CCD_ISR; external name 'TCD0_CCD_ISR'; // Interrupt 82 Compare or Capture D Interrupt
  2228. procedure SPID_INT_ISR; external name 'SPID_INT_ISR'; // Interrupt 87 SPI Interrupt
  2229. procedure USARTD0_RXC_ISR; external name 'USARTD0_RXC_ISR'; // Interrupt 88 Reception Complete Interrupt
  2230. procedure USARTD0_DRE_ISR; external name 'USARTD0_DRE_ISR'; // Interrupt 89 Data Register Empty Interrupt
  2231. procedure USARTD0_TXC_ISR; external name 'USARTD0_TXC_ISR'; // Interrupt 90 Transmission Complete Interrupt
  2232. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  2233. asm
  2234. jmp __dtors_end
  2235. jmp OSC_OSCF_ISR
  2236. jmp PORTC_INT0_ISR
  2237. jmp PORTC_INT1_ISR
  2238. jmp PORTR_INT0_ISR
  2239. jmp PORTR_INT1_ISR
  2240. jmp RTC_OVF_ISR
  2241. jmp RTC_COMP_ISR
  2242. jmp TWIC_TWIS_ISR
  2243. jmp TWIC_TWIM_ISR
  2244. jmp TCC2_LUNF_ISR
  2245. jmp TCC2_HUNF_ISR
  2246. jmp TCC2_LCMPA_ISR
  2247. jmp TCC2_LCMPB_ISR
  2248. jmp TCC2_LCMPC_ISR
  2249. jmp TCC2_LCMPD_ISR
  2250. jmp TCC1_OVF_ISR
  2251. jmp TCC1_ERR_ISR
  2252. jmp TCC1_CCA_ISR
  2253. jmp TCC1_CCB_ISR
  2254. jmp SPIC_INT_ISR
  2255. jmp USARTC0_RXC_ISR
  2256. jmp USARTC0_DRE_ISR
  2257. jmp USARTC0_TXC_ISR
  2258. jmp NVM_EE_ISR
  2259. jmp NVM_SPM_ISR
  2260. jmp PORTB_INT0_ISR
  2261. jmp PORTB_INT1_ISR
  2262. jmp PORTE_INT0_ISR
  2263. jmp PORTE_INT1_ISR
  2264. jmp TWIE_TWIS_ISR
  2265. jmp TWIE_TWIM_ISR
  2266. jmp TCE0_OVF_ISR
  2267. jmp TCE0_ERR_ISR
  2268. jmp TCE0_CCA_ISR
  2269. jmp TCE0_CCB_ISR
  2270. jmp TCE0_CCC_ISR
  2271. jmp TCE0_CCD_ISR
  2272. jmp PORTD_INT0_ISR
  2273. jmp PORTD_INT1_ISR
  2274. jmp PORTA_INT0_ISR
  2275. jmp PORTA_INT1_ISR
  2276. jmp ACA_AC0_ISR
  2277. jmp ACA_AC1_ISR
  2278. jmp ACA_ACW_ISR
  2279. jmp ADCA_CH0_ISR
  2280. jmp ADCA_CH1_ISR
  2281. jmp ADCA_CH2_ISR
  2282. jmp ADCA_CH3_ISR
  2283. jmp TCD0_OVF_ISR
  2284. jmp TCD0_ERR_ISR
  2285. jmp TCD0_CCA_ISR
  2286. jmp TCD0_CCB_ISR
  2287. jmp TCD0_CCC_ISR
  2288. jmp TCD0_CCD_ISR
  2289. jmp SPID_INT_ISR
  2290. jmp USARTD0_RXC_ISR
  2291. jmp USARTD0_DRE_ISR
  2292. jmp USARTD0_TXC_ISR
  2293. .weak OSC_OSCF_ISR
  2294. .weak PORTC_INT0_ISR
  2295. .weak PORTC_INT1_ISR
  2296. .weak PORTR_INT0_ISR
  2297. .weak PORTR_INT1_ISR
  2298. .weak RTC_OVF_ISR
  2299. .weak RTC_COMP_ISR
  2300. .weak TWIC_TWIS_ISR
  2301. .weak TWIC_TWIM_ISR
  2302. .weak TCC2_LUNF_ISR
  2303. .weak TCC2_HUNF_ISR
  2304. .weak TCC2_LCMPA_ISR
  2305. .weak TCC2_LCMPB_ISR
  2306. .weak TCC2_LCMPC_ISR
  2307. .weak TCC2_LCMPD_ISR
  2308. .weak TCC1_OVF_ISR
  2309. .weak TCC1_ERR_ISR
  2310. .weak TCC1_CCA_ISR
  2311. .weak TCC1_CCB_ISR
  2312. .weak SPIC_INT_ISR
  2313. .weak USARTC0_RXC_ISR
  2314. .weak USARTC0_DRE_ISR
  2315. .weak USARTC0_TXC_ISR
  2316. .weak NVM_EE_ISR
  2317. .weak NVM_SPM_ISR
  2318. .weak PORTB_INT0_ISR
  2319. .weak PORTB_INT1_ISR
  2320. .weak PORTE_INT0_ISR
  2321. .weak PORTE_INT1_ISR
  2322. .weak TWIE_TWIS_ISR
  2323. .weak TWIE_TWIM_ISR
  2324. .weak TCE0_OVF_ISR
  2325. .weak TCE0_ERR_ISR
  2326. .weak TCE0_CCA_ISR
  2327. .weak TCE0_CCB_ISR
  2328. .weak TCE0_CCC_ISR
  2329. .weak TCE0_CCD_ISR
  2330. .weak PORTD_INT0_ISR
  2331. .weak PORTD_INT1_ISR
  2332. .weak PORTA_INT0_ISR
  2333. .weak PORTA_INT1_ISR
  2334. .weak ACA_AC0_ISR
  2335. .weak ACA_AC1_ISR
  2336. .weak ACA_ACW_ISR
  2337. .weak ADCA_CH0_ISR
  2338. .weak ADCA_CH1_ISR
  2339. .weak ADCA_CH2_ISR
  2340. .weak ADCA_CH3_ISR
  2341. .weak TCD0_OVF_ISR
  2342. .weak TCD0_ERR_ISR
  2343. .weak TCD0_CCA_ISR
  2344. .weak TCD0_CCB_ISR
  2345. .weak TCD0_CCC_ISR
  2346. .weak TCD0_CCD_ISR
  2347. .weak SPID_INT_ISR
  2348. .weak USARTD0_RXC_ISR
  2349. .weak USARTD0_DRE_ISR
  2350. .weak USARTD0_TXC_ISR
  2351. .set OSC_OSCF_ISR, Default_IRQ_handler
  2352. .set PORTC_INT0_ISR, Default_IRQ_handler
  2353. .set PORTC_INT1_ISR, Default_IRQ_handler
  2354. .set PORTR_INT0_ISR, Default_IRQ_handler
  2355. .set PORTR_INT1_ISR, Default_IRQ_handler
  2356. .set RTC_OVF_ISR, Default_IRQ_handler
  2357. .set RTC_COMP_ISR, Default_IRQ_handler
  2358. .set TWIC_TWIS_ISR, Default_IRQ_handler
  2359. .set TWIC_TWIM_ISR, Default_IRQ_handler
  2360. .set TCC2_LUNF_ISR, Default_IRQ_handler
  2361. .set TCC2_HUNF_ISR, Default_IRQ_handler
  2362. .set TCC2_LCMPA_ISR, Default_IRQ_handler
  2363. .set TCC2_LCMPB_ISR, Default_IRQ_handler
  2364. .set TCC2_LCMPC_ISR, Default_IRQ_handler
  2365. .set TCC2_LCMPD_ISR, Default_IRQ_handler
  2366. .set TCC1_OVF_ISR, Default_IRQ_handler
  2367. .set TCC1_ERR_ISR, Default_IRQ_handler
  2368. .set TCC1_CCA_ISR, Default_IRQ_handler
  2369. .set TCC1_CCB_ISR, Default_IRQ_handler
  2370. .set SPIC_INT_ISR, Default_IRQ_handler
  2371. .set USARTC0_RXC_ISR, Default_IRQ_handler
  2372. .set USARTC0_DRE_ISR, Default_IRQ_handler
  2373. .set USARTC0_TXC_ISR, Default_IRQ_handler
  2374. .set NVM_EE_ISR, Default_IRQ_handler
  2375. .set NVM_SPM_ISR, Default_IRQ_handler
  2376. .set PORTB_INT0_ISR, Default_IRQ_handler
  2377. .set PORTB_INT1_ISR, Default_IRQ_handler
  2378. .set PORTE_INT0_ISR, Default_IRQ_handler
  2379. .set PORTE_INT1_ISR, Default_IRQ_handler
  2380. .set TWIE_TWIS_ISR, Default_IRQ_handler
  2381. .set TWIE_TWIM_ISR, Default_IRQ_handler
  2382. .set TCE0_OVF_ISR, Default_IRQ_handler
  2383. .set TCE0_ERR_ISR, Default_IRQ_handler
  2384. .set TCE0_CCA_ISR, Default_IRQ_handler
  2385. .set TCE0_CCB_ISR, Default_IRQ_handler
  2386. .set TCE0_CCC_ISR, Default_IRQ_handler
  2387. .set TCE0_CCD_ISR, Default_IRQ_handler
  2388. .set PORTD_INT0_ISR, Default_IRQ_handler
  2389. .set PORTD_INT1_ISR, Default_IRQ_handler
  2390. .set PORTA_INT0_ISR, Default_IRQ_handler
  2391. .set PORTA_INT1_ISR, Default_IRQ_handler
  2392. .set ACA_AC0_ISR, Default_IRQ_handler
  2393. .set ACA_AC1_ISR, Default_IRQ_handler
  2394. .set ACA_ACW_ISR, Default_IRQ_handler
  2395. .set ADCA_CH0_ISR, Default_IRQ_handler
  2396. .set ADCA_CH1_ISR, Default_IRQ_handler
  2397. .set ADCA_CH2_ISR, Default_IRQ_handler
  2398. .set ADCA_CH3_ISR, Default_IRQ_handler
  2399. .set TCD0_OVF_ISR, Default_IRQ_handler
  2400. .set TCD0_ERR_ISR, Default_IRQ_handler
  2401. .set TCD0_CCA_ISR, Default_IRQ_handler
  2402. .set TCD0_CCB_ISR, Default_IRQ_handler
  2403. .set TCD0_CCC_ISR, Default_IRQ_handler
  2404. .set TCD0_CCD_ISR, Default_IRQ_handler
  2405. .set SPID_INT_ISR, Default_IRQ_handler
  2406. .set USARTD0_RXC_ISR, Default_IRQ_handler
  2407. .set USARTD0_DRE_ISR, Default_IRQ_handler
  2408. .set USARTD0_TXC_ISR, Default_IRQ_handler
  2409. end;
  2410. end.