atxmega192a3u.pp 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433
  1. unit ATxmega192A3U;
  2. interface
  3. type
  4. TGPIO = object //General Purpose IO Registers
  5. GPIOR0: byte; //General Purpose IO Register 0
  6. GPIOR1: byte; //General Purpose IO Register 1
  7. GPIOR2: byte; //General Purpose IO Register 2
  8. GPIOR3: byte; //General Purpose IO Register 3
  9. GPIOR4: byte; //General Purpose IO Register 4
  10. GPIOR5: byte; //General Purpose IO Register 5
  11. GPIOR6: byte; //General Purpose IO Register 6
  12. GPIOR7: byte; //General Purpose IO Register 7
  13. GPIOR8: byte; //General Purpose IO Register 8
  14. GPIOR9: byte; //General Purpose IO Register 9
  15. GPIORA: byte; //General Purpose IO Register 10
  16. GPIORB: byte; //General Purpose IO Register 11
  17. GPIORC: byte; //General Purpose IO Register 12
  18. GPIORD: byte; //General Purpose IO Register 13
  19. GPIORE: byte; //General Purpose IO Register 14
  20. GPIORF: byte; //General Purpose IO Register 15
  21. end;
  22. TVPORT = object //Virtual Port
  23. DIR: byte; //I/O Port Data Direction
  24. OUT_: byte; //I/O Port Output
  25. IN_: byte; //I/O Port Input
  26. INTFLAGS: byte; //Interrupt Flag Register
  27. const
  28. // Port Interrupt 1 Flag
  29. INT1IFbm = $02;
  30. // Port Interrupt 0 Flag
  31. INT0IFbm = $01;
  32. end;
  33. TOCD = object //On-Chip Debug System
  34. OCDR0: byte; //OCD Register 0
  35. OCDR1: byte; //OCD Register 1
  36. end;
  37. TCPU = object //CPU registers
  38. Reserved0: byte;
  39. Reserved1: byte;
  40. Reserved2: byte;
  41. Reserved3: byte;
  42. CCP: byte; //Configuration Change Protection
  43. Reserved5: byte;
  44. Reserved6: byte;
  45. Reserved7: byte;
  46. RAMPD: byte; //Ramp D
  47. RAMPX: byte; //Ramp X
  48. RAMPY: byte; //Ramp Y
  49. RAMPZ: byte; //Ramp Z
  50. EIND: byte; //Extended Indirect Jump
  51. SPL: byte; //Stack Pointer Low
  52. SPH: byte; //Stack Pointer High
  53. SREG: byte; //Status Register
  54. const
  55. // CCP
  56. CCPmask = $FF;
  57. CCP_SPM = $9D;
  58. CCP_IOREG = $D8;
  59. // Global Interrupt Enable Flag
  60. Ibm = $80;
  61. // Transfer Bit
  62. Tbm = $40;
  63. // Half Carry Flag
  64. Hbm = $20;
  65. // N Exclusive Or V Flag
  66. Sbm = $10;
  67. // Two's Complement Overflow Flag
  68. Vbm = $08;
  69. // Negative Flag
  70. Nbm = $04;
  71. // Zero Flag
  72. Zbm = $02;
  73. // Carry Flag
  74. Cbm = $01;
  75. end;
  76. TCLK = object //Clock System
  77. CTRL: byte; //Control Register
  78. PSCTRL: byte; //Prescaler Control Register
  79. LOCK: byte; //Lock register
  80. RTCCTRL: byte; //RTC Control Register
  81. USBCTRL: byte; //USB Control Register
  82. const
  83. // CLK_SCLKSEL
  84. SCLKSELmask = $07;
  85. SCLKSEL_RC2M = $00;
  86. SCLKSEL_RC32M = $01;
  87. SCLKSEL_RC32K = $02;
  88. SCLKSEL_XOSC = $03;
  89. SCLKSEL_PLL = $04;
  90. // CLK_PSADIV
  91. PSADIVmask = $7C;
  92. PSADIV_1 = $00;
  93. PSADIV_2 = $04;
  94. PSADIV_4 = $0C;
  95. PSADIV_8 = $14;
  96. PSADIV_16 = $1C;
  97. PSADIV_32 = $24;
  98. PSADIV_64 = $2C;
  99. PSADIV_128 = $34;
  100. PSADIV_256 = $3C;
  101. PSADIV_512 = $44;
  102. // CLK_PSBCDIV
  103. PSBCDIVmask = $03;
  104. PSBCDIV_1_1 = $00;
  105. PSBCDIV_1_2 = $01;
  106. PSBCDIV_4_1 = $02;
  107. PSBCDIV_2_2 = $03;
  108. // Clock System Lock
  109. LOCKbm = $01;
  110. // CLK_RTCSRC
  111. RTCSRCmask = $0E;
  112. RTCSRC_ULP = $00;
  113. RTCSRC_TOSC = $02;
  114. RTCSRC_RCOSC = $04;
  115. RTCSRC_TOSC32 = $0A;
  116. RTCSRC_RCOSC32 = $0C;
  117. RTCSRC_EXTCLK = $0E;
  118. // Clock Source Enable
  119. RTCENbm = $01;
  120. // CLK_USBPSDIV
  121. USBPSDIVmask = $38;
  122. USBPSDIV_1 = $00;
  123. USBPSDIV_2 = $08;
  124. USBPSDIV_4 = $10;
  125. USBPSDIV_8 = $18;
  126. USBPSDIV_16 = $20;
  127. USBPSDIV_32 = $28;
  128. // CLK_USBSRC
  129. USBSRCmask = $06;
  130. USBSRC_PLL = $00;
  131. USBSRC_RC32M = $02;
  132. // Clock Source Enable
  133. USBSENbm = $01;
  134. end;
  135. TPR = object //Power Reduction
  136. PRGEN: byte; //General Power Reduction
  137. PRPA: byte; //Power Reduction Port A
  138. PRPB: byte; //Power Reduction Port B
  139. PRPC: byte; //Power Reduction Port C
  140. PRPD: byte; //Power Reduction Port D
  141. PRPE: byte; //Power Reduction Port E
  142. PRPF: byte; //Power Reduction Port F
  143. const
  144. // USB
  145. USBbm = $40;
  146. // AES
  147. AESbm = $10;
  148. // Real-time Counter
  149. RTCbm = $04;
  150. // Event System
  151. EVSYSbm = $02;
  152. // DMA-Controller
  153. DMAbm = $01;
  154. // Port A DAC
  155. DACbm = $04;
  156. // Port A ADC
  157. ADCbm = $02;
  158. // Port A Analog Comparator
  159. ACbm = $01;
  160. // Port C Two-wire Interface
  161. TWIbm = $40;
  162. // Port C USART1
  163. USART1bm = $20;
  164. // Port C USART0
  165. USART0bm = $10;
  166. // Port C SPI
  167. SPIbm = $08;
  168. // Port C AWEX
  169. HIRESbm = $04;
  170. // Port C Timer/Counter1
  171. TC1bm = $02;
  172. // Port C Timer/Counter0
  173. TC0bm = $01;
  174. end;
  175. TSLEEP = object //Sleep Controller
  176. CTRL: byte; //Control Register
  177. const
  178. // SLEEP_SMODE
  179. SMODEmask = $0E;
  180. SMODE_IDLE = $00;
  181. SMODE_PDOWN = $04;
  182. SMODE_PSAVE = $06;
  183. SMODE_STDBY = $0C;
  184. SMODE_ESTDBY = $0E;
  185. // Sleep Enable
  186. SENbm = $01;
  187. end;
  188. TOSC = object //Oscillator
  189. CTRL: byte; //Control Register
  190. STATUS: byte; //Status Register
  191. XOSCCTRL: byte; //External Oscillator Control Register
  192. XOSCFAIL: byte; //Oscillator Failure Detection Register
  193. RC32KCAL: byte; //32.768 kHz Internal Oscillator Calibration Register
  194. PLLCTRL: byte; //PLL Control Register
  195. DFLLCTRL: byte; //DFLL Control Register
  196. const
  197. // PLL Enable
  198. PLLENbm = $10;
  199. // External Oscillator Enable
  200. XOSCENbm = $08;
  201. // Internal 32.768 kHz RC Oscillator Enable
  202. RC32KENbm = $04;
  203. // Internal 32 MHz RC Oscillator Enable
  204. RC32MENbm = $02;
  205. // Internal 2 MHz RC Oscillator Enable
  206. RC2MENbm = $01;
  207. // PLL Ready
  208. PLLRDYbm = $10;
  209. // External Oscillator Ready
  210. XOSCRDYbm = $08;
  211. // Internal 32.768 kHz RC Oscillator Ready
  212. RC32KRDYbm = $04;
  213. // Internal 32 MHz RC Oscillator Ready
  214. RC32MRDYbm = $02;
  215. // Internal 2 MHz RC Oscillator Ready
  216. RC2MRDYbm = $01;
  217. // OSC_FRQRANGE
  218. FRQRANGEmask = $C0;
  219. FRQRANGE_04TO2 = $00;
  220. FRQRANGE_2TO9 = $40;
  221. FRQRANGE_9TO12 = $80;
  222. FRQRANGE_12TO16 = $C0;
  223. // 32.768 kHz XTAL OSC Low-power Mode
  224. X32KLPMbm = $20;
  225. // 16 MHz Crystal Oscillator High Power mode
  226. XOSCPWRbm = $10;
  227. // OSC_XOSCSEL
  228. XOSCSELmask = $0F;
  229. XOSCSEL_EXTCLK = $00;
  230. XOSCSEL_32KHz = $02;
  231. XOSCSEL_XTAL_256CLK = $03;
  232. XOSCSEL_XTAL_1KCLK = $07;
  233. XOSCSEL_XTAL_16KCLK = $0B;
  234. // PLL Failure Detection Interrupt Flag
  235. PLLFDIFbm = $08;
  236. // PLL Failure Detection Enable
  237. PLLFDENbm = $04;
  238. // XOSC Failure Detection Interrupt Flag
  239. XOSCFDIFbm = $02;
  240. // XOSC Failure Detection Enable
  241. XOSCFDENbm = $01;
  242. // OSC_PLLSRC
  243. PLLSRCmask = $C0;
  244. PLLSRC_RC2M = $00;
  245. PLLSRC_RC32M = $80;
  246. PLLSRC_XOSC = $C0;
  247. // Divide by 2
  248. PLLDIVbm = $20;
  249. // Multiplication Factor
  250. PLLFAC0bm = $01;
  251. PLLFAC1bm = $02;
  252. PLLFAC2bm = $04;
  253. PLLFAC3bm = $08;
  254. PLLFAC4bm = $10;
  255. // OSC_RC32MCREF
  256. RC32MCREFmask = $06;
  257. RC32MCREF_RC32K = $00;
  258. RC32MCREF_XOSC32K = $02;
  259. RC32MCREF_USBSOF = $04;
  260. // OSC_RC2MCREF
  261. RC2MCREFmask = $01;
  262. RC2MCREF_RC32K = $00;
  263. RC2MCREF_XOSC32K = $01;
  264. end;
  265. TDFLL = object //DFLL
  266. CTRL: byte; //Control Register
  267. Reserved1: byte;
  268. CALA: byte; //Calibration Register A
  269. CALB: byte; //Calibration Register B
  270. COMP0: byte; //Oscillator Compare Register 0
  271. COMP1: byte; //Oscillator Compare Register 1
  272. COMP2: byte; //Oscillator Compare Register 2
  273. const
  274. // DFLL Enable
  275. ENABLEbm = $01;
  276. // DFLL Calibration Value A
  277. CALL0bm = $01;
  278. CALL1bm = $02;
  279. CALL2bm = $04;
  280. CALL3bm = $08;
  281. CALL4bm = $10;
  282. CALL5bm = $20;
  283. CALL6bm = $40;
  284. // DFLL Calibration Value B
  285. CALH0bm = $01;
  286. CALH1bm = $02;
  287. CALH2bm = $04;
  288. CALH3bm = $08;
  289. CALH4bm = $10;
  290. CALH5bm = $20;
  291. end;
  292. TRST = object //Reset
  293. STATUS: byte; //Status Register
  294. CTRL: byte; //Control Register
  295. const
  296. // Spike Detection Reset Flag
  297. SDRFbm = $40;
  298. // Software Reset Flag
  299. SRFbm = $20;
  300. // Programming and Debug Interface Interface Reset Flag
  301. PDIRFbm = $10;
  302. // Watchdog Reset Flag
  303. WDRFbm = $08;
  304. // Brown-out Reset Flag
  305. BORFbm = $04;
  306. // External Reset Flag
  307. EXTRFbm = $02;
  308. // Power-on Reset Flag
  309. PORFbm = $01;
  310. // Software Reset
  311. SWRSTbm = $01;
  312. end;
  313. TWDT = object //Watch-Dog Timer
  314. CTRL: byte; //Control
  315. WINCTRL: byte; //Windowed Mode Control
  316. STATUS: byte; //Status
  317. const
  318. // WDT_PER
  319. PERmask = $3C;
  320. PER_8CLK = $00;
  321. PER_16CLK = $04;
  322. PER_32CLK = $08;
  323. PER_64CLK = $0C;
  324. PER_128CLK = $10;
  325. PER_256CLK = $14;
  326. PER_512CLK = $18;
  327. PER_1KCLK = $1C;
  328. PER_2KCLK = $20;
  329. PER_4KCLK = $24;
  330. PER_8KCLK = $28;
  331. // Enable
  332. ENABLEbm = $02;
  333. // Change Enable
  334. CENbm = $01;
  335. // WDT_WPER
  336. WPERmask = $3C;
  337. WPER_8CLK = $00;
  338. WPER_16CLK = $04;
  339. WPER_32CLK = $08;
  340. WPER_64CLK = $0C;
  341. WPER_128CLK = $10;
  342. WPER_256CLK = $14;
  343. WPER_512CLK = $18;
  344. WPER_1KCLK = $1C;
  345. WPER_2KCLK = $20;
  346. WPER_4KCLK = $24;
  347. WPER_8KCLK = $28;
  348. // Windowed Mode Enable
  349. WENbm = $02;
  350. // Windowed Mode Change Enable
  351. WCENbm = $01;
  352. // Synchronization busy
  353. SYNCBUSYbm = $01;
  354. end;
  355. TMCU = object //MCU Control
  356. DEVID0: byte; //Device ID byte 0
  357. DEVID1: byte; //Device ID byte 1
  358. DEVID2: byte; //Device ID byte 2
  359. REVID: byte; //Revision ID
  360. JTAGUID: byte; //JTAG User ID
  361. Reserved5: byte;
  362. MCUCR: byte; //MCU Control
  363. ANAINIT: byte; //Analog Startup Delay
  364. EVSYSLOCK: byte; //Event System Lock
  365. AWEXLOCK: byte; //AWEX Lock
  366. const
  367. // JTAG Disable
  368. JTAGDbm = $01;
  369. // Analog startup delay Port B
  370. STARTUPDLYB0bm = $04;
  371. STARTUPDLYB1bm = $08;
  372. // Analog startup delay Port A
  373. STARTUPDLYA0bm = $01;
  374. STARTUPDLYA1bm = $02;
  375. // Event Channel 4-7 Lock
  376. EVSYS1LOCKbm = $10;
  377. // Event Channel 0-3 Lock
  378. EVSYS0LOCKbm = $01;
  379. // AWeX on T/C F0 Lock
  380. AWEXFLOCKbm = $08;
  381. // AWeX on T/C E0 Lock
  382. AWEXELOCKbm = $04;
  383. // AWeX on T/C D0 Lock
  384. AWEXDLOCKbm = $02;
  385. // AWeX on T/C C0 Lock
  386. AWEXCLOCKbm = $01;
  387. end;
  388. TPMIC = object //Programmable Multi-level Interrupt Controller
  389. STATUS: byte; //Status Register
  390. INTPRI: byte; //Interrupt Priority
  391. CTRL: byte; //Control Register
  392. const
  393. // Non-maskable Interrupt Executing
  394. NMIEXbm = $80;
  395. // High Level Interrupt Executing
  396. HILVLEXbm = $04;
  397. // Medium Level Interrupt Executing
  398. MEDLVLEXbm = $02;
  399. // Low Level Interrupt Executing
  400. LOLVLEXbm = $01;
  401. // Round-Robin Priority Enable
  402. RRENbm = $80;
  403. // Interrupt Vector Select
  404. IVSELbm = $40;
  405. // High Level Enable
  406. HILVLENbm = $04;
  407. // Medium Level Enable
  408. MEDLVLENbm = $02;
  409. // Low Level Enable
  410. LOLVLENbm = $01;
  411. end;
  412. TPORTCFG = object //I/O port Configuration
  413. MPCMASK: byte; //Multi-pin Configuration Mask
  414. Reserved1: byte;
  415. VPCTRLA: byte; //Virtual Port Control Register A
  416. VPCTRLB: byte; //Virtual Port Control Register B
  417. CLKEVOUT: byte; //Clock and Event Out Register
  418. Reserved5: byte;
  419. EVOUTSEL: byte; //Event Output Select
  420. const
  421. // VP1MAP
  422. VP1MAPmask = $F0;
  423. VP1MAPPORTA = $00;
  424. VP1MAPPORTB = $10;
  425. VP1MAPPORTC = $20;
  426. VP1MAPPORTD = $30;
  427. VP1MAPPORTE = $40;
  428. VP1MAPPORTF = $50;
  429. VP1MAPPORTG = $60;
  430. VP1MAPPORTH = $70;
  431. VP1MAPPORTJ = $80;
  432. VP1MAPPORTK = $90;
  433. VP1MAPPORTL = $A0;
  434. VP1MAPPORTM = $B0;
  435. VP1MAPPORTN = $C0;
  436. VP1MAPPORTP = $D0;
  437. VP1MAPPORTQ = $E0;
  438. VP1MAPPORTR = $F0;
  439. // VP0MAP
  440. VP0MAPmask = $0F;
  441. VP0MAPPORTA = $00;
  442. VP0MAPPORTB = $01;
  443. VP0MAPPORTC = $02;
  444. VP0MAPPORTD = $03;
  445. VP0MAPPORTE = $04;
  446. VP0MAPPORTF = $05;
  447. VP0MAPPORTG = $06;
  448. VP0MAPPORTH = $07;
  449. VP0MAPPORTJ = $08;
  450. VP0MAPPORTK = $09;
  451. VP0MAPPORTL = $0A;
  452. VP0MAPPORTM = $0B;
  453. VP0MAPPORTN = $0C;
  454. VP0MAPPORTP = $0D;
  455. VP0MAPPORTQ = $0E;
  456. VP0MAPPORTR = $0F;
  457. // VP3MAP
  458. VP3MAPmask = $F0;
  459. VP3MAPPORTA = $00;
  460. VP3MAPPORTB = $10;
  461. VP3MAPPORTC = $20;
  462. VP3MAPPORTD = $30;
  463. VP3MAPPORTE = $40;
  464. VP3MAPPORTF = $50;
  465. VP3MAPPORTG = $60;
  466. VP3MAPPORTH = $70;
  467. VP3MAPPORTJ = $80;
  468. VP3MAPPORTK = $90;
  469. VP3MAPPORTL = $A0;
  470. VP3MAPPORTM = $B0;
  471. VP3MAPPORTN = $C0;
  472. VP3MAPPORTP = $D0;
  473. VP3MAPPORTQ = $E0;
  474. VP3MAPPORTR = $F0;
  475. // VP2MAP
  476. VP2MAPmask = $0F;
  477. VP2MAPPORTA = $00;
  478. VP2MAPPORTB = $01;
  479. VP2MAPPORTC = $02;
  480. VP2MAPPORTD = $03;
  481. VP2MAPPORTE = $04;
  482. VP2MAPPORTF = $05;
  483. VP2MAPPORTG = $06;
  484. VP2MAPPORTH = $07;
  485. VP2MAPPORTJ = $08;
  486. VP2MAPPORTK = $09;
  487. VP2MAPPORTL = $0A;
  488. VP2MAPPORTM = $0B;
  489. VP2MAPPORTN = $0C;
  490. VP2MAPPORTP = $0D;
  491. VP2MAPPORTQ = $0E;
  492. VP2MAPPORTR = $0F;
  493. // PORTCFG_CLKOUT
  494. CLKOUTmask = $03;
  495. CLKOUT_OFF = $00;
  496. CLKOUT_PC7 = $01;
  497. CLKOUT_PD7 = $02;
  498. CLKOUT_PE7 = $03;
  499. // PORTCFG_CLKOUTSEL
  500. CLKOUTSELmask = $0C;
  501. CLKOUTSEL_CLK1X = $00;
  502. CLKOUTSEL_CLK2X = $04;
  503. CLKOUTSEL_CLK4X = $08;
  504. // PORTCFG_EVOUT
  505. EVOUTmask = $30;
  506. EVOUT_OFF = $00;
  507. EVOUT_PC7 = $10;
  508. EVOUT_PD7 = $20;
  509. EVOUT_PE7 = $30;
  510. // RTC Clock Output
  511. RTCOUTbm = $40;
  512. // PORTCFG_CLKEVPIN
  513. CLKEVPINmask = $80;
  514. CLKEVPIN_PIN7 = $00;
  515. CLKEVPIN_PIN4 = $80;
  516. // PORTCFG_EVOUTSEL
  517. EVOUTSELmask = $07;
  518. EVOUTSEL_0 = $00;
  519. EVOUTSEL_1 = $01;
  520. EVOUTSEL_2 = $02;
  521. EVOUTSEL_3 = $03;
  522. EVOUTSEL_4 = $04;
  523. EVOUTSEL_5 = $05;
  524. EVOUTSEL_6 = $06;
  525. EVOUTSEL_7 = $07;
  526. end;
  527. TAES = object //AES Module
  528. CTRL: byte; //AES Control Register
  529. STATUS: byte; //AES Status Register
  530. STATE: byte; //AES State Register
  531. KEY: byte; //AES Key Register
  532. INTCTRL: byte; //AES Interrupt Control Register
  533. const
  534. // Start/Run
  535. STARTbm = $80;
  536. // Auto Start Trigger
  537. AUTObm = $40;
  538. // AES Software Reset
  539. RESETbm = $20;
  540. // Decryption / Direction
  541. DECRYPTbm = $10;
  542. // State XOR Load Enable
  543. XORbm = $04;
  544. // AES Error
  545. ERRORbm = $80;
  546. // State Ready Interrupt Flag
  547. SRIFbm = $01;
  548. // AES_INTLVL
  549. INTLVLmask = $03;
  550. INTLVL_OFF = $00;
  551. INTLVL_LO = $01;
  552. INTLVL_MED = $02;
  553. INTLVL_HI = $03;
  554. end;
  555. TCRC = object //Cyclic Redundancy Checker
  556. CTRL: byte; //Control Register
  557. STATUS: byte; //Status Register
  558. Reserved2: byte;
  559. DATAIN: byte; //Data Input
  560. CHECKSUM0: byte; //Checksum byte 0
  561. CHECKSUM1: byte; //Checksum byte 1
  562. CHECKSUM2: byte; //Checksum byte 2
  563. CHECKSUM3: byte; //Checksum byte 3
  564. const
  565. // CRC_RESET
  566. RESETmask = $C0;
  567. RESET_NO = $00;
  568. RESET_RESET0 = $80;
  569. RESET_RESET1 = $C0;
  570. // CRC Mode
  571. CRC32bm = $20;
  572. // CRC_SOURCE
  573. SOURCEmask = $0F;
  574. SOURCE_DISABLE = $00;
  575. SOURCE_IO = $01;
  576. SOURCE_FLASH = $02;
  577. SOURCE_DMAC0 = $04;
  578. SOURCE_DMAC1 = $05;
  579. SOURCE_DMAC2 = $06;
  580. SOURCE_DMAC3 = $07;
  581. // Zero detection
  582. ZERObm = $02;
  583. // Busy
  584. BUSYbm = $01;
  585. end;
  586. TDMA_CH = object //DMA Channel
  587. CTRLA: byte; //Channel Control
  588. CTRLB: byte; //Channel Control
  589. ADDRCTRL: byte; //Address Control
  590. TRIGSRC: byte; //Channel Trigger Source
  591. TRFCNT: word; //Channel Block Transfer Count
  592. REPCNT: byte; //Channel Repeat Count
  593. Reserved7: byte;
  594. SRCADDR0: byte; //Channel Source Address 0
  595. SRCADDR1: byte; //Channel Source Address 1
  596. SRCADDR2: byte; //Channel Source Address 2
  597. Reserved11: byte;
  598. DESTADDR0: byte; //Channel Destination Address 0
  599. DESTADDR1: byte; //Channel Destination Address 1
  600. DESTADDR2: byte; //Channel Destination Address 2
  601. const
  602. // Channel Enable
  603. ENABLEbm = $80;
  604. // Channel Software Reset
  605. RESETbm = $40;
  606. // Channel Repeat Mode
  607. REPEATbm = $20;
  608. // Channel Transfer Request
  609. TRFREQbm = $10;
  610. // Channel Single Shot Data Transfer
  611. SINGLEbm = $04;
  612. // BURSTLEN
  613. BURSTLENmask = $03;
  614. BURSTLEN1BYTE = $00;
  615. BURSTLEN2BYTE = $01;
  616. BURSTLEN4BYTE = $02;
  617. BURSTLEN8BYTE = $03;
  618. // Block Transfer Busy
  619. CHBUSYbm = $80;
  620. // Block Transfer Pending
  621. CHPENDbm = $40;
  622. // Block Transfer Error Interrupt Flag
  623. ERRIFbm = $20;
  624. // Transaction Complete Interrupt Flag
  625. TRNIFbm = $10;
  626. // ERRINTLVL
  627. ERRINTLVLmask = $0C;
  628. ERRINTLVLOFF = $00;
  629. ERRINTLVLLO = $04;
  630. ERRINTLVLMED = $08;
  631. ERRINTLVLHI = $0C;
  632. // TRNINTLVL
  633. TRNINTLVLmask = $03;
  634. TRNINTLVLOFF = $00;
  635. TRNINTLVLLO = $01;
  636. TRNINTLVLMED = $02;
  637. TRNINTLVLHI = $03;
  638. // SRCRELOAD
  639. SRCRELOADmask = $C0;
  640. SRCRELOADNONE = $00;
  641. SRCRELOADBLOCK = $40;
  642. SRCRELOADBURST = $80;
  643. SRCRELOADTRANSACTION = $C0;
  644. // SRCDIR
  645. SRCDIRmask = $30;
  646. SRCDIRFIXED = $00;
  647. SRCDIRINC = $10;
  648. SRCDIRDEC = $20;
  649. // DESTRELOAD
  650. DESTRELOADmask = $0C;
  651. DESTRELOADNONE = $00;
  652. DESTRELOADBLOCK = $04;
  653. DESTRELOADBURST = $08;
  654. DESTRELOADTRANSACTION = $0C;
  655. // DESTDIR
  656. DESTDIRmask = $03;
  657. DESTDIRFIXED = $00;
  658. DESTDIRINC = $01;
  659. DESTDIRDEC = $02;
  660. // TRIGSRC
  661. TRIGSRCmask = $FF;
  662. TRIGSRCOFF = $00;
  663. TRIGSRCEVSYS_CH0 = $01;
  664. TRIGSRCEVSYS_CH1 = $02;
  665. TRIGSRCEVSYS_CH2 = $03;
  666. TRIGSRCAES = $04;
  667. TRIGSRCADCA_CH0 = $10;
  668. TRIGSRCADCA_CH1 = $11;
  669. TRIGSRCADCA_CH2 = $12;
  670. TRIGSRCADCA_CH3 = $13;
  671. TRIGSRCADCA_CH4 = $14;
  672. TRIGSRCDACA_CH0 = $15;
  673. TRIGSRCDACA_CH1 = $16;
  674. TRIGSRCADCB_CH0 = $20;
  675. TRIGSRCADCB_CH1 = $21;
  676. TRIGSRCADCB_CH2 = $22;
  677. TRIGSRCADCB_CH3 = $23;
  678. TRIGSRCADCB_CH4 = $24;
  679. TRIGSRCDACB_CH0 = $25;
  680. TRIGSRCDACB_CH1 = $26;
  681. TRIGSRCTCC0_OVF = $40;
  682. TRIGSRCTCC0_ERR = $41;
  683. TRIGSRCTCC0_CCA = $42;
  684. TRIGSRCTCC0_CCB = $43;
  685. TRIGSRCTCC0_CCC = $44;
  686. TRIGSRCTCC0_CCD = $45;
  687. TRIGSRCTCC1_OVF = $46;
  688. TRIGSRCTCC1_ERR = $47;
  689. TRIGSRCTCC1_CCA = $48;
  690. TRIGSRCTCC1_CCB = $49;
  691. TRIGSRCSPIC = $4A;
  692. TRIGSRCUSARTC0_RXC = $4B;
  693. TRIGSRCUSARTC0_DRE = $4C;
  694. TRIGSRCUSARTC1_RXC = $4E;
  695. TRIGSRCUSARTC1_DRE = $4F;
  696. TRIGSRCTCD0_OVF = $60;
  697. TRIGSRCTCD0_ERR = $61;
  698. TRIGSRCTCD0_CCA = $62;
  699. TRIGSRCTCD0_CCB = $63;
  700. TRIGSRCTCD0_CCC = $64;
  701. TRIGSRCTCD0_CCD = $65;
  702. TRIGSRCTCD1_OVF = $66;
  703. TRIGSRCTCD1_ERR = $67;
  704. TRIGSRCTCD1_CCA = $68;
  705. TRIGSRCTCD1_CCB = $69;
  706. TRIGSRCSPID = $6A;
  707. TRIGSRCUSARTD0_RXC = $6B;
  708. TRIGSRCUSARTD0_DRE = $6C;
  709. TRIGSRCUSARTD1_RXC = $6E;
  710. TRIGSRCUSARTD1_DRE = $6F;
  711. TRIGSRCTCE0_OVF = $80;
  712. TRIGSRCTCE0_ERR = $81;
  713. TRIGSRCTCE0_CCA = $82;
  714. TRIGSRCTCE0_CCB = $83;
  715. TRIGSRCTCE0_CCC = $84;
  716. TRIGSRCTCE0_CCD = $85;
  717. TRIGSRCTCE1_OVF = $86;
  718. TRIGSRCTCE1_ERR = $87;
  719. TRIGSRCTCE1_CCA = $88;
  720. TRIGSRCTCE1_CCB = $89;
  721. TRIGSRCSPIE = $8A;
  722. TRIGSRCUSARTE0_RXC = $8B;
  723. TRIGSRCUSARTE0_DRE = $8C;
  724. TRIGSRCUSARTE1_RXC = $8E;
  725. TRIGSRCUSARTE1_DRE = $8F;
  726. TRIGSRCTCF0_OVF = $A0;
  727. TRIGSRCTCF0_ERR = $A1;
  728. TRIGSRCTCF0_CCA = $A2;
  729. TRIGSRCTCF0_CCB = $A3;
  730. TRIGSRCTCF0_CCC = $A4;
  731. TRIGSRCTCF0_CCD = $A5;
  732. TRIGSRCTCF1_OVF = $A6;
  733. TRIGSRCTCF1_ERR = $A7;
  734. TRIGSRCTCF1_CCA = $A8;
  735. TRIGSRCTCF1_CCB = $A9;
  736. TRIGSRCSPIF = $AA;
  737. TRIGSRCUSARTF0_RXC = $AB;
  738. TRIGSRCUSARTF0_DRE = $AC;
  739. TRIGSRCUSARTF1_RXC = $AE;
  740. TRIGSRCUSARTF1_DRE = $AF;
  741. end;
  742. TDMA = object //DMA Controller
  743. CTRL: byte; //Control
  744. Reserved1: byte;
  745. Reserved2: byte;
  746. INTFLAGS: byte; //Transfer Interrupt Status
  747. STATUS: byte; //Status
  748. Reserved5: byte;
  749. TEMP: word; //Temporary Register For 16/24-bit Access
  750. Reserved8: byte;
  751. Reserved9: byte;
  752. Reserved10: byte;
  753. Reserved11: byte;
  754. Reserved12: byte;
  755. Reserved13: byte;
  756. Reserved14: byte;
  757. Reserved15: byte;
  758. CH0: TDMA_CH; //DMA Channel 0
  759. CH1: TDMA_CH; //DMA Channel 1
  760. CH2: TDMA_CH; //DMA Channel 2
  761. CH3: TDMA_CH; //DMA Channel 3
  762. const
  763. // Enable
  764. ENABLEbm = $80;
  765. // Software Reset
  766. RESETbm = $40;
  767. // DMA_DBUFMODE
  768. DBUFMODEmask = $0C;
  769. DBUFMODE_DISABLED = $00;
  770. DBUFMODE_CH01 = $04;
  771. DBUFMODE_CH23 = $08;
  772. DBUFMODE_CH01CH23 = $0C;
  773. // DMA_PRIMODE
  774. PRIMODEmask = $03;
  775. PRIMODE_RR0123 = $00;
  776. PRIMODE_CH0RR123 = $01;
  777. PRIMODE_CH01RR23 = $02;
  778. PRIMODE_CH0123 = $03;
  779. // Channel 3 Block Transfer Error Interrupt Flag
  780. CH3ERRIFbm = $80;
  781. // Channel 2 Block Transfer Error Interrupt Flag
  782. CH2ERRIFbm = $40;
  783. // Channel 1 Block Transfer Error Interrupt Flag
  784. CH1ERRIFbm = $20;
  785. // Channel 0 Block Transfer Error Interrupt Flag
  786. CH0ERRIFbm = $10;
  787. // Channel 3 Transaction Complete Interrupt Flag
  788. CH3TRNIFbm = $08;
  789. // Channel 2 Transaction Complete Interrupt Flag
  790. CH2TRNIFbm = $04;
  791. // Channel 1 Transaction Complete Interrupt Flag
  792. CH1TRNIFbm = $02;
  793. // Channel 0 Transaction Complete Interrupt Flag
  794. CH0TRNIFbm = $01;
  795. // Channel 3 Block Transfer Busy
  796. CH3BUSYbm = $80;
  797. // Channel 2 Block Transfer Busy
  798. CH2BUSYbm = $40;
  799. // Channel 1 Block Transfer Busy
  800. CH1BUSYbm = $20;
  801. // Channel 0 Block Transfer Busy
  802. CH0BUSYbm = $10;
  803. // Channel 3 Block Transfer Pending
  804. CH3PENDbm = $08;
  805. // Channel 2 Block Transfer Pending
  806. CH2PENDbm = $04;
  807. // Channel 1 Block Transfer Pending
  808. CH1PENDbm = $02;
  809. // Channel 0 Block Transfer Pending
  810. CH0PENDbm = $01;
  811. end;
  812. TEVSYS = object //Event System
  813. CH0MUX: byte; //Event Channel 0 Multiplexer
  814. CH1MUX: byte; //Event Channel 1 Multiplexer
  815. CH2MUX: byte; //Event Channel 2 Multiplexer
  816. CH3MUX: byte; //Event Channel 3 Multiplexer
  817. CH4MUX: byte; //Event Channel 4 Multiplexer
  818. CH5MUX: byte; //Event Channel 5 Multiplexer
  819. CH6MUX: byte; //Event Channel 6 Multiplexer
  820. CH7MUX: byte; //Event Channel 7 Multiplexer
  821. CH0CTRL: byte; //Channel 0 Control Register
  822. CH1CTRL: byte; //Channel 1 Control Register
  823. CH2CTRL: byte; //Channel 2 Control Register
  824. CH3CTRL: byte; //Channel 3 Control Register
  825. CH4CTRL: byte; //Channel 4 Control Register
  826. CH5CTRL: byte; //Channel 5 Control Register
  827. CH6CTRL: byte; //Channel 6 Control Register
  828. CH7CTRL: byte; //Channel 7 Control Register
  829. STROBE: byte; //Event Strobe
  830. DATA: byte; //Event Data
  831. const
  832. // EVSYS_CHMUX
  833. CHMUXmask = $FF;
  834. CHMUX_OFF = $00;
  835. CHMUX_RTC_OVF = $08;
  836. CHMUX_RTC_CMP = $09;
  837. CHMUX_USB = $0A;
  838. CHMUX_ACA_CH0 = $10;
  839. CHMUX_ACA_CH1 = $11;
  840. CHMUX_ACA_WIN = $12;
  841. CHMUX_ACB_CH0 = $13;
  842. CHMUX_ACB_CH1 = $14;
  843. CHMUX_ACB_WIN = $15;
  844. CHMUX_ADCA_CH0 = $20;
  845. CHMUX_ADCA_CH1 = $21;
  846. CHMUX_ADCA_CH2 = $22;
  847. CHMUX_ADCA_CH3 = $23;
  848. CHMUX_ADCB_CH0 = $24;
  849. CHMUX_ADCB_CH1 = $25;
  850. CHMUX_ADCB_CH2 = $26;
  851. CHMUX_ADCB_CH3 = $27;
  852. CHMUX_PORTA_PIN0 = $50;
  853. CHMUX_PORTA_PIN1 = $51;
  854. CHMUX_PORTA_PIN2 = $52;
  855. CHMUX_PORTA_PIN3 = $53;
  856. CHMUX_PORTA_PIN4 = $54;
  857. CHMUX_PORTA_PIN5 = $55;
  858. CHMUX_PORTA_PIN6 = $56;
  859. CHMUX_PORTA_PIN7 = $57;
  860. CHMUX_PORTB_PIN0 = $58;
  861. CHMUX_PORTB_PIN1 = $59;
  862. CHMUX_PORTB_PIN2 = $5A;
  863. CHMUX_PORTB_PIN3 = $5B;
  864. CHMUX_PORTB_PIN4 = $5C;
  865. CHMUX_PORTB_PIN5 = $5D;
  866. CHMUX_PORTB_PIN6 = $5E;
  867. CHMUX_PORTB_PIN7 = $5F;
  868. CHMUX_PORTC_PIN0 = $60;
  869. CHMUX_PORTC_PIN1 = $61;
  870. CHMUX_PORTC_PIN2 = $62;
  871. CHMUX_PORTC_PIN3 = $63;
  872. CHMUX_PORTC_PIN4 = $64;
  873. CHMUX_PORTC_PIN5 = $65;
  874. CHMUX_PORTC_PIN6 = $66;
  875. CHMUX_PORTC_PIN7 = $67;
  876. CHMUX_PORTD_PIN0 = $68;
  877. CHMUX_PORTD_PIN1 = $69;
  878. CHMUX_PORTD_PIN2 = $6A;
  879. CHMUX_PORTD_PIN3 = $6B;
  880. CHMUX_PORTD_PIN4 = $6C;
  881. CHMUX_PORTD_PIN5 = $6D;
  882. CHMUX_PORTD_PIN6 = $6E;
  883. CHMUX_PORTD_PIN7 = $6F;
  884. CHMUX_PORTE_PIN0 = $70;
  885. CHMUX_PORTE_PIN1 = $71;
  886. CHMUX_PORTE_PIN2 = $72;
  887. CHMUX_PORTE_PIN3 = $73;
  888. CHMUX_PORTE_PIN4 = $74;
  889. CHMUX_PORTE_PIN5 = $75;
  890. CHMUX_PORTE_PIN6 = $76;
  891. CHMUX_PORTE_PIN7 = $77;
  892. CHMUX_PORTF_PIN0 = $78;
  893. CHMUX_PORTF_PIN1 = $79;
  894. CHMUX_PORTF_PIN2 = $7A;
  895. CHMUX_PORTF_PIN3 = $7B;
  896. CHMUX_PORTF_PIN4 = $7C;
  897. CHMUX_PORTF_PIN5 = $7D;
  898. CHMUX_PORTF_PIN6 = $7E;
  899. CHMUX_PORTF_PIN7 = $7F;
  900. CHMUX_PRESCALER_1 = $80;
  901. CHMUX_PRESCALER_2 = $81;
  902. CHMUX_PRESCALER_4 = $82;
  903. CHMUX_PRESCALER_8 = $83;
  904. CHMUX_PRESCALER_16 = $84;
  905. CHMUX_PRESCALER_32 = $85;
  906. CHMUX_PRESCALER_64 = $86;
  907. CHMUX_PRESCALER_128 = $87;
  908. CHMUX_PRESCALER_256 = $88;
  909. CHMUX_PRESCALER_512 = $89;
  910. CHMUX_PRESCALER_1024 = $8A;
  911. CHMUX_PRESCALER_2048 = $8B;
  912. CHMUX_PRESCALER_4096 = $8C;
  913. CHMUX_PRESCALER_8192 = $8D;
  914. CHMUX_PRESCALER_16384 = $8E;
  915. CHMUX_PRESCALER_32768 = $8F;
  916. CHMUX_TCC0_OVF = $C0;
  917. CHMUX_TCC0_ERR = $C1;
  918. CHMUX_TCC0_CCA = $C4;
  919. CHMUX_TCC0_CCB = $C5;
  920. CHMUX_TCC0_CCC = $C6;
  921. CHMUX_TCC0_CCD = $C7;
  922. CHMUX_TCC1_OVF = $C8;
  923. CHMUX_TCC1_ERR = $C9;
  924. CHMUX_TCC1_CCA = $CC;
  925. CHMUX_TCC1_CCB = $CD;
  926. CHMUX_TCD0_OVF = $D0;
  927. CHMUX_TCD0_ERR = $D1;
  928. CHMUX_TCD0_CCA = $D4;
  929. CHMUX_TCD0_CCB = $D5;
  930. CHMUX_TCD0_CCC = $D6;
  931. CHMUX_TCD0_CCD = $D7;
  932. CHMUX_TCD1_OVF = $D8;
  933. CHMUX_TCD1_ERR = $D9;
  934. CHMUX_TCD1_CCA = $DC;
  935. CHMUX_TCD1_CCB = $DD;
  936. CHMUX_TCE0_OVF = $E0;
  937. CHMUX_TCE0_ERR = $E1;
  938. CHMUX_TCE0_CCA = $E4;
  939. CHMUX_TCE0_CCB = $E5;
  940. CHMUX_TCE0_CCC = $E6;
  941. CHMUX_TCE0_CCD = $E7;
  942. CHMUX_TCE1_OVF = $E8;
  943. CHMUX_TCE1_ERR = $E9;
  944. CHMUX_TCE1_CCA = $EC;
  945. CHMUX_TCE1_CCB = $ED;
  946. CHMUX_TCF0_OVF = $F0;
  947. CHMUX_TCF0_ERR = $F1;
  948. CHMUX_TCF0_CCA = $F4;
  949. CHMUX_TCF0_CCB = $F5;
  950. CHMUX_TCF0_CCC = $F6;
  951. CHMUX_TCF0_CCD = $F7;
  952. CHMUX_TCF1_OVF = $F8;
  953. CHMUX_TCF1_ERR = $F9;
  954. CHMUX_TCF1_CCA = $FC;
  955. CHMUX_TCF1_CCB = $FD;
  956. // EVSYS_QDIRM
  957. QDIRMmask = $60;
  958. QDIRM_00 = $00;
  959. QDIRM_01 = $20;
  960. QDIRM_10 = $40;
  961. QDIRM_11 = $60;
  962. // Quadrature Decoder Index Enable
  963. QDIENbm = $10;
  964. // Quadrature Decoder Enable
  965. QDENbm = $08;
  966. // EVSYS_DIGFILT
  967. DIGFILTmask = $07;
  968. DIGFILT_1SAMPLE = $00;
  969. DIGFILT_2SAMPLES = $01;
  970. DIGFILT_3SAMPLES = $02;
  971. DIGFILT_4SAMPLES = $03;
  972. DIGFILT_5SAMPLES = $04;
  973. DIGFILT_6SAMPLES = $05;
  974. DIGFILT_7SAMPLES = $06;
  975. DIGFILT_8SAMPLES = $07;
  976. end;
  977. TNVM = object //Non-volatile Memory Controller
  978. ADDR0: byte; //Address Register 0
  979. ADDR1: byte; //Address Register 1
  980. ADDR2: byte; //Address Register 2
  981. Reserved3: byte;
  982. DATA0: byte; //Data Register 0
  983. DATA1: byte; //Data Register 1
  984. DATA2: byte; //Data Register 2
  985. Reserved7: byte;
  986. Reserved8: byte;
  987. Reserved9: byte;
  988. CMD: byte; //Command
  989. CTRLA: byte; //Control Register A
  990. CTRLB: byte; //Control Register B
  991. INTCTRL: byte; //Interrupt Control
  992. Reserved14: byte;
  993. STATUS: byte; //Status
  994. LOCKBITS: byte; //Lock Bits
  995. const
  996. // NVM_CMD
  997. CMDmask = $7F;
  998. CMD_NO_OPERATION = $00;
  999. CMD_READ_USER_SIG_ROW = $01;
  1000. CMD_READ_CALIB_ROW = $02;
  1001. CMD_READ_EEPROM = $06;
  1002. CMD_READ_FUSES = $07;
  1003. CMD_WRITE_LOCK_BITS = $08;
  1004. CMD_ERASE_USER_SIG_ROW = $18;
  1005. CMD_WRITE_USER_SIG_ROW = $1A;
  1006. CMD_ERASE_APP = $20;
  1007. CMD_ERASE_APP_PAGE = $22;
  1008. CMD_LOAD_FLASH_BUFFER = $23;
  1009. CMD_WRITE_APP_PAGE = $24;
  1010. CMD_ERASE_WRITE_APP_PAGE = $25;
  1011. CMD_ERASE_FLASH_BUFFER = $26;
  1012. CMD_ERASE_BOOT_PAGE = $2A;
  1013. CMD_ERASE_FLASH_PAGE = $2B;
  1014. CMD_WRITE_BOOT_PAGE = $2C;
  1015. CMD_ERASE_WRITE_BOOT_PAGE = $2D;
  1016. CMD_WRITE_FLASH_PAGE = $2E;
  1017. CMD_ERASE_WRITE_FLASH_PAGE = $2F;
  1018. CMD_ERASE_EEPROM = $30;
  1019. CMD_ERASE_EEPROM_PAGE = $32;
  1020. CMD_LOAD_EEPROM_BUFFER = $33;
  1021. CMD_WRITE_EEPROM_PAGE = $34;
  1022. CMD_ERASE_WRITE_EEPROM_PAGE = $35;
  1023. CMD_ERASE_EEPROM_BUFFER = $36;
  1024. CMD_APP_CRC = $38;
  1025. CMD_BOOT_CRC = $39;
  1026. CMD_FLASH_RANGE_CRC = $3A;
  1027. CMD_CHIP_ERASE = $40;
  1028. CMD_READ_NVM = $43;
  1029. CMD_WRITE_FUSE = $4C;
  1030. CMD_ERASE_BOOT = $68;
  1031. CMD_FLASH_CRC = $78;
  1032. // Command Execute
  1033. CMDEXbm = $01;
  1034. // EEPROM Mapping Enable
  1035. EEMAPENbm = $08;
  1036. // Flash Power Reduction Enable
  1037. FPRMbm = $04;
  1038. // EEPROM Power Reduction Enable
  1039. EPRMbm = $02;
  1040. // SPM Lock
  1041. SPMLOCKbm = $01;
  1042. // NVM_SPMLVL
  1043. SPMLVLmask = $0C;
  1044. SPMLVL_OFF = $00;
  1045. SPMLVL_LO = $04;
  1046. SPMLVL_MED = $08;
  1047. SPMLVL_HI = $0C;
  1048. // NVM_EELVL
  1049. EELVLmask = $03;
  1050. EELVL_OFF = $00;
  1051. EELVL_LO = $01;
  1052. EELVL_MED = $02;
  1053. EELVL_HI = $03;
  1054. // Non-volatile Memory Busy
  1055. NVMBUSYbm = $80;
  1056. // Flash Memory Busy
  1057. FBUSYbm = $40;
  1058. // EEPROM Page Buffer Active Loading
  1059. EELOADbm = $02;
  1060. // Flash Page Buffer Active Loading
  1061. FLOADbm = $01;
  1062. // NVM_BLBB
  1063. BLBBmask = $C0;
  1064. BLBB_RWLOCK = $00;
  1065. BLBB_RLOCK = $40;
  1066. BLBB_WLOCK = $80;
  1067. BLBB_NOLOCK = $C0;
  1068. // NVM_BLBA
  1069. BLBAmask = $30;
  1070. BLBA_RWLOCK = $00;
  1071. BLBA_RLOCK = $10;
  1072. BLBA_WLOCK = $20;
  1073. BLBA_NOLOCK = $30;
  1074. // NVM_BLBAT
  1075. BLBATmask = $0C;
  1076. BLBAT_RWLOCK = $00;
  1077. BLBAT_RLOCK = $04;
  1078. BLBAT_WLOCK = $08;
  1079. BLBAT_NOLOCK = $0C;
  1080. // NVM_LB
  1081. LBmask = $03;
  1082. LB_RWLOCK = $00;
  1083. LB_WLOCK = $02;
  1084. LB_NOLOCK = $03;
  1085. end;
  1086. TAC = object //Analog Comparator
  1087. AC0CTRL: byte; //Analog Comparator 0 Control
  1088. AC1CTRL: byte; //Analog Comparator 1 Control
  1089. AC0MUXCTRL: byte; //Analog Comparator 0 MUX Control
  1090. AC1MUXCTRL: byte; //Analog Comparator 1 MUX Control
  1091. CTRLA: byte; //Control Register A
  1092. CTRLB: byte; //Control Register B
  1093. WINCTRL: byte; //Window Mode Control
  1094. STATUS: byte; //Status
  1095. CURRCTRL: byte; //Current Source Control
  1096. CURRCALIB: byte; //Current Source Calibration
  1097. const
  1098. // AC_INTMODE
  1099. INTMODEmask = $C0;
  1100. INTMODE_BOTHEDGES = $00;
  1101. INTMODE_FALLING = $80;
  1102. INTMODE_RISING = $C0;
  1103. // AC_INTLVL
  1104. INTLVLmask = $30;
  1105. INTLVL_OFF = $00;
  1106. INTLVL_LO = $10;
  1107. INTLVL_MED = $20;
  1108. INTLVL_HI = $30;
  1109. // High-speed Mode
  1110. HSMODEbm = $08;
  1111. // AC_HYSMODE
  1112. HYSMODEmask = $06;
  1113. HYSMODE_NO = $00;
  1114. HYSMODE_SMALL = $02;
  1115. HYSMODE_LARGE = $04;
  1116. // Enable
  1117. ENABLEbm = $01;
  1118. // AC_MUXPOS
  1119. MUXPOSmask = $38;
  1120. MUXPOS_PIN0 = $00;
  1121. MUXPOS_PIN1 = $08;
  1122. MUXPOS_PIN2 = $10;
  1123. MUXPOS_PIN3 = $18;
  1124. MUXPOS_PIN4 = $20;
  1125. MUXPOS_PIN5 = $28;
  1126. MUXPOS_PIN6 = $30;
  1127. MUXPOS_DAC = $38;
  1128. // AC_MUXNEG
  1129. MUXNEGmask = $07;
  1130. MUXNEG_PIN0 = $00;
  1131. MUXNEG_PIN1 = $01;
  1132. MUXNEG_PIN3 = $02;
  1133. MUXNEG_PIN5 = $03;
  1134. MUXNEG_PIN7 = $04;
  1135. MUXNEG_DAC = $05;
  1136. MUXNEG_BANDGAP = $06;
  1137. MUXNEG_SCALER = $07;
  1138. // Analog Comparator 1 Output Enable
  1139. AC1OUTbm = $02;
  1140. // Analog Comparator 0 Output Enable
  1141. AC0OUTbm = $01;
  1142. // VCC Voltage Scaler Factor
  1143. SCALEFAC0bm = $01;
  1144. SCALEFAC1bm = $02;
  1145. SCALEFAC2bm = $04;
  1146. SCALEFAC3bm = $08;
  1147. SCALEFAC4bm = $10;
  1148. SCALEFAC5bm = $20;
  1149. // Window Mode Enable
  1150. WENbm = $10;
  1151. // AC_WINTMODE
  1152. WINTMODEmask = $0C;
  1153. WINTMODE_ABOVE = $00;
  1154. WINTMODE_INSIDE = $04;
  1155. WINTMODE_BELOW = $08;
  1156. WINTMODE_OUTSIDE = $0C;
  1157. // AC_WINTLVL
  1158. WINTLVLmask = $03;
  1159. WINTLVL_OFF = $00;
  1160. WINTLVL_LO = $01;
  1161. WINTLVL_MED = $02;
  1162. WINTLVL_HI = $03;
  1163. // AC_WSTATE
  1164. WSTATEmask = $C0;
  1165. WSTATE_ABOVE = $00;
  1166. WSTATE_INSIDE = $40;
  1167. WSTATE_BELOW = $80;
  1168. // Analog Comparator 1 State
  1169. AC1STATEbm = $20;
  1170. // Analog Comparator 0 State
  1171. AC0STATEbm = $10;
  1172. // Window Mode Interrupt Flag
  1173. WIFbm = $04;
  1174. // Analog Comparator 1 Interrupt Flag
  1175. AC1IFbm = $02;
  1176. // Analog Comparator 0 Interrupt Flag
  1177. AC0IFbm = $01;
  1178. // Current Source Enable
  1179. CURRENTbm = $80;
  1180. // Current Mode
  1181. CURRMODEbm = $40;
  1182. // AC1 Current Source Output Enable
  1183. AC1CURRbm = $02;
  1184. // AC0 Current Source Output Enable
  1185. AC0CURRbm = $01;
  1186. // Current Source Calibration
  1187. CALIB0bm = $01;
  1188. CALIB1bm = $02;
  1189. CALIB2bm = $04;
  1190. CALIB3bm = $08;
  1191. end;
  1192. TADC_CH = object //ADC Channel
  1193. CTRL: byte; //Control Register
  1194. MUXCTRL: byte; //MUX Control
  1195. INTCTRL: byte; //Channel Interrupt Control Register
  1196. INTFLAGS: byte; //Interrupt Flags
  1197. RES: word; //Channel Result
  1198. SCAN: byte; //Input Channel Scan
  1199. const
  1200. // Channel Start Conversion
  1201. STARTbm = $80;
  1202. // GAIN
  1203. GAINmask = $1C;
  1204. GAIN1X = $00;
  1205. GAIN2X = $04;
  1206. GAIN4X = $08;
  1207. GAIN8X = $0C;
  1208. GAIN16X = $10;
  1209. GAIN32X = $14;
  1210. GAIN64X = $18;
  1211. GAINDIV2 = $1C;
  1212. // INPUTMODE
  1213. INPUTMODEmask = $03;
  1214. INPUTMODEINTERNAL = $00;
  1215. INPUTMODESINGLEENDED = $01;
  1216. INPUTMODEDIFF = $02;
  1217. INPUTMODEDIFFWGAIN = $03;
  1218. // MUXPOS
  1219. MUXPOSmask = $78;
  1220. MUXPOSPIN0 = $00;
  1221. MUXPOSPIN1 = $08;
  1222. MUXPOSPIN2 = $10;
  1223. MUXPOSPIN3 = $18;
  1224. MUXPOSPIN4 = $20;
  1225. MUXPOSPIN5 = $28;
  1226. MUXPOSPIN6 = $30;
  1227. MUXPOSPIN7 = $38;
  1228. MUXPOSPIN8 = $40;
  1229. MUXPOSPIN9 = $48;
  1230. MUXPOSPIN10 = $50;
  1231. MUXPOSPIN11 = $58;
  1232. MUXPOSPIN12 = $60;
  1233. MUXPOSPIN13 = $68;
  1234. MUXPOSPIN14 = $70;
  1235. MUXPOSPIN15 = $78;
  1236. // MUXINT
  1237. MUXINTmask = $78;
  1238. MUXINTTEMP = $00;
  1239. MUXINTBANDGAP = $08;
  1240. MUXINTSCALEDVCC = $10;
  1241. MUXINTDAC = $18;
  1242. // MUXNEG
  1243. MUXNEGmask = $07;
  1244. MUXNEGPIN0 = $00;
  1245. MUXNEGPIN1 = $01;
  1246. MUXNEGPIN2 = $02;
  1247. MUXNEGPIN3 = $03;
  1248. MUXNEGPIN4 = $00;
  1249. MUXNEGPIN5 = $01;
  1250. MUXNEGPIN6 = $02;
  1251. MUXNEGPIN7 = $03;
  1252. MUXNEGGND_MODE3 = $05;
  1253. MUXNEGINTGND_MODE3 = $07;
  1254. MUXNEGINTGND_MODE4 = $04;
  1255. MUXNEGGND_MODE4 = $07;
  1256. // INTMODE
  1257. INTMODEmask = $0C;
  1258. INTMODECOMPLETE = $00;
  1259. INTMODEBELOW = $04;
  1260. INTMODEABOVE = $0C;
  1261. // INTLVL
  1262. INTLVLmask = $03;
  1263. INTLVLOFF = $00;
  1264. INTLVLLO = $01;
  1265. INTLVLMED = $02;
  1266. INTLVLHI = $03;
  1267. // Channel Interrupt Flag
  1268. CHIFbm = $01;
  1269. // Positive MUX setting offset
  1270. OFFSET0bm = $10;
  1271. OFFSET1bm = $20;
  1272. OFFSET2bm = $40;
  1273. OFFSET3bm = $80;
  1274. // Number of Channels included in scan
  1275. SCANNUM0bm = $01;
  1276. SCANNUM1bm = $02;
  1277. SCANNUM2bm = $04;
  1278. SCANNUM3bm = $08;
  1279. end;
  1280. TADC = object //Analog-to-Digital Converter
  1281. CTRLA: byte; //Control Register A
  1282. CTRLB: byte; //Control Register B
  1283. REFCTRL: byte; //Reference Control
  1284. EVCTRL: byte; //Event Control
  1285. PRESCALER: byte; //Clock Prescaler
  1286. Reserved5: byte;
  1287. INTFLAGS: byte; //Interrupt Flags
  1288. TEMP: byte; //Temporary Register
  1289. Reserved8: byte;
  1290. Reserved9: byte;
  1291. Reserved10: byte;
  1292. Reserved11: byte;
  1293. CAL: word; //Calibration Value
  1294. Reserved14: byte;
  1295. Reserved15: byte;
  1296. CH0RES: word; //Channel 0 Result
  1297. CH1RES: word; //Channel 1 Result
  1298. CH2RES: word; //Channel 2 Result
  1299. CH3RES: word; //Channel 3 Result
  1300. CMP: word; //Compare Value
  1301. Reserved26: byte;
  1302. Reserved27: byte;
  1303. Reserved28: byte;
  1304. Reserved29: byte;
  1305. Reserved30: byte;
  1306. Reserved31: byte;
  1307. CH0: TADC_CH; //ADC Channel 0
  1308. CH1: TADC_CH; //ADC Channel 1
  1309. CH2: TADC_CH; //ADC Channel 2
  1310. CH3: TADC_CH; //ADC Channel 3
  1311. const
  1312. // ADC_DMASEL
  1313. DMASELmask = $C0;
  1314. DMASEL_OFF = $00;
  1315. DMASEL_CH01 = $40;
  1316. DMASEL_CH012 = $80;
  1317. DMASEL_CH0123 = $C0;
  1318. // Channel 3 Start Conversion
  1319. CH3STARTbm = $20;
  1320. // Channel 2 Start Conversion
  1321. CH2STARTbm = $10;
  1322. // Channel 1 Start Conversion
  1323. CH1STARTbm = $08;
  1324. // Channel 0 Start Conversion
  1325. CH0STARTbm = $04;
  1326. // Flush Pipeline
  1327. FLUSHbm = $02;
  1328. // Enable ADC
  1329. ENABLEbm = $01;
  1330. // Gain Stage Impedance Mode
  1331. IMPMODEbm = $80;
  1332. // ADC_CURRLIMIT
  1333. CURRLIMITmask = $60;
  1334. CURRLIMIT_NO = $00;
  1335. CURRLIMIT_LOW = $20;
  1336. CURRLIMIT_MED = $40;
  1337. CURRLIMIT_HIGH = $60;
  1338. // Conversion Mode
  1339. CONMODEbm = $10;
  1340. // Free Running Mode Enable
  1341. FREERUNbm = $08;
  1342. // ADC_RESOLUTION
  1343. RESOLUTIONmask = $06;
  1344. RESOLUTION_12BIT = $00;
  1345. RESOLUTION_8BIT = $04;
  1346. RESOLUTION_LEFT12BIT = $06;
  1347. // ADC_REFSEL
  1348. REFSELmask = $70;
  1349. REFSEL_INT1V = $00;
  1350. REFSEL_INTVCC = $10;
  1351. REFSEL_AREFA = $20;
  1352. REFSEL_AREFB = $30;
  1353. REFSEL_INTVCC2 = $40;
  1354. // Bandgap enable
  1355. BANDGAPbm = $02;
  1356. // Temperature Reference Enable
  1357. TEMPREFbm = $01;
  1358. // ADC_SWEEP
  1359. SWEEPmask = $C0;
  1360. SWEEP_0 = $00;
  1361. SWEEP_01 = $40;
  1362. SWEEP_012 = $80;
  1363. SWEEP_0123 = $C0;
  1364. // ADC_EVSEL
  1365. EVSELmask = $38;
  1366. EVSEL_0123 = $00;
  1367. EVSEL_1234 = $08;
  1368. EVSEL_2345 = $10;
  1369. EVSEL_3456 = $18;
  1370. EVSEL_4567 = $20;
  1371. EVSEL_567 = $28;
  1372. EVSEL_67 = $30;
  1373. EVSEL_7 = $38;
  1374. // ADC_EVACT
  1375. EVACTmask = $07;
  1376. EVACT_NONE = $00;
  1377. EVACT_CH0 = $01;
  1378. EVACT_CH01 = $02;
  1379. EVACT_CH012 = $03;
  1380. EVACT_CH0123 = $04;
  1381. EVACT_SWEEP = $05;
  1382. EVACT_SYNCSWEEP = $06;
  1383. // ADC_PRESCALER
  1384. PRESCALERmask = $07;
  1385. PRESCALER_DIV4 = $00;
  1386. PRESCALER_DIV8 = $01;
  1387. PRESCALER_DIV16 = $02;
  1388. PRESCALER_DIV32 = $03;
  1389. PRESCALER_DIV64 = $04;
  1390. PRESCALER_DIV128 = $05;
  1391. PRESCALER_DIV256 = $06;
  1392. PRESCALER_DIV512 = $07;
  1393. // Channel 3 Interrupt Flag
  1394. CH3IFbm = $08;
  1395. // Channel 2 Interrupt Flag
  1396. CH2IFbm = $04;
  1397. // Channel 1 Interrupt Flag
  1398. CH1IFbm = $02;
  1399. // Channel 0 Interrupt Flag
  1400. CH0IFbm = $01;
  1401. end;
  1402. TDAC = object //Digital-to-Analog Converter
  1403. CTRLA: byte; //Control Register A
  1404. CTRLB: byte; //Control Register B
  1405. CTRLC: byte; //Control Register C
  1406. EVCTRL: byte; //Event Input Control
  1407. Reserved4: byte;
  1408. STATUS: byte; //Status
  1409. Reserved6: byte;
  1410. Reserved7: byte;
  1411. CH0GAINCAL: byte; //Gain Calibration
  1412. CH0OFFSETCAL: byte; //Offset Calibration
  1413. CH1GAINCAL: byte; //Gain Calibration
  1414. CH1OFFSETCAL: byte; //Offset Calibration
  1415. Reserved12: byte;
  1416. Reserved13: byte;
  1417. Reserved14: byte;
  1418. Reserved15: byte;
  1419. Reserved16: byte;
  1420. Reserved17: byte;
  1421. Reserved18: byte;
  1422. Reserved19: byte;
  1423. Reserved20: byte;
  1424. Reserved21: byte;
  1425. Reserved22: byte;
  1426. Reserved23: byte;
  1427. CH0DATA: word; //Channel 0 Data
  1428. CH1DATA: word; //Channel 1 Data
  1429. const
  1430. // Internal Output Enable
  1431. IDOENbm = $10;
  1432. // Channel 1 Output Enable
  1433. CH1ENbm = $08;
  1434. // Channel 0 Output Enable
  1435. CH0ENbm = $04;
  1436. // Low Power Mode
  1437. LPMODEbm = $02;
  1438. // Enable
  1439. ENABLEbm = $01;
  1440. // DAC_CHSEL
  1441. CHSELmask = $60;
  1442. CHSEL_SINGLE = $00;
  1443. CHSEL_SINGLE1 = $20;
  1444. CHSEL_DUAL = $40;
  1445. // Channel 1 Event Trig Enable
  1446. CH1TRIGbm = $02;
  1447. // Channel 0 Event Trig Enable
  1448. CH0TRIGbm = $01;
  1449. // DAC_REFSEL
  1450. REFSELmask = $18;
  1451. REFSEL_INT1V = $00;
  1452. REFSEL_AVCC = $08;
  1453. REFSEL_AREFA = $10;
  1454. REFSEL_AREFB = $18;
  1455. // Left-adjust Result
  1456. LEFTADJbm = $01;
  1457. // Separate Event Channel Input for Channel 1
  1458. EVSPLITbm = $08;
  1459. // DAC_EVSEL
  1460. EVSELmask = $07;
  1461. EVSEL_0 = $00;
  1462. EVSEL_1 = $01;
  1463. EVSEL_2 = $02;
  1464. EVSEL_3 = $03;
  1465. EVSEL_4 = $04;
  1466. EVSEL_5 = $05;
  1467. EVSEL_6 = $06;
  1468. EVSEL_7 = $07;
  1469. // Channel 1 Data Register Empty
  1470. CH1DREbm = $02;
  1471. // Channel 0 Data Register Empty
  1472. CH0DREbm = $01;
  1473. // Gain Calibration
  1474. CH0GAINCAL0bm = $01;
  1475. CH0GAINCAL1bm = $02;
  1476. CH0GAINCAL2bm = $04;
  1477. CH0GAINCAL3bm = $08;
  1478. CH0GAINCAL4bm = $10;
  1479. CH0GAINCAL5bm = $20;
  1480. CH0GAINCAL6bm = $40;
  1481. // Offset Calibration
  1482. CH0OFFSETCAL0bm = $01;
  1483. CH0OFFSETCAL1bm = $02;
  1484. CH0OFFSETCAL2bm = $04;
  1485. CH0OFFSETCAL3bm = $08;
  1486. CH0OFFSETCAL4bm = $10;
  1487. CH0OFFSETCAL5bm = $20;
  1488. CH0OFFSETCAL6bm = $40;
  1489. // Gain Calibration
  1490. CH1GAINCAL0bm = $01;
  1491. CH1GAINCAL1bm = $02;
  1492. CH1GAINCAL2bm = $04;
  1493. CH1GAINCAL3bm = $08;
  1494. CH1GAINCAL4bm = $10;
  1495. CH1GAINCAL5bm = $20;
  1496. CH1GAINCAL6bm = $40;
  1497. // Offset Calibration
  1498. CH1OFFSETCAL0bm = $01;
  1499. CH1OFFSETCAL1bm = $02;
  1500. CH1OFFSETCAL2bm = $04;
  1501. CH1OFFSETCAL3bm = $08;
  1502. CH1OFFSETCAL4bm = $10;
  1503. CH1OFFSETCAL5bm = $20;
  1504. CH1OFFSETCAL6bm = $40;
  1505. end;
  1506. TRTC = object //Real-Time Counter
  1507. CTRL: byte; //Control Register
  1508. STATUS: byte; //Status Register
  1509. INTCTRL: byte; //Interrupt Control Register
  1510. INTFLAGS: byte; //Interrupt Flags
  1511. TEMP: byte; //Temporary register
  1512. Reserved5: byte;
  1513. Reserved6: byte;
  1514. Reserved7: byte;
  1515. CNT: word; //Count Register
  1516. PER: word; //Period Register
  1517. COMP: word; //Compare Register
  1518. const
  1519. // RTC_PRESCALER
  1520. PRESCALERmask = $07;
  1521. PRESCALER_OFF = $00;
  1522. PRESCALER_DIV1 = $01;
  1523. PRESCALER_DIV2 = $02;
  1524. PRESCALER_DIV8 = $03;
  1525. PRESCALER_DIV16 = $04;
  1526. PRESCALER_DIV64 = $05;
  1527. PRESCALER_DIV256 = $06;
  1528. PRESCALER_DIV1024 = $07;
  1529. // Synchronization Busy Flag
  1530. SYNCBUSYbm = $01;
  1531. // RTC_COMPINTLVL
  1532. COMPINTLVLmask = $0C;
  1533. COMPINTLVL_OFF = $00;
  1534. COMPINTLVL_LO = $04;
  1535. COMPINTLVL_MED = $08;
  1536. COMPINTLVL_HI = $0C;
  1537. // RTC_OVFINTLVL
  1538. OVFINTLVLmask = $03;
  1539. OVFINTLVL_OFF = $00;
  1540. OVFINTLVL_LO = $01;
  1541. OVFINTLVL_MED = $02;
  1542. OVFINTLVL_HI = $03;
  1543. // Compare Match Interrupt Flag
  1544. COMPIFbm = $02;
  1545. // Overflow Interrupt Flag
  1546. OVFIFbm = $01;
  1547. end;
  1548. TTWI_MASTER = object //
  1549. CTRLA: byte; //Control Register A
  1550. CTRLB: byte; //Control Register B
  1551. CTRLC: byte; //Control Register C
  1552. STATUS: byte; //Status Register
  1553. BAUD: byte; //Baud Rate Control Register
  1554. ADDR: byte; //Address Register
  1555. DATA: byte; //Data Register
  1556. const
  1557. // INTLVL
  1558. INTLVLmask = $C0;
  1559. INTLVLOFF = $00;
  1560. INTLVLLO = $40;
  1561. INTLVLMED = $80;
  1562. INTLVLHI = $C0;
  1563. // Read Interrupt Enable
  1564. RIENbm = $20;
  1565. // Write Interrupt Enable
  1566. WIENbm = $10;
  1567. // Enable TWI Master
  1568. ENABLEbm = $08;
  1569. // TIMEOUT
  1570. TIMEOUTmask = $0C;
  1571. TIMEOUTDISABLED = $00;
  1572. TIMEOUT50US = $04;
  1573. TIMEOUT100US = $08;
  1574. TIMEOUT200US = $0C;
  1575. // Quick Command Enable
  1576. QCENbm = $02;
  1577. // Smart Mode Enable
  1578. SMENbm = $01;
  1579. // Acknowledge Action
  1580. ACKACTbm = $04;
  1581. // CMD
  1582. CMDmask = $03;
  1583. CMDNOACT = $00;
  1584. CMDREPSTART = $01;
  1585. CMDRECVTRANS = $02;
  1586. CMDSTOP = $03;
  1587. // Read Interrupt Flag
  1588. RIFbm = $80;
  1589. // Write Interrupt Flag
  1590. WIFbm = $40;
  1591. // Clock Hold
  1592. CLKHOLDbm = $20;
  1593. // Received Acknowledge
  1594. RXACKbm = $10;
  1595. // Arbitration Lost
  1596. ARBLOSTbm = $08;
  1597. // Bus Error
  1598. BUSERRbm = $04;
  1599. // BUSSTATE
  1600. BUSSTATEmask = $03;
  1601. BUSSTATEUNKNOWN = $00;
  1602. BUSSTATEIDLE = $01;
  1603. BUSSTATEOWNER = $02;
  1604. BUSSTATEBUSY = $03;
  1605. end;
  1606. TTWI_SLAVE = object //
  1607. CTRLA: byte; //Control Register A
  1608. CTRLB: byte; //Control Register B
  1609. STATUS: byte; //Status Register
  1610. ADDR: byte; //Address Register
  1611. DATA: byte; //Data Register
  1612. ADDRMASK: byte; //Address Mask Register
  1613. const
  1614. // INTLVL
  1615. INTLVLmask = $C0;
  1616. INTLVLOFF = $00;
  1617. INTLVLLO = $40;
  1618. INTLVLMED = $80;
  1619. INTLVLHI = $C0;
  1620. // Data Interrupt Enable
  1621. DIENbm = $20;
  1622. // Address/Stop Interrupt Enable
  1623. APIENbm = $10;
  1624. // Enable TWI Slave
  1625. ENABLEbm = $08;
  1626. // Stop Interrupt Enable
  1627. PIENbm = $04;
  1628. // Promiscuous Mode Enable
  1629. PMENbm = $02;
  1630. // Smart Mode Enable
  1631. SMENbm = $01;
  1632. // Acknowledge Action
  1633. ACKACTbm = $04;
  1634. // CMD
  1635. CMDmask = $03;
  1636. CMDNOACT = $00;
  1637. CMDCOMPTRANS = $02;
  1638. CMDRESPONSE = $03;
  1639. // Data Interrupt Flag
  1640. DIFbm = $80;
  1641. // Address/Stop Interrupt Flag
  1642. APIFbm = $40;
  1643. // Clock Hold
  1644. CLKHOLDbm = $20;
  1645. // Received Acknowledge
  1646. RXACKbm = $10;
  1647. // Collision
  1648. COLLbm = $08;
  1649. // Bus Error
  1650. BUSERRbm = $04;
  1651. // Read/Write Direction
  1652. DIRbm = $02;
  1653. // Slave Address or Stop
  1654. APbm = $01;
  1655. // Address Mask
  1656. ADDRMASK0bm = $02;
  1657. ADDRMASK1bm = $04;
  1658. ADDRMASK2bm = $08;
  1659. ADDRMASK3bm = $10;
  1660. ADDRMASK4bm = $20;
  1661. ADDRMASK5bm = $40;
  1662. ADDRMASK6bm = $80;
  1663. // Address Enable
  1664. ADDRENbm = $01;
  1665. end;
  1666. TTWI = object //Two-Wire Interface
  1667. CTRL: byte; //TWI Common Control Register
  1668. MASTER: TTWI_MASTER; //TWI master module
  1669. SLAVE: TTWI_SLAVE; //TWI slave module
  1670. const
  1671. // TWI_SDAHOLD
  1672. SDAHOLDmask = $06;
  1673. SDAHOLD_OFF = $00;
  1674. SDAHOLD_50NS = $02;
  1675. SDAHOLD_300NS = $04;
  1676. SDAHOLD_400NS = $06;
  1677. // External Driver Interface Enable
  1678. EDIENbm = $01;
  1679. end;
  1680. TUSB_EP = object //USB Endpoint
  1681. STATUS: byte; //Endpoint Status
  1682. CTRL: byte; //Endpoint Control
  1683. CNT: word; //USB Endpoint Counter
  1684. DATAPTR: word; //Data Pointer
  1685. AUXDATA: word; //Auxiliary Data
  1686. const
  1687. // Endpoint Stall Flag
  1688. STALLFbm = $80;
  1689. // CRC Error Flag
  1690. CRCbm = $80;
  1691. // Underflow Endpoint FLag
  1692. UNFbm = $40;
  1693. // Overflow Endpoint Flag for Output Endpoints
  1694. OVFbm = $40;
  1695. // Transaction Complete 0 Flag
  1696. TRNCOMPL0bm = $20;
  1697. // Transaction Complete 1 Flag
  1698. TRNCOMPL1bm = $10;
  1699. // SETUP Transaction Complete Flag
  1700. SETUPbm = $10;
  1701. // Bank Select
  1702. BANKbm = $08;
  1703. // Data Buffer 1 Not Acknowledge
  1704. BUSNACK1bm = $04;
  1705. // Data Buffer 0 Not Acknowledge
  1706. BUSNACK0bm = $02;
  1707. // Data Toggle
  1708. TOGGLEbm = $01;
  1709. // TYPE
  1710. TYPEmask = $C0;
  1711. TYPEDISABLE = $00;
  1712. TYPECONTROL = $40;
  1713. TYPEBULK = $80;
  1714. TYPEISOCHRONOUS = $C0;
  1715. // Multi Packet Transfer Enable
  1716. MULTIPKTbm = $20;
  1717. // Ping-Pong Enable
  1718. PINGPONGbm = $10;
  1719. // Interrupt Disable
  1720. INTDSBLbm = $08;
  1721. // Data Stall
  1722. STALLbm = $04;
  1723. // BUFSIZE
  1724. BUFSIZEmask = $07;
  1725. BUFSIZE8 = $00;
  1726. BUFSIZE16 = $01;
  1727. BUFSIZE32 = $02;
  1728. BUFSIZE64 = $03;
  1729. BUFSIZE128 = $04;
  1730. BUFSIZE256 = $05;
  1731. BUFSIZE512 = $06;
  1732. BUFSIZE1023 = $07;
  1733. end;
  1734. TUSB = object //Universal Serial Bus
  1735. CTRLA: byte; //Control Register A
  1736. CTRLB: byte; //Control Register B
  1737. STATUS: byte; //Status Register
  1738. ADDR: byte; //Address Register
  1739. FIFOWP: byte; //FIFO Write Pointer Register
  1740. FIFORP: byte; //FIFO Read Pointer Register
  1741. EPPTR: word; //Endpoint Configuration Table Pointer
  1742. INTCTRLA: byte; //Interrupt Control Register A
  1743. INTCTRLB: byte; //Interrupt Control Register B
  1744. INTFLAGSACLR: byte; //Clear Interrupt Flag Register A
  1745. INTFLAGSASET: byte; //Set Interrupt Flag Register A
  1746. INTFLAGSBCLR: byte; //Clear Interrupt Flag Register B
  1747. INTFLAGSBSET: byte; //Set Interrupt Flag Register B
  1748. Reserved14: byte;
  1749. Reserved15: byte;
  1750. Reserved16: byte;
  1751. Reserved17: byte;
  1752. Reserved18: byte;
  1753. Reserved19: byte;
  1754. Reserved20: byte;
  1755. Reserved21: byte;
  1756. Reserved22: byte;
  1757. Reserved23: byte;
  1758. Reserved24: byte;
  1759. Reserved25: byte;
  1760. Reserved26: byte;
  1761. Reserved27: byte;
  1762. Reserved28: byte;
  1763. Reserved29: byte;
  1764. Reserved30: byte;
  1765. Reserved31: byte;
  1766. Reserved32: byte;
  1767. Reserved33: byte;
  1768. Reserved34: byte;
  1769. Reserved35: byte;
  1770. Reserved36: byte;
  1771. Reserved37: byte;
  1772. Reserved38: byte;
  1773. Reserved39: byte;
  1774. Reserved40: byte;
  1775. Reserved41: byte;
  1776. Reserved42: byte;
  1777. Reserved43: byte;
  1778. Reserved44: byte;
  1779. Reserved45: byte;
  1780. Reserved46: byte;
  1781. Reserved47: byte;
  1782. Reserved48: byte;
  1783. Reserved49: byte;
  1784. Reserved50: byte;
  1785. Reserved51: byte;
  1786. Reserved52: byte;
  1787. Reserved53: byte;
  1788. Reserved54: byte;
  1789. Reserved55: byte;
  1790. Reserved56: byte;
  1791. Reserved57: byte;
  1792. CAL0: byte; //Calibration Byte 0
  1793. CAL1: byte; //Calibration Byte 1
  1794. const
  1795. // USB Enable
  1796. ENABLEbm = $80;
  1797. // Speed Select
  1798. SPEEDbm = $40;
  1799. // USB FIFO Enable
  1800. FIFOENbm = $20;
  1801. // Store Frame Number Enable
  1802. STFRNUMbm = $10;
  1803. // Maximum Endpoint Addresses
  1804. MAXEP0bm = $01;
  1805. MAXEP1bm = $02;
  1806. MAXEP2bm = $04;
  1807. MAXEP3bm = $08;
  1808. // Pull during Reset
  1809. PULLRSTbm = $10;
  1810. // Remote Wake-up
  1811. RWAKEUPbm = $04;
  1812. // Global NACK
  1813. GNACKbm = $02;
  1814. // Attach
  1815. ATTACHbm = $01;
  1816. // Upstream Resume
  1817. URESUMEbm = $08;
  1818. // Resume
  1819. RESUMEbm = $04;
  1820. // Bus Suspended
  1821. SUSPENDbm = $02;
  1822. // Bus Reset
  1823. BUSRSTbm = $01;
  1824. // Device Address
  1825. ADDR0bm = $01;
  1826. ADDR1bm = $02;
  1827. ADDR2bm = $04;
  1828. ADDR3bm = $08;
  1829. ADDR4bm = $10;
  1830. ADDR5bm = $20;
  1831. ADDR6bm = $40;
  1832. // FIFO Write Pointer
  1833. FIFOWP0bm = $01;
  1834. FIFOWP1bm = $02;
  1835. FIFOWP2bm = $04;
  1836. FIFOWP3bm = $08;
  1837. FIFOWP4bm = $10;
  1838. // FIFO Read Pointer
  1839. FIFORP0bm = $01;
  1840. FIFORP1bm = $02;
  1841. FIFORP2bm = $04;
  1842. FIFORP3bm = $08;
  1843. FIFORP4bm = $10;
  1844. // Start Of Frame Interrupt Enable
  1845. SOFIEbm = $80;
  1846. // Bus Event Interrupt Enable
  1847. BUSEVIEbm = $40;
  1848. // Bus Error Interrupt Enable
  1849. BUSERRIEbm = $20;
  1850. // STALL Interrupt Enable
  1851. STALLIEbm = $10;
  1852. // USB_INTLVL
  1853. INTLVLmask = $03;
  1854. INTLVL_OFF = $00;
  1855. INTLVL_LO = $01;
  1856. INTLVL_MED = $02;
  1857. INTLVL_HI = $03;
  1858. // Transaction Complete Interrupt Enable
  1859. TRNIEbm = $02;
  1860. // SETUP Transaction Complete Interrupt Enable
  1861. SETUPIEbm = $01;
  1862. // Start Of Frame Interrupt Flag
  1863. SOFIFbm = $80;
  1864. // Suspend Interrupt Flag
  1865. SUSPENDIFbm = $40;
  1866. // Resume Interrupt Flag
  1867. RESUMEIFbm = $20;
  1868. // Reset Interrupt Flag
  1869. RSTIFbm = $10;
  1870. // Isochronous CRC Error Interrupt Flag
  1871. CRCIFbm = $08;
  1872. // Underflow Interrupt Flag
  1873. UNFIFbm = $04;
  1874. // Overflow Interrupt Flag
  1875. OVFIFbm = $02;
  1876. // STALL Interrupt Flag
  1877. STALLIFbm = $01;
  1878. // Transaction Complete Interrupt Flag
  1879. TRNIFbm = $02;
  1880. // SETUP Transaction Complete Interrupt Flag
  1881. SETUPIFbm = $01;
  1882. end;
  1883. TUSB_EP_TABLE = object //USB Endpoint Table
  1884. EP0OUT: TUSB_EP; //Endpoint 0
  1885. EP0IN: TUSB_EP; //Endpoint 0
  1886. EP1OUT: TUSB_EP; //Endpoint 1
  1887. EP1IN: TUSB_EP; //Endpoint 1
  1888. EP2OUT: TUSB_EP; //Endpoint 2
  1889. EP2IN: TUSB_EP; //Endpoint 2
  1890. EP3OUT: TUSB_EP; //Endpoint 3
  1891. EP3IN: TUSB_EP; //Endpoint 3
  1892. EP4OUT: TUSB_EP; //Endpoint 4
  1893. EP4IN: TUSB_EP; //Endpoint 4
  1894. EP5OUT: TUSB_EP; //Endpoint 5
  1895. EP5IN: TUSB_EP; //Endpoint 5
  1896. EP6OUT: TUSB_EP; //Endpoint 6
  1897. EP6IN: TUSB_EP; //Endpoint 6
  1898. EP7OUT: TUSB_EP; //Endpoint 7
  1899. EP7IN: TUSB_EP; //Endpoint 7
  1900. EP8OUT: TUSB_EP; //Endpoint 8
  1901. EP8IN: TUSB_EP; //Endpoint 8
  1902. EP9OUT: TUSB_EP; //Endpoint 9
  1903. EP9IN: TUSB_EP; //Endpoint 9
  1904. EP10OUT: TUSB_EP; //Endpoint 10
  1905. EP10IN: TUSB_EP; //Endpoint 10
  1906. EP11OUT: TUSB_EP; //Endpoint 11
  1907. EP11IN: TUSB_EP; //Endpoint 11
  1908. EP12OUT: TUSB_EP; //Endpoint 12
  1909. EP12IN: TUSB_EP; //Endpoint 12
  1910. EP13OUT: TUSB_EP; //Endpoint 13
  1911. EP13IN: TUSB_EP; //Endpoint 13
  1912. EP14OUT: TUSB_EP; //Endpoint 14
  1913. EP14IN: TUSB_EP; //Endpoint 14
  1914. EP15OUT: TUSB_EP; //Endpoint 15
  1915. EP15IN: TUSB_EP; //Endpoint 15
  1916. Reserved256: byte;
  1917. Reserved257: byte;
  1918. Reserved258: byte;
  1919. Reserved259: byte;
  1920. Reserved260: byte;
  1921. Reserved261: byte;
  1922. Reserved262: byte;
  1923. Reserved263: byte;
  1924. Reserved264: byte;
  1925. Reserved265: byte;
  1926. Reserved266: byte;
  1927. Reserved267: byte;
  1928. Reserved268: byte;
  1929. Reserved269: byte;
  1930. Reserved270: byte;
  1931. Reserved271: byte;
  1932. FRAMENUML: byte; //Frame Number Low Byte
  1933. FRAMENUMH: byte; //Frame Number High Byte
  1934. end;
  1935. TPORT = object //I/O Ports
  1936. DIR: byte; //I/O Port Data Direction
  1937. DIRSET: byte; //I/O Port Data Direction Set
  1938. DIRCLR: byte; //I/O Port Data Direction Clear
  1939. DIRTGL: byte; //I/O Port Data Direction Toggle
  1940. OUT_: byte; //I/O Port Output
  1941. OUTSET: byte; //I/O Port Output Set
  1942. OUTCLR: byte; //I/O Port Output Clear
  1943. OUTTGL: byte; //I/O Port Output Toggle
  1944. IN_: byte; //I/O port Input
  1945. INTCTRL: byte; //Interrupt Control Register
  1946. INT0MASK: byte; //Port Interrupt 0 Mask
  1947. INT1MASK: byte; //Port Interrupt 1 Mask
  1948. INTFLAGS: byte; //Interrupt Flag Register
  1949. Reserved13: byte;
  1950. REMAP: byte; //I/O Port Pin Remap Register
  1951. Reserved15: byte;
  1952. PIN0CTRL: byte; //Pin 0 Control Register
  1953. PIN1CTRL: byte; //Pin 1 Control Register
  1954. PIN2CTRL: byte; //Pin 2 Control Register
  1955. PIN3CTRL: byte; //Pin 3 Control Register
  1956. PIN4CTRL: byte; //Pin 4 Control Register
  1957. PIN5CTRL: byte; //Pin 5 Control Register
  1958. PIN6CTRL: byte; //Pin 6 Control Register
  1959. PIN7CTRL: byte; //Pin 7 Control Register
  1960. const
  1961. // PORT_INT1LVL
  1962. INT1LVLmask = $0C;
  1963. INT1LVL_OFF = $00;
  1964. INT1LVL_LO = $04;
  1965. INT1LVL_MED = $08;
  1966. INT1LVL_HI = $0C;
  1967. // PORT_INT0LVL
  1968. INT0LVLmask = $03;
  1969. INT0LVL_OFF = $00;
  1970. INT0LVL_LO = $01;
  1971. INT0LVL_MED = $02;
  1972. INT0LVL_HI = $03;
  1973. // Port Interrupt 1 Flag
  1974. INT1IFbm = $02;
  1975. // Port Interrupt 0 Flag
  1976. INT0IFbm = $01;
  1977. // SPI
  1978. SPIbm = $20;
  1979. // USART0
  1980. USART0bm = $10;
  1981. // Timer/Counter 0 Output Compare D
  1982. TC0Dbm = $08;
  1983. // Timer/Counter 0 Output Compare C
  1984. TC0Cbm = $04;
  1985. // Timer/Counter 0 Output Compare B
  1986. TC0Bbm = $02;
  1987. // Timer/Counter 0 Output Compare A
  1988. TC0Abm = $01;
  1989. // Slew Rate Enable
  1990. SRLENbm = $80;
  1991. // Inverted I/O Enable
  1992. INVENbm = $40;
  1993. // PORT_OPC
  1994. OPCmask = $38;
  1995. OPC_TOTEM = $00;
  1996. OPC_BUSKEEPER = $08;
  1997. OPC_PULLDOWN = $10;
  1998. OPC_PULLUP = $18;
  1999. OPC_WIREDOR = $20;
  2000. OPC_WIREDAND = $28;
  2001. OPC_WIREDORPULL = $30;
  2002. OPC_WIREDANDPULL = $38;
  2003. // PORT_ISC
  2004. ISCmask = $07;
  2005. ISC_BOTHEDGES = $00;
  2006. ISC_RISING = $01;
  2007. ISC_FALLING = $02;
  2008. ISC_LEVEL = $03;
  2009. ISC_INPUT_DISABLE = $07;
  2010. end;
  2011. TTC0 = object //16-bit Timer/Counter 0
  2012. CTRLA: byte; //Control Register A
  2013. CTRLB: byte; //Control Register B
  2014. CTRLC: byte; //Control register C
  2015. CTRLD: byte; //Control Register D
  2016. CTRLE: byte; //Control Register E
  2017. Reserved5: byte;
  2018. INTCTRLA: byte; //Interrupt Control Register A
  2019. INTCTRLB: byte; //Interrupt Control Register B
  2020. CTRLFCLR: byte; //Control Register F Clear
  2021. CTRLFSET: byte; //Control Register F Set
  2022. CTRLGCLR: byte; //Control Register G Clear
  2023. CTRLGSET: byte; //Control Register G Set
  2024. INTFLAGS: byte; //Interrupt Flag Register
  2025. Reserved13: byte;
  2026. Reserved14: byte;
  2027. TEMP: byte; //Temporary Register For 16-bit Access
  2028. Reserved16: byte;
  2029. Reserved17: byte;
  2030. Reserved18: byte;
  2031. Reserved19: byte;
  2032. Reserved20: byte;
  2033. Reserved21: byte;
  2034. Reserved22: byte;
  2035. Reserved23: byte;
  2036. Reserved24: byte;
  2037. Reserved25: byte;
  2038. Reserved26: byte;
  2039. Reserved27: byte;
  2040. Reserved28: byte;
  2041. Reserved29: byte;
  2042. Reserved30: byte;
  2043. Reserved31: byte;
  2044. CNT: word; //Count
  2045. Reserved34: byte;
  2046. Reserved35: byte;
  2047. Reserved36: byte;
  2048. Reserved37: byte;
  2049. PER: word; //Period
  2050. CCA: word; //Compare or Capture A
  2051. CCB: word; //Compare or Capture B
  2052. CCC: word; //Compare or Capture C
  2053. CCD: word; //Compare or Capture D
  2054. Reserved48: byte;
  2055. Reserved49: byte;
  2056. Reserved50: byte;
  2057. Reserved51: byte;
  2058. Reserved52: byte;
  2059. Reserved53: byte;
  2060. PERBUF: word; //Period Buffer
  2061. CCABUF: word; //Compare Or Capture A Buffer
  2062. CCBBUF: word; //Compare Or Capture B Buffer
  2063. CCCBUF: word; //Compare Or Capture C Buffer
  2064. CCDBUF: word; //Compare Or Capture D Buffer
  2065. const
  2066. // TC_CLKSEL
  2067. CLKSELmask = $0F;
  2068. CLKSEL_OFF = $00;
  2069. CLKSEL_DIV1 = $01;
  2070. CLKSEL_DIV2 = $02;
  2071. CLKSEL_DIV4 = $03;
  2072. CLKSEL_DIV8 = $04;
  2073. CLKSEL_DIV64 = $05;
  2074. CLKSEL_DIV256 = $06;
  2075. CLKSEL_DIV1024 = $07;
  2076. CLKSEL_EVCH0 = $08;
  2077. CLKSEL_EVCH1 = $09;
  2078. CLKSEL_EVCH2 = $0A;
  2079. CLKSEL_EVCH3 = $0B;
  2080. CLKSEL_EVCH4 = $0C;
  2081. CLKSEL_EVCH5 = $0D;
  2082. CLKSEL_EVCH6 = $0E;
  2083. CLKSEL_EVCH7 = $0F;
  2084. // Compare or Capture D Enable
  2085. CCDENbm = $80;
  2086. // Compare or Capture C Enable
  2087. CCCENbm = $40;
  2088. // Compare or Capture B Enable
  2089. CCBENbm = $20;
  2090. // Compare or Capture A Enable
  2091. CCAENbm = $10;
  2092. // TC_WGMODE
  2093. WGMODEmask = $07;
  2094. WGMODE_NORMAL = $00;
  2095. WGMODE_FRQ = $01;
  2096. WGMODE_SINGLESLOPE = $03;
  2097. WGMODE_SS = $03;
  2098. WGMODE_DSTOP = $05;
  2099. WGMODE_DS_T = $05;
  2100. WGMODE_DSBOTH = $06;
  2101. WGMODE_DS_TB = $06;
  2102. WGMODE_DSBOTTOM = $07;
  2103. WGMODE_DS_B = $07;
  2104. // Compare D Output Value
  2105. CMPDbm = $08;
  2106. // Compare C Output Value
  2107. CMPCbm = $04;
  2108. // Compare B Output Value
  2109. CMPBbm = $02;
  2110. // Compare A Output Value
  2111. CMPAbm = $01;
  2112. // TC_EVACT
  2113. EVACTmask = $E0;
  2114. EVACT_OFF = $00;
  2115. EVACT_CAPT = $20;
  2116. EVACT_UPDOWN = $40;
  2117. EVACT_QDEC = $60;
  2118. EVACT_RESTART = $80;
  2119. EVACT_FRQ = $A0;
  2120. EVACT_PW = $C0;
  2121. // Event Delay
  2122. EVDLYbm = $10;
  2123. // TC_EVSEL
  2124. EVSELmask = $0F;
  2125. EVSEL_OFF = $00;
  2126. EVSEL_CH0 = $08;
  2127. EVSEL_CH1 = $09;
  2128. EVSEL_CH2 = $0A;
  2129. EVSEL_CH3 = $0B;
  2130. EVSEL_CH4 = $0C;
  2131. EVSEL_CH5 = $0D;
  2132. EVSEL_CH6 = $0E;
  2133. EVSEL_CH7 = $0F;
  2134. // TC_BYTEM
  2135. BYTEMmask = $03;
  2136. BYTEM_NORMAL = $00;
  2137. BYTEM_BYTEMODE = $01;
  2138. BYTEM_SPLITMODE = $02;
  2139. // TC_ERRINTLVL
  2140. ERRINTLVLmask = $0C;
  2141. ERRINTLVL_OFF = $00;
  2142. ERRINTLVL_LO = $04;
  2143. ERRINTLVL_MED = $08;
  2144. ERRINTLVL_HI = $0C;
  2145. // TC_OVFINTLVL
  2146. OVFINTLVLmask = $03;
  2147. OVFINTLVL_OFF = $00;
  2148. OVFINTLVL_LO = $01;
  2149. OVFINTLVL_MED = $02;
  2150. OVFINTLVL_HI = $03;
  2151. // TC_CCDINTLVL
  2152. CCDINTLVLmask = $C0;
  2153. CCDINTLVL_OFF = $00;
  2154. CCDINTLVL_LO = $40;
  2155. CCDINTLVL_MED = $80;
  2156. CCDINTLVL_HI = $C0;
  2157. // TC_CCCINTLVL
  2158. CCCINTLVLmask = $30;
  2159. CCCINTLVL_OFF = $00;
  2160. CCCINTLVL_LO = $10;
  2161. CCCINTLVL_MED = $20;
  2162. CCCINTLVL_HI = $30;
  2163. // TC_CCBINTLVL
  2164. CCBINTLVLmask = $0C;
  2165. CCBINTLVL_OFF = $00;
  2166. CCBINTLVL_LO = $04;
  2167. CCBINTLVL_MED = $08;
  2168. CCBINTLVL_HI = $0C;
  2169. // TC_CCAINTLVL
  2170. CCAINTLVLmask = $03;
  2171. CCAINTLVL_OFF = $00;
  2172. CCAINTLVL_LO = $01;
  2173. CCAINTLVL_MED = $02;
  2174. CCAINTLVL_HI = $03;
  2175. // Command
  2176. CMD0bm = $04;
  2177. CMD1bm = $08;
  2178. // Lock Update
  2179. LUPDbm = $02;
  2180. // Direction
  2181. DIRbm = $01;
  2182. // Compare or Capture D Buffer Valid
  2183. CCDBVbm = $10;
  2184. // Compare or Capture C Buffer Valid
  2185. CCCBVbm = $08;
  2186. // Compare or Capture B Buffer Valid
  2187. CCBBVbm = $04;
  2188. // Compare or Capture A Buffer Valid
  2189. CCABVbm = $02;
  2190. // Period Buffer Valid
  2191. PERBVbm = $01;
  2192. // Compare or Capture D Interrupt Flag
  2193. CCDIFbm = $80;
  2194. // Compare or Capture C Interrupt Flag
  2195. CCCIFbm = $40;
  2196. // Compare or Capture B Interrupt Flag
  2197. CCBIFbm = $20;
  2198. // Compare or Capture A Interrupt Flag
  2199. CCAIFbm = $10;
  2200. // Error Interrupt Flag
  2201. ERRIFbm = $02;
  2202. // Overflow Interrupt Flag
  2203. OVFIFbm = $01;
  2204. end;
  2205. TTC1 = object //16-bit Timer/Counter 1
  2206. CTRLA: byte; //Control Register A
  2207. CTRLB: byte; //Control Register B
  2208. CTRLC: byte; //Control register C
  2209. CTRLD: byte; //Control Register D
  2210. CTRLE: byte; //Control Register E
  2211. Reserved5: byte;
  2212. INTCTRLA: byte; //Interrupt Control Register A
  2213. INTCTRLB: byte; //Interrupt Control Register B
  2214. CTRLFCLR: byte; //Control Register F Clear
  2215. CTRLFSET: byte; //Control Register F Set
  2216. CTRLGCLR: byte; //Control Register G Clear
  2217. CTRLGSET: byte; //Control Register G Set
  2218. INTFLAGS: byte; //Interrupt Flag Register
  2219. Reserved13: byte;
  2220. Reserved14: byte;
  2221. TEMP: byte; //Temporary Register For 16-bit Access
  2222. Reserved16: byte;
  2223. Reserved17: byte;
  2224. Reserved18: byte;
  2225. Reserved19: byte;
  2226. Reserved20: byte;
  2227. Reserved21: byte;
  2228. Reserved22: byte;
  2229. Reserved23: byte;
  2230. Reserved24: byte;
  2231. Reserved25: byte;
  2232. Reserved26: byte;
  2233. Reserved27: byte;
  2234. Reserved28: byte;
  2235. Reserved29: byte;
  2236. Reserved30: byte;
  2237. Reserved31: byte;
  2238. CNT: word; //Count
  2239. Reserved34: byte;
  2240. Reserved35: byte;
  2241. Reserved36: byte;
  2242. Reserved37: byte;
  2243. PER: word; //Period
  2244. CCA: word; //Compare or Capture A
  2245. CCB: word; //Compare or Capture B
  2246. Reserved44: byte;
  2247. Reserved45: byte;
  2248. Reserved46: byte;
  2249. Reserved47: byte;
  2250. Reserved48: byte;
  2251. Reserved49: byte;
  2252. Reserved50: byte;
  2253. Reserved51: byte;
  2254. Reserved52: byte;
  2255. Reserved53: byte;
  2256. PERBUF: word; //Period Buffer
  2257. CCABUF: word; //Compare Or Capture A Buffer
  2258. CCBBUF: word; //Compare Or Capture B Buffer
  2259. const
  2260. // TC_CLKSEL
  2261. CLKSELmask = $0F;
  2262. CLKSEL_OFF = $00;
  2263. CLKSEL_DIV1 = $01;
  2264. CLKSEL_DIV2 = $02;
  2265. CLKSEL_DIV4 = $03;
  2266. CLKSEL_DIV8 = $04;
  2267. CLKSEL_DIV64 = $05;
  2268. CLKSEL_DIV256 = $06;
  2269. CLKSEL_DIV1024 = $07;
  2270. CLKSEL_EVCH0 = $08;
  2271. CLKSEL_EVCH1 = $09;
  2272. CLKSEL_EVCH2 = $0A;
  2273. CLKSEL_EVCH3 = $0B;
  2274. CLKSEL_EVCH4 = $0C;
  2275. CLKSEL_EVCH5 = $0D;
  2276. CLKSEL_EVCH6 = $0E;
  2277. CLKSEL_EVCH7 = $0F;
  2278. // Compare or Capture B Enable
  2279. CCBENbm = $20;
  2280. // Compare or Capture A Enable
  2281. CCAENbm = $10;
  2282. // TC_WGMODE
  2283. WGMODEmask = $07;
  2284. WGMODE_NORMAL = $00;
  2285. WGMODE_FRQ = $01;
  2286. WGMODE_SINGLESLOPE = $03;
  2287. WGMODE_SS = $03;
  2288. WGMODE_DSTOP = $05;
  2289. WGMODE_DS_T = $05;
  2290. WGMODE_DSBOTH = $06;
  2291. WGMODE_DS_TB = $06;
  2292. WGMODE_DSBOTTOM = $07;
  2293. WGMODE_DS_B = $07;
  2294. // Compare B Output Value
  2295. CMPBbm = $02;
  2296. // Compare A Output Value
  2297. CMPAbm = $01;
  2298. // TC_EVACT
  2299. EVACTmask = $E0;
  2300. EVACT_OFF = $00;
  2301. EVACT_CAPT = $20;
  2302. EVACT_UPDOWN = $40;
  2303. EVACT_QDEC = $60;
  2304. EVACT_RESTART = $80;
  2305. EVACT_FRQ = $A0;
  2306. EVACT_PW = $C0;
  2307. // Event Delay
  2308. EVDLYbm = $10;
  2309. // TC_EVSEL
  2310. EVSELmask = $0F;
  2311. EVSEL_OFF = $00;
  2312. EVSEL_CH0 = $08;
  2313. EVSEL_CH1 = $09;
  2314. EVSEL_CH2 = $0A;
  2315. EVSEL_CH3 = $0B;
  2316. EVSEL_CH4 = $0C;
  2317. EVSEL_CH5 = $0D;
  2318. EVSEL_CH6 = $0E;
  2319. EVSEL_CH7 = $0F;
  2320. // Byte Mode
  2321. BYTEMbm = $01;
  2322. // TC_ERRINTLVL
  2323. ERRINTLVLmask = $0C;
  2324. ERRINTLVL_OFF = $00;
  2325. ERRINTLVL_LO = $04;
  2326. ERRINTLVL_MED = $08;
  2327. ERRINTLVL_HI = $0C;
  2328. // TC_OVFINTLVL
  2329. OVFINTLVLmask = $03;
  2330. OVFINTLVL_OFF = $00;
  2331. OVFINTLVL_LO = $01;
  2332. OVFINTLVL_MED = $02;
  2333. OVFINTLVL_HI = $03;
  2334. // TC_CCBINTLVL
  2335. CCBINTLVLmask = $0C;
  2336. CCBINTLVL_OFF = $00;
  2337. CCBINTLVL_LO = $04;
  2338. CCBINTLVL_MED = $08;
  2339. CCBINTLVL_HI = $0C;
  2340. // TC_CCAINTLVL
  2341. CCAINTLVLmask = $03;
  2342. CCAINTLVL_OFF = $00;
  2343. CCAINTLVL_LO = $01;
  2344. CCAINTLVL_MED = $02;
  2345. CCAINTLVL_HI = $03;
  2346. // Command
  2347. CMD0bm = $04;
  2348. CMD1bm = $08;
  2349. // Lock Update
  2350. LUPDbm = $02;
  2351. // Direction
  2352. DIRbm = $01;
  2353. // Compare or Capture B Buffer Valid
  2354. CCBBVbm = $04;
  2355. // Compare or Capture A Buffer Valid
  2356. CCABVbm = $02;
  2357. // Period Buffer Valid
  2358. PERBVbm = $01;
  2359. // Compare or Capture B Interrupt Flag
  2360. CCBIFbm = $20;
  2361. // Compare or Capture A Interrupt Flag
  2362. CCAIFbm = $10;
  2363. // Error Interrupt Flag
  2364. ERRIFbm = $02;
  2365. // Overflow Interrupt Flag
  2366. OVFIFbm = $01;
  2367. end;
  2368. TTC2 = object //16-bit Timer/Counter type 2
  2369. CTRLA: byte; //Control Register A
  2370. CTRLB: byte; //Control Register B
  2371. CTRLC: byte; //Control register C
  2372. Reserved3: byte;
  2373. CTRLE: byte; //Control Register E
  2374. Reserved5: byte;
  2375. INTCTRLA: byte; //Interrupt Control Register A
  2376. INTCTRLB: byte; //Interrupt Control Register B
  2377. Reserved8: byte;
  2378. CTRLF: byte; //Control Register F
  2379. Reserved10: byte;
  2380. Reserved11: byte;
  2381. INTFLAGS: byte; //Interrupt Flag Register
  2382. Reserved13: byte;
  2383. Reserved14: byte;
  2384. Reserved15: byte;
  2385. Reserved16: byte;
  2386. Reserved17: byte;
  2387. Reserved18: byte;
  2388. Reserved19: byte;
  2389. Reserved20: byte;
  2390. Reserved21: byte;
  2391. Reserved22: byte;
  2392. Reserved23: byte;
  2393. Reserved24: byte;
  2394. Reserved25: byte;
  2395. Reserved26: byte;
  2396. Reserved27: byte;
  2397. Reserved28: byte;
  2398. Reserved29: byte;
  2399. Reserved30: byte;
  2400. Reserved31: byte;
  2401. LCNT: byte; //Low Byte Count
  2402. HCNT: byte; //High Byte Count
  2403. Reserved34: byte;
  2404. Reserved35: byte;
  2405. Reserved36: byte;
  2406. Reserved37: byte;
  2407. LPER: byte; //Low Byte Period
  2408. HPER: byte; //High Byte Period
  2409. LCMPA: byte; //Low Byte Compare A
  2410. HCMPA: byte; //High Byte Compare A
  2411. LCMPB: byte; //Low Byte Compare B
  2412. HCMPB: byte; //High Byte Compare B
  2413. LCMPC: byte; //Low Byte Compare C
  2414. HCMPC: byte; //High Byte Compare C
  2415. LCMPD: byte; //Low Byte Compare D
  2416. HCMPD: byte; //High Byte Compare D
  2417. const
  2418. // TC2_CLKSEL
  2419. CLKSELmask = $0F;
  2420. CLKSEL_OFF = $00;
  2421. CLKSEL_DIV1 = $01;
  2422. CLKSEL_DIV2 = $02;
  2423. CLKSEL_DIV4 = $03;
  2424. CLKSEL_DIV8 = $04;
  2425. CLKSEL_DIV64 = $05;
  2426. CLKSEL_DIV256 = $06;
  2427. CLKSEL_DIV1024 = $07;
  2428. CLKSEL_EVCH0 = $08;
  2429. CLKSEL_EVCH1 = $09;
  2430. CLKSEL_EVCH2 = $0A;
  2431. CLKSEL_EVCH3 = $0B;
  2432. CLKSEL_EVCH4 = $0C;
  2433. CLKSEL_EVCH5 = $0D;
  2434. CLKSEL_EVCH6 = $0E;
  2435. CLKSEL_EVCH7 = $0F;
  2436. // High Byte Compare D Enable
  2437. HCMPDENbm = $80;
  2438. // High Byte Compare C Enable
  2439. HCMPCENbm = $40;
  2440. // High Byte Compare B Enable
  2441. HCMPBENbm = $20;
  2442. // High Byte Compare A Enable
  2443. HCMPAENbm = $10;
  2444. // Low Byte Compare D Enable
  2445. LCMPDENbm = $08;
  2446. // Low Byte Compare C Enable
  2447. LCMPCENbm = $04;
  2448. // Low Byte Compare B Enable
  2449. LCMPBENbm = $02;
  2450. // Low Byte Compare A Enable
  2451. LCMPAENbm = $01;
  2452. // High Byte Compare D Output Value
  2453. HCMPDbm = $80;
  2454. // High Byte Compare C Output Value
  2455. HCMPCbm = $40;
  2456. // High Byte Compare B Output Value
  2457. HCMPBbm = $20;
  2458. // High Byte Compare A Output Value
  2459. HCMPAbm = $10;
  2460. // Low Byte Compare D Output Value
  2461. LCMPDbm = $08;
  2462. // Low Byte Compare C Output Value
  2463. LCMPCbm = $04;
  2464. // Low Byte Compare B Output Value
  2465. LCMPBbm = $02;
  2466. // Low Byte Compare A Output Value
  2467. LCMPAbm = $01;
  2468. // TC2_BYTEM
  2469. BYTEMmask = $03;
  2470. BYTEM_NORMAL = $00;
  2471. BYTEM_BYTEMODE = $01;
  2472. BYTEM_SPLITMODE = $02;
  2473. // TC2_HUNFINTLVL
  2474. HUNFINTLVLmask = $0C;
  2475. HUNFINTLVL_OFF = $00;
  2476. HUNFINTLVL_LO = $04;
  2477. HUNFINTLVL_MED = $08;
  2478. HUNFINTLVL_HI = $0C;
  2479. // TC2_LUNFINTLVL
  2480. LUNFINTLVLmask = $03;
  2481. LUNFINTLVL_OFF = $00;
  2482. LUNFINTLVL_LO = $01;
  2483. LUNFINTLVL_MED = $02;
  2484. LUNFINTLVL_HI = $03;
  2485. // TC2_LCMPDINTLVL
  2486. LCMPDINTLVLmask = $C0;
  2487. LCMPDINTLVL_OFF = $00;
  2488. LCMPDINTLVL_LO = $40;
  2489. LCMPDINTLVL_MED = $80;
  2490. LCMPDINTLVL_HI = $C0;
  2491. // TC2_LCMPCINTLVL
  2492. LCMPCINTLVLmask = $30;
  2493. LCMPCINTLVL_OFF = $00;
  2494. LCMPCINTLVL_LO = $10;
  2495. LCMPCINTLVL_MED = $20;
  2496. LCMPCINTLVL_HI = $30;
  2497. // TC2_LCMPBINTLVL
  2498. LCMPBINTLVLmask = $0C;
  2499. LCMPBINTLVL_OFF = $00;
  2500. LCMPBINTLVL_LO = $04;
  2501. LCMPBINTLVL_MED = $08;
  2502. LCMPBINTLVL_HI = $0C;
  2503. // TC2_LCMPAINTLVL
  2504. LCMPAINTLVLmask = $03;
  2505. LCMPAINTLVL_OFF = $00;
  2506. LCMPAINTLVL_LO = $01;
  2507. LCMPAINTLVL_MED = $02;
  2508. LCMPAINTLVL_HI = $03;
  2509. // TC2_CMD
  2510. CMDmask = $0C;
  2511. CMD_NONE = $00;
  2512. CMD_RESTART = $08;
  2513. CMD_RESET = $0C;
  2514. // TC2_CMDEN
  2515. CMDENmask = $03;
  2516. CMDEN_LOW = $01;
  2517. CMDEN_HIGH = $02;
  2518. CMDEN_BOTH = $03;
  2519. // Low Byte Compare D Interrupt Flag
  2520. LCMPDIFbm = $80;
  2521. // Low Byte Compare C Interrupt Flag
  2522. LCMPCIFbm = $40;
  2523. // Low Byte Compare B Interrupt Flag
  2524. LCMPBIFbm = $20;
  2525. // Low Byte Compare A Interrupt Flag
  2526. LCMPAIFbm = $10;
  2527. // High Byte Underflow Interrupt Flag
  2528. HUNFIFbm = $02;
  2529. // Low Byte Underflow Interrupt Flag
  2530. LUNFIFbm = $01;
  2531. end;
  2532. TAWEX = object //Advanced Waveform Extension
  2533. CTRL: byte; //Control Register
  2534. Reserved1: byte;
  2535. FDEMASK: byte; //Fault Detection Event Mask
  2536. FDCTRL: byte; //Fault Detection Control Register
  2537. STATUS: byte; //Status Register
  2538. STATUSSET: byte; //Status Set Register
  2539. DTBOTH: byte; //Dead Time Both Sides
  2540. DTBOTHBUF: byte; //Dead Time Both Sides Buffer
  2541. DTLS: byte; //Dead Time Low Side
  2542. DTHS: byte; //Dead Time High Side
  2543. DTLSBUF: byte; //Dead Time Low Side Buffer
  2544. DTHSBUF: byte; //Dead Time High Side Buffer
  2545. OUTOVEN: byte; //Output Override Enable
  2546. const
  2547. // Pattern Generation Mode
  2548. PGMbm = $20;
  2549. // Common Waveform Channel Mode
  2550. CWCMbm = $10;
  2551. // Dead Time Insertion Compare Channel D Enable
  2552. DTICCDENbm = $08;
  2553. // Dead Time Insertion Compare Channel C Enable
  2554. DTICCCENbm = $04;
  2555. // Dead Time Insertion Compare Channel B Enable
  2556. DTICCBENbm = $02;
  2557. // Dead Time Insertion Compare Channel A Enable
  2558. DTICCAENbm = $01;
  2559. // Fault Detect on Disable Break Disable
  2560. FDDBDbm = $10;
  2561. // Fault Detect Mode
  2562. FDMODEbm = $04;
  2563. // AWEX_FDACT
  2564. FDACTmask = $03;
  2565. FDACT_NONE = $00;
  2566. FDACT_CLEAROE = $01;
  2567. FDACT_CLEARDIR = $03;
  2568. // Fault Detect Flag
  2569. FDFbm = $04;
  2570. // Dead Time High Side Buffer Valid
  2571. DTHSBUFVbm = $02;
  2572. // Dead Time Low Side Buffer Valid
  2573. DTLSBUFVbm = $01;
  2574. end;
  2575. THIRES = object //High-Resolution Extension
  2576. CTRLA: byte; //Control Register
  2577. const
  2578. // High Resolution Plus
  2579. HRPLUSbm = $04;
  2580. // HIRES_HREN
  2581. HRENmask = $03;
  2582. HREN_NONE = $00;
  2583. HREN_TC0 = $01;
  2584. HREN_TC1 = $02;
  2585. HREN_BOTH = $03;
  2586. end;
  2587. TUSART = object //Universal Synchronous/Asynchronous Receiver/Transmitter
  2588. DATA: byte; //Data Register
  2589. STATUS: byte; //Status Register
  2590. Reserved2: byte;
  2591. CTRLA: byte; //Control Register A
  2592. CTRLB: byte; //Control Register B
  2593. CTRLC: byte; //Control Register C
  2594. BAUDCTRLA: byte; //Baud Rate Control Register A
  2595. BAUDCTRLB: byte; //Baud Rate Control Register B
  2596. const
  2597. // Receive Interrupt Flag
  2598. RXCIFbm = $80;
  2599. // Transmit Interrupt Flag
  2600. TXCIFbm = $40;
  2601. // Data Register Empty Flag
  2602. DREIFbm = $20;
  2603. // Frame Error
  2604. FERRbm = $10;
  2605. // Buffer Overflow
  2606. BUFOVFbm = $08;
  2607. // Parity Error
  2608. PERRbm = $04;
  2609. // Receive Bit 8
  2610. RXB8bm = $01;
  2611. // USART_RXCINTLVL
  2612. RXCINTLVLmask = $30;
  2613. RXCINTLVL_OFF = $00;
  2614. RXCINTLVL_LO = $10;
  2615. RXCINTLVL_MED = $20;
  2616. RXCINTLVL_HI = $30;
  2617. // USART_TXCINTLVL
  2618. TXCINTLVLmask = $0C;
  2619. TXCINTLVL_OFF = $00;
  2620. TXCINTLVL_LO = $04;
  2621. TXCINTLVL_MED = $08;
  2622. TXCINTLVL_HI = $0C;
  2623. // USART_DREINTLVL
  2624. DREINTLVLmask = $03;
  2625. DREINTLVL_OFF = $00;
  2626. DREINTLVL_LO = $01;
  2627. DREINTLVL_MED = $02;
  2628. DREINTLVL_HI = $03;
  2629. // Receiver Enable
  2630. RXENbm = $10;
  2631. // Transmitter Enable
  2632. TXENbm = $08;
  2633. // Double transmission speed
  2634. CLK2Xbm = $04;
  2635. // Multi-processor Communication Mode
  2636. MPCMbm = $02;
  2637. // Transmit bit 8
  2638. TXB8bm = $01;
  2639. // USART_CMODE
  2640. CMODEmask = $C0;
  2641. CMODE_ASYNCHRONOUS = $00;
  2642. CMODE_SYNCHRONOUS = $40;
  2643. CMODE_IRDA = $80;
  2644. CMODE_MSPI = $C0;
  2645. // USART_PMODE
  2646. PMODEmask = $30;
  2647. PMODE_DISABLED = $00;
  2648. PMODE_EVEN = $20;
  2649. PMODE_ODD = $30;
  2650. // Stop Bit Mode
  2651. SBMODEbm = $08;
  2652. // USART_CHSIZE
  2653. CHSIZEmask = $07;
  2654. CHSIZE_5BIT = $00;
  2655. CHSIZE_6BIT = $01;
  2656. CHSIZE_7BIT = $02;
  2657. CHSIZE_8BIT = $03;
  2658. CHSIZE_9BIT = $07;
  2659. // Baud Rate Scale
  2660. BSCALE0bm = $10;
  2661. BSCALE1bm = $20;
  2662. BSCALE2bm = $40;
  2663. BSCALE3bm = $80;
  2664. end;
  2665. TSPI = object //Serial Peripheral Interface
  2666. CTRL: byte; //Control Register
  2667. INTCTRL: byte; //Interrupt Control Register
  2668. STATUS: byte; //Status Register
  2669. DATA: byte; //Data Register
  2670. const
  2671. // Enable Double Speed
  2672. CLK2Xbm = $80;
  2673. // Enable Module
  2674. ENABLEbm = $40;
  2675. // Data Order Setting
  2676. DORDbm = $20;
  2677. // Master Operation Enable
  2678. MASTERbm = $10;
  2679. // SPI_MODE
  2680. MODEmask = $0C;
  2681. MODE_0 = $00;
  2682. MODE_1 = $04;
  2683. MODE_2 = $08;
  2684. MODE_3 = $0C;
  2685. // SPI_PRESCALER
  2686. PRESCALERmask = $03;
  2687. PRESCALER_DIV4 = $00;
  2688. PRESCALER_DIV16 = $01;
  2689. PRESCALER_DIV64 = $02;
  2690. PRESCALER_DIV128 = $03;
  2691. // SPI_INTLVL
  2692. INTLVLmask = $03;
  2693. INTLVL_OFF = $00;
  2694. INTLVL_LO = $01;
  2695. INTLVL_MED = $02;
  2696. INTLVL_HI = $03;
  2697. // Interrupt Flag
  2698. IFbm = $80;
  2699. // Write Collision
  2700. WRCOLbm = $40;
  2701. end;
  2702. TIRCOM = object //IR Communication Module
  2703. CTRL: byte; //Control Register
  2704. TXPLCTRL: byte; //IrDA Transmitter Pulse Length Control Register
  2705. RXPLCTRL: byte; //IrDA Receiver Pulse Length Control Register
  2706. const
  2707. // IRDA_EVSEL
  2708. EVSELmask = $0F;
  2709. EVSEL_OFF = $00;
  2710. EVSEL_0 = $08;
  2711. EVSEL_1 = $09;
  2712. EVSEL_2 = $0A;
  2713. EVSEL_3 = $0B;
  2714. EVSEL_4 = $0C;
  2715. EVSEL_5 = $0D;
  2716. EVSEL_6 = $0E;
  2717. EVSEL_7 = $0F;
  2718. end;
  2719. TNVM_FUSES = object //Fuses
  2720. FUSEBYTE0: byte; //JTAG User ID
  2721. FUSEBYTE1: byte; //Watchdog Configuration
  2722. FUSEBYTE2: byte; //Reset Configuration
  2723. Reserved3: byte;
  2724. FUSEBYTE4: byte; //Start-up Configuration
  2725. FUSEBYTE5: byte; //EESAVE and BOD Level
  2726. const
  2727. // WDWPER
  2728. WDWPERmask = $F0;
  2729. WDWPER_8CLK = $00;
  2730. WDWPER_16CLK = $10;
  2731. WDWPER_32CLK = $20;
  2732. WDWPER_64CLK = $30;
  2733. WDWPER_128CLK = $40;
  2734. WDWPER_256CLK = $50;
  2735. WDWPER_512CLK = $60;
  2736. WDWPER_1KCLK = $70;
  2737. WDWPER_2KCLK = $80;
  2738. WDWPER_4KCLK = $90;
  2739. WDWPER_8KCLK = $A0;
  2740. // WDPER
  2741. WDPERmask = $0F;
  2742. WDPER_8CLK = $00;
  2743. WDPER_16CLK = $01;
  2744. WDPER_32CLK = $02;
  2745. WDPER_64CLK = $03;
  2746. WDPER_128CLK = $04;
  2747. WDPER_256CLK = $05;
  2748. WDPER_512CLK = $06;
  2749. WDPER_1KCLK = $07;
  2750. WDPER_2KCLK = $08;
  2751. WDPER_4KCLK = $09;
  2752. WDPER_8KCLK = $0A;
  2753. // BOOTRST
  2754. BOOTRSTmask = $40;
  2755. BOOTRST_BOOTLDR = $00;
  2756. BOOTRST_APPLICATION = $40;
  2757. // TOSCSEL
  2758. TOSCSELmask = $20;
  2759. TOSCSEL_ALTERNATE = $00;
  2760. TOSCSEL_XTAL = $20;
  2761. // BODPD
  2762. BODPDmask = $03;
  2763. BODPD_SAMPLED = $01;
  2764. BODPD_CONTINUOUS = $02;
  2765. BODPD_DISABLED = $03;
  2766. // External Reset Disable
  2767. RSTDISBLbm = $10;
  2768. // STARTUPTIME
  2769. STARTUPTIMEmask = $0C;
  2770. STARTUPTIME0MS = $0C;
  2771. STARTUPTIME4MS = $04;
  2772. STARTUPTIME64MS = $00;
  2773. // Watchdog Timer Lock
  2774. WDLOCKbm = $02;
  2775. // JTAG Interface Enable
  2776. JTAGENbm = $01;
  2777. // BODACT
  2778. BODACTmask = $30;
  2779. BODACT_SAMPLED = $10;
  2780. BODACT_CONTINUOUS = $20;
  2781. BODACT_DISABLED = $30;
  2782. // Preserve EEPROM Through Chip Erase
  2783. EESAVEbm = $08;
  2784. // BODLEVEL
  2785. BODLEVELmask = $07;
  2786. BODLEVEL1V6 = $07;
  2787. BODLEVEL1V8 = $06;
  2788. BODLEVEL2V0 = $05;
  2789. BODLEVEL2V2 = $04;
  2790. BODLEVEL2V4 = $03;
  2791. BODLEVEL2V6 = $02;
  2792. BODLEVEL2V8 = $01;
  2793. BODLEVEL3V0 = $00;
  2794. end;
  2795. TNVM_LOCKBITS = object //Lock Bits
  2796. LOCKBITS: byte; //Lock Bits
  2797. const
  2798. // FUSE_BLBB
  2799. BLBBmask = $C0;
  2800. BLBB_RWLOCK = $00;
  2801. BLBB_RLOCK = $40;
  2802. BLBB_WLOCK = $80;
  2803. BLBB_NOLOCK = $C0;
  2804. // FUSE_BLBA
  2805. BLBAmask = $30;
  2806. BLBA_RWLOCK = $00;
  2807. BLBA_RLOCK = $10;
  2808. BLBA_WLOCK = $20;
  2809. BLBA_NOLOCK = $30;
  2810. // FUSE_BLBAT
  2811. BLBATmask = $0C;
  2812. BLBAT_RWLOCK = $00;
  2813. BLBAT_RLOCK = $04;
  2814. BLBAT_WLOCK = $08;
  2815. BLBAT_NOLOCK = $0C;
  2816. // FUSE_LB
  2817. LBmask = $03;
  2818. LB_RWLOCK = $00;
  2819. LB_WLOCK = $02;
  2820. LB_NOLOCK = $03;
  2821. end;
  2822. TNVM_PROD_SIGNATURES = object //Production Signatures
  2823. RCOSC2M: byte; //RCOSC 2 MHz Calibration Value B
  2824. RCOSC2MA: byte; //RCOSC 2 MHz Calibration Value A
  2825. RCOSC32K: byte; //RCOSC 32.768 kHz Calibration Value
  2826. RCOSC32M: byte; //RCOSC 32 MHz Calibration Value B
  2827. RCOSC32MA: byte; //RCOSC 32 MHz Calibration Value A
  2828. Reserved5: byte;
  2829. Reserved6: byte;
  2830. Reserved7: byte;
  2831. LOTNUM0: byte; //Lot Number Byte 0, ASCII
  2832. LOTNUM1: byte; //Lot Number Byte 1, ASCII
  2833. LOTNUM2: byte; //Lot Number Byte 2, ASCII
  2834. LOTNUM3: byte; //Lot Number Byte 3, ASCII
  2835. LOTNUM4: byte; //Lot Number Byte 4, ASCII
  2836. LOTNUM5: byte; //Lot Number Byte 5, ASCII
  2837. Reserved14: byte;
  2838. Reserved15: byte;
  2839. WAFNUM: byte; //Wafer Number
  2840. Reserved17: byte;
  2841. COORDX0: byte; //Wafer Coordinate X Byte 0
  2842. COORDX1: byte; //Wafer Coordinate X Byte 1
  2843. COORDY0: byte; //Wafer Coordinate Y Byte 0
  2844. COORDY1: byte; //Wafer Coordinate Y Byte 1
  2845. Reserved22: byte;
  2846. Reserved23: byte;
  2847. Reserved24: byte;
  2848. Reserved25: byte;
  2849. USBCAL0: byte; //USB Calibration Byte 0
  2850. USBCAL1: byte; //USB Calibration Byte 1
  2851. USBRCOSC: byte; //USB RCOSC Calibration Value B
  2852. USBRCOSCA: byte; //USB RCOSC Calibration Value A
  2853. Reserved30: byte;
  2854. Reserved31: byte;
  2855. ADCACAL0: byte; //ADCA Calibration Byte 0
  2856. ADCACAL1: byte; //ADCA Calibration Byte 1
  2857. Reserved34: byte;
  2858. Reserved35: byte;
  2859. ADCBCAL0: byte; //ADCB Calibration Byte 0
  2860. ADCBCAL1: byte; //ADCB Calibration Byte 1
  2861. Reserved38: byte;
  2862. Reserved39: byte;
  2863. Reserved40: byte;
  2864. Reserved41: byte;
  2865. Reserved42: byte;
  2866. Reserved43: byte;
  2867. Reserved44: byte;
  2868. Reserved45: byte;
  2869. TEMPSENSE0: byte; //Temperature Sensor Calibration Byte 0
  2870. TEMPSENSE1: byte; //Temperature Sensor Calibration Byte 1
  2871. DACA0OFFCAL: byte; //DACA0 Calibration Byte 0
  2872. DACA0GAINCAL: byte; //DACA0 Calibration Byte 1
  2873. DACB0OFFCAL: byte; //DACB0 Calibration Byte 0
  2874. DACB0GAINCAL: byte; //DACB0 Calibration Byte 1
  2875. DACA1OFFCAL: byte; //DACA1 Calibration Byte 0
  2876. DACA1GAINCAL: byte; //DACA1 Calibration Byte 1
  2877. DACB1OFFCAL: byte; //DACB1 Calibration Byte 0
  2878. DACB1GAINCAL: byte; //DACB1 Calibration Byte 1
  2879. end;
  2880. const
  2881. Pin0idx = 0; Pin0bm = 1;
  2882. Pin1idx = 1; Pin1bm = 2;
  2883. Pin2idx = 2; Pin2bm = 4;
  2884. Pin3idx = 3; Pin3bm = 8;
  2885. Pin4idx = 4; Pin4bm = 16;
  2886. Pin5idx = 5; Pin5bm = 32;
  2887. Pin6idx = 6; Pin6bm = 64;
  2888. Pin7idx = 7; Pin7bm = 128;
  2889. var
  2890. GPIO: TGPIO absolute $0000;
  2891. VPORT0: TVPORT absolute $0010;
  2892. VPORT1: TVPORT absolute $0014;
  2893. VPORT2: TVPORT absolute $0018;
  2894. VPORT3: TVPORT absolute $001C;
  2895. OCD: TOCD absolute $002E;
  2896. CPU: TCPU absolute $0030;
  2897. CLK: TCLK absolute $0040;
  2898. SLEEP: TSLEEP absolute $0048;
  2899. OSC: TOSC absolute $0050;
  2900. DFLLRC32M: TDFLL absolute $0060;
  2901. DFLLRC2M: TDFLL absolute $0068;
  2902. PR: TPR absolute $0070;
  2903. RST: TRST absolute $0078;
  2904. WDT: TWDT absolute $0080;
  2905. MCU: TMCU absolute $0090;
  2906. PMIC: TPMIC absolute $00A0;
  2907. PORTCFG: TPORTCFG absolute $00B0;
  2908. AES: TAES absolute $00C0;
  2909. CRC: TCRC absolute $00D0;
  2910. DMA: TDMA absolute $0100;
  2911. EVSYS: TEVSYS absolute $0180;
  2912. NVM: TNVM absolute $01C0;
  2913. ADCA: TADC absolute $0200;
  2914. ADCB: TADC absolute $0240;
  2915. DACB: TDAC absolute $0320;
  2916. ACA: TAC absolute $0380;
  2917. ACB: TAC absolute $0390;
  2918. RTC: TRTC absolute $0400;
  2919. TWIC: TTWI absolute $0480;
  2920. TWIE: TTWI absolute $04A0;
  2921. USB: TUSB absolute $04C0;
  2922. PORTA: TPORT absolute $0600;
  2923. PORTB: TPORT absolute $0620;
  2924. PORTC: TPORT absolute $0640;
  2925. PORTD: TPORT absolute $0660;
  2926. PORTE: TPORT absolute $0680;
  2927. PORTF: TPORT absolute $06A0;
  2928. PORTR: TPORT absolute $07E0;
  2929. TCC0: TTC0 absolute $0800;
  2930. TCC2: TTC2 absolute $0800;
  2931. TCC1: TTC1 absolute $0840;
  2932. AWEXC: TAWEX absolute $0880;
  2933. HIRESC: THIRES absolute $0890;
  2934. USARTC0: TUSART absolute $08A0;
  2935. USARTC1: TUSART absolute $08B0;
  2936. SPIC: TSPI absolute $08C0;
  2937. IRCOM: TIRCOM absolute $08F8;
  2938. TCD0: TTC0 absolute $0900;
  2939. TCD2: TTC2 absolute $0900;
  2940. TCD1: TTC1 absolute $0940;
  2941. HIRESD: THIRES absolute $0990;
  2942. USARTD0: TUSART absolute $09A0;
  2943. USARTD1: TUSART absolute $09B0;
  2944. SPID: TSPI absolute $09C0;
  2945. TCE0: TTC0 absolute $0A00;
  2946. TCE2: TTC2 absolute $0A00;
  2947. TCE1: TTC1 absolute $0A40;
  2948. AWEXE: TAWEX absolute $0A80;
  2949. HIRESE: THIRES absolute $0A90;
  2950. USARTE0: TUSART absolute $0AA0;
  2951. USARTE1: TUSART absolute $0AB0;
  2952. SPIE: TSPI absolute $0AC0;
  2953. TCF0: TTC0 absolute $0B00;
  2954. TCF2: TTC2 absolute $0B00;
  2955. HIRESF: THIRES absolute $0B90;
  2956. USARTF0: TUSART absolute $0BA0;
  2957. implementation
  2958. {$i avrcommon.inc}
  2959. procedure OSC_OSCF_ISR; external name 'OSC_OSCF_ISR'; // Interrupt 1 Oscillator Failure Interrupt (NMI)
  2960. procedure PORTC_INT0_ISR; external name 'PORTC_INT0_ISR'; // Interrupt 2 External Interrupt 0
  2961. procedure PORTC_INT1_ISR; external name 'PORTC_INT1_ISR'; // Interrupt 3 External Interrupt 1
  2962. procedure PORTR_INT0_ISR; external name 'PORTR_INT0_ISR'; // Interrupt 4 External Interrupt 0
  2963. procedure PORTR_INT1_ISR; external name 'PORTR_INT1_ISR'; // Interrupt 5 External Interrupt 1
  2964. procedure DMA_CH0_ISR; external name 'DMA_CH0_ISR'; // Interrupt 6 Channel 0 Interrupt
  2965. procedure DMA_CH1_ISR; external name 'DMA_CH1_ISR'; // Interrupt 7 Channel 1 Interrupt
  2966. procedure DMA_CH2_ISR; external name 'DMA_CH2_ISR'; // Interrupt 8 Channel 2 Interrupt
  2967. procedure DMA_CH3_ISR; external name 'DMA_CH3_ISR'; // Interrupt 9 Channel 3 Interrupt
  2968. procedure RTC_OVF_ISR; external name 'RTC_OVF_ISR'; // Interrupt 10 Overflow Interrupt
  2969. procedure RTC_COMP_ISR; external name 'RTC_COMP_ISR'; // Interrupt 11 Compare Interrupt
  2970. procedure TWIC_TWIS_ISR; external name 'TWIC_TWIS_ISR'; // Interrupt 12 TWI Slave Interrupt
  2971. procedure TWIC_TWIM_ISR; external name 'TWIC_TWIM_ISR'; // Interrupt 13 TWI Master Interrupt
  2972. procedure TCC2_LUNF_ISR; external name 'TCC2_LUNF_ISR'; // Interrupt 14 Low Byte Underflow Interrupt
  2973. procedure TCC2_HUNF_ISR; external name 'TCC2_HUNF_ISR'; // Interrupt 15 High Byte Underflow Interrupt
  2974. procedure TCC2_LCMPA_ISR; external name 'TCC2_LCMPA_ISR'; // Interrupt 16 Low Byte Compare A Interrupt
  2975. procedure TCC2_LCMPB_ISR; external name 'TCC2_LCMPB_ISR'; // Interrupt 17 Low Byte Compare B Interrupt
  2976. procedure TCC2_LCMPC_ISR; external name 'TCC2_LCMPC_ISR'; // Interrupt 18 Low Byte Compare C Interrupt
  2977. procedure TCC2_LCMPD_ISR; external name 'TCC2_LCMPD_ISR'; // Interrupt 19 Low Byte Compare D Interrupt
  2978. procedure TCC1_OVF_ISR; external name 'TCC1_OVF_ISR'; // Interrupt 20 Overflow Interrupt
  2979. procedure TCC1_ERR_ISR; external name 'TCC1_ERR_ISR'; // Interrupt 21 Error Interrupt
  2980. procedure TCC1_CCA_ISR; external name 'TCC1_CCA_ISR'; // Interrupt 22 Compare or Capture A Interrupt
  2981. procedure TCC1_CCB_ISR; external name 'TCC1_CCB_ISR'; // Interrupt 23 Compare or Capture B Interrupt
  2982. procedure SPIC_INT_ISR; external name 'SPIC_INT_ISR'; // Interrupt 24 SPI Interrupt
  2983. procedure USARTC0_RXC_ISR; external name 'USARTC0_RXC_ISR'; // Interrupt 25 Reception Complete Interrupt
  2984. procedure USARTC0_DRE_ISR; external name 'USARTC0_DRE_ISR'; // Interrupt 26 Data Register Empty Interrupt
  2985. procedure USARTC0_TXC_ISR; external name 'USARTC0_TXC_ISR'; // Interrupt 27 Transmission Complete Interrupt
  2986. procedure USARTC1_RXC_ISR; external name 'USARTC1_RXC_ISR'; // Interrupt 28 Reception Complete Interrupt
  2987. procedure USARTC1_DRE_ISR; external name 'USARTC1_DRE_ISR'; // Interrupt 29 Data Register Empty Interrupt
  2988. procedure USARTC1_TXC_ISR; external name 'USARTC1_TXC_ISR'; // Interrupt 30 Transmission Complete Interrupt
  2989. procedure AES_INT_ISR; external name 'AES_INT_ISR'; // Interrupt 31 AES Interrupt
  2990. procedure NVM_EE_ISR; external name 'NVM_EE_ISR'; // Interrupt 32 EE Interrupt
  2991. procedure NVM_SPM_ISR; external name 'NVM_SPM_ISR'; // Interrupt 33 SPM Interrupt
  2992. procedure PORTB_INT0_ISR; external name 'PORTB_INT0_ISR'; // Interrupt 34 External Interrupt 0
  2993. procedure PORTB_INT1_ISR; external name 'PORTB_INT1_ISR'; // Interrupt 35 External Interrupt 1
  2994. procedure ACB_AC0_ISR; external name 'ACB_AC0_ISR'; // Interrupt 36 AC0 Interrupt
  2995. procedure ACB_AC1_ISR; external name 'ACB_AC1_ISR'; // Interrupt 37 AC1 Interrupt
  2996. procedure ACB_ACW_ISR; external name 'ACB_ACW_ISR'; // Interrupt 38 ACW Window Mode Interrupt
  2997. procedure ADCB_CH0_ISR; external name 'ADCB_CH0_ISR'; // Interrupt 39 Interrupt 0
  2998. procedure ADCB_CH1_ISR; external name 'ADCB_CH1_ISR'; // Interrupt 40 Interrupt 1
  2999. procedure ADCB_CH2_ISR; external name 'ADCB_CH2_ISR'; // Interrupt 41 Interrupt 2
  3000. procedure ADCB_CH3_ISR; external name 'ADCB_CH3_ISR'; // Interrupt 42 Interrupt 3
  3001. procedure PORTE_INT0_ISR; external name 'PORTE_INT0_ISR'; // Interrupt 43 External Interrupt 0
  3002. procedure PORTE_INT1_ISR; external name 'PORTE_INT1_ISR'; // Interrupt 44 External Interrupt 1
  3003. procedure TWIE_TWIS_ISR; external name 'TWIE_TWIS_ISR'; // Interrupt 45 TWI Slave Interrupt
  3004. procedure TWIE_TWIM_ISR; external name 'TWIE_TWIM_ISR'; // Interrupt 46 TWI Master Interrupt
  3005. procedure TCE2_LUNF_ISR; external name 'TCE2_LUNF_ISR'; // Interrupt 47 Low Byte Underflow Interrupt
  3006. procedure TCE2_HUNF_ISR; external name 'TCE2_HUNF_ISR'; // Interrupt 48 High Byte Underflow Interrupt
  3007. procedure TCE2_LCMPA_ISR; external name 'TCE2_LCMPA_ISR'; // Interrupt 49 Low Byte Compare A Interrupt
  3008. procedure TCE2_LCMPB_ISR; external name 'TCE2_LCMPB_ISR'; // Interrupt 50 Low Byte Compare B Interrupt
  3009. procedure TCE2_LCMPC_ISR; external name 'TCE2_LCMPC_ISR'; // Interrupt 51 Low Byte Compare C Interrupt
  3010. procedure TCE2_LCMPD_ISR; external name 'TCE2_LCMPD_ISR'; // Interrupt 52 Low Byte Compare D Interrupt
  3011. procedure TCE1_OVF_ISR; external name 'TCE1_OVF_ISR'; // Interrupt 53 Overflow Interrupt
  3012. procedure TCE1_ERR_ISR; external name 'TCE1_ERR_ISR'; // Interrupt 54 Error Interrupt
  3013. procedure TCE1_CCA_ISR; external name 'TCE1_CCA_ISR'; // Interrupt 55 Compare or Capture A Interrupt
  3014. procedure TCE1_CCB_ISR; external name 'TCE1_CCB_ISR'; // Interrupt 56 Compare or Capture B Interrupt
  3015. procedure SPIE_INT_ISR; external name 'SPIE_INT_ISR'; // Interrupt 57 SPI Interrupt
  3016. procedure USARTE0_RXC_ISR; external name 'USARTE0_RXC_ISR'; // Interrupt 58 Reception Complete Interrupt
  3017. procedure USARTE0_DRE_ISR; external name 'USARTE0_DRE_ISR'; // Interrupt 59 Data Register Empty Interrupt
  3018. procedure USARTE0_TXC_ISR; external name 'USARTE0_TXC_ISR'; // Interrupt 60 Transmission Complete Interrupt
  3019. procedure USARTE1_RXC_ISR; external name 'USARTE1_RXC_ISR'; // Interrupt 61 Reception Complete Interrupt
  3020. procedure USARTE1_DRE_ISR; external name 'USARTE1_DRE_ISR'; // Interrupt 62 Data Register Empty Interrupt
  3021. procedure USARTE1_TXC_ISR; external name 'USARTE1_TXC_ISR'; // Interrupt 63 Transmission Complete Interrupt
  3022. procedure PORTD_INT0_ISR; external name 'PORTD_INT0_ISR'; // Interrupt 64 External Interrupt 0
  3023. procedure PORTD_INT1_ISR; external name 'PORTD_INT1_ISR'; // Interrupt 65 External Interrupt 1
  3024. procedure PORTA_INT0_ISR; external name 'PORTA_INT0_ISR'; // Interrupt 66 External Interrupt 0
  3025. procedure PORTA_INT1_ISR; external name 'PORTA_INT1_ISR'; // Interrupt 67 External Interrupt 1
  3026. procedure ACA_AC0_ISR; external name 'ACA_AC0_ISR'; // Interrupt 68 AC0 Interrupt
  3027. procedure ACA_AC1_ISR; external name 'ACA_AC1_ISR'; // Interrupt 69 AC1 Interrupt
  3028. procedure ACA_ACW_ISR; external name 'ACA_ACW_ISR'; // Interrupt 70 ACW Window Mode Interrupt
  3029. procedure ADCA_CH0_ISR; external name 'ADCA_CH0_ISR'; // Interrupt 71 Interrupt 0
  3030. procedure ADCA_CH1_ISR; external name 'ADCA_CH1_ISR'; // Interrupt 72 Interrupt 1
  3031. procedure ADCA_CH2_ISR; external name 'ADCA_CH2_ISR'; // Interrupt 73 Interrupt 2
  3032. procedure ADCA_CH3_ISR; external name 'ADCA_CH3_ISR'; // Interrupt 74 Interrupt 3
  3033. procedure TCD2_LUNF_ISR; external name 'TCD2_LUNF_ISR'; // Interrupt 77 Low Byte Underflow Interrupt
  3034. procedure TCD2_HUNF_ISR; external name 'TCD2_HUNF_ISR'; // Interrupt 78 High Byte Underflow Interrupt
  3035. procedure TCD2_LCMPA_ISR; external name 'TCD2_LCMPA_ISR'; // Interrupt 79 Low Byte Compare A Interrupt
  3036. procedure TCD2_LCMPB_ISR; external name 'TCD2_LCMPB_ISR'; // Interrupt 80 Low Byte Compare B Interrupt
  3037. procedure TCD2_LCMPC_ISR; external name 'TCD2_LCMPC_ISR'; // Interrupt 81 Low Byte Compare C Interrupt
  3038. procedure TCD2_LCMPD_ISR; external name 'TCD2_LCMPD_ISR'; // Interrupt 82 Low Byte Compare D Interrupt
  3039. procedure TCD1_OVF_ISR; external name 'TCD1_OVF_ISR'; // Interrupt 83 Overflow Interrupt
  3040. procedure TCD1_ERR_ISR; external name 'TCD1_ERR_ISR'; // Interrupt 84 Error Interrupt
  3041. procedure TCD1_CCA_ISR; external name 'TCD1_CCA_ISR'; // Interrupt 85 Compare or Capture A Interrupt
  3042. procedure TCD1_CCB_ISR; external name 'TCD1_CCB_ISR'; // Interrupt 86 Compare or Capture B Interrupt
  3043. procedure SPID_INT_ISR; external name 'SPID_INT_ISR'; // Interrupt 87 SPI Interrupt
  3044. procedure USARTD0_RXC_ISR; external name 'USARTD0_RXC_ISR'; // Interrupt 88 Reception Complete Interrupt
  3045. procedure USARTD0_DRE_ISR; external name 'USARTD0_DRE_ISR'; // Interrupt 89 Data Register Empty Interrupt
  3046. procedure USARTD0_TXC_ISR; external name 'USARTD0_TXC_ISR'; // Interrupt 90 Transmission Complete Interrupt
  3047. procedure USARTD1_RXC_ISR; external name 'USARTD1_RXC_ISR'; // Interrupt 91 Reception Complete Interrupt
  3048. procedure USARTD1_DRE_ISR; external name 'USARTD1_DRE_ISR'; // Interrupt 92 Data Register Empty Interrupt
  3049. procedure USARTD1_TXC_ISR; external name 'USARTD1_TXC_ISR'; // Interrupt 93 Transmission Complete Interrupt
  3050. procedure PORTF_INT0_ISR; external name 'PORTF_INT0_ISR'; // Interrupt 104 External Interrupt 0
  3051. procedure PORTF_INT1_ISR; external name 'PORTF_INT1_ISR'; // Interrupt 105 External Interrupt 1
  3052. procedure TCF2_LUNF_ISR; external name 'TCF2_LUNF_ISR'; // Interrupt 108 Low Byte Underflow Interrupt
  3053. procedure TCF2_HUNF_ISR; external name 'TCF2_HUNF_ISR'; // Interrupt 109 High Byte Underflow Interrupt
  3054. procedure TCF2_LCMPA_ISR; external name 'TCF2_LCMPA_ISR'; // Interrupt 110 Low Byte Compare A Interrupt
  3055. procedure TCF2_LCMPB_ISR; external name 'TCF2_LCMPB_ISR'; // Interrupt 111 Low Byte Compare B Interrupt
  3056. procedure TCF2_LCMPC_ISR; external name 'TCF2_LCMPC_ISR'; // Interrupt 112 Low Byte Compare C Interrupt
  3057. procedure TCF2_LCMPD_ISR; external name 'TCF2_LCMPD_ISR'; // Interrupt 113 Low Byte Compare D Interrupt
  3058. procedure USARTF0_RXC_ISR; external name 'USARTF0_RXC_ISR'; // Interrupt 119 Reception Complete Interrupt
  3059. procedure USARTF0_DRE_ISR; external name 'USARTF0_DRE_ISR'; // Interrupt 120 Data Register Empty Interrupt
  3060. procedure USARTF0_TXC_ISR; external name 'USARTF0_TXC_ISR'; // Interrupt 121 Transmission Complete Interrupt
  3061. procedure USB_BUSEVENT_ISR; external name 'USB_BUSEVENT_ISR'; // Interrupt 125 SOF, suspend, resume, reset bus event interrupts, crc, underflow, overflow and stall error interrupts
  3062. procedure USB_TRNCOMPL_ISR; external name 'USB_TRNCOMPL_ISR'; // Interrupt 126 Transaction complete interrupt
  3063. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  3064. asm
  3065. jmp __dtors_end
  3066. jmp OSC_OSCF_ISR
  3067. jmp PORTC_INT0_ISR
  3068. jmp PORTC_INT1_ISR
  3069. jmp PORTR_INT0_ISR
  3070. jmp PORTR_INT1_ISR
  3071. jmp DMA_CH0_ISR
  3072. jmp DMA_CH1_ISR
  3073. jmp DMA_CH2_ISR
  3074. jmp DMA_CH3_ISR
  3075. jmp RTC_OVF_ISR
  3076. jmp RTC_COMP_ISR
  3077. jmp TWIC_TWIS_ISR
  3078. jmp TWIC_TWIM_ISR
  3079. jmp TCC2_LUNF_ISR
  3080. jmp TCC2_HUNF_ISR
  3081. jmp TCC2_LCMPA_ISR
  3082. jmp TCC2_LCMPB_ISR
  3083. jmp TCC2_LCMPC_ISR
  3084. jmp TCC2_LCMPD_ISR
  3085. jmp TCC1_OVF_ISR
  3086. jmp TCC1_ERR_ISR
  3087. jmp TCC1_CCA_ISR
  3088. jmp TCC1_CCB_ISR
  3089. jmp SPIC_INT_ISR
  3090. jmp USARTC0_RXC_ISR
  3091. jmp USARTC0_DRE_ISR
  3092. jmp USARTC0_TXC_ISR
  3093. jmp USARTC1_RXC_ISR
  3094. jmp USARTC1_DRE_ISR
  3095. jmp USARTC1_TXC_ISR
  3096. jmp AES_INT_ISR
  3097. jmp NVM_EE_ISR
  3098. jmp NVM_SPM_ISR
  3099. jmp PORTB_INT0_ISR
  3100. jmp PORTB_INT1_ISR
  3101. jmp ACB_AC0_ISR
  3102. jmp ACB_AC1_ISR
  3103. jmp ACB_ACW_ISR
  3104. jmp ADCB_CH0_ISR
  3105. jmp ADCB_CH1_ISR
  3106. jmp ADCB_CH2_ISR
  3107. jmp ADCB_CH3_ISR
  3108. jmp PORTE_INT0_ISR
  3109. jmp PORTE_INT1_ISR
  3110. jmp TWIE_TWIS_ISR
  3111. jmp TWIE_TWIM_ISR
  3112. jmp TCE2_LUNF_ISR
  3113. jmp TCE2_HUNF_ISR
  3114. jmp TCE2_LCMPA_ISR
  3115. jmp TCE2_LCMPB_ISR
  3116. jmp TCE2_LCMPC_ISR
  3117. jmp TCE2_LCMPD_ISR
  3118. jmp TCE1_OVF_ISR
  3119. jmp TCE1_ERR_ISR
  3120. jmp TCE1_CCA_ISR
  3121. jmp TCE1_CCB_ISR
  3122. jmp SPIE_INT_ISR
  3123. jmp USARTE0_RXC_ISR
  3124. jmp USARTE0_DRE_ISR
  3125. jmp USARTE0_TXC_ISR
  3126. jmp USARTE1_RXC_ISR
  3127. jmp USARTE1_DRE_ISR
  3128. jmp USARTE1_TXC_ISR
  3129. jmp PORTD_INT0_ISR
  3130. jmp PORTD_INT1_ISR
  3131. jmp PORTA_INT0_ISR
  3132. jmp PORTA_INT1_ISR
  3133. jmp ACA_AC0_ISR
  3134. jmp ACA_AC1_ISR
  3135. jmp ACA_ACW_ISR
  3136. jmp ADCA_CH0_ISR
  3137. jmp ADCA_CH1_ISR
  3138. jmp ADCA_CH2_ISR
  3139. jmp ADCA_CH3_ISR
  3140. jmp TCD2_LUNF_ISR
  3141. jmp TCD2_HUNF_ISR
  3142. jmp TCD2_LCMPA_ISR
  3143. jmp TCD2_LCMPB_ISR
  3144. jmp TCD2_LCMPC_ISR
  3145. jmp TCD2_LCMPD_ISR
  3146. jmp TCD1_OVF_ISR
  3147. jmp TCD1_ERR_ISR
  3148. jmp TCD1_CCA_ISR
  3149. jmp TCD1_CCB_ISR
  3150. jmp SPID_INT_ISR
  3151. jmp USARTD0_RXC_ISR
  3152. jmp USARTD0_DRE_ISR
  3153. jmp USARTD0_TXC_ISR
  3154. jmp USARTD1_RXC_ISR
  3155. jmp USARTD1_DRE_ISR
  3156. jmp USARTD1_TXC_ISR
  3157. jmp PORTF_INT0_ISR
  3158. jmp PORTF_INT1_ISR
  3159. jmp TCF2_LUNF_ISR
  3160. jmp TCF2_HUNF_ISR
  3161. jmp TCF2_LCMPA_ISR
  3162. jmp TCF2_LCMPB_ISR
  3163. jmp TCF2_LCMPC_ISR
  3164. jmp TCF2_LCMPD_ISR
  3165. jmp USARTF0_RXC_ISR
  3166. jmp USARTF0_DRE_ISR
  3167. jmp USARTF0_TXC_ISR
  3168. jmp USB_BUSEVENT_ISR
  3169. jmp USB_TRNCOMPL_ISR
  3170. .weak OSC_OSCF_ISR
  3171. .weak PORTC_INT0_ISR
  3172. .weak PORTC_INT1_ISR
  3173. .weak PORTR_INT0_ISR
  3174. .weak PORTR_INT1_ISR
  3175. .weak DMA_CH0_ISR
  3176. .weak DMA_CH1_ISR
  3177. .weak DMA_CH2_ISR
  3178. .weak DMA_CH3_ISR
  3179. .weak RTC_OVF_ISR
  3180. .weak RTC_COMP_ISR
  3181. .weak TWIC_TWIS_ISR
  3182. .weak TWIC_TWIM_ISR
  3183. .weak TCC2_LUNF_ISR
  3184. .weak TCC2_HUNF_ISR
  3185. .weak TCC2_LCMPA_ISR
  3186. .weak TCC2_LCMPB_ISR
  3187. .weak TCC2_LCMPC_ISR
  3188. .weak TCC2_LCMPD_ISR
  3189. .weak TCC1_OVF_ISR
  3190. .weak TCC1_ERR_ISR
  3191. .weak TCC1_CCA_ISR
  3192. .weak TCC1_CCB_ISR
  3193. .weak SPIC_INT_ISR
  3194. .weak USARTC0_RXC_ISR
  3195. .weak USARTC0_DRE_ISR
  3196. .weak USARTC0_TXC_ISR
  3197. .weak USARTC1_RXC_ISR
  3198. .weak USARTC1_DRE_ISR
  3199. .weak USARTC1_TXC_ISR
  3200. .weak AES_INT_ISR
  3201. .weak NVM_EE_ISR
  3202. .weak NVM_SPM_ISR
  3203. .weak PORTB_INT0_ISR
  3204. .weak PORTB_INT1_ISR
  3205. .weak ACB_AC0_ISR
  3206. .weak ACB_AC1_ISR
  3207. .weak ACB_ACW_ISR
  3208. .weak ADCB_CH0_ISR
  3209. .weak ADCB_CH1_ISR
  3210. .weak ADCB_CH2_ISR
  3211. .weak ADCB_CH3_ISR
  3212. .weak PORTE_INT0_ISR
  3213. .weak PORTE_INT1_ISR
  3214. .weak TWIE_TWIS_ISR
  3215. .weak TWIE_TWIM_ISR
  3216. .weak TCE2_LUNF_ISR
  3217. .weak TCE2_HUNF_ISR
  3218. .weak TCE2_LCMPA_ISR
  3219. .weak TCE2_LCMPB_ISR
  3220. .weak TCE2_LCMPC_ISR
  3221. .weak TCE2_LCMPD_ISR
  3222. .weak TCE1_OVF_ISR
  3223. .weak TCE1_ERR_ISR
  3224. .weak TCE1_CCA_ISR
  3225. .weak TCE1_CCB_ISR
  3226. .weak SPIE_INT_ISR
  3227. .weak USARTE0_RXC_ISR
  3228. .weak USARTE0_DRE_ISR
  3229. .weak USARTE0_TXC_ISR
  3230. .weak USARTE1_RXC_ISR
  3231. .weak USARTE1_DRE_ISR
  3232. .weak USARTE1_TXC_ISR
  3233. .weak PORTD_INT0_ISR
  3234. .weak PORTD_INT1_ISR
  3235. .weak PORTA_INT0_ISR
  3236. .weak PORTA_INT1_ISR
  3237. .weak ACA_AC0_ISR
  3238. .weak ACA_AC1_ISR
  3239. .weak ACA_ACW_ISR
  3240. .weak ADCA_CH0_ISR
  3241. .weak ADCA_CH1_ISR
  3242. .weak ADCA_CH2_ISR
  3243. .weak ADCA_CH3_ISR
  3244. .weak TCD2_LUNF_ISR
  3245. .weak TCD2_HUNF_ISR
  3246. .weak TCD2_LCMPA_ISR
  3247. .weak TCD2_LCMPB_ISR
  3248. .weak TCD2_LCMPC_ISR
  3249. .weak TCD2_LCMPD_ISR
  3250. .weak TCD1_OVF_ISR
  3251. .weak TCD1_ERR_ISR
  3252. .weak TCD1_CCA_ISR
  3253. .weak TCD1_CCB_ISR
  3254. .weak SPID_INT_ISR
  3255. .weak USARTD0_RXC_ISR
  3256. .weak USARTD0_DRE_ISR
  3257. .weak USARTD0_TXC_ISR
  3258. .weak USARTD1_RXC_ISR
  3259. .weak USARTD1_DRE_ISR
  3260. .weak USARTD1_TXC_ISR
  3261. .weak PORTF_INT0_ISR
  3262. .weak PORTF_INT1_ISR
  3263. .weak TCF2_LUNF_ISR
  3264. .weak TCF2_HUNF_ISR
  3265. .weak TCF2_LCMPA_ISR
  3266. .weak TCF2_LCMPB_ISR
  3267. .weak TCF2_LCMPC_ISR
  3268. .weak TCF2_LCMPD_ISR
  3269. .weak USARTF0_RXC_ISR
  3270. .weak USARTF0_DRE_ISR
  3271. .weak USARTF0_TXC_ISR
  3272. .weak USB_BUSEVENT_ISR
  3273. .weak USB_TRNCOMPL_ISR
  3274. .set OSC_OSCF_ISR, Default_IRQ_handler
  3275. .set PORTC_INT0_ISR, Default_IRQ_handler
  3276. .set PORTC_INT1_ISR, Default_IRQ_handler
  3277. .set PORTR_INT0_ISR, Default_IRQ_handler
  3278. .set PORTR_INT1_ISR, Default_IRQ_handler
  3279. .set DMA_CH0_ISR, Default_IRQ_handler
  3280. .set DMA_CH1_ISR, Default_IRQ_handler
  3281. .set DMA_CH2_ISR, Default_IRQ_handler
  3282. .set DMA_CH3_ISR, Default_IRQ_handler
  3283. .set RTC_OVF_ISR, Default_IRQ_handler
  3284. .set RTC_COMP_ISR, Default_IRQ_handler
  3285. .set TWIC_TWIS_ISR, Default_IRQ_handler
  3286. .set TWIC_TWIM_ISR, Default_IRQ_handler
  3287. .set TCC2_LUNF_ISR, Default_IRQ_handler
  3288. .set TCC2_HUNF_ISR, Default_IRQ_handler
  3289. .set TCC2_LCMPA_ISR, Default_IRQ_handler
  3290. .set TCC2_LCMPB_ISR, Default_IRQ_handler
  3291. .set TCC2_LCMPC_ISR, Default_IRQ_handler
  3292. .set TCC2_LCMPD_ISR, Default_IRQ_handler
  3293. .set TCC1_OVF_ISR, Default_IRQ_handler
  3294. .set TCC1_ERR_ISR, Default_IRQ_handler
  3295. .set TCC1_CCA_ISR, Default_IRQ_handler
  3296. .set TCC1_CCB_ISR, Default_IRQ_handler
  3297. .set SPIC_INT_ISR, Default_IRQ_handler
  3298. .set USARTC0_RXC_ISR, Default_IRQ_handler
  3299. .set USARTC0_DRE_ISR, Default_IRQ_handler
  3300. .set USARTC0_TXC_ISR, Default_IRQ_handler
  3301. .set USARTC1_RXC_ISR, Default_IRQ_handler
  3302. .set USARTC1_DRE_ISR, Default_IRQ_handler
  3303. .set USARTC1_TXC_ISR, Default_IRQ_handler
  3304. .set AES_INT_ISR, Default_IRQ_handler
  3305. .set NVM_EE_ISR, Default_IRQ_handler
  3306. .set NVM_SPM_ISR, Default_IRQ_handler
  3307. .set PORTB_INT0_ISR, Default_IRQ_handler
  3308. .set PORTB_INT1_ISR, Default_IRQ_handler
  3309. .set ACB_AC0_ISR, Default_IRQ_handler
  3310. .set ACB_AC1_ISR, Default_IRQ_handler
  3311. .set ACB_ACW_ISR, Default_IRQ_handler
  3312. .set ADCB_CH0_ISR, Default_IRQ_handler
  3313. .set ADCB_CH1_ISR, Default_IRQ_handler
  3314. .set ADCB_CH2_ISR, Default_IRQ_handler
  3315. .set ADCB_CH3_ISR, Default_IRQ_handler
  3316. .set PORTE_INT0_ISR, Default_IRQ_handler
  3317. .set PORTE_INT1_ISR, Default_IRQ_handler
  3318. .set TWIE_TWIS_ISR, Default_IRQ_handler
  3319. .set TWIE_TWIM_ISR, Default_IRQ_handler
  3320. .set TCE2_LUNF_ISR, Default_IRQ_handler
  3321. .set TCE2_HUNF_ISR, Default_IRQ_handler
  3322. .set TCE2_LCMPA_ISR, Default_IRQ_handler
  3323. .set TCE2_LCMPB_ISR, Default_IRQ_handler
  3324. .set TCE2_LCMPC_ISR, Default_IRQ_handler
  3325. .set TCE2_LCMPD_ISR, Default_IRQ_handler
  3326. .set TCE1_OVF_ISR, Default_IRQ_handler
  3327. .set TCE1_ERR_ISR, Default_IRQ_handler
  3328. .set TCE1_CCA_ISR, Default_IRQ_handler
  3329. .set TCE1_CCB_ISR, Default_IRQ_handler
  3330. .set SPIE_INT_ISR, Default_IRQ_handler
  3331. .set USARTE0_RXC_ISR, Default_IRQ_handler
  3332. .set USARTE0_DRE_ISR, Default_IRQ_handler
  3333. .set USARTE0_TXC_ISR, Default_IRQ_handler
  3334. .set USARTE1_RXC_ISR, Default_IRQ_handler
  3335. .set USARTE1_DRE_ISR, Default_IRQ_handler
  3336. .set USARTE1_TXC_ISR, Default_IRQ_handler
  3337. .set PORTD_INT0_ISR, Default_IRQ_handler
  3338. .set PORTD_INT1_ISR, Default_IRQ_handler
  3339. .set PORTA_INT0_ISR, Default_IRQ_handler
  3340. .set PORTA_INT1_ISR, Default_IRQ_handler
  3341. .set ACA_AC0_ISR, Default_IRQ_handler
  3342. .set ACA_AC1_ISR, Default_IRQ_handler
  3343. .set ACA_ACW_ISR, Default_IRQ_handler
  3344. .set ADCA_CH0_ISR, Default_IRQ_handler
  3345. .set ADCA_CH1_ISR, Default_IRQ_handler
  3346. .set ADCA_CH2_ISR, Default_IRQ_handler
  3347. .set ADCA_CH3_ISR, Default_IRQ_handler
  3348. .set TCD2_LUNF_ISR, Default_IRQ_handler
  3349. .set TCD2_HUNF_ISR, Default_IRQ_handler
  3350. .set TCD2_LCMPA_ISR, Default_IRQ_handler
  3351. .set TCD2_LCMPB_ISR, Default_IRQ_handler
  3352. .set TCD2_LCMPC_ISR, Default_IRQ_handler
  3353. .set TCD2_LCMPD_ISR, Default_IRQ_handler
  3354. .set TCD1_OVF_ISR, Default_IRQ_handler
  3355. .set TCD1_ERR_ISR, Default_IRQ_handler
  3356. .set TCD1_CCA_ISR, Default_IRQ_handler
  3357. .set TCD1_CCB_ISR, Default_IRQ_handler
  3358. .set SPID_INT_ISR, Default_IRQ_handler
  3359. .set USARTD0_RXC_ISR, Default_IRQ_handler
  3360. .set USARTD0_DRE_ISR, Default_IRQ_handler
  3361. .set USARTD0_TXC_ISR, Default_IRQ_handler
  3362. .set USARTD1_RXC_ISR, Default_IRQ_handler
  3363. .set USARTD1_DRE_ISR, Default_IRQ_handler
  3364. .set USARTD1_TXC_ISR, Default_IRQ_handler
  3365. .set PORTF_INT0_ISR, Default_IRQ_handler
  3366. .set PORTF_INT1_ISR, Default_IRQ_handler
  3367. .set TCF2_LUNF_ISR, Default_IRQ_handler
  3368. .set TCF2_HUNF_ISR, Default_IRQ_handler
  3369. .set TCF2_LCMPA_ISR, Default_IRQ_handler
  3370. .set TCF2_LCMPB_ISR, Default_IRQ_handler
  3371. .set TCF2_LCMPC_ISR, Default_IRQ_handler
  3372. .set TCF2_LCMPD_ISR, Default_IRQ_handler
  3373. .set USARTF0_RXC_ISR, Default_IRQ_handler
  3374. .set USARTF0_DRE_ISR, Default_IRQ_handler
  3375. .set USARTF0_TXC_ISR, Default_IRQ_handler
  3376. .set USB_BUSEVENT_ISR, Default_IRQ_handler
  3377. .set USB_TRNCOMPL_ISR, Default_IRQ_handler
  3378. end;
  3379. end.