atxmega256a3b.pp 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838
  1. unit ATxmega256A3B;
  2. interface
  3. type
  4. TGPIO = object //General Purpose IO Registers
  5. GPIOR0: byte; //General Purpose IO Register 0
  6. GPIOR1: byte; //General Purpose IO Register 1
  7. GPIOR2: byte; //General Purpose IO Register 2
  8. GPIOR3: byte; //General Purpose IO Register 3
  9. GPIOR4: byte; //General Purpose IO Register 4
  10. GPIOR5: byte; //General Purpose IO Register 5
  11. GPIOR6: byte; //General Purpose IO Register 6
  12. GPIOR7: byte; //General Purpose IO Register 7
  13. GPIOR8: byte; //General Purpose IO Register 8
  14. GPIOR9: byte; //General Purpose IO Register 9
  15. GPIORA: byte; //General Purpose IO Register 10
  16. GPIORB: byte; //General Purpose IO Register 11
  17. GPIORC: byte; //General Purpose IO Register 12
  18. GPIORD: byte; //General Purpose IO Register 13
  19. GPIORE: byte; //General Purpose IO Register 14
  20. GPIORF: byte; //General Purpose IO Register 15
  21. end;
  22. TOCD = object //On-Chip Debug System
  23. OCDR0: byte; //OCD Register 0
  24. OCDR1: byte; //OCD Register 1
  25. end;
  26. TCPU = object //CPU registers
  27. Reserved0: byte;
  28. Reserved1: byte;
  29. Reserved2: byte;
  30. Reserved3: byte;
  31. CCP: byte; //Configuration Change Protection
  32. Reserved5: byte;
  33. Reserved6: byte;
  34. Reserved7: byte;
  35. RAMPD: byte; //Ramp D
  36. RAMPX: byte; //Ramp X
  37. RAMPY: byte; //Ramp Y
  38. RAMPZ: byte; //Ramp Z
  39. EIND: byte; //Extended Indirect Jump
  40. SPL: byte; //Stack Pointer Low
  41. SPH: byte; //Stack Pointer High
  42. SREG: byte; //Status Register
  43. const
  44. // CCP
  45. CCPmask = $FF;
  46. CCP_SPM = $9D;
  47. CCP_IOREG = $D8;
  48. // Global Interrupt Enable Flag
  49. Ibm = $80;
  50. // Transfer Bit
  51. Tbm = $40;
  52. // Half Carry Flag
  53. Hbm = $20;
  54. // N Exclusive Or V Flag
  55. Sbm = $10;
  56. // Two's Complement Overflow Flag
  57. Vbm = $08;
  58. // Negative Flag
  59. Nbm = $04;
  60. // Zero Flag
  61. Zbm = $02;
  62. // Carry Flag
  63. Cbm = $01;
  64. end;
  65. TCLK = object //Clock System
  66. CTRL: byte; //Control Register
  67. PSCTRL: byte; //Prescaler Control Register
  68. LOCK: byte; //Lock register
  69. RTCCTRL: byte; //RTC Control Register
  70. const
  71. // CLK_SCLKSEL
  72. SCLKSELmask = $07;
  73. SCLKSEL_RC2M = $00;
  74. SCLKSEL_RC32M = $01;
  75. SCLKSEL_RC32K = $02;
  76. SCLKSEL_XOSC = $03;
  77. SCLKSEL_PLL = $04;
  78. // CLK_PSADIV
  79. PSADIVmask = $7C;
  80. PSADIV_1 = $00;
  81. PSADIV_2 = $04;
  82. PSADIV_4 = $0C;
  83. PSADIV_8 = $14;
  84. PSADIV_16 = $1C;
  85. PSADIV_32 = $24;
  86. PSADIV_64 = $2C;
  87. PSADIV_128 = $34;
  88. PSADIV_256 = $3C;
  89. PSADIV_512 = $44;
  90. // CLK_PSBCDIV
  91. PSBCDIVmask = $03;
  92. PSBCDIV_1_1 = $00;
  93. PSBCDIV_1_2 = $01;
  94. PSBCDIV_4_1 = $02;
  95. PSBCDIV_2_2 = $03;
  96. // Clock System Lock
  97. LOCKbm = $01;
  98. // CLK_RTCSRC
  99. RTCSRCmask = $0E;
  100. RTCSRC_ULP = $00;
  101. RTCSRC_TOSC = $02;
  102. RTCSRC_RCOSC = $04;
  103. RTCSRC_TOSC32 = $0A;
  104. // RTC Clock Source Enable
  105. RTCENbm = $01;
  106. end;
  107. TPR = object //Power Reduction
  108. PRGEN: byte; //General Power Reduction
  109. PRPA: byte; //Power Reduction Port A
  110. PRPB: byte; //Power Reduction Port B
  111. PRPC: byte; //Power Reduction Port C
  112. PRPD: byte; //Power Reduction Port D
  113. PRPE: byte; //Power Reduction Port E
  114. PRPF: byte; //Power Reduction Port F
  115. const
  116. // AES
  117. AESbm = $10;
  118. // Real-time Counter
  119. RTCbm = $04;
  120. // Event System
  121. EVSYSbm = $02;
  122. // DMA-Controller
  123. DMAbm = $01;
  124. // Port A DAC
  125. DACbm = $04;
  126. // Port A ADC
  127. ADCbm = $02;
  128. // Port A Analog Comparator
  129. ACbm = $01;
  130. // Port C Two-wire Interface
  131. TWIbm = $40;
  132. // Port C USART1
  133. USART1bm = $20;
  134. // Port C USART0
  135. USART0bm = $10;
  136. // Port C SPI
  137. SPIbm = $08;
  138. // Port C AWEX
  139. HIRESbm = $04;
  140. // Port C Timer/Counter1
  141. TC1bm = $02;
  142. // Port C Timer/Counter0
  143. TC0bm = $01;
  144. end;
  145. TSLEEP = object //Sleep Controller
  146. CTRL: byte; //Control Register
  147. const
  148. // SLEEP_SMODE
  149. SMODEmask = $0E;
  150. SMODE_IDLE = $00;
  151. SMODE_PDOWN = $04;
  152. SMODE_PSAVE = $06;
  153. SMODE_STDBY = $0C;
  154. SMODE_ESTDBY = $0E;
  155. // Sleep Enable
  156. SENbm = $01;
  157. end;
  158. TOSC = object //Oscillator
  159. CTRL: byte; //Control Register
  160. STATUS: byte; //Status Register
  161. XOSCCTRL: byte; //External Oscillator Control Register
  162. XOSCFAIL: byte; //External Oscillator Failure Detection Register
  163. RC32KCAL: byte; //32kHz Internal Oscillator Calibration Register
  164. PLLCTRL: byte; //PLL Control REgister
  165. DFLLCTRL: byte; //DFLL Control Register
  166. const
  167. // PLL Enable
  168. PLLENbm = $10;
  169. // External Oscillator Enable
  170. XOSCENbm = $08;
  171. // Internal 32kHz RC Oscillator Enable
  172. RC32KENbm = $04;
  173. // Internal 32MHz RC Oscillator Enable
  174. RC32MENbm = $02;
  175. // Internal 2MHz RC Oscillator Enable
  176. RC2MENbm = $01;
  177. // PLL Ready
  178. PLLRDYbm = $10;
  179. // External Oscillator Ready
  180. XOSCRDYbm = $08;
  181. // Internal 32kHz RC Oscillator Ready
  182. RC32KRDYbm = $04;
  183. // Internal 32MHz RC Oscillator Ready
  184. RC32MRDYbm = $02;
  185. // Internal 2MHz RC Oscillator Ready
  186. RC2MRDYbm = $01;
  187. // OSC_FRQRANGE
  188. FRQRANGEmask = $C0;
  189. FRQRANGE_04TO2 = $00;
  190. FRQRANGE_2TO9 = $40;
  191. FRQRANGE_9TO12 = $80;
  192. FRQRANGE_12TO16 = $C0;
  193. // 32kHz XTAL OSC Low-power Mode
  194. X32KLPMbm = $20;
  195. // OSC_XOSCSEL
  196. XOSCSELmask = $0F;
  197. XOSCSEL_EXTCLK = $00;
  198. XOSCSEL_32KHz = $02;
  199. XOSCSEL_XTAL_256CLK = $03;
  200. XOSCSEL_XTAL_1KCLK = $07;
  201. XOSCSEL_XTAL_16KCLK = $0B;
  202. // Failure Detection Interrupt Flag
  203. XOSCFDIFbm = $02;
  204. // Failure Detection Enable
  205. XOSCFDENbm = $01;
  206. // OSC_PLLSRC
  207. PLLSRCmask = $C0;
  208. PLLSRC_RC2M = $00;
  209. PLLSRC_RC32M = $80;
  210. PLLSRC_XOSC = $C0;
  211. // Multiplication Factor
  212. PLLFAC0bm = $01;
  213. PLLFAC1bm = $02;
  214. PLLFAC2bm = $04;
  215. PLLFAC3bm = $08;
  216. PLLFAC4bm = $10;
  217. // 32MHz Calibration Reference
  218. RC32MCREFbm = $02;
  219. // 2MHz Calibration Reference
  220. RC2MCREFbm = $01;
  221. end;
  222. TDFLL = object //DFLL
  223. CTRL: byte; //Control Register
  224. Reserved1: byte;
  225. CALA: byte; //Calibration Register A
  226. CALB: byte; //Calibration Register B
  227. COMP0: byte; //Oscillator Compare Register 0
  228. COMP1: byte; //Oscillator Compare Register 1
  229. COMP2: byte; //Oscillator Compare Register 2
  230. const
  231. // DFLL Enable
  232. ENABLEbm = $01;
  233. // DFLL Calibration bits [6:0]
  234. CALL0bm = $01;
  235. CALL1bm = $02;
  236. CALL2bm = $04;
  237. CALL3bm = $08;
  238. CALL4bm = $10;
  239. CALL5bm = $20;
  240. CALL6bm = $40;
  241. // DFLL Calibration bits [12:7]
  242. CALH0bm = $01;
  243. CALH1bm = $02;
  244. CALH2bm = $04;
  245. CALH3bm = $08;
  246. CALH4bm = $10;
  247. CALH5bm = $20;
  248. end;
  249. TRST = object //Reset
  250. STATUS: byte; //Status Register
  251. CTRL: byte; //Control Register
  252. const
  253. // Spike Detection Reset Flag
  254. SDRFbm = $40;
  255. // Software Reset Flag
  256. SRFbm = $20;
  257. // Programming and Debug Interface Interface Reset Flag
  258. PDIRFbm = $10;
  259. // Watchdog Reset Flag
  260. WDRFbm = $08;
  261. // Brown-out Reset Flag
  262. BORFbm = $04;
  263. // External Reset Flag
  264. EXTRFbm = $02;
  265. // Power-on Reset Flag
  266. PORFbm = $01;
  267. // Software Reset
  268. SWRSTbm = $01;
  269. end;
  270. TWDT = object //Watch-Dog Timer
  271. CTRL: byte; //Control
  272. WINCTRL: byte; //Windowed Mode Control
  273. STATUS: byte; //Status
  274. const
  275. // WDT_PER
  276. PERmask = $3C;
  277. PER_8CLK = $00;
  278. PER_16CLK = $04;
  279. PER_32CLK = $08;
  280. PER_64CLK = $0C;
  281. PER_128CLK = $10;
  282. PER_256CLK = $14;
  283. PER_512CLK = $18;
  284. PER_1KCLK = $1C;
  285. PER_2KCLK = $20;
  286. PER_4KCLK = $24;
  287. PER_8KCLK = $28;
  288. // Enable
  289. ENABLEbm = $02;
  290. // Change Enable
  291. CENbm = $01;
  292. // WDT_WPER
  293. WPERmask = $3C;
  294. WPER_8CLK = $00;
  295. WPER_16CLK = $04;
  296. WPER_32CLK = $08;
  297. WPER_64CLK = $0C;
  298. WPER_128CLK = $10;
  299. WPER_256CLK = $14;
  300. WPER_512CLK = $18;
  301. WPER_1KCLK = $1C;
  302. WPER_2KCLK = $20;
  303. WPER_4KCLK = $24;
  304. WPER_8KCLK = $28;
  305. // Windowed Mode Enable
  306. WENbm = $02;
  307. // Windowed Mode Change Enable
  308. WCENbm = $01;
  309. // Synchronization busy
  310. SYNCBUSYbm = $01;
  311. end;
  312. TMCU = object //MCU Control
  313. DEVID0: byte; //Device ID byte 0
  314. DEVID1: byte; //Device ID byte 1
  315. DEVID2: byte; //Device ID byte 2
  316. REVID: byte; //Revision ID
  317. JTAGUID: byte; //JTAG User ID
  318. Reserved5: byte;
  319. MCUCR: byte; //MCU Control
  320. Reserved7: byte;
  321. EVSYSLOCK: byte; //Event System Lock
  322. AWEXLOCK: byte; //AWEX Lock
  323. const
  324. // JTAG Disable
  325. JTAGDbm = $01;
  326. // Event Channel 4-7 Lock
  327. EVSYS1LOCKbm = $10;
  328. // Event Channel 0-3 Lock
  329. EVSYS0LOCKbm = $01;
  330. // AWeX on T/C E0 Lock
  331. AWEXELOCKbm = $04;
  332. // AWeX on T/C C0 Lock
  333. AWEXCLOCKbm = $01;
  334. end;
  335. TPMIC = object //Programmable Multi-level Interrupt Controller
  336. STATUS: byte; //Status Register
  337. INTPRI: byte; //Interrupt Priority
  338. CTRL: byte; //Control Register
  339. const
  340. // Non-maskable Interrupt Executing
  341. NMIEXbm = $80;
  342. // High Level Interrupt Executing
  343. HILVLEXbm = $04;
  344. // Medium Level Interrupt Executing
  345. MEDLVLEXbm = $02;
  346. // Low Level Interrupt Executing
  347. LOLVLEXbm = $01;
  348. // Round-Robin Priority Enable
  349. RRENbm = $80;
  350. // Interrupt Vector Select
  351. IVSELbm = $40;
  352. // High Level Enable
  353. HILVLENbm = $04;
  354. // Medium Level Enable
  355. MEDLVLENbm = $02;
  356. // Low Level Enable
  357. LOLVLENbm = $01;
  358. end;
  359. TDMA_CH = object //DMA Channel
  360. CTRLA: byte; //Channel Control
  361. CTRLB: byte; //Channel Control
  362. ADDRCTRL: byte; //Address Control
  363. TRIGSRC: byte; //Channel Trigger Source
  364. TRFCNT: word; //Channel Block Transfer Count
  365. REPCNT: byte; //Channel Repeat Count
  366. Reserved7: byte;
  367. SRCADDR0: byte; //Channel Source Address 0
  368. SRCADDR1: byte; //Channel Source Address 1
  369. SRCADDR2: byte; //Channel Source Address 2
  370. Reserved11: byte;
  371. DESTADDR0: byte; //Channel Destination Address 0
  372. DESTADDR1: byte; //Channel Destination Address 1
  373. DESTADDR2: byte; //Channel Destination Address 2
  374. const
  375. // Channel Enable
  376. ENABLEbm = $80;
  377. // Channel Software Reset
  378. RESETbm = $40;
  379. // Channel Repeat Mode
  380. REPEATbm = $20;
  381. // Channel Transfer Request
  382. TRFREQbm = $10;
  383. // Channel Single Shot Data Transfer
  384. SINGLEbm = $04;
  385. // BURSTLEN
  386. BURSTLENmask = $03;
  387. BURSTLEN1BYTE = $00;
  388. BURSTLEN2BYTE = $01;
  389. BURSTLEN4BYTE = $02;
  390. BURSTLEN8BYTE = $03;
  391. // Block Transfer Busy
  392. CHBUSYbm = $80;
  393. // Block Transfer Pending
  394. CHPENDbm = $40;
  395. // Block Transfer Error Interrupt Flag
  396. ERRIFbm = $20;
  397. // Transaction Complete Interrupt Flag
  398. TRNIFbm = $10;
  399. // ERRINTLVL
  400. ERRINTLVLmask = $0C;
  401. ERRINTLVLOFF = $00;
  402. ERRINTLVLLO = $04;
  403. ERRINTLVLMED = $08;
  404. ERRINTLVLHI = $0C;
  405. // TRNINTLVL
  406. TRNINTLVLmask = $03;
  407. TRNINTLVLOFF = $00;
  408. TRNINTLVLLO = $01;
  409. TRNINTLVLMED = $02;
  410. TRNINTLVLHI = $03;
  411. // SRCRELOAD
  412. SRCRELOADmask = $C0;
  413. SRCRELOADNONE = $00;
  414. SRCRELOADBLOCK = $40;
  415. SRCRELOADBURST = $80;
  416. SRCRELOADTRANSACTION = $C0;
  417. // SRCDIR
  418. SRCDIRmask = $30;
  419. SRCDIRFIXED = $00;
  420. SRCDIRINC = $10;
  421. SRCDIRDEC = $20;
  422. // DESTRELOAD
  423. DESTRELOADmask = $0C;
  424. DESTRELOADNONE = $00;
  425. DESTRELOADBLOCK = $04;
  426. DESTRELOADBURST = $08;
  427. DESTRELOADTRANSACTION = $0C;
  428. // DESTDIR
  429. DESTDIRmask = $03;
  430. DESTDIRFIXED = $00;
  431. DESTDIRINC = $01;
  432. DESTDIRDEC = $02;
  433. // TRIGSRC
  434. TRIGSRCmask = $FF;
  435. TRIGSRCOFF = $00;
  436. TRIGSRCEVSYS_CH0 = $01;
  437. TRIGSRCEVSYS_CH1 = $02;
  438. TRIGSRCEVSYS_CH2 = $03;
  439. TRIGSRCADCA_CH0 = $10;
  440. TRIGSRCADCA_CH1 = $11;
  441. TRIGSRCADCA_CH2 = $12;
  442. TRIGSRCADCA_CH3 = $13;
  443. TRIGSRCADCA_CH4 = $14;
  444. TRIGSRCDACA_CH0 = $15;
  445. TRIGSRCDACA_CH1 = $16;
  446. TRIGSRCADCB_CH0 = $20;
  447. TRIGSRCADCB_CH1 = $21;
  448. TRIGSRCADCB_CH2 = $22;
  449. TRIGSRCADCB_CH3 = $23;
  450. TRIGSRCADCB_CH4 = $24;
  451. TRIGSRCDACB_CH0 = $25;
  452. TRIGSRCDACB_CH1 = $26;
  453. TRIGSRCTCC0_OVF = $40;
  454. TRIGSRCTCC0_ERR = $41;
  455. TRIGSRCTCC0_CCA = $42;
  456. TRIGSRCTCC0_CCB = $43;
  457. TRIGSRCTCC0_CCC = $44;
  458. TRIGSRCTCC0_CCD = $45;
  459. TRIGSRCTCC1_OVF = $46;
  460. TRIGSRCTCC1_ERR = $47;
  461. TRIGSRCTCC1_CCA = $48;
  462. TRIGSRCTCC1_CCB = $49;
  463. TRIGSRCSPIC = $4A;
  464. TRIGSRCUSARTC0_RXC = $4B;
  465. TRIGSRCUSARTC0_DRE = $4C;
  466. TRIGSRCUSARTC1_RXC = $4E;
  467. TRIGSRCUSARTC1_DRE = $4F;
  468. TRIGSRCTCD0_OVF = $60;
  469. TRIGSRCTCD0_ERR = $61;
  470. TRIGSRCTCD0_CCA = $62;
  471. TRIGSRCTCD0_CCB = $63;
  472. TRIGSRCTCD0_CCC = $64;
  473. TRIGSRCTCD0_CCD = $65;
  474. TRIGSRCTCD1_OVF = $66;
  475. TRIGSRCTCD1_ERR = $67;
  476. TRIGSRCTCD1_CCA = $68;
  477. TRIGSRCTCD1_CCB = $69;
  478. TRIGSRCSPID = $6A;
  479. TRIGSRCUSARTD0_RXC = $6B;
  480. TRIGSRCUSARTD0_DRE = $6C;
  481. TRIGSRCUSARTD1_RXC = $6E;
  482. TRIGSRCUSARTD1_DRE = $6F;
  483. TRIGSRCTCE0_OVF = $80;
  484. TRIGSRCTCE0_ERR = $81;
  485. TRIGSRCTCE0_CCA = $82;
  486. TRIGSRCTCE0_CCB = $83;
  487. TRIGSRCTCE0_CCC = $84;
  488. TRIGSRCTCE0_CCD = $85;
  489. TRIGSRCTCE1_OVF = $86;
  490. TRIGSRCTCE1_ERR = $87;
  491. TRIGSRCTCE1_CCA = $88;
  492. TRIGSRCTCE1_CCB = $89;
  493. TRIGSRCSPIE = $8A;
  494. TRIGSRCUSARTE0_RXC = $8B;
  495. TRIGSRCUSARTE0_DRE = $8C;
  496. TRIGSRCUSARTE1_RXC = $8E;
  497. TRIGSRCUSARTE1_DRE = $8F;
  498. TRIGSRCTCF0_OVF = $A0;
  499. TRIGSRCTCF0_ERR = $A1;
  500. TRIGSRCTCF0_CCA = $A2;
  501. TRIGSRCTCF0_CCB = $A3;
  502. TRIGSRCTCF0_CCC = $A4;
  503. TRIGSRCTCF0_CCD = $A5;
  504. TRIGSRCTCF1_OVF = $A6;
  505. TRIGSRCTCF1_ERR = $A7;
  506. TRIGSRCTCF1_CCA = $A8;
  507. TRIGSRCTCF1_CCB = $A9;
  508. TRIGSRCSPIF = $AA;
  509. TRIGSRCUSARTF0_RXC = $AB;
  510. TRIGSRCUSARTF0_DRE = $AC;
  511. TRIGSRCUSARTF1_RXC = $AE;
  512. TRIGSRCUSARTF1_DRE = $AF;
  513. end;
  514. TDMA = object //DMA Controller
  515. CTRL: byte; //Control
  516. Reserved1: byte;
  517. Reserved2: byte;
  518. INTFLAGS: byte; //Transfer Interrupt Status
  519. STATUS: byte; //Status
  520. Reserved5: byte;
  521. TEMP: word; //Temporary Register For 16/24-bit Access
  522. Reserved8: byte;
  523. Reserved9: byte;
  524. Reserved10: byte;
  525. Reserved11: byte;
  526. Reserved12: byte;
  527. Reserved13: byte;
  528. Reserved14: byte;
  529. Reserved15: byte;
  530. CH0: TDMA_CH; //DMA Channel 0
  531. CH1: TDMA_CH; //DMA Channel 1
  532. CH2: TDMA_CH; //DMA Channel 2
  533. CH3: TDMA_CH; //DMA Channel 3
  534. const
  535. // Enable
  536. ENABLEbm = $80;
  537. // Software Reset
  538. RESETbm = $40;
  539. // DMA_DBUFMODE
  540. DBUFMODEmask = $0C;
  541. DBUFMODE_DISABLED = $00;
  542. DBUFMODE_CH01 = $04;
  543. DBUFMODE_CH23 = $08;
  544. DBUFMODE_CH01CH23 = $0C;
  545. // DMA_PRIMODE
  546. PRIMODEmask = $03;
  547. PRIMODE_RR0123 = $00;
  548. PRIMODE_CH0RR123 = $01;
  549. PRIMODE_CH01RR23 = $02;
  550. PRIMODE_CH0123 = $03;
  551. // Channel 3 Block Transfer Error Interrupt Flag
  552. CH3ERRIFbm = $80;
  553. // Channel 2 Block Transfer Error Interrupt Flag
  554. CH2ERRIFbm = $40;
  555. // Channel 1 Block Transfer Error Interrupt Flag
  556. CH1ERRIFbm = $20;
  557. // Channel 0 Block Transfer Error Interrupt Flag
  558. CH0ERRIFbm = $10;
  559. // Channel 3 Transaction Complete Interrupt Flag
  560. CH3TRNIFbm = $08;
  561. // Channel 2 Transaction Complete Interrupt Flag
  562. CH2TRNIFbm = $04;
  563. // Channel 1 Transaction Complete Interrupt Flag
  564. CH1TRNIFbm = $02;
  565. // Channel 0 Transaction Complete Interrupt Flag
  566. CH0TRNIFbm = $01;
  567. // Channel 3 Block Transfer Busy
  568. CH3BUSYbm = $80;
  569. // Channel 2 Block Transfer Busy
  570. CH2BUSYbm = $40;
  571. // Channel 1 Block Transfer Busy
  572. CH1BUSYbm = $20;
  573. // Channel 0 Block Transfer Busy
  574. CH0BUSYbm = $10;
  575. // Channel 3 Block Transfer Pending
  576. CH3PENDbm = $08;
  577. // Channel 2 Block Transfer Pending
  578. CH2PENDbm = $04;
  579. // Channel 1 Block Transfer Pending
  580. CH1PENDbm = $02;
  581. // Channel 0 Block Transfer Pending
  582. CH0PENDbm = $01;
  583. end;
  584. TEVSYS = object //Event System
  585. CH0MUX: byte; //Event Channel 0 Multiplexer
  586. CH1MUX: byte; //Event Channel 1 Multiplexer
  587. CH2MUX: byte; //Event Channel 2 Multiplexer
  588. CH3MUX: byte; //Event Channel 3 Multiplexer
  589. CH4MUX: byte; //Event Channel 4 Multiplexer
  590. CH5MUX: byte; //Event Channel 5 Multiplexer
  591. CH6MUX: byte; //Event Channel 6 Multiplexer
  592. CH7MUX: byte; //Event Channel 7 Multiplexer
  593. CH0CTRL: byte; //Channel 0 Control Register
  594. CH1CTRL: byte; //Channel 1 Control Register
  595. CH2CTRL: byte; //Channel 2 Control Register
  596. CH3CTRL: byte; //Channel 3 Control Register
  597. CH4CTRL: byte; //Channel 4 Control Register
  598. CH5CTRL: byte; //Channel 5 Control Register
  599. CH6CTRL: byte; //Channel 6 Control Register
  600. CH7CTRL: byte; //Channel 7 Control Register
  601. STROBE: byte; //Event Strobe
  602. DATA: byte; //Event Data
  603. const
  604. // EVSYS_CHMUX
  605. CHMUXmask = $FF;
  606. CHMUX_OFF = $00;
  607. CHMUX_RTC_OVF = $08;
  608. CHMUX_RTC_CMP = $09;
  609. CHMUX_ACA_CH0 = $10;
  610. CHMUX_ACA_CH1 = $11;
  611. CHMUX_ACA_WIN = $12;
  612. CHMUX_ACB_CH0 = $13;
  613. CHMUX_ACB_CH1 = $14;
  614. CHMUX_ACB_WIN = $15;
  615. CHMUX_ADCA_CH0 = $20;
  616. CHMUX_ADCA_CH1 = $21;
  617. CHMUX_ADCA_CH2 = $22;
  618. CHMUX_ADCA_CH3 = $23;
  619. CHMUX_ADCB_CH0 = $24;
  620. CHMUX_ADCB_CH1 = $25;
  621. CHMUX_ADCB_CH2 = $26;
  622. CHMUX_ADCB_CH3 = $27;
  623. CHMUX_PORTA_PIN0 = $50;
  624. CHMUX_PORTA_PIN1 = $51;
  625. CHMUX_PORTA_PIN2 = $52;
  626. CHMUX_PORTA_PIN3 = $53;
  627. CHMUX_PORTA_PIN4 = $54;
  628. CHMUX_PORTA_PIN5 = $55;
  629. CHMUX_PORTA_PIN6 = $56;
  630. CHMUX_PORTA_PIN7 = $57;
  631. CHMUX_PORTB_PIN0 = $58;
  632. CHMUX_PORTB_PIN1 = $59;
  633. CHMUX_PORTB_PIN2 = $5A;
  634. CHMUX_PORTB_PIN3 = $5B;
  635. CHMUX_PORTB_PIN4 = $5C;
  636. CHMUX_PORTB_PIN5 = $5D;
  637. CHMUX_PORTB_PIN6 = $5E;
  638. CHMUX_PORTB_PIN7 = $5F;
  639. CHMUX_PORTC_PIN0 = $60;
  640. CHMUX_PORTC_PIN1 = $61;
  641. CHMUX_PORTC_PIN2 = $62;
  642. CHMUX_PORTC_PIN3 = $63;
  643. CHMUX_PORTC_PIN4 = $64;
  644. CHMUX_PORTC_PIN5 = $65;
  645. CHMUX_PORTC_PIN6 = $66;
  646. CHMUX_PORTC_PIN7 = $67;
  647. CHMUX_PORTD_PIN0 = $68;
  648. CHMUX_PORTD_PIN1 = $69;
  649. CHMUX_PORTD_PIN2 = $6A;
  650. CHMUX_PORTD_PIN3 = $6B;
  651. CHMUX_PORTD_PIN4 = $6C;
  652. CHMUX_PORTD_PIN5 = $6D;
  653. CHMUX_PORTD_PIN6 = $6E;
  654. CHMUX_PORTD_PIN7 = $6F;
  655. CHMUX_PORTE_PIN0 = $70;
  656. CHMUX_PORTE_PIN1 = $71;
  657. CHMUX_PORTE_PIN2 = $72;
  658. CHMUX_PORTE_PIN3 = $73;
  659. CHMUX_PORTE_PIN4 = $74;
  660. CHMUX_PORTE_PIN5 = $75;
  661. CHMUX_PORTE_PIN6 = $76;
  662. CHMUX_PORTE_PIN7 = $77;
  663. CHMUX_PORTF_PIN0 = $78;
  664. CHMUX_PORTF_PIN1 = $79;
  665. CHMUX_PORTF_PIN2 = $7A;
  666. CHMUX_PORTF_PIN3 = $7B;
  667. CHMUX_PORTF_PIN4 = $7C;
  668. CHMUX_PORTF_PIN5 = $7D;
  669. CHMUX_PORTF_PIN6 = $7E;
  670. CHMUX_PORTF_PIN7 = $7F;
  671. CHMUX_PRESCALER_1 = $80;
  672. CHMUX_PRESCALER_2 = $81;
  673. CHMUX_PRESCALER_4 = $82;
  674. CHMUX_PRESCALER_8 = $83;
  675. CHMUX_PRESCALER_16 = $84;
  676. CHMUX_PRESCALER_32 = $85;
  677. CHMUX_PRESCALER_64 = $86;
  678. CHMUX_PRESCALER_128 = $87;
  679. CHMUX_PRESCALER_256 = $88;
  680. CHMUX_PRESCALER_512 = $89;
  681. CHMUX_PRESCALER_1024 = $8A;
  682. CHMUX_PRESCALER_2048 = $8B;
  683. CHMUX_PRESCALER_4096 = $8C;
  684. CHMUX_PRESCALER_8192 = $8D;
  685. CHMUX_PRESCALER_16384 = $8E;
  686. CHMUX_PRESCALER_32768 = $8F;
  687. CHMUX_TCC0_OVF = $C0;
  688. CHMUX_TCC0_ERR = $C1;
  689. CHMUX_TCC0_CCA = $C4;
  690. CHMUX_TCC0_CCB = $C5;
  691. CHMUX_TCC0_CCC = $C6;
  692. CHMUX_TCC0_CCD = $C7;
  693. CHMUX_TCC1_OVF = $C8;
  694. CHMUX_TCC1_ERR = $C9;
  695. CHMUX_TCC1_CCA = $CC;
  696. CHMUX_TCC1_CCB = $CD;
  697. CHMUX_TCD0_OVF = $D0;
  698. CHMUX_TCD0_ERR = $D1;
  699. CHMUX_TCD0_CCA = $D4;
  700. CHMUX_TCD0_CCB = $D5;
  701. CHMUX_TCD0_CCC = $D6;
  702. CHMUX_TCD0_CCD = $D7;
  703. CHMUX_TCD1_OVF = $D8;
  704. CHMUX_TCD1_ERR = $D9;
  705. CHMUX_TCD1_CCA = $DC;
  706. CHMUX_TCD1_CCB = $DD;
  707. CHMUX_TCE0_OVF = $E0;
  708. CHMUX_TCE0_ERR = $E1;
  709. CHMUX_TCE0_CCA = $E4;
  710. CHMUX_TCE0_CCB = $E5;
  711. CHMUX_TCE0_CCC = $E6;
  712. CHMUX_TCE0_CCD = $E7;
  713. CHMUX_TCE1_OVF = $E8;
  714. CHMUX_TCE1_ERR = $E9;
  715. CHMUX_TCE1_CCA = $EC;
  716. CHMUX_TCE1_CCB = $ED;
  717. CHMUX_TCF0_OVF = $F0;
  718. CHMUX_TCF0_ERR = $F1;
  719. CHMUX_TCF0_CCA = $F4;
  720. CHMUX_TCF0_CCB = $F5;
  721. CHMUX_TCF0_CCC = $F6;
  722. CHMUX_TCF0_CCD = $F7;
  723. CHMUX_TCF1_OVF = $F8;
  724. CHMUX_TCF1_ERR = $F9;
  725. CHMUX_TCF1_CCA = $FC;
  726. CHMUX_TCF1_CCB = $FD;
  727. // Quadrature Decoder Index Recognition Mode
  728. QDIRM0bm = $20;
  729. QDIRM1bm = $40;
  730. // Quadrature Decoder Index Enable
  731. QDIENbm = $10;
  732. // Quadrature Decoder Enable
  733. QDENbm = $08;
  734. // EVSYS_DIGFILT
  735. DIGFILTmask = $07;
  736. DIGFILT_1SAMPLE = $00;
  737. DIGFILT_2SAMPLES = $01;
  738. DIGFILT_3SAMPLES = $02;
  739. DIGFILT_4SAMPLES = $03;
  740. DIGFILT_5SAMPLES = $04;
  741. DIGFILT_6SAMPLES = $05;
  742. DIGFILT_7SAMPLES = $06;
  743. DIGFILT_8SAMPLES = $07;
  744. end;
  745. TNVM = object //Non-volatile Memory Controller
  746. ADDR0: byte; //Address Register 0
  747. ADDR1: byte; //Address Register 1
  748. ADDR2: byte; //Address Register 2
  749. Reserved3: byte;
  750. DATA0: byte; //Data Register 0
  751. DATA1: byte; //Data Register 1
  752. DATA2: byte; //Data Register 2
  753. Reserved7: byte;
  754. Reserved8: byte;
  755. Reserved9: byte;
  756. CMD: byte; //Command
  757. CTRLA: byte; //Control Register A
  758. CTRLB: byte; //Control Register B
  759. INTCTRL: byte; //Interrupt Control
  760. Reserved14: byte;
  761. STATUS: byte; //Status
  762. LOCKBITS: byte; //Lock Bits
  763. const
  764. // NVM_CMD
  765. CMDmask = $7F;
  766. CMD_NO_OPERATION = $00;
  767. CMD_READ_CALIB_ROW = $02;
  768. CMD_READ_USER_SIG_ROW = $01;
  769. CMD_READ_EEPROM = $06;
  770. CMD_READ_FUSES = $07;
  771. CMD_WRITE_LOCK_BITS = $08;
  772. CMD_ERASE_USER_SIG_ROW = $18;
  773. CMD_WRITE_USER_SIG_ROW = $1A;
  774. CMD_ERASE_APP = $20;
  775. CMD_ERASE_APP_PAGE = $22;
  776. CMD_LOAD_FLASH_BUFFER = $23;
  777. CMD_WRITE_APP_PAGE = $24;
  778. CMD_ERASE_WRITE_APP_PAGE = $25;
  779. CMD_ERASE_FLASH_BUFFER = $26;
  780. CMD_ERASE_BOOT_PAGE = $2A;
  781. CMD_ERASE_FLASH_PAGE = $2B;
  782. CMD_WRITE_BOOT_PAGE = $2C;
  783. CMD_ERASE_WRITE_BOOT_PAGE = $2D;
  784. CMD_WRITE_FLASH_PAGE = $2E;
  785. CMD_ERASE_WRITE_FLASH_PAGE = $2F;
  786. CMD_ERASE_EEPROM = $30;
  787. CMD_ERASE_EEPROM_PAGE = $32;
  788. CMD_LOAD_EEPROM_BUFFER = $33;
  789. CMD_WRITE_EEPROM_PAGE = $34;
  790. CMD_ERASE_WRITE_EEPROM_PAGE = $35;
  791. CMD_ERASE_EEPROM_BUFFER = $36;
  792. CMD_APP_CRC = $38;
  793. CMD_BOOT_CRC = $39;
  794. CMD_CHIP_ERASE = $40;
  795. CMD_READ_NVM = $43;
  796. CMD_WRITE_FUSE = $4C;
  797. CMD_ERASE_BOOT = $68;
  798. CMD_FLASH_RANGE_CRC = $78;
  799. // Command Execute
  800. CMDEXbm = $01;
  801. // EEPROM Mapping Enable
  802. EEMAPENbm = $08;
  803. // Flash Power Reduction Enable
  804. FPRMbm = $04;
  805. // EEPROM Power Reduction Enable
  806. EPRMbm = $02;
  807. // SPM Lock
  808. SPMLOCKbm = $01;
  809. // NVM_SPMLVL
  810. SPMLVLmask = $0C;
  811. SPMLVL_OFF = $00;
  812. SPMLVL_LO = $04;
  813. SPMLVL_MED = $08;
  814. SPMLVL_HI = $0C;
  815. // NVM_EELVL
  816. EELVLmask = $03;
  817. EELVL_OFF = $00;
  818. EELVL_LO = $01;
  819. EELVL_MED = $02;
  820. EELVL_HI = $03;
  821. // Non-volatile Memory Busy
  822. NVMBUSYbm = $80;
  823. // Flash Memory Busy
  824. FBUSYbm = $40;
  825. // EEPROM Page Buffer Active Loading
  826. EELOADbm = $02;
  827. // Flash Page Buffer Active Loading
  828. FLOADbm = $01;
  829. // NVM_BLBB
  830. BLBBmask = $C0;
  831. BLBB_NOLOCK = $C0;
  832. BLBB_WLOCK = $80;
  833. BLBB_RLOCK = $40;
  834. BLBB_RWLOCK = $00;
  835. // NVM_BLBA
  836. BLBAmask = $30;
  837. BLBA_NOLOCK = $30;
  838. BLBA_WLOCK = $20;
  839. BLBA_RLOCK = $10;
  840. BLBA_RWLOCK = $00;
  841. // NVM_BLBAT
  842. BLBATmask = $0C;
  843. BLBAT_NOLOCK = $0C;
  844. BLBAT_WLOCK = $08;
  845. BLBAT_RLOCK = $04;
  846. BLBAT_RWLOCK = $00;
  847. // NVM_LB
  848. LBmask = $03;
  849. LB_NOLOCK = $03;
  850. LB_WLOCK = $02;
  851. LB_RWLOCK = $00;
  852. end;
  853. TNVM_LOCKBITS = object //Lock Bits
  854. LOCKBITS: byte; //Lock Bits
  855. const
  856. // NVM_BLBB
  857. BLBBmask = $C0;
  858. BLBB_NOLOCK = $C0;
  859. BLBB_WLOCK = $80;
  860. BLBB_RLOCK = $40;
  861. BLBB_RWLOCK = $00;
  862. // NVM_BLBA
  863. BLBAmask = $30;
  864. BLBA_NOLOCK = $30;
  865. BLBA_WLOCK = $20;
  866. BLBA_RLOCK = $10;
  867. BLBA_RWLOCK = $00;
  868. // NVM_BLBAT
  869. BLBATmask = $0C;
  870. BLBAT_NOLOCK = $0C;
  871. BLBAT_WLOCK = $08;
  872. BLBAT_RLOCK = $04;
  873. BLBAT_RWLOCK = $00;
  874. // NVM_LB
  875. LBmask = $03;
  876. LB_NOLOCK = $03;
  877. LB_WLOCK = $02;
  878. LB_RWLOCK = $00;
  879. end;
  880. TNVM_FUSES = object //Fuses
  881. FUSEBYTE0: byte; //JTAG User ID
  882. FUSEBYTE1: byte; //Watchdog Configuration
  883. FUSEBYTE2: byte; //Reset Configuration
  884. Reserved3: byte;
  885. FUSEBYTE4: byte; //Start-up Configuration
  886. FUSEBYTE5: byte; //EESAVE and BOD Level
  887. const
  888. // WDWPER
  889. WDWPERmask = $F0;
  890. WDWPER_8CLK = $00;
  891. WDWPER_16CLK = $10;
  892. WDWPER_32CLK = $20;
  893. WDWPER_64CLK = $30;
  894. WDWPER_128CLK = $40;
  895. WDWPER_256CLK = $50;
  896. WDWPER_512CLK = $60;
  897. WDWPER_1KCLK = $70;
  898. WDWPER_2KCLK = $80;
  899. WDWPER_4KCLK = $90;
  900. WDWPER_8KCLK = $A0;
  901. // WDPER
  902. WDPERmask = $0F;
  903. WDPER_8CLK = $00;
  904. WDPER_16CLK = $01;
  905. WDPER_32CLK = $02;
  906. WDPER_64CLK = $03;
  907. WDPER_128CLK = $04;
  908. WDPER_256CLK = $05;
  909. WDPER_512CLK = $06;
  910. WDPER_1KCLK = $07;
  911. WDPER_2KCLK = $08;
  912. WDPER_4KCLK = $09;
  913. WDPER_8KCLK = $0A;
  914. // BOOTRST
  915. BOOTRSTmask = $40;
  916. BOOTRST_BOOTLDR = $00;
  917. BOOTRST_APPLICATION = $40;
  918. // BODPD
  919. BODPDmask = $03;
  920. BODPD_INSAMPLEDMODE = $01;
  921. BODPD_CONTINOUSLY = $02;
  922. BODPD_DISABLED = $03;
  923. // External Reset Disable
  924. RSTDISBLbm = $10;
  925. // STARTUPTIME
  926. STARTUPTIMEmask = $0C;
  927. STARTUPTIME0MS = $0C;
  928. STARTUPTIME4MS = $04;
  929. STARTUPTIME64MS = $00;
  930. // Watchdog Timer Lock
  931. WDLOCKbm = $02;
  932. // JTAG Interface Enable
  933. JTAGENbm = $01;
  934. // BODACT
  935. BODACTmask = $30;
  936. BODACT_INSAMPLEDMODE = $10;
  937. BODACT_CONTINOUSLY = $20;
  938. BODACT_DISABLED = $30;
  939. // Preserve EEPROM Through Chip Erase
  940. EESAVEbm = $08;
  941. // BODLEVEL
  942. BODLEVELmask = $07;
  943. BODLEVEL1V6 = $07;
  944. BODLEVEL1V9 = $06;
  945. BODLEVEL2V1 = $05;
  946. BODLEVEL2V4 = $04;
  947. BODLEVEL2V6 = $03;
  948. BODLEVEL2V9 = $02;
  949. BODLEVEL3V2 = $01;
  950. BODLEVEL3V4 = $00;
  951. end;
  952. TNVM_PROD_SIGNATURES = object //Production Signatures
  953. RCOSC2M: byte; //RCOSC 2MHz Calibration Value
  954. Reserved1: byte;
  955. RCOSC32K: byte; //RCOSC 32kHz Calibration Value
  956. RCOSC32M: byte; //RCOSC 32MHz Calibration Value
  957. Reserved4: byte;
  958. Reserved5: byte;
  959. Reserved6: byte;
  960. Reserved7: byte;
  961. LOTNUM0: byte; //Lot Number Byte 0, ASCII
  962. LOTNUM1: byte; //Lot Number Byte 1, ASCII
  963. LOTNUM2: byte; //Lot Number Byte 2, ASCII
  964. LOTNUM3: byte; //Lot Number Byte 3, ASCII
  965. LOTNUM4: byte; //Lot Number Byte 4, ASCII
  966. LOTNUM5: byte; //Lot Number Byte 5, ASCII
  967. Reserved14: byte;
  968. Reserved15: byte;
  969. WAFNUM: byte; //Wafer Number
  970. Reserved17: byte;
  971. COORDX0: byte; //Wafer Coordinate X Byte 0
  972. COORDX1: byte; //Wafer Coordinate X Byte 1
  973. COORDY0: byte; //Wafer Coordinate Y Byte 0
  974. COORDY1: byte; //Wafer Coordinate Y Byte 1
  975. Reserved22: byte;
  976. Reserved23: byte;
  977. Reserved24: byte;
  978. Reserved25: byte;
  979. Reserved26: byte;
  980. Reserved27: byte;
  981. Reserved28: byte;
  982. Reserved29: byte;
  983. Reserved30: byte;
  984. Reserved31: byte;
  985. ADCACAL0: byte; //ADCA Calibration Byte 0
  986. ADCACAL1: byte; //ADCA Calibration Byte 1
  987. Reserved34: byte;
  988. Reserved35: byte;
  989. ADCBCAL0: byte; //ADCB Calibration Byte 0
  990. ADCBCAL1: byte; //ADCB Calibration Byte 1
  991. Reserved38: byte;
  992. Reserved39: byte;
  993. Reserved40: byte;
  994. Reserved41: byte;
  995. Reserved42: byte;
  996. Reserved43: byte;
  997. Reserved44: byte;
  998. Reserved45: byte;
  999. TEMPSENSE0: byte; //Temperature Sensor Calibration Byte 0
  1000. TEMPSENSE1: byte; //Temperature Sensor Calibration Byte 0
  1001. DACAOFFCAL: byte; //DACA Calibration Byte 0
  1002. DACAGAINCAL: byte; //DACA Calibration Byte 1
  1003. DACBOFFCAL: byte; //DACB Calibration Byte 0
  1004. DACBGAINCAL: byte; //DACB Calibration Byte 1
  1005. end;
  1006. TAC = object //Analog Comparator
  1007. AC0CTRL: byte; //Analog Comparator 0 Control
  1008. AC1CTRL: byte; //Analog Comparator 1 Control
  1009. AC0MUXCTRL: byte; //Analog Comparator 0 MUX Control
  1010. AC1MUXCTRL: byte; //Analog Comparator 1 MUX Control
  1011. CTRLA: byte; //Control Register A
  1012. CTRLB: byte; //Control Register B
  1013. WINCTRL: byte; //Window Mode Control
  1014. STATUS: byte; //Status
  1015. const
  1016. // AC_INTMODE
  1017. INTMODEmask = $C0;
  1018. INTMODE_BOTHEDGES = $00;
  1019. INTMODE_FALLING = $80;
  1020. INTMODE_RISING = $C0;
  1021. // AC_INTLVL
  1022. INTLVLmask = $30;
  1023. INTLVL_OFF = $00;
  1024. INTLVL_LO = $10;
  1025. INTLVL_MED = $20;
  1026. INTLVL_HI = $30;
  1027. // High-speed Mode
  1028. HSMODEbm = $08;
  1029. // AC_HYSMODE
  1030. HYSMODEmask = $06;
  1031. HYSMODE_NO = $00;
  1032. HYSMODE_SMALL = $02;
  1033. HYSMODE_LARGE = $04;
  1034. // Enable
  1035. ENABLEbm = $01;
  1036. // AC_MUXPOS
  1037. MUXPOSmask = $38;
  1038. MUXPOS_PIN0 = $00;
  1039. MUXPOS_PIN1 = $08;
  1040. MUXPOS_PIN2 = $10;
  1041. MUXPOS_PIN3 = $18;
  1042. MUXPOS_PIN4 = $20;
  1043. MUXPOS_PIN5 = $28;
  1044. MUXPOS_PIN6 = $30;
  1045. MUXPOS_DAC = $38;
  1046. // AC_MUXNEG
  1047. MUXNEGmask = $07;
  1048. MUXNEG_PIN0 = $00;
  1049. MUXNEG_PIN1 = $01;
  1050. MUXNEG_PIN3 = $02;
  1051. MUXNEG_PIN5 = $03;
  1052. MUXNEG_PIN7 = $04;
  1053. MUXNEG_DAC = $05;
  1054. MUXNEG_BANDGAP = $06;
  1055. MUXNEG_SCALER = $07;
  1056. // Analog Comparator 0 Output Enable
  1057. AC0OUTbm = $01;
  1058. // VCC Voltage Scaler Factor
  1059. SCALEFAC0bm = $01;
  1060. SCALEFAC1bm = $02;
  1061. SCALEFAC2bm = $04;
  1062. SCALEFAC3bm = $08;
  1063. SCALEFAC4bm = $10;
  1064. SCALEFAC5bm = $20;
  1065. // Window Mode Enable
  1066. WENbm = $10;
  1067. // AC_WINTMODE
  1068. WINTMODEmask = $0C;
  1069. WINTMODE_ABOVE = $00;
  1070. WINTMODE_INSIDE = $04;
  1071. WINTMODE_BELOW = $08;
  1072. WINTMODE_OUTSIDE = $0C;
  1073. // AC_WINTLVL
  1074. WINTLVLmask = $03;
  1075. WINTLVL_OFF = $00;
  1076. WINTLVL_LO = $01;
  1077. WINTLVL_MED = $02;
  1078. WINTLVL_HI = $03;
  1079. // AC_WSTATE
  1080. WSTATEmask = $C0;
  1081. WSTATE_ABOVE = $00;
  1082. WSTATE_INSIDE = $40;
  1083. WSTATE_BELOW = $80;
  1084. // Analog Comparator 1 State
  1085. AC1STATEbm = $20;
  1086. // Analog Comparator 0 State
  1087. AC0STATEbm = $10;
  1088. // Window Mode Interrupt Flag
  1089. WIFbm = $04;
  1090. // Analog Comparator 1 Interrupt Flag
  1091. AC1IFbm = $02;
  1092. // Analog Comparator 0 Interrupt Flag
  1093. AC0IFbm = $01;
  1094. end;
  1095. TADC_CH = object //ADC Channel
  1096. CTRL: byte; //Control Register
  1097. MUXCTRL: byte; //MUX Control
  1098. INTCTRL: byte; //Channel Interrupt Control
  1099. INTFLAGS: byte; //Interrupt Flags
  1100. RES: word; //Channel Result
  1101. const
  1102. // Channel Start Conversion
  1103. STARTbm = $80;
  1104. // GAINFAC
  1105. GAINFACmask = $1C;
  1106. GAINFAC1X = $00;
  1107. GAINFAC2X = $04;
  1108. GAINFAC4X = $08;
  1109. GAINFAC8X = $0C;
  1110. GAINFAC16X = $10;
  1111. GAINFAC32X = $14;
  1112. GAINFAC64X = $18;
  1113. GAINFACDIV2 = $1C;
  1114. // INPUTMODE
  1115. INPUTMODEmask = $03;
  1116. INPUTMODEINTERNAL = $00;
  1117. INPUTMODESINGLEENDED = $01;
  1118. INPUTMODEDIFF = $02;
  1119. INPUTMODEDIFFWGAIN = $03;
  1120. // MUXPOS
  1121. MUXPOSmask = $78;
  1122. MUXPOSPIN0 = $00;
  1123. MUXPOSPIN1 = $08;
  1124. MUXPOSPIN2 = $10;
  1125. MUXPOSPIN3 = $18;
  1126. MUXPOSPIN4 = $20;
  1127. MUXPOSPIN5 = $28;
  1128. MUXPOSPIN6 = $30;
  1129. MUXPOSPIN7 = $38;
  1130. // MUXINT
  1131. MUXINTmask = $78;
  1132. MUXINTTEMP = $00;
  1133. MUXINTBANDGAP = $08;
  1134. MUXINTSCALEDVCC = $10;
  1135. MUXINTDAC = $18;
  1136. // MUXNEG
  1137. MUXNEGmask = $03;
  1138. MUXNEGPIN0 = $00;
  1139. MUXNEGPIN1 = $01;
  1140. MUXNEGPIN2 = $02;
  1141. MUXNEGPIN3 = $03;
  1142. MUXNEGPIN4 = $00;
  1143. MUXNEGPIN5 = $01;
  1144. MUXNEGPIN6 = $02;
  1145. MUXNEGPIN7 = $03;
  1146. // MUXNEGL
  1147. MUXNEGLmask = $03;
  1148. MUXNEGLPIN0 = $00;
  1149. MUXNEGLPIN1 = $01;
  1150. MUXNEGLPIN2 = $02;
  1151. MUXNEGLPIN3 = $03;
  1152. // MUXNEGH
  1153. MUXNEGHmask = $03;
  1154. MUXNEGHPIN4 = $00;
  1155. MUXNEGHPIN5 = $01;
  1156. MUXNEGHPIN6 = $02;
  1157. MUXNEGHPIN7 = $03;
  1158. // INTMODE
  1159. INTMODEmask = $0C;
  1160. INTMODECOMPLETE = $00;
  1161. INTMODEBELOW = $04;
  1162. INTMODEABOVE = $0C;
  1163. // INTLVL
  1164. INTLVLmask = $03;
  1165. INTLVLOFF = $00;
  1166. INTLVLLO = $01;
  1167. INTLVLMED = $02;
  1168. INTLVLHI = $03;
  1169. // Channel Interrupt Flag
  1170. CHIFbm = $01;
  1171. end;
  1172. TADC = object //Analog-to-Digital Converter
  1173. CTRLA: byte; //Control Register A
  1174. CTRLB: byte; //Control Register B
  1175. REFCTRL: byte; //Reference Control
  1176. EVCTRL: byte; //Event Control
  1177. PRESCALER: byte; //Clock Prescaler
  1178. Reserved5: byte;
  1179. INTFLAGS: byte; //Interrupt Flags
  1180. TEMP: byte; //Temporary register
  1181. Reserved8: byte;
  1182. Reserved9: byte;
  1183. Reserved10: byte;
  1184. Reserved11: byte;
  1185. CAL: word; //Calibration Value
  1186. Reserved14: byte;
  1187. Reserved15: byte;
  1188. CH0RES: word; //Channel 0 Result
  1189. CH1RES: word; //Channel 1 Result
  1190. CH2RES: word; //Channel 2 Result
  1191. CH3RES: word; //Channel 3 Result
  1192. CMP: word; //Compare Value
  1193. Reserved26: byte;
  1194. Reserved27: byte;
  1195. Reserved28: byte;
  1196. Reserved29: byte;
  1197. Reserved30: byte;
  1198. Reserved31: byte;
  1199. CH0: TADC_CH; //ADC Channel 0
  1200. CH1: TADC_CH; //ADC Channel 1
  1201. CH2: TADC_CH; //ADC Channel 2
  1202. CH3: TADC_CH; //ADC Channel 3
  1203. const
  1204. // ADC_DMASEL
  1205. DMASELmask = $C0;
  1206. DMASEL_OFF = $00;
  1207. DMASEL_CH01 = $40;
  1208. DMASEL_CH012 = $80;
  1209. DMASEL_CH0123 = $C0;
  1210. // Channel 3 Start Conversion
  1211. CH3STARTbm = $20;
  1212. // Channel 2 Start Conversion
  1213. CH2STARTbm = $10;
  1214. // Channel 1 Start Conversion
  1215. CH1STARTbm = $08;
  1216. // Channel 0 Start Conversion
  1217. CH0STARTbm = $04;
  1218. // Flush Pipeline
  1219. FLUSHbm = $02;
  1220. // Enable ADC
  1221. ENABLEbm = $01;
  1222. // Conversion Mode
  1223. CONMODEbm = $10;
  1224. // Free Running Mode Enable
  1225. FREERUNbm = $08;
  1226. // ADC_RESOLUTION
  1227. RESOLUTIONmask = $06;
  1228. RESOLUTION_12BIT = $00;
  1229. RESOLUTION_8BIT = $04;
  1230. RESOLUTION_LEFT12BIT = $06;
  1231. // ADC_REFSEL
  1232. REFSELmask = $30;
  1233. REFSEL_INT1V = $00;
  1234. REFSEL_INTVCC = $10;
  1235. REFSEL_AREFA = $20;
  1236. REFSEL_AREFB = $30;
  1237. // Bandgap enable
  1238. BANDGAPbm = $02;
  1239. // Temperature Reference Enable
  1240. TEMPREFbm = $01;
  1241. // ADC_SWEEP
  1242. SWEEPmask = $C0;
  1243. SWEEP_0 = $00;
  1244. SWEEP_01 = $40;
  1245. SWEEP_012 = $80;
  1246. SWEEP_0123 = $C0;
  1247. // ADC_EVSEL
  1248. EVSELmask = $38;
  1249. EVSEL_0123 = $00;
  1250. EVSEL_1234 = $08;
  1251. EVSEL_2345 = $10;
  1252. EVSEL_3456 = $18;
  1253. EVSEL_4567 = $20;
  1254. EVSEL_567 = $28;
  1255. EVSEL_67 = $30;
  1256. EVSEL_7 = $38;
  1257. // ADC_EVACT
  1258. EVACTmask = $07;
  1259. EVACT_NONE = $00;
  1260. EVACT_CH0 = $01;
  1261. EVACT_CH01 = $02;
  1262. EVACT_CH012 = $03;
  1263. EVACT_CH0123 = $04;
  1264. EVACT_SWEEP = $05;
  1265. EVACT_SYNCSWEEP = $06;
  1266. // ADC_PRESCALER
  1267. PRESCALERmask = $07;
  1268. PRESCALER_DIV4 = $00;
  1269. PRESCALER_DIV8 = $01;
  1270. PRESCALER_DIV16 = $02;
  1271. PRESCALER_DIV32 = $03;
  1272. PRESCALER_DIV64 = $04;
  1273. PRESCALER_DIV128 = $05;
  1274. PRESCALER_DIV256 = $06;
  1275. PRESCALER_DIV512 = $07;
  1276. // Channel 3 Interrupt Flag
  1277. CH3IFbm = $08;
  1278. // Channel 2 Interrupt Flag
  1279. CH2IFbm = $04;
  1280. // Channel 1 Interrupt Flag
  1281. CH1IFbm = $02;
  1282. // Channel 0 Interrupt Flag
  1283. CH0IFbm = $01;
  1284. end;
  1285. TDAC = object //Digital-to-Analog Converter
  1286. CTRLA: byte; //Control Register A
  1287. CTRLB: byte; //Control Register B
  1288. CTRLC: byte; //Control Register C
  1289. EVCTRL: byte; //Event Input Control
  1290. TIMCTRL: byte; //Timing Control
  1291. STATUS: byte; //Status
  1292. Reserved6: byte;
  1293. Reserved7: byte;
  1294. GAINCAL: byte; //Gain Calibration
  1295. OFFSETCAL: byte; //Offset Calibration
  1296. Reserved10: byte;
  1297. Reserved11: byte;
  1298. Reserved12: byte;
  1299. Reserved13: byte;
  1300. Reserved14: byte;
  1301. Reserved15: byte;
  1302. Reserved16: byte;
  1303. Reserved17: byte;
  1304. Reserved18: byte;
  1305. Reserved19: byte;
  1306. Reserved20: byte;
  1307. Reserved21: byte;
  1308. Reserved22: byte;
  1309. Reserved23: byte;
  1310. CH0DATA: word; //Channel 0 Data
  1311. CH1DATA: word; //Channel 1 Data
  1312. const
  1313. // Internal Output Enable
  1314. IDOENbm = $10;
  1315. // Channel 1 Output Enable
  1316. CH1ENbm = $08;
  1317. // Channel 0 Output Enable
  1318. CH0ENbm = $04;
  1319. // Low Power Mode
  1320. LPMODEbm = $02;
  1321. // Enable
  1322. ENABLEbm = $01;
  1323. // DAC_CHSEL
  1324. CHSELmask = $60;
  1325. CHSEL_SINGLE = $00;
  1326. CHSEL_DUAL = $40;
  1327. // Channel 1 Event Trig Enable
  1328. CH1TRIGbm = $02;
  1329. // Channel 0 Event Trig Enable
  1330. CH0TRIGbm = $01;
  1331. // DAC_REFSEL
  1332. REFSELmask = $18;
  1333. REFSEL_INT1V = $00;
  1334. REFSEL_AVCC = $08;
  1335. REFSEL_AREFA = $10;
  1336. REFSEL_AREFB = $18;
  1337. // Left-adjust Result
  1338. LEFTADJbm = $01;
  1339. // DAC_EVSEL
  1340. EVSELmask = $07;
  1341. EVSEL_0 = $00;
  1342. EVSEL_1 = $01;
  1343. EVSEL_2 = $02;
  1344. EVSEL_3 = $03;
  1345. EVSEL_4 = $04;
  1346. EVSEL_5 = $05;
  1347. EVSEL_6 = $06;
  1348. EVSEL_7 = $07;
  1349. // DAC_CONINTVAL
  1350. CONINTVALmask = $70;
  1351. CONINTVAL_1CLK = $00;
  1352. CONINTVAL_2CLK = $10;
  1353. CONINTVAL_4CLK = $20;
  1354. CONINTVAL_8CLK = $30;
  1355. CONINTVAL_16CLK = $40;
  1356. CONINTVAL_32CLK = $50;
  1357. CONINTVAL_64CLK = $60;
  1358. CONINTVAL_128CLK = $70;
  1359. // DAC_REFRESH
  1360. REFRESHmask = $0F;
  1361. REFRESH_16CLK = $00;
  1362. REFRESH_32CLK = $01;
  1363. REFRESH_64CLK = $02;
  1364. REFRESH_128CLK = $03;
  1365. REFRESH_256CLK = $04;
  1366. REFRESH_512CLK = $05;
  1367. REFRESH_1024CLK = $06;
  1368. REFRESH_2048CLK = $07;
  1369. REFRESH_4096CLK = $08;
  1370. REFRESH_8192CLK = $09;
  1371. REFRESH_16384CLK = $0A;
  1372. REFRESH_32768CLK = $0B;
  1373. REFRESH_65536CLK = $0C;
  1374. REFRESH_OFF = $0F;
  1375. // Channel 1 Data Register Empty
  1376. CH1DREbm = $02;
  1377. // Channel 0 Data Register Empty
  1378. CH0DREbm = $01;
  1379. // Gain Calibration
  1380. GAINCAL0bm = $01;
  1381. GAINCAL1bm = $02;
  1382. GAINCAL2bm = $04;
  1383. GAINCAL3bm = $08;
  1384. GAINCAL4bm = $10;
  1385. GAINCAL5bm = $20;
  1386. GAINCAL6bm = $40;
  1387. // Offset Calibration
  1388. OFFSETCAL0bm = $01;
  1389. OFFSETCAL1bm = $02;
  1390. OFFSETCAL2bm = $04;
  1391. OFFSETCAL3bm = $08;
  1392. OFFSETCAL4bm = $10;
  1393. OFFSETCAL5bm = $20;
  1394. OFFSETCAL6bm = $40;
  1395. end;
  1396. TRTC32 = object //32-bit Real-Time Counter
  1397. CTRL: byte; //Control Register
  1398. SYNCCTRL: byte; //Synchronization Control/Status Register
  1399. INTCTRL: byte; //Interrupt Control Register
  1400. INTFLAGS: byte; //Interrupt Flags
  1401. CNT: dword; //Count Register
  1402. PER: dword; //Period Register
  1403. COMP: dword; //Compare Register
  1404. const
  1405. // RTC enable
  1406. ENABLEbm = $01;
  1407. // Synchronization Busy Flag
  1408. SYNCCNTbm = $10;
  1409. // Synchronization Busy Flag
  1410. SYNCBUSYbm = $01;
  1411. // RTC32_COMPINTLVL
  1412. COMPINTLVLmask = $0C;
  1413. COMPINTLVL_OFF = $00;
  1414. COMPINTLVL_LO = $04;
  1415. COMPINTLVL_MED = $08;
  1416. COMPINTLVL_HI = $0C;
  1417. // RTC32_OVFINTLVL
  1418. OVFINTLVLmask = $03;
  1419. OVFINTLVL_OFF = $00;
  1420. OVFINTLVL_LO = $01;
  1421. OVFINTLVL_MED = $02;
  1422. OVFINTLVL_HI = $03;
  1423. // Compare Match Interrupt Flag
  1424. COMPIFbm = $02;
  1425. // Overflow Interrupt Flag
  1426. OVFIFbm = $01;
  1427. end;
  1428. TTWI_MASTER = object //
  1429. CTRLA: byte; //Control Register A
  1430. CTRLB: byte; //Control Register B
  1431. CTRLC: byte; //Control Register C
  1432. STATUS: byte; //Status Register
  1433. BAUD: byte; //Baud Rate Control Register
  1434. ADDR: byte; //Address Register
  1435. DATA: byte; //Data Register
  1436. const
  1437. // INTLVL
  1438. INTLVLmask = $C0;
  1439. INTLVLOFF = $00;
  1440. INTLVLLO = $40;
  1441. INTLVLMED = $80;
  1442. INTLVLHI = $C0;
  1443. // Read Interrupt Enable
  1444. RIENbm = $20;
  1445. // Write Interrupt Enable
  1446. WIENbm = $10;
  1447. // Enable TWI Master
  1448. ENABLEbm = $08;
  1449. // TIMEOUT
  1450. TIMEOUTmask = $0C;
  1451. TIMEOUTDISABLED = $00;
  1452. TIMEOUT50US = $04;
  1453. TIMEOUT100US = $08;
  1454. TIMEOUT200US = $0C;
  1455. // Quick Command Enable
  1456. QCENbm = $02;
  1457. // Smart Mode Enable
  1458. SMENbm = $01;
  1459. // Acknowledge Action
  1460. ACKACTbm = $04;
  1461. // CMD
  1462. CMDmask = $03;
  1463. CMDNOACT = $00;
  1464. CMDREPSTART = $01;
  1465. CMDRECVTRANS = $02;
  1466. CMDSTOP = $03;
  1467. // Read Interrupt Flag
  1468. RIFbm = $80;
  1469. // Write Interrupt Flag
  1470. WIFbm = $40;
  1471. // Clock Hold
  1472. CLKHOLDbm = $20;
  1473. // Received Acknowledge
  1474. RXACKbm = $10;
  1475. // Arbitration Lost
  1476. ARBLOSTbm = $08;
  1477. // Bus Error
  1478. BUSERRbm = $04;
  1479. // BUSSTATE
  1480. BUSSTATEmask = $03;
  1481. BUSSTATEUNKNOWN = $00;
  1482. BUSSTATEIDLE = $01;
  1483. BUSSTATEOWNER = $02;
  1484. BUSSTATEBUSY = $03;
  1485. end;
  1486. TTWI_SLAVE = object //
  1487. CTRLA: byte; //Control Register A
  1488. CTRLB: byte; //Control Register B
  1489. STATUS: byte; //Status Register
  1490. ADDR: byte; //Address Register
  1491. DATA: byte; //Data Register
  1492. ADDRMASK: byte; //Address Mask Register
  1493. const
  1494. // INTLVL
  1495. INTLVLmask = $C0;
  1496. INTLVLOFF = $00;
  1497. INTLVLLO = $40;
  1498. INTLVLMED = $80;
  1499. INTLVLHI = $C0;
  1500. // Data Interrupt Enable
  1501. DIENbm = $20;
  1502. // Address/Stop Interrupt Enable
  1503. APIENbm = $10;
  1504. // Enable TWI Slave
  1505. ENABLEbm = $08;
  1506. // Stop Interrupt Enable
  1507. PIENbm = $04;
  1508. // Promiscuous Mode Enable
  1509. PMENbm = $02;
  1510. // Smart Mode Enable
  1511. SMENbm = $01;
  1512. // Acknowledge Action
  1513. ACKACTbm = $04;
  1514. // CMD
  1515. CMDmask = $03;
  1516. CMDNOACT = $00;
  1517. CMDCOMPTRANS = $02;
  1518. CMDRESPONSE = $03;
  1519. // Data Interrupt Flag
  1520. DIFbm = $80;
  1521. // Address/Stop Interrupt Flag
  1522. APIFbm = $40;
  1523. // Clock Hold
  1524. CLKHOLDbm = $20;
  1525. // Received Acknowledge
  1526. RXACKbm = $10;
  1527. // Collision
  1528. COLLbm = $08;
  1529. // Bus Error
  1530. BUSERRbm = $04;
  1531. // Read/Write Direction
  1532. DIRbm = $02;
  1533. // Slave Address or Stop
  1534. APbm = $01;
  1535. // Address Mask
  1536. ADDRMASK0bm = $02;
  1537. ADDRMASK1bm = $04;
  1538. ADDRMASK2bm = $08;
  1539. ADDRMASK3bm = $10;
  1540. ADDRMASK4bm = $20;
  1541. ADDRMASK5bm = $40;
  1542. ADDRMASK6bm = $80;
  1543. // Address Enable
  1544. ADDRENbm = $01;
  1545. end;
  1546. TTWI = object //Two-Wire Interface
  1547. CTRL: byte; //TWI Common Control Register
  1548. MASTER: TTWI_MASTER; //TWI master module
  1549. SLAVE: TTWI_SLAVE; //TWI slave module
  1550. const
  1551. // SDAHOLD
  1552. SDAHOLDmask = $06;
  1553. SDAHOLDOFF = $00;
  1554. SDAHOLD50NS = $02;
  1555. SDAHOLD300NS = $04;
  1556. SDAHOLD400NS = $06;
  1557. // External Driver Interface Enable
  1558. EDIENbm = $01;
  1559. end;
  1560. TPORTCFG = object //I/O port Configuration
  1561. MPCMASK: byte; //Multi-pin Configuration Mask
  1562. Reserved1: byte;
  1563. VPCTRLA: byte; //Virtual Port Control Register A
  1564. VPCTRLB: byte; //Virtual Port Control Register B
  1565. CLKEVOUT: byte; //Clock and Event Out Register
  1566. const
  1567. // PORTCFG_VP1MAP
  1568. VP1MAPmask = $F0;
  1569. VP1MAP_PORTA = $00;
  1570. VP1MAP_PORTB = $10;
  1571. VP1MAP_PORTC = $20;
  1572. VP1MAP_PORTD = $30;
  1573. VP1MAP_PORTE = $40;
  1574. VP1MAP_PORTF = $50;
  1575. VP1MAP_PORTG = $60;
  1576. VP1MAP_PORTH = $70;
  1577. VP1MAP_PORTJ = $80;
  1578. VP1MAP_PORTK = $90;
  1579. VP1MAP_PORTL = $A0;
  1580. VP1MAP_PORTM = $B0;
  1581. VP1MAP_PORTN = $C0;
  1582. VP1MAP_PORTP = $D0;
  1583. VP1MAP_PORTQ = $E0;
  1584. VP1MAP_PORTR = $F0;
  1585. // PORTCFG_VP0MAP
  1586. VP0MAPmask = $0F;
  1587. VP0MAP_PORTA = $00;
  1588. VP0MAP_PORTB = $01;
  1589. VP0MAP_PORTC = $02;
  1590. VP0MAP_PORTD = $03;
  1591. VP0MAP_PORTE = $04;
  1592. VP0MAP_PORTF = $05;
  1593. VP0MAP_PORTG = $06;
  1594. VP0MAP_PORTH = $07;
  1595. VP0MAP_PORTJ = $08;
  1596. VP0MAP_PORTK = $09;
  1597. VP0MAP_PORTL = $0A;
  1598. VP0MAP_PORTM = $0B;
  1599. VP0MAP_PORTN = $0C;
  1600. VP0MAP_PORTP = $0D;
  1601. VP0MAP_PORTQ = $0E;
  1602. VP0MAP_PORTR = $0F;
  1603. // PORTCFG_VP3MAP
  1604. VP3MAPmask = $F0;
  1605. VP3MAP_PORTA = $00;
  1606. VP3MAP_PORTB = $10;
  1607. VP3MAP_PORTC = $20;
  1608. VP3MAP_PORTD = $30;
  1609. VP3MAP_PORTE = $40;
  1610. VP3MAP_PORTF = $50;
  1611. VP3MAP_PORTG = $60;
  1612. VP3MAP_PORTH = $70;
  1613. VP3MAP_PORTJ = $80;
  1614. VP3MAP_PORTK = $90;
  1615. VP3MAP_PORTL = $A0;
  1616. VP3MAP_PORTM = $B0;
  1617. VP3MAP_PORTN = $C0;
  1618. VP3MAP_PORTP = $D0;
  1619. VP3MAP_PORTQ = $E0;
  1620. VP3MAP_PORTR = $F0;
  1621. // PORTCFG_VP2MAP
  1622. VP2MAPmask = $0F;
  1623. VP2MAP_PORTA = $00;
  1624. VP2MAP_PORTB = $01;
  1625. VP2MAP_PORTC = $02;
  1626. VP2MAP_PORTD = $03;
  1627. VP2MAP_PORTE = $04;
  1628. VP2MAP_PORTF = $05;
  1629. VP2MAP_PORTG = $06;
  1630. VP2MAP_PORTH = $07;
  1631. VP2MAP_PORTJ = $08;
  1632. VP2MAP_PORTK = $09;
  1633. VP2MAP_PORTL = $0A;
  1634. VP2MAP_PORTM = $0B;
  1635. VP2MAP_PORTN = $0C;
  1636. VP2MAP_PORTP = $0D;
  1637. VP2MAP_PORTQ = $0E;
  1638. VP2MAP_PORTR = $0F;
  1639. // PORTCFG_CLKOUT
  1640. CLKOUTmask = $03;
  1641. CLKOUT_OFF = $00;
  1642. CLKOUT_PC7 = $01;
  1643. CLKOUT_PD7 = $02;
  1644. CLKOUT_PE7 = $03;
  1645. // PORTCFG_EVOUT
  1646. EVOUTmask = $30;
  1647. EVOUT_OFF = $00;
  1648. EVOUT_PC7 = $10;
  1649. EVOUT_PD7 = $20;
  1650. EVOUT_PE7 = $30;
  1651. end;
  1652. TVPORT = object //Virtual Port
  1653. DIR: byte; //I/O Port Data Direction
  1654. OUT_: byte; //I/O Port Output
  1655. IN_: byte; //I/O Port Input
  1656. INTFLAGS: byte; //Interrupt Flag Register
  1657. const
  1658. // Port Interrupt 1 Flag
  1659. INT1IFbm = $02;
  1660. // Port Interrupt 0 Flag
  1661. INT0IFbm = $01;
  1662. end;
  1663. TPORT = object //I/O Ports
  1664. DIR: byte; //I/O Port Data Direction
  1665. DIRSET: byte; //I/O Port Data Direction Set
  1666. DIRCLR: byte; //I/O Port Data Direction Clear
  1667. DIRTGL: byte; //I/O Port Data Direction Toggle
  1668. OUT_: byte; //I/O Port Output
  1669. OUTSET: byte; //I/O Port Output Set
  1670. OUTCLR: byte; //I/O Port Output Clear
  1671. OUTTGL: byte; //I/O Port Output Toggle
  1672. IN_: byte; //I/O port Input
  1673. INTCTRL: byte; //Interrupt Control Register
  1674. INT0MASK: byte; //Port Interrupt 0 Mask
  1675. INT1MASK: byte; //Port Interrupt 1 Mask
  1676. INTFLAGS: byte; //Interrupt Flag Register
  1677. Reserved13: byte;
  1678. Reserved14: byte;
  1679. Reserved15: byte;
  1680. PIN0CTRL: byte; //Pin 0 Control Register
  1681. PIN1CTRL: byte; //Pin 1 Control Register
  1682. PIN2CTRL: byte; //Pin 2 Control Register
  1683. PIN3CTRL: byte; //Pin 3 Control Register
  1684. PIN4CTRL: byte; //Pin 4 Control Register
  1685. PIN5CTRL: byte; //Pin 5 Control Register
  1686. PIN6CTRL: byte; //Pin 6 Control Register
  1687. PIN7CTRL: byte; //Pin 7 Control Register
  1688. const
  1689. // PORT_INT1LVL
  1690. INT1LVLmask = $0C;
  1691. INT1LVL_OFF = $00;
  1692. INT1LVL_LO = $04;
  1693. INT1LVL_MED = $08;
  1694. INT1LVL_HI = $0C;
  1695. // PORT_INT0LVL
  1696. INT0LVLmask = $03;
  1697. INT0LVL_OFF = $00;
  1698. INT0LVL_LO = $01;
  1699. INT0LVL_MED = $02;
  1700. INT0LVL_HI = $03;
  1701. // Port Interrupt 1 Flag
  1702. INT1IFbm = $02;
  1703. // Port Interrupt 0 Flag
  1704. INT0IFbm = $01;
  1705. // Slew Rate Enable
  1706. SRLENbm = $80;
  1707. // Inverted I/O Enable
  1708. INVENbm = $40;
  1709. // PORT_OPC
  1710. OPCmask = $38;
  1711. OPC_TOTEM = $00;
  1712. OPC_BUSKEEPER = $08;
  1713. OPC_PULLDOWN = $10;
  1714. OPC_PULLUP = $18;
  1715. OPC_WIREDOR = $20;
  1716. OPC_WIREDAND = $28;
  1717. OPC_WIREDORPULL = $30;
  1718. OPC_WIREDANDPULL = $38;
  1719. // PORT_ISC
  1720. ISCmask = $07;
  1721. ISC_BOTHEDGES = $00;
  1722. ISC_RISING = $01;
  1723. ISC_FALLING = $02;
  1724. ISC_LEVEL = $03;
  1725. ISC_INPUT_DISABLE = $07;
  1726. end;
  1727. TTC0 = object //16-bit Timer/Counter 0
  1728. CTRLA: byte; //Control Register A
  1729. CTRLB: byte; //Control Register B
  1730. CTRLC: byte; //Control register C
  1731. CTRLD: byte; //Control Register D
  1732. CTRLE: byte; //Control Register E
  1733. Reserved5: byte;
  1734. INTCTRLA: byte; //Interrupt Control Register A
  1735. INTCTRLB: byte; //Interrupt Control Register B
  1736. CTRLFCLR: byte; //Control Register F Clear
  1737. CTRLFSET: byte; //Control Register F Set
  1738. CTRLGCLR: byte; //Control Register G Clear
  1739. CTRLGSET: byte; //Control Register G Set
  1740. INTFLAGS: byte; //Interrupt Flag Register
  1741. Reserved13: byte;
  1742. Reserved14: byte;
  1743. TEMP: byte; //Temporary Register For 16-bit Access
  1744. Reserved16: byte;
  1745. Reserved17: byte;
  1746. Reserved18: byte;
  1747. Reserved19: byte;
  1748. Reserved20: byte;
  1749. Reserved21: byte;
  1750. Reserved22: byte;
  1751. Reserved23: byte;
  1752. Reserved24: byte;
  1753. Reserved25: byte;
  1754. Reserved26: byte;
  1755. Reserved27: byte;
  1756. Reserved28: byte;
  1757. Reserved29: byte;
  1758. Reserved30: byte;
  1759. Reserved31: byte;
  1760. CNT: word; //Count
  1761. Reserved34: byte;
  1762. Reserved35: byte;
  1763. Reserved36: byte;
  1764. Reserved37: byte;
  1765. PER: word; //Period
  1766. CCA: word; //Compare or Capture A
  1767. CCB: word; //Compare or Capture B
  1768. CCC: word; //Compare or Capture C
  1769. CCD: word; //Compare or Capture D
  1770. Reserved48: byte;
  1771. Reserved49: byte;
  1772. Reserved50: byte;
  1773. Reserved51: byte;
  1774. Reserved52: byte;
  1775. Reserved53: byte;
  1776. PERBUF: word; //Period Buffer
  1777. CCABUF: word; //Compare Or Capture A Buffer
  1778. CCBBUF: word; //Compare Or Capture B Buffer
  1779. CCCBUF: word; //Compare Or Capture C Buffer
  1780. CCDBUF: word; //Compare Or Capture D Buffer
  1781. const
  1782. // TC_CLKSEL
  1783. CLKSELmask = $0F;
  1784. CLKSEL_OFF = $00;
  1785. CLKSEL_DIV1 = $01;
  1786. CLKSEL_DIV2 = $02;
  1787. CLKSEL_DIV4 = $03;
  1788. CLKSEL_DIV8 = $04;
  1789. CLKSEL_DIV64 = $05;
  1790. CLKSEL_DIV256 = $06;
  1791. CLKSEL_DIV1024 = $07;
  1792. CLKSEL_EVCH0 = $08;
  1793. CLKSEL_EVCH1 = $09;
  1794. CLKSEL_EVCH2 = $0A;
  1795. CLKSEL_EVCH3 = $0B;
  1796. CLKSEL_EVCH4 = $0C;
  1797. CLKSEL_EVCH5 = $0D;
  1798. CLKSEL_EVCH6 = $0E;
  1799. CLKSEL_EVCH7 = $0F;
  1800. // Compare or Capture D Enable
  1801. CCDENbm = $80;
  1802. // Compare or Capture C Enable
  1803. CCCENbm = $40;
  1804. // Compare or Capture B Enable
  1805. CCBENbm = $20;
  1806. // Compare or Capture A Enable
  1807. CCAENbm = $10;
  1808. // TC_WGMODE
  1809. WGMODEmask = $07;
  1810. WGMODE_NORMAL = $00;
  1811. WGMODE_FRQ = $01;
  1812. WGMODE_SS = $03;
  1813. WGMODE_DS_T = $05;
  1814. WGMODE_DS_TB = $06;
  1815. WGMODE_DS_B = $07;
  1816. // Compare D Output Value
  1817. CMPDbm = $08;
  1818. // Compare C Output Value
  1819. CMPCbm = $04;
  1820. // Compare B Output Value
  1821. CMPBbm = $02;
  1822. // Compare A Output Value
  1823. CMPAbm = $01;
  1824. // TC_EVACT
  1825. EVACTmask = $E0;
  1826. EVACT_OFF = $00;
  1827. EVACT_CAPT = $20;
  1828. EVACT_UPDOWN = $40;
  1829. EVACT_QDEC = $60;
  1830. EVACT_RESTART = $80;
  1831. EVACT_FRQ = $A0;
  1832. EVACT_PW = $C0;
  1833. // Event Delay
  1834. EVDLYbm = $10;
  1835. // TC_EVSEL
  1836. EVSELmask = $0F;
  1837. EVSEL_OFF = $00;
  1838. EVSEL_CH0 = $08;
  1839. EVSEL_CH1 = $09;
  1840. EVSEL_CH2 = $0A;
  1841. EVSEL_CH3 = $0B;
  1842. EVSEL_CH4 = $0C;
  1843. EVSEL_CH5 = $0D;
  1844. EVSEL_CH6 = $0E;
  1845. EVSEL_CH7 = $0F;
  1846. // Byte Mode
  1847. BYTEMbm = $01;
  1848. // TC_ERRINTLVL
  1849. ERRINTLVLmask = $0C;
  1850. ERRINTLVL_OFF = $00;
  1851. ERRINTLVL_LO = $04;
  1852. ERRINTLVL_MED = $08;
  1853. ERRINTLVL_HI = $0C;
  1854. // TC_OVFINTLVL
  1855. OVFINTLVLmask = $03;
  1856. OVFINTLVL_OFF = $00;
  1857. OVFINTLVL_LO = $01;
  1858. OVFINTLVL_MED = $02;
  1859. OVFINTLVL_HI = $03;
  1860. // TC_CCDINTLVL
  1861. CCDINTLVLmask = $C0;
  1862. CCDINTLVL_OFF = $00;
  1863. CCDINTLVL_LO = $40;
  1864. CCDINTLVL_MED = $80;
  1865. CCDINTLVL_HI = $C0;
  1866. // TC_CCCINTLVL
  1867. CCCINTLVLmask = $30;
  1868. CCCINTLVL_OFF = $00;
  1869. CCCINTLVL_LO = $10;
  1870. CCCINTLVL_MED = $20;
  1871. CCCINTLVL_HI = $30;
  1872. // TC_CCBINTLVL
  1873. CCBINTLVLmask = $0C;
  1874. CCBINTLVL_OFF = $00;
  1875. CCBINTLVL_LO = $04;
  1876. CCBINTLVL_MED = $08;
  1877. CCBINTLVL_HI = $0C;
  1878. // TC_CCAINTLVL
  1879. CCAINTLVLmask = $03;
  1880. CCAINTLVL_OFF = $00;
  1881. CCAINTLVL_LO = $01;
  1882. CCAINTLVL_MED = $02;
  1883. CCAINTLVL_HI = $03;
  1884. // Command
  1885. CMD0bm = $04;
  1886. CMD1bm = $08;
  1887. // Lock Update
  1888. LUPDbm = $02;
  1889. // Direction
  1890. DIRbm = $01;
  1891. // Compare or Capture D Buffer Valid
  1892. CCDBVbm = $10;
  1893. // Compare or Capture C Buffer Valid
  1894. CCCBVbm = $08;
  1895. // Compare or Capture B Buffer Valid
  1896. CCBBVbm = $04;
  1897. // Compare or Capture A Buffer Valid
  1898. CCABVbm = $02;
  1899. // Period Buffer Valid
  1900. PERBVbm = $01;
  1901. // Compare or Capture D Interrupt Flag
  1902. CCDIFbm = $80;
  1903. // Compare or Capture C Interrupt Flag
  1904. CCCIFbm = $40;
  1905. // Compare or Capture B Interrupt Flag
  1906. CCBIFbm = $20;
  1907. // Compare or Capture A Interrupt Flag
  1908. CCAIFbm = $10;
  1909. // Error Interrupt Flag
  1910. ERRIFbm = $02;
  1911. // Overflow Interrupt Flag
  1912. OVFIFbm = $01;
  1913. end;
  1914. TTC1 = object //16-bit Timer/Counter 1
  1915. CTRLA: byte; //Control Register A
  1916. CTRLB: byte; //Control Register B
  1917. CTRLC: byte; //Control register C
  1918. CTRLD: byte; //Control Register D
  1919. CTRLE: byte; //Control Register E
  1920. Reserved5: byte;
  1921. INTCTRLA: byte; //Interrupt Control Register A
  1922. INTCTRLB: byte; //Interrupt Control Register B
  1923. CTRLFCLR: byte; //Control Register F Clear
  1924. CTRLFSET: byte; //Control Register F Set
  1925. CTRLGCLR: byte; //Control Register G Clear
  1926. CTRLGSET: byte; //Control Register G Set
  1927. INTFLAGS: byte; //Interrupt Flag Register
  1928. Reserved13: byte;
  1929. Reserved14: byte;
  1930. TEMP: byte; //Temporary Register For 16-bit Access
  1931. Reserved16: byte;
  1932. Reserved17: byte;
  1933. Reserved18: byte;
  1934. Reserved19: byte;
  1935. Reserved20: byte;
  1936. Reserved21: byte;
  1937. Reserved22: byte;
  1938. Reserved23: byte;
  1939. Reserved24: byte;
  1940. Reserved25: byte;
  1941. Reserved26: byte;
  1942. Reserved27: byte;
  1943. Reserved28: byte;
  1944. Reserved29: byte;
  1945. Reserved30: byte;
  1946. Reserved31: byte;
  1947. CNT: word; //Count
  1948. Reserved34: byte;
  1949. Reserved35: byte;
  1950. Reserved36: byte;
  1951. Reserved37: byte;
  1952. PER: word; //Period
  1953. CCA: word; //Compare or Capture A
  1954. CCB: word; //Compare or Capture B
  1955. Reserved44: byte;
  1956. Reserved45: byte;
  1957. Reserved46: byte;
  1958. Reserved47: byte;
  1959. Reserved48: byte;
  1960. Reserved49: byte;
  1961. Reserved50: byte;
  1962. Reserved51: byte;
  1963. Reserved52: byte;
  1964. Reserved53: byte;
  1965. PERBUF: word; //Period Buffer
  1966. CCABUF: word; //Compare Or Capture A Buffer
  1967. CCBBUF: word; //Compare Or Capture B Buffer
  1968. const
  1969. // TC_CLKSEL
  1970. CLKSELmask = $0F;
  1971. CLKSEL_OFF = $00;
  1972. CLKSEL_DIV1 = $01;
  1973. CLKSEL_DIV2 = $02;
  1974. CLKSEL_DIV4 = $03;
  1975. CLKSEL_DIV8 = $04;
  1976. CLKSEL_DIV64 = $05;
  1977. CLKSEL_DIV256 = $06;
  1978. CLKSEL_DIV1024 = $07;
  1979. CLKSEL_EVCH0 = $08;
  1980. CLKSEL_EVCH1 = $09;
  1981. CLKSEL_EVCH2 = $0A;
  1982. CLKSEL_EVCH3 = $0B;
  1983. CLKSEL_EVCH4 = $0C;
  1984. CLKSEL_EVCH5 = $0D;
  1985. CLKSEL_EVCH6 = $0E;
  1986. CLKSEL_EVCH7 = $0F;
  1987. // Compare or Capture B Enable
  1988. CCBENbm = $20;
  1989. // Compare or Capture A Enable
  1990. CCAENbm = $10;
  1991. // TC_WGMODE
  1992. WGMODEmask = $07;
  1993. WGMODE_NORMAL = $00;
  1994. WGMODE_FRQ = $01;
  1995. WGMODE_SS = $03;
  1996. WGMODE_DS_T = $05;
  1997. WGMODE_DS_TB = $06;
  1998. WGMODE_DS_B = $07;
  1999. // Compare B Output Value
  2000. CMPBbm = $02;
  2001. // Compare A Output Value
  2002. CMPAbm = $01;
  2003. // TC_EVACT
  2004. EVACTmask = $E0;
  2005. EVACT_OFF = $00;
  2006. EVACT_CAPT = $20;
  2007. EVACT_UPDOWN = $40;
  2008. EVACT_QDEC = $60;
  2009. EVACT_RESTART = $80;
  2010. EVACT_FRQ = $A0;
  2011. EVACT_PW = $C0;
  2012. // Event Delay
  2013. EVDLYbm = $10;
  2014. // TC_EVSEL
  2015. EVSELmask = $0F;
  2016. EVSEL_OFF = $00;
  2017. EVSEL_CH0 = $08;
  2018. EVSEL_CH1 = $09;
  2019. EVSEL_CH2 = $0A;
  2020. EVSEL_CH3 = $0B;
  2021. EVSEL_CH4 = $0C;
  2022. EVSEL_CH5 = $0D;
  2023. EVSEL_CH6 = $0E;
  2024. EVSEL_CH7 = $0F;
  2025. // Byte Mode
  2026. BYTEMbm = $01;
  2027. // TC_ERRINTLVL
  2028. ERRINTLVLmask = $0C;
  2029. ERRINTLVL_OFF = $00;
  2030. ERRINTLVL_LO = $04;
  2031. ERRINTLVL_MED = $08;
  2032. ERRINTLVL_HI = $0C;
  2033. // TC_OVFINTLVL
  2034. OVFINTLVLmask = $03;
  2035. OVFINTLVL_OFF = $00;
  2036. OVFINTLVL_LO = $01;
  2037. OVFINTLVL_MED = $02;
  2038. OVFINTLVL_HI = $03;
  2039. // TC_CCBINTLVL
  2040. CCBINTLVLmask = $0C;
  2041. CCBINTLVL_OFF = $00;
  2042. CCBINTLVL_LO = $04;
  2043. CCBINTLVL_MED = $08;
  2044. CCBINTLVL_HI = $0C;
  2045. // TC_CCAINTLVL
  2046. CCAINTLVLmask = $03;
  2047. CCAINTLVL_OFF = $00;
  2048. CCAINTLVL_LO = $01;
  2049. CCAINTLVL_MED = $02;
  2050. CCAINTLVL_HI = $03;
  2051. // Command
  2052. CMD0bm = $04;
  2053. CMD1bm = $08;
  2054. // Lock Update
  2055. LUPDbm = $02;
  2056. // Direction
  2057. DIRbm = $01;
  2058. // Compare or Capture B Buffer Valid
  2059. CCBBVbm = $04;
  2060. // Compare or Capture A Buffer Valid
  2061. CCABVbm = $02;
  2062. // Period Buffer Valid
  2063. PERBVbm = $01;
  2064. // Compare or Capture B Interrupt Flag
  2065. CCBIFbm = $20;
  2066. // Compare or Capture A Interrupt Flag
  2067. CCAIFbm = $10;
  2068. // Error Interrupt Flag
  2069. ERRIFbm = $02;
  2070. // Overflow Interrupt Flag
  2071. OVFIFbm = $01;
  2072. end;
  2073. TAWEX = object //Advanced Waveform Extension
  2074. CTRL: byte; //Control Register
  2075. Reserved1: byte;
  2076. FDEMASK: byte; //Fault Detection Event Mask
  2077. FDCTRL: byte; //Fault Detection Control Register
  2078. STATUS: byte; //Status Register
  2079. Reserved5: byte;
  2080. DTBOTH: byte; //Dead Time Both Sides
  2081. DTBOTHBUF: byte; //Dead Time Both Sides Buffer
  2082. DTLS: byte; //Dead Time Low Side
  2083. DTHS: byte; //Dead Time High Side
  2084. DTLSBUF: byte; //Dead Time Low Side Buffer
  2085. DTHSBUF: byte; //Dead Time High Side Buffer
  2086. OUTOVEN: byte; //Output Override Enable
  2087. const
  2088. // Pattern Generation Mode
  2089. PGMbm = $20;
  2090. // Common Waveform Channel Mode
  2091. CWCMbm = $10;
  2092. // Dead Time Insertion Compare Channel D Enable
  2093. DTICCDENbm = $08;
  2094. // Dead Time Insertion Compare Channel C Enable
  2095. DTICCCENbm = $04;
  2096. // Dead Time Insertion Compare Channel B Enable
  2097. DTICCBENbm = $02;
  2098. // Dead Time Insertion Compare Channel A Enable
  2099. DTICCAENbm = $01;
  2100. // Fault Detect on Disable Break Disable
  2101. FDDBDbm = $10;
  2102. // Fault Detect Mode
  2103. FDMODEbm = $04;
  2104. // AWEX_FDACT
  2105. FDACTmask = $03;
  2106. FDACT_NONE = $00;
  2107. FDACT_CLEAROE = $01;
  2108. FDACT_CLEARDIR = $03;
  2109. // Fault Detect Flag
  2110. FDFbm = $04;
  2111. // Dead Time High Side Buffer Valid
  2112. DTHSBUFVbm = $02;
  2113. // Dead Time Low Side Buffer Valid
  2114. DTLSBUFVbm = $01;
  2115. end;
  2116. THIRES = object //High-Resolution Extension
  2117. CTRLA: byte; //Control Register
  2118. const
  2119. // HIRES_HREN
  2120. HRENmask = $03;
  2121. HREN_NONE = $00;
  2122. HREN_TC0 = $01;
  2123. HREN_TC1 = $02;
  2124. HREN_BOTH = $03;
  2125. end;
  2126. TUSART = object //Universal Synchronous/Asynchronous Receiver/Transmitter
  2127. DATA: byte; //Data Register
  2128. STATUS: byte; //Status Register
  2129. Reserved2: byte;
  2130. CTRLA: byte; //Control Register A
  2131. CTRLB: byte; //Control Register B
  2132. CTRLC: byte; //Control Register C
  2133. BAUDCTRLA: byte; //Baud Rate Control Register A
  2134. BAUDCTRLB: byte; //Baud Rate Control Register B
  2135. const
  2136. // Receive Interrupt Flag
  2137. RXCIFbm = $80;
  2138. // Transmit Interrupt Flag
  2139. TXCIFbm = $40;
  2140. // Data Register Empty Flag
  2141. DREIFbm = $20;
  2142. // Frame Error
  2143. FERRbm = $10;
  2144. // Buffer Overflow
  2145. BUFOVFbm = $08;
  2146. // Parity Error
  2147. PERRbm = $04;
  2148. // Receive Bit 8
  2149. RXB8bm = $01;
  2150. // USART_RXCINTLVL
  2151. RXCINTLVLmask = $30;
  2152. RXCINTLVL_OFF = $00;
  2153. RXCINTLVL_LO = $10;
  2154. RXCINTLVL_MED = $20;
  2155. RXCINTLVL_HI = $30;
  2156. // USART_TXCINTLVL
  2157. TXCINTLVLmask = $0C;
  2158. TXCINTLVL_OFF = $00;
  2159. TXCINTLVL_LO = $04;
  2160. TXCINTLVL_MED = $08;
  2161. TXCINTLVL_HI = $0C;
  2162. // USART_DREINTLVL
  2163. DREINTLVLmask = $03;
  2164. DREINTLVL_OFF = $00;
  2165. DREINTLVL_LO = $01;
  2166. DREINTLVL_MED = $02;
  2167. DREINTLVL_HI = $03;
  2168. // Receiver Enable
  2169. RXENbm = $10;
  2170. // Transmitter Enable
  2171. TXENbm = $08;
  2172. // Double transmission speed
  2173. CLK2Xbm = $04;
  2174. // Multi-processor Communication Mode
  2175. MPCMbm = $02;
  2176. // Transmit bit 8
  2177. TXB8bm = $01;
  2178. // USART_CMODE
  2179. CMODEmask = $C0;
  2180. CMODE_ASYNCHRONOUS = $00;
  2181. CMODE_SYNCHRONOUS = $40;
  2182. CMODE_IRDA = $80;
  2183. CMODE_MSPI = $C0;
  2184. // USART_PMODE
  2185. PMODEmask = $30;
  2186. PMODE_DISABLED = $00;
  2187. PMODE_EVEN = $20;
  2188. PMODE_ODD = $30;
  2189. // Stop Bit Mode
  2190. SBMODEbm = $08;
  2191. // USART_CHSIZE
  2192. CHSIZEmask = $07;
  2193. CHSIZE_5BIT = $00;
  2194. CHSIZE_6BIT = $01;
  2195. CHSIZE_7BIT = $02;
  2196. CHSIZE_8BIT = $03;
  2197. CHSIZE_9BIT = $07;
  2198. // SPI Master Mode, Data Order
  2199. UDORDbm = $04;
  2200. // SPI Master Mode, Clock Phase
  2201. UCPHAbm = $02;
  2202. // Baud Rate Scale
  2203. BSCALE0bm = $10;
  2204. BSCALE1bm = $20;
  2205. BSCALE2bm = $40;
  2206. BSCALE3bm = $80;
  2207. end;
  2208. TSPI = object //Serial Peripheral Interface
  2209. CTRL: byte; //Control Register
  2210. INTCTRL: byte; //Interrupt Control Register
  2211. STATUS: byte; //Status Register
  2212. DATA: byte; //Data Register
  2213. const
  2214. // Enable Double Speed
  2215. CLK2Xbm = $80;
  2216. // Enable Module
  2217. ENABLEbm = $40;
  2218. // Data Order Setting
  2219. DORDbm = $20;
  2220. // Master Operation Enable
  2221. MASTERbm = $10;
  2222. // SPI_MODE
  2223. MODEmask = $0C;
  2224. MODE_0 = $00;
  2225. MODE_1 = $04;
  2226. MODE_2 = $08;
  2227. MODE_3 = $0C;
  2228. // SPI_PRESCALER
  2229. PRESCALERmask = $03;
  2230. PRESCALER_DIV4 = $00;
  2231. PRESCALER_DIV16 = $01;
  2232. PRESCALER_DIV64 = $02;
  2233. PRESCALER_DIV128 = $03;
  2234. // SPI_INTLVL
  2235. INTLVLmask = $03;
  2236. INTLVL_OFF = $00;
  2237. INTLVL_LO = $01;
  2238. INTLVL_MED = $02;
  2239. INTLVL_HI = $03;
  2240. // Interrupt Flag
  2241. IFbm = $80;
  2242. // Write Collision
  2243. WRCOLbm = $40;
  2244. end;
  2245. TIRCOM = object //IR Communication Module
  2246. CTRL: byte; //Control Register
  2247. TXPLCTRL: byte; //IrDA Transmitter Pulse Length Control Register
  2248. RXPLCTRL: byte; //IrDA Receiver Pulse Length Control Register
  2249. const
  2250. // IRDA_EVSEL
  2251. EVSELmask = $0F;
  2252. EVSEL_OFF = $00;
  2253. EVSEL_0 = $08;
  2254. EVSEL_1 = $09;
  2255. EVSEL_2 = $0A;
  2256. EVSEL_3 = $0B;
  2257. EVSEL_4 = $0C;
  2258. EVSEL_5 = $0D;
  2259. EVSEL_6 = $0E;
  2260. EVSEL_7 = $0F;
  2261. end;
  2262. TAES = object //AES Module
  2263. CTRL: byte; //AES Control Register
  2264. STATUS: byte; //AES Status Register
  2265. STATE: byte; //AES State Register
  2266. KEY: byte; //AES Key Register
  2267. INTCTRL: byte; //AES Interrupt Control Register
  2268. const
  2269. // Start/Run
  2270. STARTbm = $80;
  2271. // Auto Start Trigger
  2272. AUTObm = $40;
  2273. // AES Software Reset
  2274. RESETbm = $20;
  2275. // Decryption / Direction
  2276. DECRYPTbm = $10;
  2277. // State XOR Load Enable
  2278. XORbm = $04;
  2279. // AES Error
  2280. ERRORbm = $80;
  2281. // State Ready Interrupt Flag
  2282. SRIFbm = $01;
  2283. // AES_INTLVL
  2284. INTLVLmask = $03;
  2285. INTLVL_OFF = $00;
  2286. INTLVL_LO = $01;
  2287. INTLVL_MED = $02;
  2288. INTLVL_HI = $03;
  2289. end;
  2290. TVBAT = object //Battery Backup Module
  2291. CTRL: byte; //Control Register
  2292. STATUS: byte; //Status Register
  2293. BACKUP0: byte; //Backup Register 0
  2294. BACKUP1: byte; //Backup Register 1
  2295. const
  2296. // 32-kHz Crystal Oscillator High Power Mode
  2297. HIGHESRbm = $20;
  2298. // 32-kHz Crystal Oscillator Output Selection
  2299. XOSCSELbm = $10;
  2300. // Crystal Oscillator Enable
  2301. XOSCENbm = $08;
  2302. // Crystal Oscillator Failure Detection Monitor Enable
  2303. XOSCFDENbm = $04;
  2304. // Access Enable
  2305. ACCENbm = $02;
  2306. // Reset
  2307. RESETbm = $01;
  2308. // Battery backup Power
  2309. BBPWRbm = $80;
  2310. // Crystal Oscillator Ready
  2311. XOSCRDYbm = $08;
  2312. // Crystal Oscillator Failure
  2313. XOSCFAILbm = $04;
  2314. // Battery Backup Brown-Out Reset Flag
  2315. BBBORFbm = $02;
  2316. // Battery Backup Power-On Reset Flag
  2317. BBPORFbm = $01;
  2318. end;
  2319. const
  2320. Pin0idx = 0; Pin0bm = 1;
  2321. Pin1idx = 1; Pin1bm = 2;
  2322. Pin2idx = 2; Pin2bm = 4;
  2323. Pin3idx = 3; Pin3bm = 8;
  2324. Pin4idx = 4; Pin4bm = 16;
  2325. Pin5idx = 5; Pin5bm = 32;
  2326. Pin6idx = 6; Pin6bm = 64;
  2327. Pin7idx = 7; Pin7bm = 128;
  2328. var
  2329. GPIO: TGPIO absolute $0000;
  2330. VPORT0: TVPORT absolute $0010;
  2331. VPORT1: TVPORT absolute $0014;
  2332. VPORT2: TVPORT absolute $0018;
  2333. VPORT3: TVPORT absolute $001C;
  2334. OCD: TOCD absolute $002E;
  2335. CPU: TCPU absolute $0030;
  2336. CLK: TCLK absolute $0040;
  2337. SLEEP: TSLEEP absolute $0048;
  2338. OSC: TOSC absolute $0050;
  2339. DFLLRC32M: TDFLL absolute $0060;
  2340. DFLLRC2M: TDFLL absolute $0068;
  2341. PR: TPR absolute $0070;
  2342. RST: TRST absolute $0078;
  2343. WDT: TWDT absolute $0080;
  2344. MCU: TMCU absolute $0090;
  2345. PMIC: TPMIC absolute $00A0;
  2346. PORTCFG: TPORTCFG absolute $00B0;
  2347. AES: TAES absolute $00C0;
  2348. VBAT: TVBAT absolute $00F0;
  2349. DMA: TDMA absolute $0100;
  2350. EVSYS: TEVSYS absolute $0180;
  2351. NVM: TNVM absolute $01C0;
  2352. ADCA: TADC absolute $0200;
  2353. ADCB: TADC absolute $0240;
  2354. DACB: TDAC absolute $0320;
  2355. ACA: TAC absolute $0380;
  2356. ACB: TAC absolute $0390;
  2357. RTC32: TRTC32 absolute $0420;
  2358. TWIC: TTWI absolute $0480;
  2359. TWIE: TTWI absolute $04A0;
  2360. PORTA: TPORT absolute $0600;
  2361. PORTB: TPORT absolute $0620;
  2362. PORTC: TPORT absolute $0640;
  2363. PORTD: TPORT absolute $0660;
  2364. PORTE: TPORT absolute $0680;
  2365. PORTF: TPORT absolute $06A0;
  2366. PORTR: TPORT absolute $07E0;
  2367. TCC0: TTC0 absolute $0800;
  2368. TCC1: TTC1 absolute $0840;
  2369. AWEXC: TAWEX absolute $0880;
  2370. HIRESC: THIRES absolute $0890;
  2371. USARTC0: TUSART absolute $08A0;
  2372. USARTC1: TUSART absolute $08B0;
  2373. SPIC: TSPI absolute $08C0;
  2374. IRCOM: TIRCOM absolute $08F8;
  2375. TCD0: TTC0 absolute $0900;
  2376. TCD1: TTC1 absolute $0940;
  2377. HIRESD: THIRES absolute $0990;
  2378. USARTD0: TUSART absolute $09A0;
  2379. USARTD1: TUSART absolute $09B0;
  2380. SPID: TSPI absolute $09C0;
  2381. TCE0: TTC0 absolute $0A00;
  2382. TCE1: TTC1 absolute $0A40;
  2383. AWEXE: TAWEX absolute $0A80;
  2384. HIRESE: THIRES absolute $0A90;
  2385. USARTE0: TUSART absolute $0AA0;
  2386. TCF0: TTC0 absolute $0B00;
  2387. HIRESF: THIRES absolute $0B90;
  2388. USARTF0: TUSART absolute $0BA0;
  2389. SPIF: TSPI absolute $0BC0;
  2390. implementation
  2391. {$i avrcommon.inc}
  2392. procedure OSC_OSCF_ISR; external name 'OSC_OSCF_ISR'; // Interrupt 1 External Oscillator Failure Interrupt (NMI)
  2393. procedure PORTC_INT0_ISR; external name 'PORTC_INT0_ISR'; // Interrupt 2 External Interrupt 0
  2394. procedure PORTC_INT1_ISR; external name 'PORTC_INT1_ISR'; // Interrupt 3 External Interrupt 1
  2395. procedure PORTR_INT0_ISR; external name 'PORTR_INT0_ISR'; // Interrupt 4 External Interrupt 0
  2396. procedure PORTR_INT1_ISR; external name 'PORTR_INT1_ISR'; // Interrupt 5 External Interrupt 1
  2397. procedure DMA_CH0_ISR; external name 'DMA_CH0_ISR'; // Interrupt 6 Channel 0 Interrupt
  2398. procedure DMA_CH1_ISR; external name 'DMA_CH1_ISR'; // Interrupt 7 Channel 1 Interrupt
  2399. procedure DMA_CH2_ISR; external name 'DMA_CH2_ISR'; // Interrupt 8 Channel 2 Interrupt
  2400. procedure DMA_CH3_ISR; external name 'DMA_CH3_ISR'; // Interrupt 9 Channel 3 Interrupt
  2401. procedure RTC32_OVF_ISR; external name 'RTC32_OVF_ISR'; // Interrupt 10 Overflow Interrupt
  2402. procedure RTC32_COMP_ISR; external name 'RTC32_COMP_ISR'; // Interrupt 11 Compare Interrupt
  2403. procedure TWIC_TWIS_ISR; external name 'TWIC_TWIS_ISR'; // Interrupt 12 TWI Slave Interrupt
  2404. procedure TWIC_TWIM_ISR; external name 'TWIC_TWIM_ISR'; // Interrupt 13 TWI Master Interrupt
  2405. procedure TCC0_OVF_ISR; external name 'TCC0_OVF_ISR'; // Interrupt 14 Overflow Interrupt
  2406. procedure TCC0_ERR_ISR; external name 'TCC0_ERR_ISR'; // Interrupt 15 Error Interrupt
  2407. procedure TCC0_CCA_ISR; external name 'TCC0_CCA_ISR'; // Interrupt 16 Compare or Capture A Interrupt
  2408. procedure TCC0_CCB_ISR; external name 'TCC0_CCB_ISR'; // Interrupt 17 Compare or Capture B Interrupt
  2409. procedure TCC0_CCC_ISR; external name 'TCC0_CCC_ISR'; // Interrupt 18 Compare or Capture C Interrupt
  2410. procedure TCC0_CCD_ISR; external name 'TCC0_CCD_ISR'; // Interrupt 19 Compare or Capture D Interrupt
  2411. procedure TCC1_OVF_ISR; external name 'TCC1_OVF_ISR'; // Interrupt 20 Overflow Interrupt
  2412. procedure TCC1_ERR_ISR; external name 'TCC1_ERR_ISR'; // Interrupt 21 Error Interrupt
  2413. procedure TCC1_CCA_ISR; external name 'TCC1_CCA_ISR'; // Interrupt 22 Compare or Capture A Interrupt
  2414. procedure TCC1_CCB_ISR; external name 'TCC1_CCB_ISR'; // Interrupt 23 Compare or Capture B Interrupt
  2415. procedure SPIC_INT_ISR; external name 'SPIC_INT_ISR'; // Interrupt 24 SPI Interrupt
  2416. procedure USARTC0_RXC_ISR; external name 'USARTC0_RXC_ISR'; // Interrupt 25 Reception Complete Interrupt
  2417. procedure USARTC0_DRE_ISR; external name 'USARTC0_DRE_ISR'; // Interrupt 26 Data Register Empty Interrupt
  2418. procedure USARTC0_TXC_ISR; external name 'USARTC0_TXC_ISR'; // Interrupt 27 Transmission Complete Interrupt
  2419. procedure USARTC1_RXC_ISR; external name 'USARTC1_RXC_ISR'; // Interrupt 28 Reception Complete Interrupt
  2420. procedure USARTC1_DRE_ISR; external name 'USARTC1_DRE_ISR'; // Interrupt 29 Data Register Empty Interrupt
  2421. procedure USARTC1_TXC_ISR; external name 'USARTC1_TXC_ISR'; // Interrupt 30 Transmission Complete Interrupt
  2422. procedure AES_INT_ISR; external name 'AES_INT_ISR'; // Interrupt 31 AES Interrupt
  2423. procedure NVM_EE_ISR; external name 'NVM_EE_ISR'; // Interrupt 32 EE Interrupt
  2424. procedure NVM_SPM_ISR; external name 'NVM_SPM_ISR'; // Interrupt 33 SPM Interrupt
  2425. procedure PORTB_INT0_ISR; external name 'PORTB_INT0_ISR'; // Interrupt 34 External Interrupt 0
  2426. procedure PORTB_INT1_ISR; external name 'PORTB_INT1_ISR'; // Interrupt 35 External Interrupt 1
  2427. procedure ACB_AC0_ISR; external name 'ACB_AC0_ISR'; // Interrupt 36 AC0 Interrupt
  2428. procedure ACB_AC1_ISR; external name 'ACB_AC1_ISR'; // Interrupt 37 AC1 Interrupt
  2429. procedure ACB_ACW_ISR; external name 'ACB_ACW_ISR'; // Interrupt 38 ACW Window Mode Interrupt
  2430. procedure ADCB_CH0_ISR; external name 'ADCB_CH0_ISR'; // Interrupt 39 Interrupt 0
  2431. procedure ADCB_CH1_ISR; external name 'ADCB_CH1_ISR'; // Interrupt 40 Interrupt 1
  2432. procedure ADCB_CH2_ISR; external name 'ADCB_CH2_ISR'; // Interrupt 41 Interrupt 2
  2433. procedure ADCB_CH3_ISR; external name 'ADCB_CH3_ISR'; // Interrupt 42 Interrupt 3
  2434. procedure PORTE_INT0_ISR; external name 'PORTE_INT0_ISR'; // Interrupt 43 External Interrupt 0
  2435. procedure PORTE_INT1_ISR; external name 'PORTE_INT1_ISR'; // Interrupt 44 External Interrupt 1
  2436. procedure TWIE_TWIS_ISR; external name 'TWIE_TWIS_ISR'; // Interrupt 45 TWI Slave Interrupt
  2437. procedure TWIE_TWIM_ISR; external name 'TWIE_TWIM_ISR'; // Interrupt 46 TWI Master Interrupt
  2438. procedure TCE0_OVF_ISR; external name 'TCE0_OVF_ISR'; // Interrupt 47 Overflow Interrupt
  2439. procedure TCE0_ERR_ISR; external name 'TCE0_ERR_ISR'; // Interrupt 48 Error Interrupt
  2440. procedure TCE0_CCA_ISR; external name 'TCE0_CCA_ISR'; // Interrupt 49 Compare or Capture A Interrupt
  2441. procedure TCE0_CCB_ISR; external name 'TCE0_CCB_ISR'; // Interrupt 50 Compare or Capture B Interrupt
  2442. procedure TCE0_CCC_ISR; external name 'TCE0_CCC_ISR'; // Interrupt 51 Compare or Capture C Interrupt
  2443. procedure TCE0_CCD_ISR; external name 'TCE0_CCD_ISR'; // Interrupt 52 Compare or Capture D Interrupt
  2444. procedure TCE1_OVF_ISR; external name 'TCE1_OVF_ISR'; // Interrupt 53 Overflow Interrupt
  2445. procedure TCE1_ERR_ISR; external name 'TCE1_ERR_ISR'; // Interrupt 54 Error Interrupt
  2446. procedure TCE1_CCA_ISR; external name 'TCE1_CCA_ISR'; // Interrupt 55 Compare or Capture A Interrupt
  2447. procedure TCE1_CCB_ISR; external name 'TCE1_CCB_ISR'; // Interrupt 56 Compare or Capture B Interrupt
  2448. procedure USARTE0_RXC_ISR; external name 'USARTE0_RXC_ISR'; // Interrupt 58 Reception Complete Interrupt
  2449. procedure USARTE0_DRE_ISR; external name 'USARTE0_DRE_ISR'; // Interrupt 59 Data Register Empty Interrupt
  2450. procedure USARTE0_TXC_ISR; external name 'USARTE0_TXC_ISR'; // Interrupt 60 Transmission Complete Interrupt
  2451. procedure PORTD_INT0_ISR; external name 'PORTD_INT0_ISR'; // Interrupt 64 External Interrupt 0
  2452. procedure PORTD_INT1_ISR; external name 'PORTD_INT1_ISR'; // Interrupt 65 External Interrupt 1
  2453. procedure PORTA_INT0_ISR; external name 'PORTA_INT0_ISR'; // Interrupt 66 External Interrupt 0
  2454. procedure PORTA_INT1_ISR; external name 'PORTA_INT1_ISR'; // Interrupt 67 External Interrupt 1
  2455. procedure ACA_AC0_ISR; external name 'ACA_AC0_ISR'; // Interrupt 68 AC0 Interrupt
  2456. procedure ACA_AC1_ISR; external name 'ACA_AC1_ISR'; // Interrupt 69 AC1 Interrupt
  2457. procedure ACA_ACW_ISR; external name 'ACA_ACW_ISR'; // Interrupt 70 ACW Window Mode Interrupt
  2458. procedure ADCA_CH0_ISR; external name 'ADCA_CH0_ISR'; // Interrupt 71 Interrupt 0
  2459. procedure ADCA_CH1_ISR; external name 'ADCA_CH1_ISR'; // Interrupt 72 Interrupt 1
  2460. procedure ADCA_CH2_ISR; external name 'ADCA_CH2_ISR'; // Interrupt 73 Interrupt 2
  2461. procedure ADCA_CH3_ISR; external name 'ADCA_CH3_ISR'; // Interrupt 74 Interrupt 3
  2462. procedure TCD0_OVF_ISR; external name 'TCD0_OVF_ISR'; // Interrupt 77 Overflow Interrupt
  2463. procedure TCD0_ERR_ISR; external name 'TCD0_ERR_ISR'; // Interrupt 78 Error Interrupt
  2464. procedure TCD0_CCA_ISR; external name 'TCD0_CCA_ISR'; // Interrupt 79 Compare or Capture A Interrupt
  2465. procedure TCD0_CCB_ISR; external name 'TCD0_CCB_ISR'; // Interrupt 80 Compare or Capture B Interrupt
  2466. procedure TCD0_CCC_ISR; external name 'TCD0_CCC_ISR'; // Interrupt 81 Compare or Capture C Interrupt
  2467. procedure TCD0_CCD_ISR; external name 'TCD0_CCD_ISR'; // Interrupt 82 Compare or Capture D Interrupt
  2468. procedure TCD1_OVF_ISR; external name 'TCD1_OVF_ISR'; // Interrupt 83 Overflow Interrupt
  2469. procedure TCD1_ERR_ISR; external name 'TCD1_ERR_ISR'; // Interrupt 84 Error Interrupt
  2470. procedure TCD1_CCA_ISR; external name 'TCD1_CCA_ISR'; // Interrupt 85 Compare or Capture A Interrupt
  2471. procedure TCD1_CCB_ISR; external name 'TCD1_CCB_ISR'; // Interrupt 86 Compare or Capture B Interrupt
  2472. procedure SPID_INT_ISR; external name 'SPID_INT_ISR'; // Interrupt 87 SPI Interrupt
  2473. procedure USARTD0_RXC_ISR; external name 'USARTD0_RXC_ISR'; // Interrupt 88 Reception Complete Interrupt
  2474. procedure USARTD0_DRE_ISR; external name 'USARTD0_DRE_ISR'; // Interrupt 89 Data Register Empty Interrupt
  2475. procedure USARTD0_TXC_ISR; external name 'USARTD0_TXC_ISR'; // Interrupt 90 Transmission Complete Interrupt
  2476. procedure USARTD1_RXC_ISR; external name 'USARTD1_RXC_ISR'; // Interrupt 91 Reception Complete Interrupt
  2477. procedure USARTD1_DRE_ISR; external name 'USARTD1_DRE_ISR'; // Interrupt 92 Data Register Empty Interrupt
  2478. procedure USARTD1_TXC_ISR; external name 'USARTD1_TXC_ISR'; // Interrupt 93 Transmission Complete Interrupt
  2479. procedure PORTF_INT0_ISR; external name 'PORTF_INT0_ISR'; // Interrupt 104 External Interrupt 0
  2480. procedure PORTF_INT1_ISR; external name 'PORTF_INT1_ISR'; // Interrupt 105 External Interrupt 1
  2481. procedure TCF0_OVF_ISR; external name 'TCF0_OVF_ISR'; // Interrupt 108 Overflow Interrupt
  2482. procedure TCF0_ERR_ISR; external name 'TCF0_ERR_ISR'; // Interrupt 109 Error Interrupt
  2483. procedure TCF0_CCA_ISR; external name 'TCF0_CCA_ISR'; // Interrupt 110 Compare or Capture A Interrupt
  2484. procedure TCF0_CCB_ISR; external name 'TCF0_CCB_ISR'; // Interrupt 111 Compare or Capture B Interrupt
  2485. procedure TCF0_CCC_ISR; external name 'TCF0_CCC_ISR'; // Interrupt 112 Compare or Capture C Interrupt
  2486. procedure TCF0_CCD_ISR; external name 'TCF0_CCD_ISR'; // Interrupt 113 Compare or Capture D Interrupt
  2487. procedure USARTF0_RXC_ISR; external name 'USARTF0_RXC_ISR'; // Interrupt 119 Reception Complete Interrupt
  2488. procedure USARTF0_DRE_ISR; external name 'USARTF0_DRE_ISR'; // Interrupt 120 Data Register Empty Interrupt
  2489. procedure USARTF0_TXC_ISR; external name 'USARTF0_TXC_ISR'; // Interrupt 121 Transmission Complete Interrupt
  2490. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  2491. asm
  2492. jmp __dtors_end
  2493. jmp OSC_OSCF_ISR
  2494. jmp PORTC_INT0_ISR
  2495. jmp PORTC_INT1_ISR
  2496. jmp PORTR_INT0_ISR
  2497. jmp PORTR_INT1_ISR
  2498. jmp DMA_CH0_ISR
  2499. jmp DMA_CH1_ISR
  2500. jmp DMA_CH2_ISR
  2501. jmp DMA_CH3_ISR
  2502. jmp RTC32_OVF_ISR
  2503. jmp RTC32_COMP_ISR
  2504. jmp TWIC_TWIS_ISR
  2505. jmp TWIC_TWIM_ISR
  2506. jmp TCC0_OVF_ISR
  2507. jmp TCC0_ERR_ISR
  2508. jmp TCC0_CCA_ISR
  2509. jmp TCC0_CCB_ISR
  2510. jmp TCC0_CCC_ISR
  2511. jmp TCC0_CCD_ISR
  2512. jmp TCC1_OVF_ISR
  2513. jmp TCC1_ERR_ISR
  2514. jmp TCC1_CCA_ISR
  2515. jmp TCC1_CCB_ISR
  2516. jmp SPIC_INT_ISR
  2517. jmp USARTC0_RXC_ISR
  2518. jmp USARTC0_DRE_ISR
  2519. jmp USARTC0_TXC_ISR
  2520. jmp USARTC1_RXC_ISR
  2521. jmp USARTC1_DRE_ISR
  2522. jmp USARTC1_TXC_ISR
  2523. jmp AES_INT_ISR
  2524. jmp NVM_EE_ISR
  2525. jmp NVM_SPM_ISR
  2526. jmp PORTB_INT0_ISR
  2527. jmp PORTB_INT1_ISR
  2528. jmp ACB_AC0_ISR
  2529. jmp ACB_AC1_ISR
  2530. jmp ACB_ACW_ISR
  2531. jmp ADCB_CH0_ISR
  2532. jmp ADCB_CH1_ISR
  2533. jmp ADCB_CH2_ISR
  2534. jmp ADCB_CH3_ISR
  2535. jmp PORTE_INT0_ISR
  2536. jmp PORTE_INT1_ISR
  2537. jmp TWIE_TWIS_ISR
  2538. jmp TWIE_TWIM_ISR
  2539. jmp TCE0_OVF_ISR
  2540. jmp TCE0_ERR_ISR
  2541. jmp TCE0_CCA_ISR
  2542. jmp TCE0_CCB_ISR
  2543. jmp TCE0_CCC_ISR
  2544. jmp TCE0_CCD_ISR
  2545. jmp TCE1_OVF_ISR
  2546. jmp TCE1_ERR_ISR
  2547. jmp TCE1_CCA_ISR
  2548. jmp TCE1_CCB_ISR
  2549. jmp USARTE0_RXC_ISR
  2550. jmp USARTE0_DRE_ISR
  2551. jmp USARTE0_TXC_ISR
  2552. jmp PORTD_INT0_ISR
  2553. jmp PORTD_INT1_ISR
  2554. jmp PORTA_INT0_ISR
  2555. jmp PORTA_INT1_ISR
  2556. jmp ACA_AC0_ISR
  2557. jmp ACA_AC1_ISR
  2558. jmp ACA_ACW_ISR
  2559. jmp ADCA_CH0_ISR
  2560. jmp ADCA_CH1_ISR
  2561. jmp ADCA_CH2_ISR
  2562. jmp ADCA_CH3_ISR
  2563. jmp TCD0_OVF_ISR
  2564. jmp TCD0_ERR_ISR
  2565. jmp TCD0_CCA_ISR
  2566. jmp TCD0_CCB_ISR
  2567. jmp TCD0_CCC_ISR
  2568. jmp TCD0_CCD_ISR
  2569. jmp TCD1_OVF_ISR
  2570. jmp TCD1_ERR_ISR
  2571. jmp TCD1_CCA_ISR
  2572. jmp TCD1_CCB_ISR
  2573. jmp SPID_INT_ISR
  2574. jmp USARTD0_RXC_ISR
  2575. jmp USARTD0_DRE_ISR
  2576. jmp USARTD0_TXC_ISR
  2577. jmp USARTD1_RXC_ISR
  2578. jmp USARTD1_DRE_ISR
  2579. jmp USARTD1_TXC_ISR
  2580. jmp PORTF_INT0_ISR
  2581. jmp PORTF_INT1_ISR
  2582. jmp TCF0_OVF_ISR
  2583. jmp TCF0_ERR_ISR
  2584. jmp TCF0_CCA_ISR
  2585. jmp TCF0_CCB_ISR
  2586. jmp TCF0_CCC_ISR
  2587. jmp TCF0_CCD_ISR
  2588. jmp USARTF0_RXC_ISR
  2589. jmp USARTF0_DRE_ISR
  2590. jmp USARTF0_TXC_ISR
  2591. .weak OSC_OSCF_ISR
  2592. .weak PORTC_INT0_ISR
  2593. .weak PORTC_INT1_ISR
  2594. .weak PORTR_INT0_ISR
  2595. .weak PORTR_INT1_ISR
  2596. .weak DMA_CH0_ISR
  2597. .weak DMA_CH1_ISR
  2598. .weak DMA_CH2_ISR
  2599. .weak DMA_CH3_ISR
  2600. .weak RTC32_OVF_ISR
  2601. .weak RTC32_COMP_ISR
  2602. .weak TWIC_TWIS_ISR
  2603. .weak TWIC_TWIM_ISR
  2604. .weak TCC0_OVF_ISR
  2605. .weak TCC0_ERR_ISR
  2606. .weak TCC0_CCA_ISR
  2607. .weak TCC0_CCB_ISR
  2608. .weak TCC0_CCC_ISR
  2609. .weak TCC0_CCD_ISR
  2610. .weak TCC1_OVF_ISR
  2611. .weak TCC1_ERR_ISR
  2612. .weak TCC1_CCA_ISR
  2613. .weak TCC1_CCB_ISR
  2614. .weak SPIC_INT_ISR
  2615. .weak USARTC0_RXC_ISR
  2616. .weak USARTC0_DRE_ISR
  2617. .weak USARTC0_TXC_ISR
  2618. .weak USARTC1_RXC_ISR
  2619. .weak USARTC1_DRE_ISR
  2620. .weak USARTC1_TXC_ISR
  2621. .weak AES_INT_ISR
  2622. .weak NVM_EE_ISR
  2623. .weak NVM_SPM_ISR
  2624. .weak PORTB_INT0_ISR
  2625. .weak PORTB_INT1_ISR
  2626. .weak ACB_AC0_ISR
  2627. .weak ACB_AC1_ISR
  2628. .weak ACB_ACW_ISR
  2629. .weak ADCB_CH0_ISR
  2630. .weak ADCB_CH1_ISR
  2631. .weak ADCB_CH2_ISR
  2632. .weak ADCB_CH3_ISR
  2633. .weak PORTE_INT0_ISR
  2634. .weak PORTE_INT1_ISR
  2635. .weak TWIE_TWIS_ISR
  2636. .weak TWIE_TWIM_ISR
  2637. .weak TCE0_OVF_ISR
  2638. .weak TCE0_ERR_ISR
  2639. .weak TCE0_CCA_ISR
  2640. .weak TCE0_CCB_ISR
  2641. .weak TCE0_CCC_ISR
  2642. .weak TCE0_CCD_ISR
  2643. .weak TCE1_OVF_ISR
  2644. .weak TCE1_ERR_ISR
  2645. .weak TCE1_CCA_ISR
  2646. .weak TCE1_CCB_ISR
  2647. .weak USARTE0_RXC_ISR
  2648. .weak USARTE0_DRE_ISR
  2649. .weak USARTE0_TXC_ISR
  2650. .weak PORTD_INT0_ISR
  2651. .weak PORTD_INT1_ISR
  2652. .weak PORTA_INT0_ISR
  2653. .weak PORTA_INT1_ISR
  2654. .weak ACA_AC0_ISR
  2655. .weak ACA_AC1_ISR
  2656. .weak ACA_ACW_ISR
  2657. .weak ADCA_CH0_ISR
  2658. .weak ADCA_CH1_ISR
  2659. .weak ADCA_CH2_ISR
  2660. .weak ADCA_CH3_ISR
  2661. .weak TCD0_OVF_ISR
  2662. .weak TCD0_ERR_ISR
  2663. .weak TCD0_CCA_ISR
  2664. .weak TCD0_CCB_ISR
  2665. .weak TCD0_CCC_ISR
  2666. .weak TCD0_CCD_ISR
  2667. .weak TCD1_OVF_ISR
  2668. .weak TCD1_ERR_ISR
  2669. .weak TCD1_CCA_ISR
  2670. .weak TCD1_CCB_ISR
  2671. .weak SPID_INT_ISR
  2672. .weak USARTD0_RXC_ISR
  2673. .weak USARTD0_DRE_ISR
  2674. .weak USARTD0_TXC_ISR
  2675. .weak USARTD1_RXC_ISR
  2676. .weak USARTD1_DRE_ISR
  2677. .weak USARTD1_TXC_ISR
  2678. .weak PORTF_INT0_ISR
  2679. .weak PORTF_INT1_ISR
  2680. .weak TCF0_OVF_ISR
  2681. .weak TCF0_ERR_ISR
  2682. .weak TCF0_CCA_ISR
  2683. .weak TCF0_CCB_ISR
  2684. .weak TCF0_CCC_ISR
  2685. .weak TCF0_CCD_ISR
  2686. .weak USARTF0_RXC_ISR
  2687. .weak USARTF0_DRE_ISR
  2688. .weak USARTF0_TXC_ISR
  2689. .set OSC_OSCF_ISR, Default_IRQ_handler
  2690. .set PORTC_INT0_ISR, Default_IRQ_handler
  2691. .set PORTC_INT1_ISR, Default_IRQ_handler
  2692. .set PORTR_INT0_ISR, Default_IRQ_handler
  2693. .set PORTR_INT1_ISR, Default_IRQ_handler
  2694. .set DMA_CH0_ISR, Default_IRQ_handler
  2695. .set DMA_CH1_ISR, Default_IRQ_handler
  2696. .set DMA_CH2_ISR, Default_IRQ_handler
  2697. .set DMA_CH3_ISR, Default_IRQ_handler
  2698. .set RTC32_OVF_ISR, Default_IRQ_handler
  2699. .set RTC32_COMP_ISR, Default_IRQ_handler
  2700. .set TWIC_TWIS_ISR, Default_IRQ_handler
  2701. .set TWIC_TWIM_ISR, Default_IRQ_handler
  2702. .set TCC0_OVF_ISR, Default_IRQ_handler
  2703. .set TCC0_ERR_ISR, Default_IRQ_handler
  2704. .set TCC0_CCA_ISR, Default_IRQ_handler
  2705. .set TCC0_CCB_ISR, Default_IRQ_handler
  2706. .set TCC0_CCC_ISR, Default_IRQ_handler
  2707. .set TCC0_CCD_ISR, Default_IRQ_handler
  2708. .set TCC1_OVF_ISR, Default_IRQ_handler
  2709. .set TCC1_ERR_ISR, Default_IRQ_handler
  2710. .set TCC1_CCA_ISR, Default_IRQ_handler
  2711. .set TCC1_CCB_ISR, Default_IRQ_handler
  2712. .set SPIC_INT_ISR, Default_IRQ_handler
  2713. .set USARTC0_RXC_ISR, Default_IRQ_handler
  2714. .set USARTC0_DRE_ISR, Default_IRQ_handler
  2715. .set USARTC0_TXC_ISR, Default_IRQ_handler
  2716. .set USARTC1_RXC_ISR, Default_IRQ_handler
  2717. .set USARTC1_DRE_ISR, Default_IRQ_handler
  2718. .set USARTC1_TXC_ISR, Default_IRQ_handler
  2719. .set AES_INT_ISR, Default_IRQ_handler
  2720. .set NVM_EE_ISR, Default_IRQ_handler
  2721. .set NVM_SPM_ISR, Default_IRQ_handler
  2722. .set PORTB_INT0_ISR, Default_IRQ_handler
  2723. .set PORTB_INT1_ISR, Default_IRQ_handler
  2724. .set ACB_AC0_ISR, Default_IRQ_handler
  2725. .set ACB_AC1_ISR, Default_IRQ_handler
  2726. .set ACB_ACW_ISR, Default_IRQ_handler
  2727. .set ADCB_CH0_ISR, Default_IRQ_handler
  2728. .set ADCB_CH1_ISR, Default_IRQ_handler
  2729. .set ADCB_CH2_ISR, Default_IRQ_handler
  2730. .set ADCB_CH3_ISR, Default_IRQ_handler
  2731. .set PORTE_INT0_ISR, Default_IRQ_handler
  2732. .set PORTE_INT1_ISR, Default_IRQ_handler
  2733. .set TWIE_TWIS_ISR, Default_IRQ_handler
  2734. .set TWIE_TWIM_ISR, Default_IRQ_handler
  2735. .set TCE0_OVF_ISR, Default_IRQ_handler
  2736. .set TCE0_ERR_ISR, Default_IRQ_handler
  2737. .set TCE0_CCA_ISR, Default_IRQ_handler
  2738. .set TCE0_CCB_ISR, Default_IRQ_handler
  2739. .set TCE0_CCC_ISR, Default_IRQ_handler
  2740. .set TCE0_CCD_ISR, Default_IRQ_handler
  2741. .set TCE1_OVF_ISR, Default_IRQ_handler
  2742. .set TCE1_ERR_ISR, Default_IRQ_handler
  2743. .set TCE1_CCA_ISR, Default_IRQ_handler
  2744. .set TCE1_CCB_ISR, Default_IRQ_handler
  2745. .set USARTE0_RXC_ISR, Default_IRQ_handler
  2746. .set USARTE0_DRE_ISR, Default_IRQ_handler
  2747. .set USARTE0_TXC_ISR, Default_IRQ_handler
  2748. .set PORTD_INT0_ISR, Default_IRQ_handler
  2749. .set PORTD_INT1_ISR, Default_IRQ_handler
  2750. .set PORTA_INT0_ISR, Default_IRQ_handler
  2751. .set PORTA_INT1_ISR, Default_IRQ_handler
  2752. .set ACA_AC0_ISR, Default_IRQ_handler
  2753. .set ACA_AC1_ISR, Default_IRQ_handler
  2754. .set ACA_ACW_ISR, Default_IRQ_handler
  2755. .set ADCA_CH0_ISR, Default_IRQ_handler
  2756. .set ADCA_CH1_ISR, Default_IRQ_handler
  2757. .set ADCA_CH2_ISR, Default_IRQ_handler
  2758. .set ADCA_CH3_ISR, Default_IRQ_handler
  2759. .set TCD0_OVF_ISR, Default_IRQ_handler
  2760. .set TCD0_ERR_ISR, Default_IRQ_handler
  2761. .set TCD0_CCA_ISR, Default_IRQ_handler
  2762. .set TCD0_CCB_ISR, Default_IRQ_handler
  2763. .set TCD0_CCC_ISR, Default_IRQ_handler
  2764. .set TCD0_CCD_ISR, Default_IRQ_handler
  2765. .set TCD1_OVF_ISR, Default_IRQ_handler
  2766. .set TCD1_ERR_ISR, Default_IRQ_handler
  2767. .set TCD1_CCA_ISR, Default_IRQ_handler
  2768. .set TCD1_CCB_ISR, Default_IRQ_handler
  2769. .set SPID_INT_ISR, Default_IRQ_handler
  2770. .set USARTD0_RXC_ISR, Default_IRQ_handler
  2771. .set USARTD0_DRE_ISR, Default_IRQ_handler
  2772. .set USARTD0_TXC_ISR, Default_IRQ_handler
  2773. .set USARTD1_RXC_ISR, Default_IRQ_handler
  2774. .set USARTD1_DRE_ISR, Default_IRQ_handler
  2775. .set USARTD1_TXC_ISR, Default_IRQ_handler
  2776. .set PORTF_INT0_ISR, Default_IRQ_handler
  2777. .set PORTF_INT1_ISR, Default_IRQ_handler
  2778. .set TCF0_OVF_ISR, Default_IRQ_handler
  2779. .set TCF0_ERR_ISR, Default_IRQ_handler
  2780. .set TCF0_CCA_ISR, Default_IRQ_handler
  2781. .set TCF0_CCB_ISR, Default_IRQ_handler
  2782. .set TCF0_CCC_ISR, Default_IRQ_handler
  2783. .set TCF0_CCD_ISR, Default_IRQ_handler
  2784. .set USARTF0_RXC_ISR, Default_IRQ_handler
  2785. .set USARTF0_DRE_ISR, Default_IRQ_handler
  2786. .set USARTF0_TXC_ISR, Default_IRQ_handler
  2787. end;
  2788. end.