atxmega32a4.pp 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732
  1. unit ATxmega32A4;
  2. interface
  3. type
  4. TGPIO = object //General Purpose IO Registers
  5. GPIOR0: byte; //General Purpose IO Register 0
  6. GPIOR1: byte; //General Purpose IO Register 1
  7. GPIOR2: byte; //General Purpose IO Register 2
  8. GPIOR3: byte; //General Purpose IO Register 3
  9. GPIOR4: byte; //General Purpose IO Register 4
  10. GPIOR5: byte; //General Purpose IO Register 5
  11. GPIOR6: byte; //General Purpose IO Register 6
  12. GPIOR7: byte; //General Purpose IO Register 7
  13. GPIOR8: byte; //General Purpose IO Register 8
  14. GPIOR9: byte; //General Purpose IO Register 9
  15. GPIORA: byte; //General Purpose IO Register 10
  16. GPIORB: byte; //General Purpose IO Register 11
  17. GPIORC: byte; //General Purpose IO Register 12
  18. GPIORD: byte; //General Purpose IO Register 13
  19. GPIORE: byte; //General Purpose IO Register 14
  20. GPIORF: byte; //General Purpose IO Register 15
  21. end;
  22. TOCD = object //On-Chip Debug System
  23. OCDR0: byte; //OCD Register 0
  24. OCDR1: byte; //OCD Register 1
  25. end;
  26. TCPU = object //CPU registers
  27. Reserved0: byte;
  28. Reserved1: byte;
  29. Reserved2: byte;
  30. Reserved3: byte;
  31. CCP: byte; //Configuration Change Protection
  32. Reserved5: byte;
  33. Reserved6: byte;
  34. Reserved7: byte;
  35. RAMPD: byte; //Ramp D
  36. RAMPX: byte; //Ramp X
  37. RAMPY: byte; //Ramp Y
  38. RAMPZ: byte; //Ramp Z
  39. EIND: byte; //Extended Indirect Jump
  40. SPL: byte; //Stack Pointer Low
  41. SPH: byte; //Stack Pointer High
  42. SREG: byte; //Status Register
  43. const
  44. // CCP
  45. CCPmask = $FF;
  46. CCP_SPM = $9D;
  47. CCP_IOREG = $D8;
  48. // Global Interrupt Enable Flag
  49. Ibm = $80;
  50. // Transfer Bit
  51. Tbm = $40;
  52. // Half Carry Flag
  53. Hbm = $20;
  54. // N Exclusive Or V Flag
  55. Sbm = $10;
  56. // Two's Complement Overflow Flag
  57. Vbm = $08;
  58. // Negative Flag
  59. Nbm = $04;
  60. // Zero Flag
  61. Zbm = $02;
  62. // Carry Flag
  63. Cbm = $01;
  64. end;
  65. TCLK = object //Clock System
  66. CTRL: byte; //Control Register
  67. PSCTRL: byte; //Prescaler Control Register
  68. LOCK: byte; //Lock register
  69. RTCCTRL: byte; //RTC Control Register
  70. const
  71. // CLK_SCLKSEL
  72. SCLKSELmask = $07;
  73. SCLKSEL_RC2M = $00;
  74. SCLKSEL_RC32M = $01;
  75. SCLKSEL_RC32K = $02;
  76. SCLKSEL_XOSC = $03;
  77. SCLKSEL_PLL = $04;
  78. // CLK_PSADIV
  79. PSADIVmask = $7C;
  80. PSADIV_1 = $00;
  81. PSADIV_2 = $04;
  82. PSADIV_4 = $0C;
  83. PSADIV_8 = $14;
  84. PSADIV_16 = $1C;
  85. PSADIV_32 = $24;
  86. PSADIV_64 = $2C;
  87. PSADIV_128 = $34;
  88. PSADIV_256 = $3C;
  89. PSADIV_512 = $44;
  90. // CLK_PSBCDIV
  91. PSBCDIVmask = $03;
  92. PSBCDIV_1_1 = $00;
  93. PSBCDIV_1_2 = $01;
  94. PSBCDIV_4_1 = $02;
  95. PSBCDIV_2_2 = $03;
  96. // Clock System Lock
  97. LOCKbm = $01;
  98. // CLK_RTCSRC
  99. RTCSRCmask = $0E;
  100. RTCSRC_ULP = $00;
  101. RTCSRC_TOSC = $02;
  102. RTCSRC_RCOSC = $04;
  103. RTCSRC_TOSC32 = $0A;
  104. // RTC Clock Source Enable
  105. RTCENbm = $01;
  106. end;
  107. TPR = object //Power Reduction
  108. PRGEN: byte; //General Power Reduction
  109. PRPA: byte; //Power Reduction Port A
  110. PRPB: byte; //Power Reduction Port B
  111. PRPC: byte; //Power Reduction Port C
  112. PRPD: byte; //Power Reduction Port D
  113. PRPE: byte; //Power Reduction Port E
  114. PRPF: byte; //Power Reduction Port F
  115. const
  116. // AES
  117. AESbm = $10;
  118. // Real-time Counter
  119. RTCbm = $04;
  120. // Event System
  121. EVSYSbm = $02;
  122. // DMA-Controller
  123. DMAbm = $01;
  124. // Port A DAC
  125. DACbm = $04;
  126. // Port A ADC
  127. ADCbm = $02;
  128. // Port A Analog Comparator
  129. ACbm = $01;
  130. // Port C Two-wire Interface
  131. TWIbm = $40;
  132. // Port C USART1
  133. USART1bm = $20;
  134. // Port C USART0
  135. USART0bm = $10;
  136. // Port C SPI
  137. SPIbm = $08;
  138. // Port C AWEX
  139. HIRESbm = $04;
  140. // Port C Timer/Counter1
  141. TC1bm = $02;
  142. // Port C Timer/Counter0
  143. TC0bm = $01;
  144. end;
  145. TSLEEP = object //Sleep Controller
  146. CTRL: byte; //Control Register
  147. const
  148. // SLEEP_SMODE
  149. SMODEmask = $0E;
  150. SMODE_IDLE = $00;
  151. SMODE_PDOWN = $04;
  152. SMODE_PSAVE = $06;
  153. SMODE_STDBY = $0C;
  154. SMODE_ESTDBY = $0E;
  155. // Sleep Enable
  156. SENbm = $01;
  157. end;
  158. TOSC = object //Oscillator
  159. CTRL: byte; //Control Register
  160. STATUS: byte; //Status Register
  161. XOSCCTRL: byte; //External Oscillator Control Register
  162. XOSCFAIL: byte; //External Oscillator Failure Detection Register
  163. RC32KCAL: byte; //32kHz Internal Oscillator Calibration Register
  164. PLLCTRL: byte; //PLL Control REgister
  165. DFLLCTRL: byte; //DFLL Control Register
  166. const
  167. // PLL Enable
  168. PLLENbm = $10;
  169. // External Oscillator Enable
  170. XOSCENbm = $08;
  171. // Internal 32kHz RC Oscillator Enable
  172. RC32KENbm = $04;
  173. // Internal 32MHz RC Oscillator Enable
  174. RC32MENbm = $02;
  175. // Internal 2MHz RC Oscillator Enable
  176. RC2MENbm = $01;
  177. // PLL Ready
  178. PLLRDYbm = $10;
  179. // External Oscillator Ready
  180. XOSCRDYbm = $08;
  181. // Internal 32kHz RC Oscillator Ready
  182. RC32KRDYbm = $04;
  183. // Internal 32MHz RC Oscillator Ready
  184. RC32MRDYbm = $02;
  185. // Internal 2MHz RC Oscillator Ready
  186. RC2MRDYbm = $01;
  187. // OSC_FRQRANGE
  188. FRQRANGEmask = $C0;
  189. FRQRANGE_04TO2 = $00;
  190. FRQRANGE_2TO9 = $40;
  191. FRQRANGE_9TO12 = $80;
  192. FRQRANGE_12TO16 = $C0;
  193. // 32kHz XTAL OSC Low-power Mode
  194. X32KLPMbm = $20;
  195. // OSC_XOSCSEL
  196. XOSCSELmask = $0F;
  197. XOSCSEL_EXTCLK = $00;
  198. XOSCSEL_32KHz = $02;
  199. XOSCSEL_XTAL_256CLK = $03;
  200. XOSCSEL_XTAL_1KCLK = $07;
  201. XOSCSEL_XTAL_16KCLK = $0B;
  202. // Failure Detection Interrupt Flag
  203. XOSCFDIFbm = $02;
  204. // Failure Detection Enable
  205. XOSCFDENbm = $01;
  206. // OSC_PLLSRC
  207. PLLSRCmask = $C0;
  208. PLLSRC_RC2M = $00;
  209. PLLSRC_RC32M = $80;
  210. PLLSRC_XOSC = $C0;
  211. // Multiplication Factor
  212. PLLFAC0bm = $01;
  213. PLLFAC1bm = $02;
  214. PLLFAC2bm = $04;
  215. PLLFAC3bm = $08;
  216. PLLFAC4bm = $10;
  217. // 32MHz Calibration Reference
  218. RC32MCREFbm = $02;
  219. // 2MHz Calibration Reference
  220. RC2MCREFbm = $01;
  221. end;
  222. TDFLL = object //DFLL
  223. CTRL: byte; //Control Register
  224. Reserved1: byte;
  225. CALA: byte; //Calibration Register A
  226. CALB: byte; //Calibration Register B
  227. COMP0: byte; //Oscillator Compare Register 0
  228. COMP1: byte; //Oscillator Compare Register 1
  229. COMP2: byte; //Oscillator Compare Register 2
  230. const
  231. // DFLL Enable
  232. ENABLEbm = $01;
  233. // DFLL Calibration bits [6:0]
  234. CALL0bm = $01;
  235. CALL1bm = $02;
  236. CALL2bm = $04;
  237. CALL3bm = $08;
  238. CALL4bm = $10;
  239. CALL5bm = $20;
  240. CALL6bm = $40;
  241. // DFLL Calibration bits [12:7]
  242. CALH0bm = $01;
  243. CALH1bm = $02;
  244. CALH2bm = $04;
  245. CALH3bm = $08;
  246. CALH4bm = $10;
  247. CALH5bm = $20;
  248. end;
  249. TRST = object //Reset
  250. STATUS: byte; //Status Register
  251. CTRL: byte; //Control Register
  252. const
  253. // Spike Detection Reset Flag
  254. SDRFbm = $40;
  255. // Software Reset Flag
  256. SRFbm = $20;
  257. // Programming and Debug Interface Interface Reset Flag
  258. PDIRFbm = $10;
  259. // Watchdog Reset Flag
  260. WDRFbm = $08;
  261. // Brown-out Reset Flag
  262. BORFbm = $04;
  263. // External Reset Flag
  264. EXTRFbm = $02;
  265. // Power-on Reset Flag
  266. PORFbm = $01;
  267. // Software Reset
  268. SWRSTbm = $01;
  269. end;
  270. TWDT = object //Watch-Dog Timer
  271. CTRL: byte; //Control
  272. WINCTRL: byte; //Windowed Mode Control
  273. STATUS: byte; //Status
  274. const
  275. // WDT_PER
  276. PERmask = $3C;
  277. PER_8CLK = $00;
  278. PER_16CLK = $04;
  279. PER_32CLK = $08;
  280. PER_64CLK = $0C;
  281. PER_128CLK = $10;
  282. PER_256CLK = $14;
  283. PER_512CLK = $18;
  284. PER_1KCLK = $1C;
  285. PER_2KCLK = $20;
  286. PER_4KCLK = $24;
  287. PER_8KCLK = $28;
  288. // Enable
  289. ENABLEbm = $02;
  290. // Change Enable
  291. CENbm = $01;
  292. // WDT_WPER
  293. WPERmask = $3C;
  294. WPER_8CLK = $00;
  295. WPER_16CLK = $04;
  296. WPER_32CLK = $08;
  297. WPER_64CLK = $0C;
  298. WPER_128CLK = $10;
  299. WPER_256CLK = $14;
  300. WPER_512CLK = $18;
  301. WPER_1KCLK = $1C;
  302. WPER_2KCLK = $20;
  303. WPER_4KCLK = $24;
  304. WPER_8KCLK = $28;
  305. // Windowed Mode Enable
  306. WENbm = $02;
  307. // Windowed Mode Change Enable
  308. WCENbm = $01;
  309. // Synchronization busy
  310. SYNCBUSYbm = $01;
  311. end;
  312. TMCU = object //MCU Control
  313. DEVID0: byte; //Device ID byte 0
  314. DEVID1: byte; //Device ID byte 1
  315. DEVID2: byte; //Device ID byte 2
  316. REVID: byte; //Revision ID
  317. JTAGUID: byte; //JTAG User ID
  318. Reserved5: byte;
  319. MCUCR: byte; //MCU Control
  320. Reserved7: byte;
  321. EVSYSLOCK: byte; //Event System Lock
  322. AWEXLOCK: byte; //AWEX Lock
  323. const
  324. // JTAG Disable
  325. JTAGDbm = $01;
  326. // Event Channel 4-7 Lock
  327. EVSYS1LOCKbm = $10;
  328. // Event Channel 0-3 Lock
  329. EVSYS0LOCKbm = $01;
  330. // AWeX on T/C E0 Lock
  331. AWEXELOCKbm = $04;
  332. // AWeX on T/C C0 Lock
  333. AWEXCLOCKbm = $01;
  334. end;
  335. TPMIC = object //Programmable Multi-level Interrupt Controller
  336. STATUS: byte; //Status Register
  337. INTPRI: byte; //Interrupt Priority
  338. CTRL: byte; //Control Register
  339. const
  340. // Non-maskable Interrupt Executing
  341. NMIEXbm = $80;
  342. // High Level Interrupt Executing
  343. HILVLEXbm = $04;
  344. // Medium Level Interrupt Executing
  345. MEDLVLEXbm = $02;
  346. // Low Level Interrupt Executing
  347. LOLVLEXbm = $01;
  348. // Round-Robin Priority Enable
  349. RRENbm = $80;
  350. // Interrupt Vector Select
  351. IVSELbm = $40;
  352. // High Level Enable
  353. HILVLENbm = $04;
  354. // Medium Level Enable
  355. MEDLVLENbm = $02;
  356. // Low Level Enable
  357. LOLVLENbm = $01;
  358. end;
  359. TDMA_CH = object //DMA Channel
  360. CTRLA: byte; //Channel Control
  361. CTRLB: byte; //Channel Control
  362. ADDRCTRL: byte; //Address Control
  363. TRIGSRC: byte; //Channel Trigger Source
  364. TRFCNT: word; //Channel Block Transfer Count
  365. REPCNT: byte; //Channel Repeat Count
  366. Reserved7: byte;
  367. SRCADDR0: byte; //Channel Source Address 0
  368. SRCADDR1: byte; //Channel Source Address 1
  369. SRCADDR2: byte; //Channel Source Address 2
  370. Reserved11: byte;
  371. DESTADDR0: byte; //Channel Destination Address 0
  372. DESTADDR1: byte; //Channel Destination Address 1
  373. DESTADDR2: byte; //Channel Destination Address 2
  374. const
  375. // Channel Enable
  376. ENABLEbm = $80;
  377. // Channel Software Reset
  378. RESETbm = $40;
  379. // Channel Repeat Mode
  380. REPEATbm = $20;
  381. // Channel Transfer Request
  382. TRFREQbm = $10;
  383. // Channel Single Shot Data Transfer
  384. SINGLEbm = $04;
  385. // BURSTLEN
  386. BURSTLENmask = $03;
  387. BURSTLEN1BYTE = $00;
  388. BURSTLEN2BYTE = $01;
  389. BURSTLEN4BYTE = $02;
  390. BURSTLEN8BYTE = $03;
  391. // Block Transfer Busy
  392. CHBUSYbm = $80;
  393. // Block Transfer Pending
  394. CHPENDbm = $40;
  395. // Block Transfer Error Interrupt Flag
  396. ERRIFbm = $20;
  397. // Transaction Complete Interrupt Flag
  398. TRNIFbm = $10;
  399. // ERRINTLVL
  400. ERRINTLVLmask = $0C;
  401. ERRINTLVLOFF = $00;
  402. ERRINTLVLLO = $04;
  403. ERRINTLVLMED = $08;
  404. ERRINTLVLHI = $0C;
  405. // TRNINTLVL
  406. TRNINTLVLmask = $03;
  407. TRNINTLVLOFF = $00;
  408. TRNINTLVLLO = $01;
  409. TRNINTLVLMED = $02;
  410. TRNINTLVLHI = $03;
  411. // SRCRELOAD
  412. SRCRELOADmask = $C0;
  413. SRCRELOADNONE = $00;
  414. SRCRELOADBLOCK = $40;
  415. SRCRELOADBURST = $80;
  416. SRCRELOADTRANSACTION = $C0;
  417. // SRCDIR
  418. SRCDIRmask = $30;
  419. SRCDIRFIXED = $00;
  420. SRCDIRINC = $10;
  421. SRCDIRDEC = $20;
  422. // DESTRELOAD
  423. DESTRELOADmask = $0C;
  424. DESTRELOADNONE = $00;
  425. DESTRELOADBLOCK = $04;
  426. DESTRELOADBURST = $08;
  427. DESTRELOADTRANSACTION = $0C;
  428. // DESTDIR
  429. DESTDIRmask = $03;
  430. DESTDIRFIXED = $00;
  431. DESTDIRINC = $01;
  432. DESTDIRDEC = $02;
  433. // TRIGSRC
  434. TRIGSRCmask = $FF;
  435. TRIGSRCOFF = $00;
  436. TRIGSRCEVSYS_CH0 = $01;
  437. TRIGSRCEVSYS_CH1 = $02;
  438. TRIGSRCEVSYS_CH2 = $03;
  439. TRIGSRCADCA_CH0 = $10;
  440. TRIGSRCADCA_CH1 = $11;
  441. TRIGSRCADCA_CH2 = $12;
  442. TRIGSRCADCA_CH3 = $13;
  443. TRIGSRCADCA_CH4 = $14;
  444. TRIGSRCDACA_CH0 = $15;
  445. TRIGSRCDACA_CH1 = $16;
  446. TRIGSRCADCB_CH0 = $20;
  447. TRIGSRCADCB_CH1 = $21;
  448. TRIGSRCADCB_CH2 = $22;
  449. TRIGSRCADCB_CH3 = $23;
  450. TRIGSRCADCB_CH4 = $24;
  451. TRIGSRCDACB_CH0 = $25;
  452. TRIGSRCDACB_CH1 = $26;
  453. TRIGSRCTCC0_OVF = $40;
  454. TRIGSRCTCC0_ERR = $41;
  455. TRIGSRCTCC0_CCA = $42;
  456. TRIGSRCTCC0_CCB = $43;
  457. TRIGSRCTCC0_CCC = $44;
  458. TRIGSRCTCC0_CCD = $45;
  459. TRIGSRCTCC1_OVF = $46;
  460. TRIGSRCTCC1_ERR = $47;
  461. TRIGSRCTCC1_CCA = $48;
  462. TRIGSRCTCC1_CCB = $49;
  463. TRIGSRCSPIC = $4A;
  464. TRIGSRCUSARTC0_RXC = $4B;
  465. TRIGSRCUSARTC0_DRE = $4C;
  466. TRIGSRCUSARTC1_RXC = $4E;
  467. TRIGSRCUSARTC1_DRE = $4F;
  468. TRIGSRCTCD0_OVF = $60;
  469. TRIGSRCTCD0_ERR = $61;
  470. TRIGSRCTCD0_CCA = $62;
  471. TRIGSRCTCD0_CCB = $63;
  472. TRIGSRCTCD0_CCC = $64;
  473. TRIGSRCTCD0_CCD = $65;
  474. TRIGSRCTCD1_OVF = $66;
  475. TRIGSRCTCD1_ERR = $67;
  476. TRIGSRCTCD1_CCA = $68;
  477. TRIGSRCTCD1_CCB = $69;
  478. TRIGSRCSPID = $6A;
  479. TRIGSRCUSARTD0_RXC = $6B;
  480. TRIGSRCUSARTD0_DRE = $6C;
  481. TRIGSRCUSARTD1_RXC = $6E;
  482. TRIGSRCUSARTD1_DRE = $6F;
  483. TRIGSRCTCE0_OVF = $80;
  484. TRIGSRCTCE0_ERR = $81;
  485. TRIGSRCTCE0_CCA = $82;
  486. TRIGSRCTCE0_CCB = $83;
  487. TRIGSRCTCE0_CCC = $84;
  488. TRIGSRCTCE0_CCD = $85;
  489. TRIGSRCTCE1_OVF = $86;
  490. TRIGSRCTCE1_ERR = $87;
  491. TRIGSRCTCE1_CCA = $88;
  492. TRIGSRCTCE1_CCB = $89;
  493. TRIGSRCSPIE = $8A;
  494. TRIGSRCUSARTE0_RXC = $8B;
  495. TRIGSRCUSARTE0_DRE = $8C;
  496. TRIGSRCUSARTE1_RXC = $8E;
  497. TRIGSRCUSARTE1_DRE = $8F;
  498. TRIGSRCTCF0_OVF = $A0;
  499. TRIGSRCTCF0_ERR = $A1;
  500. TRIGSRCTCF0_CCA = $A2;
  501. TRIGSRCTCF0_CCB = $A3;
  502. TRIGSRCTCF0_CCC = $A4;
  503. TRIGSRCTCF0_CCD = $A5;
  504. TRIGSRCTCF1_OVF = $A6;
  505. TRIGSRCTCF1_ERR = $A7;
  506. TRIGSRCTCF1_CCA = $A8;
  507. TRIGSRCTCF1_CCB = $A9;
  508. TRIGSRCSPIF = $AA;
  509. TRIGSRCUSARTF0_RXC = $AB;
  510. TRIGSRCUSARTF0_DRE = $AC;
  511. TRIGSRCUSARTF1_RXC = $AE;
  512. TRIGSRCUSARTF1_DRE = $AF;
  513. end;
  514. TDMA = object //DMA Controller
  515. CTRL: byte; //Control
  516. Reserved1: byte;
  517. Reserved2: byte;
  518. INTFLAGS: byte; //Transfer Interrupt Status
  519. STATUS: byte; //Status
  520. Reserved5: byte;
  521. TEMP: word; //Temporary Register For 16/24-bit Access
  522. Reserved8: byte;
  523. Reserved9: byte;
  524. Reserved10: byte;
  525. Reserved11: byte;
  526. Reserved12: byte;
  527. Reserved13: byte;
  528. Reserved14: byte;
  529. Reserved15: byte;
  530. CH0: TDMA_CH; //DMA Channel 0
  531. CH1: TDMA_CH; //DMA Channel 1
  532. CH2: TDMA_CH; //DMA Channel 2
  533. CH3: TDMA_CH; //DMA Channel 3
  534. const
  535. // Enable
  536. ENABLEbm = $80;
  537. // Software Reset
  538. RESETbm = $40;
  539. // DMA_DBUFMODE
  540. DBUFMODEmask = $0C;
  541. DBUFMODE_DISABLED = $00;
  542. DBUFMODE_CH01 = $04;
  543. DBUFMODE_CH23 = $08;
  544. DBUFMODE_CH01CH23 = $0C;
  545. // DMA_PRIMODE
  546. PRIMODEmask = $03;
  547. PRIMODE_RR0123 = $00;
  548. PRIMODE_CH0RR123 = $01;
  549. PRIMODE_CH01RR23 = $02;
  550. PRIMODE_CH0123 = $03;
  551. // Channel 3 Block Transfer Error Interrupt Flag
  552. CH3ERRIFbm = $80;
  553. // Channel 2 Block Transfer Error Interrupt Flag
  554. CH2ERRIFbm = $40;
  555. // Channel 1 Block Transfer Error Interrupt Flag
  556. CH1ERRIFbm = $20;
  557. // Channel 0 Block Transfer Error Interrupt Flag
  558. CH0ERRIFbm = $10;
  559. // Channel 3 Transaction Complete Interrupt Flag
  560. CH3TRNIFbm = $08;
  561. // Channel 2 Transaction Complete Interrupt Flag
  562. CH2TRNIFbm = $04;
  563. // Channel 1 Transaction Complete Interrupt Flag
  564. CH1TRNIFbm = $02;
  565. // Channel 0 Transaction Complete Interrupt Flag
  566. CH0TRNIFbm = $01;
  567. // Channel 3 Block Transfer Busy
  568. CH3BUSYbm = $80;
  569. // Channel 2 Block Transfer Busy
  570. CH2BUSYbm = $40;
  571. // Channel 1 Block Transfer Busy
  572. CH1BUSYbm = $20;
  573. // Channel 0 Block Transfer Busy
  574. CH0BUSYbm = $10;
  575. // Channel 3 Block Transfer Pending
  576. CH3PENDbm = $08;
  577. // Channel 2 Block Transfer Pending
  578. CH2PENDbm = $04;
  579. // Channel 1 Block Transfer Pending
  580. CH1PENDbm = $02;
  581. // Channel 0 Block Transfer Pending
  582. CH0PENDbm = $01;
  583. end;
  584. TEVSYS = object //Event System
  585. CH0MUX: byte; //Event Channel 0 Multiplexer
  586. CH1MUX: byte; //Event Channel 1 Multiplexer
  587. CH2MUX: byte; //Event Channel 2 Multiplexer
  588. CH3MUX: byte; //Event Channel 3 Multiplexer
  589. CH4MUX: byte; //Event Channel 4 Multiplexer
  590. CH5MUX: byte; //Event Channel 5 Multiplexer
  591. CH6MUX: byte; //Event Channel 6 Multiplexer
  592. CH7MUX: byte; //Event Channel 7 Multiplexer
  593. CH0CTRL: byte; //Channel 0 Control Register
  594. CH1CTRL: byte; //Channel 1 Control Register
  595. CH2CTRL: byte; //Channel 2 Control Register
  596. CH3CTRL: byte; //Channel 3 Control Register
  597. CH4CTRL: byte; //Channel 4 Control Register
  598. CH5CTRL: byte; //Channel 5 Control Register
  599. CH6CTRL: byte; //Channel 6 Control Register
  600. CH7CTRL: byte; //Channel 7 Control Register
  601. STROBE: byte; //Event Strobe
  602. DATA: byte; //Event Data
  603. const
  604. // EVSYS_CHMUX
  605. CHMUXmask = $FF;
  606. CHMUX_OFF = $00;
  607. CHMUX_RTC_OVF = $08;
  608. CHMUX_RTC_CMP = $09;
  609. CHMUX_ACA_CH0 = $10;
  610. CHMUX_ACA_CH1 = $11;
  611. CHMUX_ACA_WIN = $12;
  612. CHMUX_ACB_CH0 = $13;
  613. CHMUX_ACB_CH1 = $14;
  614. CHMUX_ACB_WIN = $15;
  615. CHMUX_ADCA_CH0 = $20;
  616. CHMUX_ADCA_CH1 = $21;
  617. CHMUX_ADCA_CH2 = $22;
  618. CHMUX_ADCA_CH3 = $23;
  619. CHMUX_ADCB_CH0 = $24;
  620. CHMUX_ADCB_CH1 = $25;
  621. CHMUX_ADCB_CH2 = $26;
  622. CHMUX_ADCB_CH3 = $27;
  623. CHMUX_PORTA_PIN0 = $50;
  624. CHMUX_PORTA_PIN1 = $51;
  625. CHMUX_PORTA_PIN2 = $52;
  626. CHMUX_PORTA_PIN3 = $53;
  627. CHMUX_PORTA_PIN4 = $54;
  628. CHMUX_PORTA_PIN5 = $55;
  629. CHMUX_PORTA_PIN6 = $56;
  630. CHMUX_PORTA_PIN7 = $57;
  631. CHMUX_PORTB_PIN0 = $58;
  632. CHMUX_PORTB_PIN1 = $59;
  633. CHMUX_PORTB_PIN2 = $5A;
  634. CHMUX_PORTB_PIN3 = $5B;
  635. CHMUX_PORTB_PIN4 = $5C;
  636. CHMUX_PORTB_PIN5 = $5D;
  637. CHMUX_PORTB_PIN6 = $5E;
  638. CHMUX_PORTB_PIN7 = $5F;
  639. CHMUX_PORTC_PIN0 = $60;
  640. CHMUX_PORTC_PIN1 = $61;
  641. CHMUX_PORTC_PIN2 = $62;
  642. CHMUX_PORTC_PIN3 = $63;
  643. CHMUX_PORTC_PIN4 = $64;
  644. CHMUX_PORTC_PIN5 = $65;
  645. CHMUX_PORTC_PIN6 = $66;
  646. CHMUX_PORTC_PIN7 = $67;
  647. CHMUX_PORTD_PIN0 = $68;
  648. CHMUX_PORTD_PIN1 = $69;
  649. CHMUX_PORTD_PIN2 = $6A;
  650. CHMUX_PORTD_PIN3 = $6B;
  651. CHMUX_PORTD_PIN4 = $6C;
  652. CHMUX_PORTD_PIN5 = $6D;
  653. CHMUX_PORTD_PIN6 = $6E;
  654. CHMUX_PORTD_PIN7 = $6F;
  655. CHMUX_PORTE_PIN0 = $70;
  656. CHMUX_PORTE_PIN1 = $71;
  657. CHMUX_PORTE_PIN2 = $72;
  658. CHMUX_PORTE_PIN3 = $73;
  659. CHMUX_PORTE_PIN4 = $74;
  660. CHMUX_PORTE_PIN5 = $75;
  661. CHMUX_PORTE_PIN6 = $76;
  662. CHMUX_PORTE_PIN7 = $77;
  663. CHMUX_PORTF_PIN0 = $78;
  664. CHMUX_PORTF_PIN1 = $79;
  665. CHMUX_PORTF_PIN2 = $7A;
  666. CHMUX_PORTF_PIN3 = $7B;
  667. CHMUX_PORTF_PIN4 = $7C;
  668. CHMUX_PORTF_PIN5 = $7D;
  669. CHMUX_PORTF_PIN6 = $7E;
  670. CHMUX_PORTF_PIN7 = $7F;
  671. CHMUX_PRESCALER_1 = $80;
  672. CHMUX_PRESCALER_2 = $81;
  673. CHMUX_PRESCALER_4 = $82;
  674. CHMUX_PRESCALER_8 = $83;
  675. CHMUX_PRESCALER_16 = $84;
  676. CHMUX_PRESCALER_32 = $85;
  677. CHMUX_PRESCALER_64 = $86;
  678. CHMUX_PRESCALER_128 = $87;
  679. CHMUX_PRESCALER_256 = $88;
  680. CHMUX_PRESCALER_512 = $89;
  681. CHMUX_PRESCALER_1024 = $8A;
  682. CHMUX_PRESCALER_2048 = $8B;
  683. CHMUX_PRESCALER_4096 = $8C;
  684. CHMUX_PRESCALER_8192 = $8D;
  685. CHMUX_PRESCALER_16384 = $8E;
  686. CHMUX_PRESCALER_32768 = $8F;
  687. CHMUX_TCC0_OVF = $C0;
  688. CHMUX_TCC0_ERR = $C1;
  689. CHMUX_TCC0_CCA = $C4;
  690. CHMUX_TCC0_CCB = $C5;
  691. CHMUX_TCC0_CCC = $C6;
  692. CHMUX_TCC0_CCD = $C7;
  693. CHMUX_TCC1_OVF = $C8;
  694. CHMUX_TCC1_ERR = $C9;
  695. CHMUX_TCC1_CCA = $CC;
  696. CHMUX_TCC1_CCB = $CD;
  697. CHMUX_TCD0_OVF = $D0;
  698. CHMUX_TCD0_ERR = $D1;
  699. CHMUX_TCD0_CCA = $D4;
  700. CHMUX_TCD0_CCB = $D5;
  701. CHMUX_TCD0_CCC = $D6;
  702. CHMUX_TCD0_CCD = $D7;
  703. CHMUX_TCD1_OVF = $D8;
  704. CHMUX_TCD1_ERR = $D9;
  705. CHMUX_TCD1_CCA = $DC;
  706. CHMUX_TCD1_CCB = $DD;
  707. CHMUX_TCE0_OVF = $E0;
  708. CHMUX_TCE0_ERR = $E1;
  709. CHMUX_TCE0_CCA = $E4;
  710. CHMUX_TCE0_CCB = $E5;
  711. CHMUX_TCE0_CCC = $E6;
  712. CHMUX_TCE0_CCD = $E7;
  713. CHMUX_TCE1_OVF = $E8;
  714. CHMUX_TCE1_ERR = $E9;
  715. CHMUX_TCE1_CCA = $EC;
  716. CHMUX_TCE1_CCB = $ED;
  717. CHMUX_TCF0_OVF = $F0;
  718. CHMUX_TCF0_ERR = $F1;
  719. CHMUX_TCF0_CCA = $F4;
  720. CHMUX_TCF0_CCB = $F5;
  721. CHMUX_TCF0_CCC = $F6;
  722. CHMUX_TCF0_CCD = $F7;
  723. CHMUX_TCF1_OVF = $F8;
  724. CHMUX_TCF1_ERR = $F9;
  725. CHMUX_TCF1_CCA = $FC;
  726. CHMUX_TCF1_CCB = $FD;
  727. // Quadrature Decoder Index Recognition Mode
  728. QDIRM0bm = $20;
  729. QDIRM1bm = $40;
  730. // Quadrature Decoder Index Enable
  731. QDIENbm = $10;
  732. // Quadrature Decoder Enable
  733. QDENbm = $08;
  734. // EVSYS_DIGFILT
  735. DIGFILTmask = $07;
  736. DIGFILT_1SAMPLE = $00;
  737. DIGFILT_2SAMPLES = $01;
  738. DIGFILT_3SAMPLES = $02;
  739. DIGFILT_4SAMPLES = $03;
  740. DIGFILT_5SAMPLES = $04;
  741. DIGFILT_6SAMPLES = $05;
  742. DIGFILT_7SAMPLES = $06;
  743. DIGFILT_8SAMPLES = $07;
  744. end;
  745. TNVM = object //Non-volatile Memory Controller
  746. ADDR0: byte; //Address Register 0
  747. ADDR1: byte; //Address Register 1
  748. ADDR2: byte; //Address Register 2
  749. Reserved3: byte;
  750. DATA0: byte; //Data Register 0
  751. DATA1: byte; //Data Register 1
  752. DATA2: byte; //Data Register 2
  753. Reserved7: byte;
  754. Reserved8: byte;
  755. Reserved9: byte;
  756. CMD: byte; //Command
  757. CTRLA: byte; //Control Register A
  758. CTRLB: byte; //Control Register B
  759. INTCTRL: byte; //Interrupt Control
  760. Reserved14: byte;
  761. STATUS: byte; //Status
  762. LOCKBITS: byte; //Lock Bits
  763. const
  764. // NVM_CMD
  765. CMDmask = $7F;
  766. CMD_NO_OPERATION = $00;
  767. CMD_READ_CALIB_ROW = $02;
  768. CMD_READ_USER_SIG_ROW = $01;
  769. CMD_READ_EEPROM = $06;
  770. CMD_READ_FUSES = $07;
  771. CMD_WRITE_LOCK_BITS = $08;
  772. CMD_ERASE_USER_SIG_ROW = $18;
  773. CMD_WRITE_USER_SIG_ROW = $1A;
  774. CMD_ERASE_APP = $20;
  775. CMD_ERASE_APP_PAGE = $22;
  776. CMD_LOAD_FLASH_BUFFER = $23;
  777. CMD_WRITE_APP_PAGE = $24;
  778. CMD_ERASE_WRITE_APP_PAGE = $25;
  779. CMD_ERASE_FLASH_BUFFER = $26;
  780. CMD_ERASE_BOOT_PAGE = $2A;
  781. CMD_ERASE_FLASH_PAGE = $2B;
  782. CMD_WRITE_BOOT_PAGE = $2C;
  783. CMD_ERASE_WRITE_BOOT_PAGE = $2D;
  784. CMD_WRITE_FLASH_PAGE = $2E;
  785. CMD_ERASE_WRITE_FLASH_PAGE = $2F;
  786. CMD_ERASE_EEPROM = $30;
  787. CMD_ERASE_EEPROM_PAGE = $32;
  788. CMD_LOAD_EEPROM_BUFFER = $33;
  789. CMD_WRITE_EEPROM_PAGE = $34;
  790. CMD_ERASE_WRITE_EEPROM_PAGE = $35;
  791. CMD_ERASE_EEPROM_BUFFER = $36;
  792. CMD_APP_CRC = $38;
  793. CMD_BOOT_CRC = $39;
  794. CMD_FLASH_RANGE_CRC = $3A;
  795. // Command Execute
  796. CMDEXbm = $01;
  797. // EEPROM Mapping Enable
  798. EEMAPENbm = $08;
  799. // Flash Power Reduction Enable
  800. FPRMbm = $04;
  801. // EEPROM Power Reduction Enable
  802. EPRMbm = $02;
  803. // SPM Lock
  804. SPMLOCKbm = $01;
  805. // NVM_SPMLVL
  806. SPMLVLmask = $0C;
  807. SPMLVL_OFF = $00;
  808. SPMLVL_LO = $04;
  809. SPMLVL_MED = $08;
  810. SPMLVL_HI = $0C;
  811. // NVM_EELVL
  812. EELVLmask = $03;
  813. EELVL_OFF = $00;
  814. EELVL_LO = $01;
  815. EELVL_MED = $02;
  816. EELVL_HI = $03;
  817. // Non-volatile Memory Busy
  818. NVMBUSYbm = $80;
  819. // Flash Memory Busy
  820. FBUSYbm = $40;
  821. // EEPROM Page Buffer Active Loading
  822. EELOADbm = $02;
  823. // Flash Page Buffer Active Loading
  824. FLOADbm = $01;
  825. // NVM_BLBB
  826. BLBBmask = $C0;
  827. BLBB_NOLOCK = $C0;
  828. BLBB_WLOCK = $80;
  829. BLBB_RLOCK = $40;
  830. BLBB_RWLOCK = $00;
  831. // NVM_BLBA
  832. BLBAmask = $30;
  833. BLBA_NOLOCK = $30;
  834. BLBA_WLOCK = $20;
  835. BLBA_RLOCK = $10;
  836. BLBA_RWLOCK = $00;
  837. // NVM_BLBAT
  838. BLBATmask = $0C;
  839. BLBAT_NOLOCK = $0C;
  840. BLBAT_WLOCK = $08;
  841. BLBAT_RLOCK = $04;
  842. BLBAT_RWLOCK = $00;
  843. // NVM_LB
  844. LBmask = $03;
  845. LB_NOLOCK = $03;
  846. LB_WLOCK = $02;
  847. LB_RWLOCK = $00;
  848. end;
  849. TNVM_LOCKBITS = object //Lock Bits
  850. LOCKBITS: byte; //Lock Bits
  851. const
  852. // NVM_BLBB
  853. BLBBmask = $C0;
  854. BLBB_NOLOCK = $C0;
  855. BLBB_WLOCK = $80;
  856. BLBB_RLOCK = $40;
  857. BLBB_RWLOCK = $00;
  858. // NVM_BLBA
  859. BLBAmask = $30;
  860. BLBA_NOLOCK = $30;
  861. BLBA_WLOCK = $20;
  862. BLBA_RLOCK = $10;
  863. BLBA_RWLOCK = $00;
  864. // NVM_BLBAT
  865. BLBATmask = $0C;
  866. BLBAT_NOLOCK = $0C;
  867. BLBAT_WLOCK = $08;
  868. BLBAT_RLOCK = $04;
  869. BLBAT_RWLOCK = $00;
  870. // NVM_LB
  871. LBmask = $03;
  872. LB_NOLOCK = $03;
  873. LB_WLOCK = $02;
  874. LB_RWLOCK = $00;
  875. end;
  876. TNVM_FUSES = object //Fuses
  877. FUSEBYTE0: byte; //JTAG User ID
  878. FUSEBYTE1: byte; //Watchdog Configuration
  879. FUSEBYTE2: byte; //Reset Configuration
  880. Reserved3: byte;
  881. FUSEBYTE4: byte; //Start-up Configuration
  882. FUSEBYTE5: byte; //EESAVE and BOD Level
  883. const
  884. // WDWPER
  885. WDWPERmask = $F0;
  886. WDWPER_8CLK = $00;
  887. WDWPER_16CLK = $10;
  888. WDWPER_32CLK = $20;
  889. WDWPER_64CLK = $30;
  890. WDWPER_128CLK = $40;
  891. WDWPER_256CLK = $50;
  892. WDWPER_512CLK = $60;
  893. WDWPER_1KCLK = $70;
  894. WDWPER_2KCLK = $80;
  895. WDWPER_4KCLK = $90;
  896. WDWPER_8KCLK = $A0;
  897. // WDPER
  898. WDPERmask = $0F;
  899. WDPER_8CLK = $00;
  900. WDPER_16CLK = $01;
  901. WDPER_32CLK = $02;
  902. WDPER_64CLK = $03;
  903. WDPER_128CLK = $04;
  904. WDPER_256CLK = $05;
  905. WDPER_512CLK = $06;
  906. WDPER_1KCLK = $07;
  907. WDPER_2KCLK = $08;
  908. WDPER_4KCLK = $09;
  909. WDPER_8KCLK = $0A;
  910. // BOOTRST
  911. BOOTRSTmask = $40;
  912. BOOTRST_BOOTLDR = $00;
  913. BOOTRST_APPLICATION = $40;
  914. // BODPD
  915. BODPDmask = $03;
  916. BODPD_INSAMPLEDMODE = $01;
  917. BODPD_CONTINOUSLY = $02;
  918. BODPD_DISABLED = $03;
  919. // External Reset Disable
  920. RSTDISBLbm = $10;
  921. // STARTUPTIME
  922. STARTUPTIMEmask = $0C;
  923. STARTUPTIME0MS = $0C;
  924. STARTUPTIME4MS = $04;
  925. STARTUPTIME64MS = $00;
  926. // Watchdog Timer Lock
  927. WDLOCKbm = $02;
  928. // JTAG Interface Enable
  929. JTAGENbm = $01;
  930. // BODACT
  931. BODACTmask = $30;
  932. BODACT_INSAMPLEDMODE = $10;
  933. BODACT_CONTINOUSLY = $20;
  934. BODACT_DISABLED = $30;
  935. // Preserve EEPROM Through Chip Erase
  936. EESAVEbm = $08;
  937. // BODLEVEL
  938. BODLEVELmask = $07;
  939. BODLEVEL1V6 = $07;
  940. BODLEVEL1V9 = $06;
  941. BODLEVEL2V1 = $05;
  942. BODLEVEL2V4 = $04;
  943. BODLEVEL2V7 = $03;
  944. BODLEVEL3V0 = $02;
  945. BODLEVEL3V2 = $01;
  946. BODLEVEL3V5 = $00;
  947. end;
  948. TNVM_PROD_SIGNATURES = object //Production Signatures
  949. RCOSC2M: byte; //RCOSC 2MHz Calibration Value
  950. Reserved1: byte;
  951. RCOSC32K: byte; //RCOSC 32kHz Calibration Value
  952. RCOSC32M: byte; //RCOSC 32MHz Calibration Value
  953. Reserved4: byte;
  954. Reserved5: byte;
  955. Reserved6: byte;
  956. Reserved7: byte;
  957. LOTNUM0: byte; //Lot Number Byte 0, ASCII
  958. LOTNUM1: byte; //Lot Number Byte 1, ASCII
  959. LOTNUM2: byte; //Lot Number Byte 2, ASCII
  960. LOTNUM3: byte; //Lot Number Byte 3, ASCII
  961. LOTNUM4: byte; //Lot Number Byte 4, ASCII
  962. LOTNUM5: byte; //Lot Number Byte 5, ASCII
  963. Reserved14: byte;
  964. Reserved15: byte;
  965. WAFNUM: byte; //Wafer Number
  966. Reserved17: byte;
  967. COORDX0: byte; //Wafer Coordinate X Byte 0
  968. COORDX1: byte; //Wafer Coordinate X Byte 1
  969. COORDY0: byte; //Wafer Coordinate Y Byte 0
  970. COORDY1: byte; //Wafer Coordinate Y Byte 1
  971. Reserved22: byte;
  972. Reserved23: byte;
  973. Reserved24: byte;
  974. Reserved25: byte;
  975. Reserved26: byte;
  976. Reserved27: byte;
  977. Reserved28: byte;
  978. Reserved29: byte;
  979. Reserved30: byte;
  980. Reserved31: byte;
  981. ADCACAL0: byte; //ADCA Calibration Byte 0
  982. ADCACAL1: byte; //ADCA Calibration Byte 1
  983. Reserved34: byte;
  984. Reserved35: byte;
  985. ADCBCAL0: byte; //ADCB Calibration Byte 0
  986. ADCBCAL1: byte; //ADCB Calibration Byte 1
  987. Reserved38: byte;
  988. Reserved39: byte;
  989. Reserved40: byte;
  990. Reserved41: byte;
  991. Reserved42: byte;
  992. Reserved43: byte;
  993. Reserved44: byte;
  994. Reserved45: byte;
  995. TEMPSENSE0: byte; //Temperature Sensor Calibration Byte 0
  996. TEMPSENSE1: byte; //Temperature Sensor Calibration Byte 0
  997. end;
  998. TAC = object //Analog Comparator
  999. AC0CTRL: byte; //Analog Comparator 0 Control
  1000. AC1CTRL: byte; //Analog Comparator 1 Control
  1001. AC0MUXCTRL: byte; //Analog Comparator 0 MUX Control
  1002. AC1MUXCTRL: byte; //Analog Comparator 1 MUX Control
  1003. CTRLA: byte; //Control Register A
  1004. CTRLB: byte; //Control Register B
  1005. WINCTRL: byte; //Window Mode Control
  1006. STATUS: byte; //Status
  1007. const
  1008. // AC_INTMODE
  1009. INTMODEmask = $C0;
  1010. INTMODE_BOTHEDGES = $00;
  1011. INTMODE_FALLING = $80;
  1012. INTMODE_RISING = $C0;
  1013. // AC_INTLVL
  1014. INTLVLmask = $30;
  1015. INTLVL_OFF = $00;
  1016. INTLVL_LO = $10;
  1017. INTLVL_MED = $20;
  1018. INTLVL_HI = $30;
  1019. // High-speed Mode
  1020. HSMODEbm = $08;
  1021. // AC_HYSMODE
  1022. HYSMODEmask = $06;
  1023. HYSMODE_NO = $00;
  1024. HYSMODE_SMALL = $02;
  1025. HYSMODE_LARGE = $04;
  1026. // Enable
  1027. ENABLEbm = $01;
  1028. // AC_MUXPOS
  1029. MUXPOSmask = $38;
  1030. MUXPOS_PIN0 = $00;
  1031. MUXPOS_PIN1 = $08;
  1032. MUXPOS_PIN2 = $10;
  1033. MUXPOS_PIN3 = $18;
  1034. MUXPOS_PIN4 = $20;
  1035. MUXPOS_PIN5 = $28;
  1036. MUXPOS_PIN6 = $30;
  1037. MUXPOS_DAC = $38;
  1038. // AC_MUXNEG
  1039. MUXNEGmask = $07;
  1040. MUXNEG_PIN0 = $00;
  1041. MUXNEG_PIN1 = $01;
  1042. MUXNEG_PIN3 = $02;
  1043. MUXNEG_PIN5 = $03;
  1044. MUXNEG_PIN7 = $04;
  1045. MUXNEG_DAC = $05;
  1046. MUXNEG_BANDGAP = $06;
  1047. MUXNEG_SCALER = $07;
  1048. // Analog Comparator 0 Output Enable
  1049. AC0OUTbm = $01;
  1050. // VCC Voltage Scaler Factor
  1051. SCALEFAC0bm = $01;
  1052. SCALEFAC1bm = $02;
  1053. SCALEFAC2bm = $04;
  1054. SCALEFAC3bm = $08;
  1055. SCALEFAC4bm = $10;
  1056. SCALEFAC5bm = $20;
  1057. // Window Mode Enable
  1058. WENbm = $10;
  1059. // AC_WINTMODE
  1060. WINTMODEmask = $0C;
  1061. WINTMODE_ABOVE = $00;
  1062. WINTMODE_INSIDE = $04;
  1063. WINTMODE_BELOW = $08;
  1064. WINTMODE_OUTSIDE = $0C;
  1065. // AC_WINTLVL
  1066. WINTLVLmask = $03;
  1067. WINTLVL_OFF = $00;
  1068. WINTLVL_LO = $01;
  1069. WINTLVL_MED = $02;
  1070. WINTLVL_HI = $03;
  1071. // AC_WSTATE
  1072. WSTATEmask = $C0;
  1073. WSTATE_ABOVE = $00;
  1074. WSTATE_INSIDE = $40;
  1075. WSTATE_BELOW = $80;
  1076. // Analog Comparator 1 State
  1077. AC1STATEbm = $20;
  1078. // Analog Comparator 0 State
  1079. AC0STATEbm = $10;
  1080. // Window Mode Interrupt Flag
  1081. WIFbm = $04;
  1082. // Analog Comparator 1 Interrupt Flag
  1083. AC1IFbm = $02;
  1084. // Analog Comparator 0 Interrupt Flag
  1085. AC0IFbm = $01;
  1086. end;
  1087. TADC_CH = object //ADC Channel
  1088. CTRL: byte; //Control Register
  1089. MUXCTRL: byte; //MUX Control
  1090. INTCTRL: byte; //Channel Interrupt Control
  1091. INTFLAGS: byte; //Interrupt Flags
  1092. RES: word; //Channel Result
  1093. const
  1094. // Channel Start Conversion
  1095. STARTbm = $80;
  1096. // GAINFAC
  1097. GAINFACmask = $1C;
  1098. GAINFAC1X = $00;
  1099. GAINFAC2X = $04;
  1100. GAINFAC4X = $08;
  1101. GAINFAC8X = $0C;
  1102. GAINFAC16X = $10;
  1103. GAINFAC32X = $14;
  1104. GAINFAC64X = $18;
  1105. GAINFACDIV2 = $1C;
  1106. // INPUTMODE
  1107. INPUTMODEmask = $03;
  1108. INPUTMODEINTERNAL = $00;
  1109. INPUTMODESINGLEENDED = $01;
  1110. INPUTMODEDIFF = $02;
  1111. INPUTMODEDIFFWGAIN = $03;
  1112. // MUXPOS
  1113. MUXPOSmask = $78;
  1114. MUXPOSPIN0 = $00;
  1115. MUXPOSPIN1 = $08;
  1116. MUXPOSPIN2 = $10;
  1117. MUXPOSPIN3 = $18;
  1118. MUXPOSPIN4 = $20;
  1119. MUXPOSPIN5 = $28;
  1120. MUXPOSPIN6 = $30;
  1121. MUXPOSPIN7 = $38;
  1122. MUXPOSPIN8 = $40;
  1123. MUXPOSPIN9 = $48;
  1124. MUXPOSPIN10 = $50;
  1125. MUXPOSPIN11 = $58;
  1126. // MUXINT
  1127. MUXINTmask = $78;
  1128. MUXINTTEMP = $00;
  1129. MUXINTBANDGAP = $08;
  1130. MUXINTSCALEDVCC = $10;
  1131. MUXINTDAC = $18;
  1132. // MUXNEG
  1133. MUXNEGmask = $03;
  1134. MUXNEGPIN0 = $00;
  1135. MUXNEGPIN1 = $01;
  1136. MUXNEGPIN2 = $02;
  1137. MUXNEGPIN3 = $03;
  1138. MUXNEGPIN4 = $00;
  1139. MUXNEGPIN5 = $01;
  1140. MUXNEGPIN6 = $02;
  1141. MUXNEGPIN7 = $03;
  1142. // MUXNEGL
  1143. MUXNEGLmask = $03;
  1144. MUXNEGLPIN0 = $00;
  1145. MUXNEGLPIN1 = $01;
  1146. MUXNEGLPIN2 = $02;
  1147. MUXNEGLPIN3 = $03;
  1148. // MUXNEGH
  1149. MUXNEGHmask = $03;
  1150. MUXNEGHPIN4 = $00;
  1151. MUXNEGHPIN5 = $01;
  1152. MUXNEGHPIN6 = $02;
  1153. MUXNEGHPIN7 = $03;
  1154. // INTMODE
  1155. INTMODEmask = $0C;
  1156. INTMODECOMPLETE = $00;
  1157. INTMODEBELOW = $04;
  1158. INTMODEABOVE = $0C;
  1159. // INTLVL
  1160. INTLVLmask = $03;
  1161. INTLVLOFF = $00;
  1162. INTLVLLO = $01;
  1163. INTLVLMED = $02;
  1164. INTLVLHI = $03;
  1165. // Channel Interrupt Flag
  1166. CHIFbm = $01;
  1167. end;
  1168. TADC = object //Analog-to-Digital Converter
  1169. CTRLA: byte; //Control Register A
  1170. CTRLB: byte; //Control Register B
  1171. REFCTRL: byte; //Reference Control
  1172. EVCTRL: byte; //Event Control
  1173. PRESCALER: byte; //Clock Prescaler
  1174. Reserved5: byte;
  1175. INTFLAGS: byte; //Interrupt Flags
  1176. TEMP: byte; //Temporary register
  1177. Reserved8: byte;
  1178. Reserved9: byte;
  1179. Reserved10: byte;
  1180. Reserved11: byte;
  1181. CAL: word; //Calibration Value
  1182. Reserved14: byte;
  1183. Reserved15: byte;
  1184. CH0RES: word; //Channel 0 Result
  1185. CH1RES: word; //Channel 1 Result
  1186. CH2RES: word; //Channel 2 Result
  1187. CH3RES: word; //Channel 3 Result
  1188. CMP: word; //Compare Value
  1189. Reserved26: byte;
  1190. Reserved27: byte;
  1191. Reserved28: byte;
  1192. Reserved29: byte;
  1193. Reserved30: byte;
  1194. Reserved31: byte;
  1195. CH0: TADC_CH; //ADC Channel 0
  1196. CH1: TADC_CH; //ADC Channel 1
  1197. CH2: TADC_CH; //ADC Channel 2
  1198. CH3: TADC_CH; //ADC Channel 3
  1199. const
  1200. // ADC_DMASEL
  1201. DMASELmask = $C0;
  1202. DMASEL_OFF = $00;
  1203. DMASEL_CH01 = $40;
  1204. DMASEL_CH012 = $80;
  1205. DMASEL_CH0123 = $C0;
  1206. // Channel 3 Start Conversion
  1207. CH3STARTbm = $20;
  1208. // Channel 2 Start Conversion
  1209. CH2STARTbm = $10;
  1210. // Channel 1 Start Conversion
  1211. CH1STARTbm = $08;
  1212. // Channel 0 Start Conversion
  1213. CH0STARTbm = $04;
  1214. // Flush Pipeline
  1215. FLUSHbm = $02;
  1216. // Enable ADC
  1217. ENABLEbm = $01;
  1218. // Conversion Mode
  1219. CONMODEbm = $10;
  1220. // Free Running Mode Enable
  1221. FREERUNbm = $08;
  1222. // ADC_RESOLUTION
  1223. RESOLUTIONmask = $06;
  1224. RESOLUTION_12BIT = $00;
  1225. RESOLUTION_8BIT = $04;
  1226. RESOLUTION_LEFT12BIT = $06;
  1227. // ADC_REFSEL
  1228. REFSELmask = $30;
  1229. REFSEL_INT1V = $00;
  1230. REFSEL_INTVCC = $10;
  1231. REFSEL_AREFA = $20;
  1232. REFSEL_AREFB = $30;
  1233. // Bandgap enable
  1234. BANDGAPbm = $02;
  1235. // Temperature Reference Enable
  1236. TEMPREFbm = $01;
  1237. // ADC_SWEEP
  1238. SWEEPmask = $C0;
  1239. SWEEP_0 = $00;
  1240. SWEEP_01 = $40;
  1241. SWEEP_012 = $80;
  1242. SWEEP_0123 = $C0;
  1243. // ADC_EVSEL
  1244. EVSELmask = $38;
  1245. EVSEL_0123 = $00;
  1246. EVSEL_1234 = $08;
  1247. EVSEL_2345 = $10;
  1248. EVSEL_3456 = $18;
  1249. EVSEL_4567 = $20;
  1250. EVSEL_567 = $28;
  1251. EVSEL_67 = $30;
  1252. EVSEL_7 = $38;
  1253. // ADC_EVACT
  1254. EVACTmask = $07;
  1255. EVACT_NONE = $00;
  1256. EVACT_CH0 = $01;
  1257. EVACT_CH01 = $02;
  1258. EVACT_CH012 = $03;
  1259. EVACT_CH0123 = $04;
  1260. EVACT_SWEEP = $05;
  1261. EVACT_SYNCSWEEP = $06;
  1262. // ADC_PRESCALER
  1263. PRESCALERmask = $07;
  1264. PRESCALER_DIV4 = $00;
  1265. PRESCALER_DIV8 = $01;
  1266. PRESCALER_DIV16 = $02;
  1267. PRESCALER_DIV32 = $03;
  1268. PRESCALER_DIV64 = $04;
  1269. PRESCALER_DIV128 = $05;
  1270. PRESCALER_DIV256 = $06;
  1271. PRESCALER_DIV512 = $07;
  1272. // Channel 3 Interrupt Flag
  1273. CH3IFbm = $08;
  1274. // Channel 2 Interrupt Flag
  1275. CH2IFbm = $04;
  1276. // Channel 1 Interrupt Flag
  1277. CH1IFbm = $02;
  1278. // Channel 0 Interrupt Flag
  1279. CH0IFbm = $01;
  1280. end;
  1281. TDAC = object //Digital-to-Analog Converter
  1282. CTRLA: byte; //Control Register A
  1283. CTRLB: byte; //Control Register B
  1284. CTRLC: byte; //Control Register C
  1285. EVCTRL: byte; //Event Input Control
  1286. TIMCTRL: byte; //Timing Control
  1287. STATUS: byte; //Status
  1288. Reserved6: byte;
  1289. Reserved7: byte;
  1290. GAINCAL: byte; //Gain Calibration
  1291. OFFSETCAL: byte; //Offset Calibration
  1292. Reserved10: byte;
  1293. Reserved11: byte;
  1294. Reserved12: byte;
  1295. Reserved13: byte;
  1296. Reserved14: byte;
  1297. Reserved15: byte;
  1298. Reserved16: byte;
  1299. Reserved17: byte;
  1300. Reserved18: byte;
  1301. Reserved19: byte;
  1302. Reserved20: byte;
  1303. Reserved21: byte;
  1304. Reserved22: byte;
  1305. Reserved23: byte;
  1306. CH0DATA: word; //Channel 0 Data
  1307. CH1DATA: word; //Channel 1 Data
  1308. const
  1309. // Internal Output Enable
  1310. IDOENbm = $10;
  1311. // Channel 1 Output Enable
  1312. CH1ENbm = $08;
  1313. // Channel 0 Output Enable
  1314. CH0ENbm = $04;
  1315. // Low Power Mode
  1316. LPMODEbm = $02;
  1317. // Enable
  1318. ENABLEbm = $01;
  1319. // DAC_CHSEL
  1320. CHSELmask = $60;
  1321. CHSEL_SINGLE = $00;
  1322. CHSEL_DUAL = $40;
  1323. // Channel 1 Event Trig Enable
  1324. CH1TRIGbm = $02;
  1325. // Channel 0 Event Trig Enable
  1326. CH0TRIGbm = $01;
  1327. // DAC_REFSEL
  1328. REFSELmask = $18;
  1329. REFSEL_INT1V = $00;
  1330. REFSEL_AVCC = $08;
  1331. REFSEL_AREFA = $10;
  1332. REFSEL_AREFB = $18;
  1333. // Left-adjust Result
  1334. LEFTADJbm = $01;
  1335. // DAC_EVSEL
  1336. EVSELmask = $07;
  1337. EVSEL_0 = $00;
  1338. EVSEL_1 = $01;
  1339. EVSEL_2 = $02;
  1340. EVSEL_3 = $03;
  1341. EVSEL_4 = $04;
  1342. EVSEL_5 = $05;
  1343. EVSEL_6 = $06;
  1344. EVSEL_7 = $07;
  1345. // DAC_CONINTVAL
  1346. CONINTVALmask = $70;
  1347. CONINTVAL_1CLK = $00;
  1348. CONINTVAL_2CLK = $10;
  1349. CONINTVAL_4CLK = $20;
  1350. CONINTVAL_8CLK = $30;
  1351. CONINTVAL_16CLK = $40;
  1352. CONINTVAL_32CLK = $50;
  1353. CONINTVAL_64CLK = $60;
  1354. CONINTVAL_128CLK = $70;
  1355. // DAC_REFRESH
  1356. REFRESHmask = $0F;
  1357. REFRESH_16CLK = $00;
  1358. REFRESH_32CLK = $01;
  1359. REFRESH_64CLK = $02;
  1360. REFRESH_128CLK = $03;
  1361. REFRESH_256CLK = $04;
  1362. REFRESH_512CLK = $05;
  1363. REFRESH_1024CLK = $06;
  1364. REFRESH_2048CLK = $07;
  1365. REFRESH_4096CLK = $08;
  1366. REFRESH_8192CLK = $09;
  1367. REFRESH_16384CLK = $0A;
  1368. REFRESH_32768CLK = $0B;
  1369. REFRESH_65536CLK = $0C;
  1370. REFRESH_OFF = $0F;
  1371. // Channel 1 Data Register Empty
  1372. CH1DREbm = $02;
  1373. // Channel 0 Data Register Empty
  1374. CH0DREbm = $01;
  1375. // Gain Calibration
  1376. GAINCAL0bm = $01;
  1377. GAINCAL1bm = $02;
  1378. GAINCAL2bm = $04;
  1379. GAINCAL3bm = $08;
  1380. GAINCAL4bm = $10;
  1381. GAINCAL5bm = $20;
  1382. GAINCAL6bm = $40;
  1383. // Offset Calibration
  1384. OFFSETCAL0bm = $01;
  1385. OFFSETCAL1bm = $02;
  1386. OFFSETCAL2bm = $04;
  1387. OFFSETCAL3bm = $08;
  1388. OFFSETCAL4bm = $10;
  1389. OFFSETCAL5bm = $20;
  1390. OFFSETCAL6bm = $40;
  1391. end;
  1392. TRTC = object //Real-Time Counter
  1393. CTRL: byte; //Control Register
  1394. STATUS: byte; //Status Register
  1395. INTCTRL: byte; //Interrupt Control Register
  1396. INTFLAGS: byte; //Interrupt Flags
  1397. TEMP: byte; //Temporary register
  1398. Reserved5: byte;
  1399. Reserved6: byte;
  1400. Reserved7: byte;
  1401. CNT: word; //Count Register
  1402. PER: word; //Period Register
  1403. COMP: word; //Compare Register
  1404. const
  1405. // RTC_PRESCALER
  1406. PRESCALERmask = $07;
  1407. PRESCALER_OFF = $00;
  1408. PRESCALER_DIV1 = $01;
  1409. PRESCALER_DIV2 = $02;
  1410. PRESCALER_DIV8 = $03;
  1411. PRESCALER_DIV16 = $04;
  1412. PRESCALER_DIV64 = $05;
  1413. PRESCALER_DIV256 = $06;
  1414. PRESCALER_DIV1024 = $07;
  1415. // Synchronization Busy Flag
  1416. SYNCBUSYbm = $01;
  1417. // RTC_COMPINTLVL
  1418. COMPINTLVLmask = $0C;
  1419. COMPINTLVL_OFF = $00;
  1420. COMPINTLVL_LO = $04;
  1421. COMPINTLVL_MED = $08;
  1422. COMPINTLVL_HI = $0C;
  1423. // RTC_OVFINTLVL
  1424. OVFINTLVLmask = $03;
  1425. OVFINTLVL_OFF = $00;
  1426. OVFINTLVL_LO = $01;
  1427. OVFINTLVL_MED = $02;
  1428. OVFINTLVL_HI = $03;
  1429. // Compare Match Interrupt Flag
  1430. COMPIFbm = $02;
  1431. // Overflow Interrupt Flag
  1432. OVFIFbm = $01;
  1433. end;
  1434. TTWI_MASTER = object //
  1435. CTRLA: byte; //Control Register A
  1436. CTRLB: byte; //Control Register B
  1437. CTRLC: byte; //Control Register C
  1438. STATUS: byte; //Status Register
  1439. BAUD: byte; //Baud Rate Control Register
  1440. ADDR: byte; //Address Register
  1441. DATA: byte; //Data Register
  1442. const
  1443. // INTLVL
  1444. INTLVLmask = $C0;
  1445. INTLVLOFF = $00;
  1446. INTLVLLO = $40;
  1447. INTLVLMED = $80;
  1448. INTLVLHI = $C0;
  1449. // Read Interrupt Enable
  1450. RIENbm = $20;
  1451. // Write Interrupt Enable
  1452. WIENbm = $10;
  1453. // Enable TWI Master
  1454. ENABLEbm = $08;
  1455. // TIMEOUT
  1456. TIMEOUTmask = $0C;
  1457. TIMEOUTDISABLED = $00;
  1458. TIMEOUT50US = $04;
  1459. TIMEOUT100US = $08;
  1460. TIMEOUT200US = $0C;
  1461. // Quick Command Enable
  1462. QCENbm = $02;
  1463. // Smart Mode Enable
  1464. SMENbm = $01;
  1465. // Acknowledge Action
  1466. ACKACTbm = $04;
  1467. // CMD
  1468. CMDmask = $03;
  1469. CMDNOACT = $00;
  1470. CMDREPSTART = $01;
  1471. CMDRECVTRANS = $02;
  1472. CMDSTOP = $03;
  1473. // Read Interrupt Flag
  1474. RIFbm = $80;
  1475. // Write Interrupt Flag
  1476. WIFbm = $40;
  1477. // Clock Hold
  1478. CLKHOLDbm = $20;
  1479. // Received Acknowledge
  1480. RXACKbm = $10;
  1481. // Arbitration Lost
  1482. ARBLOSTbm = $08;
  1483. // Bus Error
  1484. BUSERRbm = $04;
  1485. // BUSSTATE
  1486. BUSSTATEmask = $03;
  1487. BUSSTATEUNKNOWN = $00;
  1488. BUSSTATEIDLE = $01;
  1489. BUSSTATEOWNER = $02;
  1490. BUSSTATEBUSY = $03;
  1491. end;
  1492. TTWI_SLAVE = object //
  1493. CTRLA: byte; //Control Register A
  1494. CTRLB: byte; //Control Register B
  1495. STATUS: byte; //Status Register
  1496. ADDR: byte; //Address Register
  1497. DATA: byte; //Data Register
  1498. ADDRMASK: byte; //Address Mask Register
  1499. const
  1500. // INTLVL
  1501. INTLVLmask = $C0;
  1502. INTLVLOFF = $00;
  1503. INTLVLLO = $40;
  1504. INTLVLMED = $80;
  1505. INTLVLHI = $C0;
  1506. // Data Interrupt Enable
  1507. DIENbm = $20;
  1508. // Address/Stop Interrupt Enable
  1509. APIENbm = $10;
  1510. // Enable TWI Slave
  1511. ENABLEbm = $08;
  1512. // Stop Interrupt Enable
  1513. PIENbm = $04;
  1514. // Promiscuous Mode Enable
  1515. PMENbm = $02;
  1516. // Smart Mode Enable
  1517. SMENbm = $01;
  1518. // Acknowledge Action
  1519. ACKACTbm = $04;
  1520. // CMD
  1521. CMDmask = $03;
  1522. CMDNOACT = $00;
  1523. CMDCOMPTRANS = $02;
  1524. CMDRESPONSE = $03;
  1525. // Data Interrupt Flag
  1526. DIFbm = $80;
  1527. // Address/Stop Interrupt Flag
  1528. APIFbm = $40;
  1529. // Clock Hold
  1530. CLKHOLDbm = $20;
  1531. // Received Acknowledge
  1532. RXACKbm = $10;
  1533. // Collision
  1534. COLLbm = $08;
  1535. // Bus Error
  1536. BUSERRbm = $04;
  1537. // Read/Write Direction
  1538. DIRbm = $02;
  1539. // Slave Address or Stop
  1540. APbm = $01;
  1541. // Address Mask
  1542. ADDRMASK0bm = $02;
  1543. ADDRMASK1bm = $04;
  1544. ADDRMASK2bm = $08;
  1545. ADDRMASK3bm = $10;
  1546. ADDRMASK4bm = $20;
  1547. ADDRMASK5bm = $40;
  1548. ADDRMASK6bm = $80;
  1549. // Address Enable
  1550. ADDRENbm = $01;
  1551. end;
  1552. TTWI = object //Two-Wire Interface
  1553. CTRL: byte; //TWI Common Control Register
  1554. MASTER: TTWI_MASTER; //TWI master module
  1555. SLAVE: TTWI_SLAVE; //TWI slave module
  1556. const
  1557. // SDAHOLD
  1558. SDAHOLDmask = $06;
  1559. SDAHOLDOFF = $00;
  1560. SDAHOLD50NS = $02;
  1561. SDAHOLD300NS = $04;
  1562. SDAHOLD400NS = $06;
  1563. // External Driver Interface Enable
  1564. EDIENbm = $01;
  1565. end;
  1566. TPORTCFG = object //I/O port Configuration
  1567. MPCMASK: byte; //Multi-pin Configuration Mask
  1568. Reserved1: byte;
  1569. VPCTRLA: byte; //Virtual Port Control Register A
  1570. VPCTRLB: byte; //Virtual Port Control Register B
  1571. CLKEVOUT: byte; //Clock and Event Out Register
  1572. const
  1573. // PORTCFG_VP1MAP
  1574. VP1MAPmask = $F0;
  1575. VP1MAP_PORTA = $00;
  1576. VP1MAP_PORTB = $10;
  1577. VP1MAP_PORTC = $20;
  1578. VP1MAP_PORTD = $30;
  1579. VP1MAP_PORTE = $40;
  1580. VP1MAP_PORTF = $50;
  1581. VP1MAP_PORTG = $60;
  1582. VP1MAP_PORTH = $70;
  1583. VP1MAP_PORTJ = $80;
  1584. VP1MAP_PORTK = $90;
  1585. VP1MAP_PORTL = $A0;
  1586. VP1MAP_PORTM = $B0;
  1587. VP1MAP_PORTN = $C0;
  1588. VP1MAP_PORTP = $D0;
  1589. VP1MAP_PORTQ = $E0;
  1590. VP1MAP_PORTR = $F0;
  1591. // PORTCFG_VP0MAP
  1592. VP0MAPmask = $0F;
  1593. VP0MAP_PORTA = $00;
  1594. VP0MAP_PORTB = $01;
  1595. VP0MAP_PORTC = $02;
  1596. VP0MAP_PORTD = $03;
  1597. VP0MAP_PORTE = $04;
  1598. VP0MAP_PORTF = $05;
  1599. VP0MAP_PORTG = $06;
  1600. VP0MAP_PORTH = $07;
  1601. VP0MAP_PORTJ = $08;
  1602. VP0MAP_PORTK = $09;
  1603. VP0MAP_PORTL = $0A;
  1604. VP0MAP_PORTM = $0B;
  1605. VP0MAP_PORTN = $0C;
  1606. VP0MAP_PORTP = $0D;
  1607. VP0MAP_PORTQ = $0E;
  1608. VP0MAP_PORTR = $0F;
  1609. // PORTCFG_VP3MAP
  1610. VP3MAPmask = $F0;
  1611. VP3MAP_PORTA = $00;
  1612. VP3MAP_PORTB = $10;
  1613. VP3MAP_PORTC = $20;
  1614. VP3MAP_PORTD = $30;
  1615. VP3MAP_PORTE = $40;
  1616. VP3MAP_PORTF = $50;
  1617. VP3MAP_PORTG = $60;
  1618. VP3MAP_PORTH = $70;
  1619. VP3MAP_PORTJ = $80;
  1620. VP3MAP_PORTK = $90;
  1621. VP3MAP_PORTL = $A0;
  1622. VP3MAP_PORTM = $B0;
  1623. VP3MAP_PORTN = $C0;
  1624. VP3MAP_PORTP = $D0;
  1625. VP3MAP_PORTQ = $E0;
  1626. VP3MAP_PORTR = $F0;
  1627. // PORTCFG_VP2MAP
  1628. VP2MAPmask = $0F;
  1629. VP2MAP_PORTA = $00;
  1630. VP2MAP_PORTB = $01;
  1631. VP2MAP_PORTC = $02;
  1632. VP2MAP_PORTD = $03;
  1633. VP2MAP_PORTE = $04;
  1634. VP2MAP_PORTF = $05;
  1635. VP2MAP_PORTG = $06;
  1636. VP2MAP_PORTH = $07;
  1637. VP2MAP_PORTJ = $08;
  1638. VP2MAP_PORTK = $09;
  1639. VP2MAP_PORTL = $0A;
  1640. VP2MAP_PORTM = $0B;
  1641. VP2MAP_PORTN = $0C;
  1642. VP2MAP_PORTP = $0D;
  1643. VP2MAP_PORTQ = $0E;
  1644. VP2MAP_PORTR = $0F;
  1645. // PORTCFG_CLKOUT
  1646. CLKOUTmask = $03;
  1647. CLKOUT_OFF = $00;
  1648. CLKOUT_PC7 = $01;
  1649. CLKOUT_PD7 = $02;
  1650. CLKOUT_PE7 = $03;
  1651. // PORTCFG_EVOUT
  1652. EVOUTmask = $30;
  1653. EVOUT_OFF = $00;
  1654. EVOUT_PC7 = $10;
  1655. EVOUT_PD7 = $20;
  1656. EVOUT_PE7 = $30;
  1657. end;
  1658. TVPORT = object //Virtual Port
  1659. DIR: byte; //I/O Port Data Direction
  1660. OUT_: byte; //I/O Port Output
  1661. IN_: byte; //I/O Port Input
  1662. INTFLAGS: byte; //Interrupt Flag Register
  1663. const
  1664. // Port Interrupt 1 Flag
  1665. INT1IFbm = $02;
  1666. // Port Interrupt 0 Flag
  1667. INT0IFbm = $01;
  1668. end;
  1669. TPORT = object //I/O Ports
  1670. DIR: byte; //I/O Port Data Direction
  1671. DIRSET: byte; //I/O Port Data Direction Set
  1672. DIRCLR: byte; //I/O Port Data Direction Clear
  1673. DIRTGL: byte; //I/O Port Data Direction Toggle
  1674. OUT_: byte; //I/O Port Output
  1675. OUTSET: byte; //I/O Port Output Set
  1676. OUTCLR: byte; //I/O Port Output Clear
  1677. OUTTGL: byte; //I/O Port Output Toggle
  1678. IN_: byte; //I/O port Input
  1679. INTCTRL: byte; //Interrupt Control Register
  1680. INT0MASK: byte; //Port Interrupt 0 Mask
  1681. INT1MASK: byte; //Port Interrupt 1 Mask
  1682. INTFLAGS: byte; //Interrupt Flag Register
  1683. Reserved13: byte;
  1684. Reserved14: byte;
  1685. Reserved15: byte;
  1686. PIN0CTRL: byte; //Pin 0 Control Register
  1687. PIN1CTRL: byte; //Pin 1 Control Register
  1688. PIN2CTRL: byte; //Pin 2 Control Register
  1689. PIN3CTRL: byte; //Pin 3 Control Register
  1690. PIN4CTRL: byte; //Pin 4 Control Register
  1691. PIN5CTRL: byte; //Pin 5 Control Register
  1692. PIN6CTRL: byte; //Pin 6 Control Register
  1693. PIN7CTRL: byte; //Pin 7 Control Register
  1694. const
  1695. // PORT_INT1LVL
  1696. INT1LVLmask = $0C;
  1697. INT1LVL_OFF = $00;
  1698. INT1LVL_LO = $04;
  1699. INT1LVL_MED = $08;
  1700. INT1LVL_HI = $0C;
  1701. // PORT_INT0LVL
  1702. INT0LVLmask = $03;
  1703. INT0LVL_OFF = $00;
  1704. INT0LVL_LO = $01;
  1705. INT0LVL_MED = $02;
  1706. INT0LVL_HI = $03;
  1707. // Port Interrupt 1 Flag
  1708. INT1IFbm = $02;
  1709. // Port Interrupt 0 Flag
  1710. INT0IFbm = $01;
  1711. // Slew Rate Enable
  1712. SRLENbm = $80;
  1713. // Inverted I/O Enable
  1714. INVENbm = $40;
  1715. // PORT_OPC
  1716. OPCmask = $38;
  1717. OPC_TOTEM = $00;
  1718. OPC_BUSKEEPER = $08;
  1719. OPC_PULLDOWN = $10;
  1720. OPC_PULLUP = $18;
  1721. OPC_WIREDOR = $20;
  1722. OPC_WIREDAND = $28;
  1723. OPC_WIREDORPULL = $30;
  1724. OPC_WIREDANDPULL = $38;
  1725. // PORT_ISC
  1726. ISCmask = $07;
  1727. ISC_BOTHEDGES = $00;
  1728. ISC_RISING = $01;
  1729. ISC_FALLING = $02;
  1730. ISC_LEVEL = $03;
  1731. ISC_INPUT_DISABLE = $07;
  1732. end;
  1733. TTC0 = object //16-bit Timer/Counter 0
  1734. CTRLA: byte; //Control Register A
  1735. CTRLB: byte; //Control Register B
  1736. CTRLC: byte; //Control register C
  1737. CTRLD: byte; //Control Register D
  1738. CTRLE: byte; //Control Register E
  1739. Reserved5: byte;
  1740. INTCTRLA: byte; //Interrupt Control Register A
  1741. INTCTRLB: byte; //Interrupt Control Register B
  1742. CTRLFCLR: byte; //Control Register F Clear
  1743. CTRLFSET: byte; //Control Register F Set
  1744. CTRLGCLR: byte; //Control Register G Clear
  1745. CTRLGSET: byte; //Control Register G Set
  1746. INTFLAGS: byte; //Interrupt Flag Register
  1747. Reserved13: byte;
  1748. Reserved14: byte;
  1749. TEMP: byte; //Temporary Register For 16-bit Access
  1750. Reserved16: byte;
  1751. Reserved17: byte;
  1752. Reserved18: byte;
  1753. Reserved19: byte;
  1754. Reserved20: byte;
  1755. Reserved21: byte;
  1756. Reserved22: byte;
  1757. Reserved23: byte;
  1758. Reserved24: byte;
  1759. Reserved25: byte;
  1760. Reserved26: byte;
  1761. Reserved27: byte;
  1762. Reserved28: byte;
  1763. Reserved29: byte;
  1764. Reserved30: byte;
  1765. Reserved31: byte;
  1766. CNT: word; //Count
  1767. Reserved34: byte;
  1768. Reserved35: byte;
  1769. Reserved36: byte;
  1770. Reserved37: byte;
  1771. PER: word; //Period
  1772. CCA: word; //Compare or Capture A
  1773. CCB: word; //Compare or Capture B
  1774. CCC: word; //Compare or Capture C
  1775. CCD: word; //Compare or Capture D
  1776. Reserved48: byte;
  1777. Reserved49: byte;
  1778. Reserved50: byte;
  1779. Reserved51: byte;
  1780. Reserved52: byte;
  1781. Reserved53: byte;
  1782. PERBUF: word; //Period Buffer
  1783. CCABUF: word; //Compare Or Capture A Buffer
  1784. CCBBUF: word; //Compare Or Capture B Buffer
  1785. CCCBUF: word; //Compare Or Capture C Buffer
  1786. CCDBUF: word; //Compare Or Capture D Buffer
  1787. const
  1788. // TC_CLKSEL
  1789. CLKSELmask = $0F;
  1790. CLKSEL_OFF = $00;
  1791. CLKSEL_DIV1 = $01;
  1792. CLKSEL_DIV2 = $02;
  1793. CLKSEL_DIV4 = $03;
  1794. CLKSEL_DIV8 = $04;
  1795. CLKSEL_DIV64 = $05;
  1796. CLKSEL_DIV256 = $06;
  1797. CLKSEL_DIV1024 = $07;
  1798. CLKSEL_EVCH0 = $08;
  1799. CLKSEL_EVCH1 = $09;
  1800. CLKSEL_EVCH2 = $0A;
  1801. CLKSEL_EVCH3 = $0B;
  1802. CLKSEL_EVCH4 = $0C;
  1803. CLKSEL_EVCH5 = $0D;
  1804. CLKSEL_EVCH6 = $0E;
  1805. CLKSEL_EVCH7 = $0F;
  1806. // Compare or Capture D Enable
  1807. CCDENbm = $80;
  1808. // Compare or Capture C Enable
  1809. CCCENbm = $40;
  1810. // Compare or Capture B Enable
  1811. CCBENbm = $20;
  1812. // Compare or Capture A Enable
  1813. CCAENbm = $10;
  1814. // TC_WGMODE
  1815. WGMODEmask = $07;
  1816. WGMODE_NORMAL = $00;
  1817. WGMODE_FRQ = $01;
  1818. WGMODE_SS = $03;
  1819. WGMODE_DS_T = $05;
  1820. WGMODE_DS_TB = $06;
  1821. WGMODE_DS_B = $07;
  1822. // Compare D Output Value
  1823. CMPDbm = $08;
  1824. // Compare C Output Value
  1825. CMPCbm = $04;
  1826. // Compare B Output Value
  1827. CMPBbm = $02;
  1828. // Compare A Output Value
  1829. CMPAbm = $01;
  1830. // TC_EVACT
  1831. EVACTmask = $E0;
  1832. EVACT_OFF = $00;
  1833. EVACT_CAPT = $20;
  1834. EVACT_UPDOWN = $40;
  1835. EVACT_QDEC = $60;
  1836. EVACT_RESTART = $80;
  1837. EVACT_FRQ = $A0;
  1838. EVACT_PW = $C0;
  1839. // Event Delay
  1840. EVDLYbm = $10;
  1841. // TC_EVSEL
  1842. EVSELmask = $0F;
  1843. EVSEL_OFF = $00;
  1844. EVSEL_CH0 = $08;
  1845. EVSEL_CH1 = $09;
  1846. EVSEL_CH2 = $0A;
  1847. EVSEL_CH3 = $0B;
  1848. EVSEL_CH4 = $0C;
  1849. EVSEL_CH5 = $0D;
  1850. EVSEL_CH6 = $0E;
  1851. EVSEL_CH7 = $0F;
  1852. // Byte Mode
  1853. BYTEMbm = $01;
  1854. // TC_ERRINTLVL
  1855. ERRINTLVLmask = $0C;
  1856. ERRINTLVL_OFF = $00;
  1857. ERRINTLVL_LO = $04;
  1858. ERRINTLVL_MED = $08;
  1859. ERRINTLVL_HI = $0C;
  1860. // TC_OVFINTLVL
  1861. OVFINTLVLmask = $03;
  1862. OVFINTLVL_OFF = $00;
  1863. OVFINTLVL_LO = $01;
  1864. OVFINTLVL_MED = $02;
  1865. OVFINTLVL_HI = $03;
  1866. // TC_CCDINTLVL
  1867. CCDINTLVLmask = $C0;
  1868. CCDINTLVL_OFF = $00;
  1869. CCDINTLVL_LO = $40;
  1870. CCDINTLVL_MED = $80;
  1871. CCDINTLVL_HI = $C0;
  1872. // TC_CCCINTLVL
  1873. CCCINTLVLmask = $30;
  1874. CCCINTLVL_OFF = $00;
  1875. CCCINTLVL_LO = $10;
  1876. CCCINTLVL_MED = $20;
  1877. CCCINTLVL_HI = $30;
  1878. // TC_CCBINTLVL
  1879. CCBINTLVLmask = $0C;
  1880. CCBINTLVL_OFF = $00;
  1881. CCBINTLVL_LO = $04;
  1882. CCBINTLVL_MED = $08;
  1883. CCBINTLVL_HI = $0C;
  1884. // TC_CCAINTLVL
  1885. CCAINTLVLmask = $03;
  1886. CCAINTLVL_OFF = $00;
  1887. CCAINTLVL_LO = $01;
  1888. CCAINTLVL_MED = $02;
  1889. CCAINTLVL_HI = $03;
  1890. // Command
  1891. CMD0bm = $04;
  1892. CMD1bm = $08;
  1893. // Lock Update
  1894. LUPDbm = $02;
  1895. // Direction
  1896. DIRbm = $01;
  1897. // Compare or Capture D Buffer Valid
  1898. CCDBVbm = $10;
  1899. // Compare or Capture C Buffer Valid
  1900. CCCBVbm = $08;
  1901. // Compare or Capture B Buffer Valid
  1902. CCBBVbm = $04;
  1903. // Compare or Capture A Buffer Valid
  1904. CCABVbm = $02;
  1905. // Period Buffer Valid
  1906. PERBVbm = $01;
  1907. // Compare or Capture D Interrupt Flag
  1908. CCDIFbm = $80;
  1909. // Compare or Capture C Interrupt Flag
  1910. CCCIFbm = $40;
  1911. // Compare or Capture B Interrupt Flag
  1912. CCBIFbm = $20;
  1913. // Compare or Capture A Interrupt Flag
  1914. CCAIFbm = $10;
  1915. // Error Interrupt Flag
  1916. ERRIFbm = $02;
  1917. // Overflow Interrupt Flag
  1918. OVFIFbm = $01;
  1919. end;
  1920. TTC1 = object //16-bit Timer/Counter 1
  1921. CTRLA: byte; //Control Register A
  1922. CTRLB: byte; //Control Register B
  1923. CTRLC: byte; //Control register C
  1924. CTRLD: byte; //Control Register D
  1925. CTRLE: byte; //Control Register E
  1926. Reserved5: byte;
  1927. INTCTRLA: byte; //Interrupt Control Register A
  1928. INTCTRLB: byte; //Interrupt Control Register B
  1929. CTRLFCLR: byte; //Control Register F Clear
  1930. CTRLFSET: byte; //Control Register F Set
  1931. CTRLGCLR: byte; //Control Register G Clear
  1932. CTRLGSET: byte; //Control Register G Set
  1933. INTFLAGS: byte; //Interrupt Flag Register
  1934. Reserved13: byte;
  1935. Reserved14: byte;
  1936. TEMP: byte; //Temporary Register For 16-bit Access
  1937. Reserved16: byte;
  1938. Reserved17: byte;
  1939. Reserved18: byte;
  1940. Reserved19: byte;
  1941. Reserved20: byte;
  1942. Reserved21: byte;
  1943. Reserved22: byte;
  1944. Reserved23: byte;
  1945. Reserved24: byte;
  1946. Reserved25: byte;
  1947. Reserved26: byte;
  1948. Reserved27: byte;
  1949. Reserved28: byte;
  1950. Reserved29: byte;
  1951. Reserved30: byte;
  1952. Reserved31: byte;
  1953. CNT: word; //Count
  1954. Reserved34: byte;
  1955. Reserved35: byte;
  1956. Reserved36: byte;
  1957. Reserved37: byte;
  1958. PER: word; //Period
  1959. CCA: word; //Compare or Capture A
  1960. CCB: word; //Compare or Capture B
  1961. Reserved44: byte;
  1962. Reserved45: byte;
  1963. Reserved46: byte;
  1964. Reserved47: byte;
  1965. Reserved48: byte;
  1966. Reserved49: byte;
  1967. Reserved50: byte;
  1968. Reserved51: byte;
  1969. Reserved52: byte;
  1970. Reserved53: byte;
  1971. PERBUF: word; //Period Buffer
  1972. CCABUF: word; //Compare Or Capture A Buffer
  1973. CCBBUF: word; //Compare Or Capture B Buffer
  1974. const
  1975. // TC_CLKSEL
  1976. CLKSELmask = $0F;
  1977. CLKSEL_OFF = $00;
  1978. CLKSEL_DIV1 = $01;
  1979. CLKSEL_DIV2 = $02;
  1980. CLKSEL_DIV4 = $03;
  1981. CLKSEL_DIV8 = $04;
  1982. CLKSEL_DIV64 = $05;
  1983. CLKSEL_DIV256 = $06;
  1984. CLKSEL_DIV1024 = $07;
  1985. CLKSEL_EVCH0 = $08;
  1986. CLKSEL_EVCH1 = $09;
  1987. CLKSEL_EVCH2 = $0A;
  1988. CLKSEL_EVCH3 = $0B;
  1989. CLKSEL_EVCH4 = $0C;
  1990. CLKSEL_EVCH5 = $0D;
  1991. CLKSEL_EVCH6 = $0E;
  1992. CLKSEL_EVCH7 = $0F;
  1993. // Compare or Capture B Enable
  1994. CCBENbm = $20;
  1995. // Compare or Capture A Enable
  1996. CCAENbm = $10;
  1997. // TC_WGMODE
  1998. WGMODEmask = $07;
  1999. WGMODE_NORMAL = $00;
  2000. WGMODE_FRQ = $01;
  2001. WGMODE_SS = $03;
  2002. WGMODE_DS_T = $05;
  2003. WGMODE_DS_TB = $06;
  2004. WGMODE_DS_B = $07;
  2005. // Compare B Output Value
  2006. CMPBbm = $02;
  2007. // Compare A Output Value
  2008. CMPAbm = $01;
  2009. // TC_EVACT
  2010. EVACTmask = $E0;
  2011. EVACT_OFF = $00;
  2012. EVACT_CAPT = $20;
  2013. EVACT_UPDOWN = $40;
  2014. EVACT_QDEC = $60;
  2015. EVACT_RESTART = $80;
  2016. EVACT_FRQ = $A0;
  2017. EVACT_PW = $C0;
  2018. // Event Delay
  2019. EVDLYbm = $10;
  2020. // TC_EVSEL
  2021. EVSELmask = $0F;
  2022. EVSEL_OFF = $00;
  2023. EVSEL_CH0 = $08;
  2024. EVSEL_CH1 = $09;
  2025. EVSEL_CH2 = $0A;
  2026. EVSEL_CH3 = $0B;
  2027. EVSEL_CH4 = $0C;
  2028. EVSEL_CH5 = $0D;
  2029. EVSEL_CH6 = $0E;
  2030. EVSEL_CH7 = $0F;
  2031. // Byte Mode
  2032. BYTEMbm = $01;
  2033. // TC_ERRINTLVL
  2034. ERRINTLVLmask = $0C;
  2035. ERRINTLVL_OFF = $00;
  2036. ERRINTLVL_LO = $04;
  2037. ERRINTLVL_MED = $08;
  2038. ERRINTLVL_HI = $0C;
  2039. // TC_OVFINTLVL
  2040. OVFINTLVLmask = $03;
  2041. OVFINTLVL_OFF = $00;
  2042. OVFINTLVL_LO = $01;
  2043. OVFINTLVL_MED = $02;
  2044. OVFINTLVL_HI = $03;
  2045. // TC_CCBINTLVL
  2046. CCBINTLVLmask = $0C;
  2047. CCBINTLVL_OFF = $00;
  2048. CCBINTLVL_LO = $04;
  2049. CCBINTLVL_MED = $08;
  2050. CCBINTLVL_HI = $0C;
  2051. // TC_CCAINTLVL
  2052. CCAINTLVLmask = $03;
  2053. CCAINTLVL_OFF = $00;
  2054. CCAINTLVL_LO = $01;
  2055. CCAINTLVL_MED = $02;
  2056. CCAINTLVL_HI = $03;
  2057. // Command
  2058. CMD0bm = $04;
  2059. CMD1bm = $08;
  2060. // Lock Update
  2061. LUPDbm = $02;
  2062. // Direction
  2063. DIRbm = $01;
  2064. // Compare or Capture B Buffer Valid
  2065. CCBBVbm = $04;
  2066. // Compare or Capture A Buffer Valid
  2067. CCABVbm = $02;
  2068. // Period Buffer Valid
  2069. PERBVbm = $01;
  2070. // Compare or Capture B Interrupt Flag
  2071. CCBIFbm = $20;
  2072. // Compare or Capture A Interrupt Flag
  2073. CCAIFbm = $10;
  2074. // Error Interrupt Flag
  2075. ERRIFbm = $02;
  2076. // Overflow Interrupt Flag
  2077. OVFIFbm = $01;
  2078. end;
  2079. TAWEX = object //Advanced Waveform Extension
  2080. CTRL: byte; //Control Register
  2081. Reserved1: byte;
  2082. FDEMASK: byte; //Fault Detection Event Mask
  2083. FDCTRL: byte; //Fault Detection Control Register
  2084. STATUS: byte; //Status Register
  2085. Reserved5: byte;
  2086. DTBOTH: byte; //Dead Time Both Sides
  2087. DTBOTHBUF: byte; //Dead Time Both Sides Buffer
  2088. DTLS: byte; //Dead Time Low Side
  2089. DTHS: byte; //Dead Time High Side
  2090. DTLSBUF: byte; //Dead Time Low Side Buffer
  2091. DTHSBUF: byte; //Dead Time High Side Buffer
  2092. OUTOVEN: byte; //Output Override Enable
  2093. const
  2094. // Pattern Generation Mode
  2095. PGMbm = $20;
  2096. // Common Waveform Channel Mode
  2097. CWCMbm = $10;
  2098. // Dead Time Insertion Compare Channel D Enable
  2099. DTICCDENbm = $08;
  2100. // Dead Time Insertion Compare Channel C Enable
  2101. DTICCCENbm = $04;
  2102. // Dead Time Insertion Compare Channel B Enable
  2103. DTICCBENbm = $02;
  2104. // Dead Time Insertion Compare Channel A Enable
  2105. DTICCAENbm = $01;
  2106. // Fault Detect on Disable Break Disable
  2107. FDDBDbm = $10;
  2108. // Fault Detect Mode
  2109. FDMODEbm = $04;
  2110. // AWEX_FDACT
  2111. FDACTmask = $03;
  2112. FDACT_NONE = $00;
  2113. FDACT_CLEAROE = $01;
  2114. FDACT_CLEARDIR = $03;
  2115. // Fault Detect Flag
  2116. FDFbm = $04;
  2117. // Dead Time High Side Buffer Valid
  2118. DTHSBUFVbm = $02;
  2119. // Dead Time Low Side Buffer Valid
  2120. DTLSBUFVbm = $01;
  2121. end;
  2122. THIRES = object //High-Resolution Extension
  2123. CTRLA: byte; //Control Register
  2124. const
  2125. // HIRES_HREN
  2126. HRENmask = $03;
  2127. HREN_NONE = $00;
  2128. HREN_TC0 = $01;
  2129. HREN_TC1 = $02;
  2130. HREN_BOTH = $03;
  2131. end;
  2132. TUSART = object //Universal Synchronous/Asynchronous Receiver/Transmitter
  2133. DATA: byte; //Data Register
  2134. STATUS: byte; //Status Register
  2135. Reserved2: byte;
  2136. CTRLA: byte; //Control Register A
  2137. CTRLB: byte; //Control Register B
  2138. CTRLC: byte; //Control Register C
  2139. BAUDCTRLA: byte; //Baud Rate Control Register A
  2140. BAUDCTRLB: byte; //Baud Rate Control Register B
  2141. const
  2142. // Receive Interrupt Flag
  2143. RXCIFbm = $80;
  2144. // Transmit Interrupt Flag
  2145. TXCIFbm = $40;
  2146. // Data Register Empty Flag
  2147. DREIFbm = $20;
  2148. // Frame Error
  2149. FERRbm = $10;
  2150. // Buffer Overflow
  2151. BUFOVFbm = $08;
  2152. // Parity Error
  2153. PERRbm = $04;
  2154. // Receive Bit 8
  2155. RXB8bm = $01;
  2156. // USART_RXCINTLVL
  2157. RXCINTLVLmask = $30;
  2158. RXCINTLVL_OFF = $00;
  2159. RXCINTLVL_LO = $10;
  2160. RXCINTLVL_MED = $20;
  2161. RXCINTLVL_HI = $30;
  2162. // USART_TXCINTLVL
  2163. TXCINTLVLmask = $0C;
  2164. TXCINTLVL_OFF = $00;
  2165. TXCINTLVL_LO = $04;
  2166. TXCINTLVL_MED = $08;
  2167. TXCINTLVL_HI = $0C;
  2168. // USART_DREINTLVL
  2169. DREINTLVLmask = $03;
  2170. DREINTLVL_OFF = $00;
  2171. DREINTLVL_LO = $01;
  2172. DREINTLVL_MED = $02;
  2173. DREINTLVL_HI = $03;
  2174. // Receiver Enable
  2175. RXENbm = $10;
  2176. // Transmitter Enable
  2177. TXENbm = $08;
  2178. // Double transmission speed
  2179. CLK2Xbm = $04;
  2180. // Multi-processor Communication Mode
  2181. MPCMbm = $02;
  2182. // Transmit bit 8
  2183. TXB8bm = $01;
  2184. // USART_CMODE
  2185. CMODEmask = $C0;
  2186. CMODE_ASYNCHRONOUS = $00;
  2187. CMODE_SYNCHRONOUS = $40;
  2188. CMODE_IRDA = $80;
  2189. CMODE_MSPI = $C0;
  2190. // USART_PMODE
  2191. PMODEmask = $30;
  2192. PMODE_DISABLED = $00;
  2193. PMODE_EVEN = $20;
  2194. PMODE_ODD = $30;
  2195. // Stop Bit Mode
  2196. SBMODEbm = $08;
  2197. // USART_CHSIZE
  2198. CHSIZEmask = $07;
  2199. CHSIZE_5BIT = $00;
  2200. CHSIZE_6BIT = $01;
  2201. CHSIZE_7BIT = $02;
  2202. CHSIZE_8BIT = $03;
  2203. CHSIZE_9BIT = $07;
  2204. // SPI Master Mode, Data Order
  2205. UDORDbm = $04;
  2206. // SPI Master Mode, Clock Phase
  2207. UCPHAbm = $02;
  2208. // Baud Rate Scale
  2209. BSCALE0bm = $10;
  2210. BSCALE1bm = $20;
  2211. BSCALE2bm = $40;
  2212. BSCALE3bm = $80;
  2213. end;
  2214. TSPI = object //Serial Peripheral Interface
  2215. CTRL: byte; //Control Register
  2216. INTCTRL: byte; //Interrupt Control Register
  2217. STATUS: byte; //Status Register
  2218. DATA: byte; //Data Register
  2219. const
  2220. // Enable Double Speed
  2221. CLK2Xbm = $80;
  2222. // Enable Module
  2223. ENABLEbm = $40;
  2224. // Data Order Setting
  2225. DORDbm = $20;
  2226. // Master Operation Enable
  2227. MASTERbm = $10;
  2228. // SPI_MODE
  2229. MODEmask = $0C;
  2230. MODE_0 = $00;
  2231. MODE_1 = $04;
  2232. MODE_2 = $08;
  2233. MODE_3 = $0C;
  2234. // SPI_PRESCALER
  2235. PRESCALERmask = $03;
  2236. PRESCALER_DIV4 = $00;
  2237. PRESCALER_DIV16 = $01;
  2238. PRESCALER_DIV64 = $02;
  2239. PRESCALER_DIV128 = $03;
  2240. // SPI_INTLVL
  2241. INTLVLmask = $03;
  2242. INTLVL_OFF = $00;
  2243. INTLVL_LO = $01;
  2244. INTLVL_MED = $02;
  2245. INTLVL_HI = $03;
  2246. // Interrupt Flag
  2247. IFbm = $80;
  2248. // Write Collision
  2249. WRCOLbm = $40;
  2250. end;
  2251. TIRCOM = object //IR Communication Module
  2252. CTRL: byte; //Control Register
  2253. TXPLCTRL: byte; //IrDA Transmitter Pulse Length Control Register
  2254. RXPLCTRL: byte; //IrDA Receiver Pulse Length Control Register
  2255. const
  2256. // IRDA_EVSEL
  2257. EVSELmask = $0F;
  2258. EVSEL_OFF = $00;
  2259. EVSEL_0 = $08;
  2260. EVSEL_1 = $09;
  2261. EVSEL_2 = $0A;
  2262. EVSEL_3 = $0B;
  2263. EVSEL_4 = $0C;
  2264. EVSEL_5 = $0D;
  2265. EVSEL_6 = $0E;
  2266. EVSEL_7 = $0F;
  2267. end;
  2268. TAES = object //AES Module
  2269. CTRL: byte; //AES Control Register
  2270. STATUS: byte; //AES Status Register
  2271. STATE: byte; //AES State Register
  2272. KEY: byte; //AES Key Register
  2273. INTCTRL: byte; //AES Interrupt Control Register
  2274. const
  2275. // Start/Run
  2276. STARTbm = $80;
  2277. // Auto Start Trigger
  2278. AUTObm = $40;
  2279. // AES Software Reset
  2280. RESETbm = $20;
  2281. // Decryption / Direction
  2282. DECRYPTbm = $10;
  2283. // State XOR Load Enable
  2284. XORbm = $04;
  2285. // AES Error
  2286. ERRORbm = $80;
  2287. // State Ready Interrupt Flag
  2288. SRIFbm = $01;
  2289. // AES_INTLVL
  2290. INTLVLmask = $03;
  2291. INTLVL_OFF = $00;
  2292. INTLVL_LO = $01;
  2293. INTLVL_MED = $02;
  2294. INTLVL_HI = $03;
  2295. end;
  2296. const
  2297. Pin0idx = 0; Pin0bm = 1;
  2298. Pin1idx = 1; Pin1bm = 2;
  2299. Pin2idx = 2; Pin2bm = 4;
  2300. Pin3idx = 3; Pin3bm = 8;
  2301. Pin4idx = 4; Pin4bm = 16;
  2302. Pin5idx = 5; Pin5bm = 32;
  2303. Pin6idx = 6; Pin6bm = 64;
  2304. Pin7idx = 7; Pin7bm = 128;
  2305. var
  2306. GPIO: TGPIO absolute $0000;
  2307. VPORT0: TVPORT absolute $0010;
  2308. VPORT1: TVPORT absolute $0014;
  2309. VPORT2: TVPORT absolute $0018;
  2310. VPORT3: TVPORT absolute $001C;
  2311. OCD: TOCD absolute $002E;
  2312. CPU: TCPU absolute $0030;
  2313. CLK: TCLK absolute $0040;
  2314. SLEEP: TSLEEP absolute $0048;
  2315. OSC: TOSC absolute $0050;
  2316. DFLLRC32M: TDFLL absolute $0060;
  2317. DFLLRC2M: TDFLL absolute $0068;
  2318. PR: TPR absolute $0070;
  2319. RST: TRST absolute $0078;
  2320. WDT: TWDT absolute $0080;
  2321. MCU: TMCU absolute $0090;
  2322. PMIC: TPMIC absolute $00A0;
  2323. PORTCFG: TPORTCFG absolute $00B0;
  2324. AES: TAES absolute $00C0;
  2325. DMA: TDMA absolute $0100;
  2326. EVSYS: TEVSYS absolute $0180;
  2327. NVM: TNVM absolute $01C0;
  2328. ADCA: TADC absolute $0200;
  2329. DACB: TDAC absolute $0320;
  2330. ACA: TAC absolute $0380;
  2331. RTC: TRTC absolute $0400;
  2332. TWIC: TTWI absolute $0480;
  2333. TWIE: TTWI absolute $04A0;
  2334. PORTA: TPORT absolute $0600;
  2335. PORTB: TPORT absolute $0620;
  2336. PORTC: TPORT absolute $0640;
  2337. PORTD: TPORT absolute $0660;
  2338. PORTE: TPORT absolute $0680;
  2339. PORTR: TPORT absolute $07E0;
  2340. TCC0: TTC0 absolute $0800;
  2341. TCC1: TTC1 absolute $0840;
  2342. AWEXC: TAWEX absolute $0880;
  2343. HIRESC: THIRES absolute $0890;
  2344. USARTC0: TUSART absolute $08A0;
  2345. USARTC1: TUSART absolute $08B0;
  2346. SPIC: TSPI absolute $08C0;
  2347. IRCOM: TIRCOM absolute $08F8;
  2348. TCD0: TTC0 absolute $0900;
  2349. TCD1: TTC1 absolute $0940;
  2350. HIRESD: THIRES absolute $0990;
  2351. USARTD0: TUSART absolute $09A0;
  2352. USARTD1: TUSART absolute $09B0;
  2353. SPID: TSPI absolute $09C0;
  2354. TCE0: TTC0 absolute $0A00;
  2355. HIRESE: THIRES absolute $0A90;
  2356. USARTE0: TUSART absolute $0AA0;
  2357. implementation
  2358. {$i avrcommon.inc}
  2359. procedure OSC_OSCF_ISR; external name 'OSC_OSCF_ISR'; // Interrupt 1 External Oscillator Failure Interrupt (NMI)
  2360. procedure PORTC_INT0_ISR; external name 'PORTC_INT0_ISR'; // Interrupt 2 External Interrupt 0
  2361. procedure PORTC_INT1_ISR; external name 'PORTC_INT1_ISR'; // Interrupt 3 External Interrupt 1
  2362. procedure PORTR_INT0_ISR; external name 'PORTR_INT0_ISR'; // Interrupt 4 External Interrupt 0
  2363. procedure PORTR_INT1_ISR; external name 'PORTR_INT1_ISR'; // Interrupt 5 External Interrupt 1
  2364. procedure DMA_CH0_ISR; external name 'DMA_CH0_ISR'; // Interrupt 6 Channel 0 Interrupt
  2365. procedure DMA_CH1_ISR; external name 'DMA_CH1_ISR'; // Interrupt 7 Channel 1 Interrupt
  2366. procedure DMA_CH2_ISR; external name 'DMA_CH2_ISR'; // Interrupt 8 Channel 2 Interrupt
  2367. procedure DMA_CH3_ISR; external name 'DMA_CH3_ISR'; // Interrupt 9 Channel 3 Interrupt
  2368. procedure RTC_OVF_ISR; external name 'RTC_OVF_ISR'; // Interrupt 10 Overflow Interrupt
  2369. procedure RTC_COMP_ISR; external name 'RTC_COMP_ISR'; // Interrupt 11 Compare Interrupt
  2370. procedure TWIC_TWIS_ISR; external name 'TWIC_TWIS_ISR'; // Interrupt 12 TWI Slave Interrupt
  2371. procedure TWIC_TWIM_ISR; external name 'TWIC_TWIM_ISR'; // Interrupt 13 TWI Master Interrupt
  2372. procedure TCC0_OVF_ISR; external name 'TCC0_OVF_ISR'; // Interrupt 14 Overflow Interrupt
  2373. procedure TCC0_ERR_ISR; external name 'TCC0_ERR_ISR'; // Interrupt 15 Error Interrupt
  2374. procedure TCC0_CCA_ISR; external name 'TCC0_CCA_ISR'; // Interrupt 16 Compare or Capture A Interrupt
  2375. procedure TCC0_CCB_ISR; external name 'TCC0_CCB_ISR'; // Interrupt 17 Compare or Capture B Interrupt
  2376. procedure TCC0_CCC_ISR; external name 'TCC0_CCC_ISR'; // Interrupt 18 Compare or Capture C Interrupt
  2377. procedure TCC0_CCD_ISR; external name 'TCC0_CCD_ISR'; // Interrupt 19 Compare or Capture D Interrupt
  2378. procedure TCC1_OVF_ISR; external name 'TCC1_OVF_ISR'; // Interrupt 20 Overflow Interrupt
  2379. procedure TCC1_ERR_ISR; external name 'TCC1_ERR_ISR'; // Interrupt 21 Error Interrupt
  2380. procedure TCC1_CCA_ISR; external name 'TCC1_CCA_ISR'; // Interrupt 22 Compare or Capture A Interrupt
  2381. procedure TCC1_CCB_ISR; external name 'TCC1_CCB_ISR'; // Interrupt 23 Compare or Capture B Interrupt
  2382. procedure SPIC_INT_ISR; external name 'SPIC_INT_ISR'; // Interrupt 24 SPI Interrupt
  2383. procedure USARTC0_RXC_ISR; external name 'USARTC0_RXC_ISR'; // Interrupt 25 Reception Complete Interrupt
  2384. procedure USARTC0_DRE_ISR; external name 'USARTC0_DRE_ISR'; // Interrupt 26 Data Register Empty Interrupt
  2385. procedure USARTC0_TXC_ISR; external name 'USARTC0_TXC_ISR'; // Interrupt 27 Transmission Complete Interrupt
  2386. procedure USARTC1_RXC_ISR; external name 'USARTC1_RXC_ISR'; // Interrupt 28 Reception Complete Interrupt
  2387. procedure USARTC1_DRE_ISR; external name 'USARTC1_DRE_ISR'; // Interrupt 29 Data Register Empty Interrupt
  2388. procedure USARTC1_TXC_ISR; external name 'USARTC1_TXC_ISR'; // Interrupt 30 Transmission Complete Interrupt
  2389. procedure AES_INT_ISR; external name 'AES_INT_ISR'; // Interrupt 31 AES Interrupt
  2390. procedure NVM_EE_ISR; external name 'NVM_EE_ISR'; // Interrupt 32 EE Interrupt
  2391. procedure NVM_SPM_ISR; external name 'NVM_SPM_ISR'; // Interrupt 33 SPM Interrupt
  2392. procedure PORTB_INT0_ISR; external name 'PORTB_INT0_ISR'; // Interrupt 34 External Interrupt 0
  2393. procedure PORTB_INT1_ISR; external name 'PORTB_INT1_ISR'; // Interrupt 35 External Interrupt 1
  2394. procedure PORTE_INT0_ISR; external name 'PORTE_INT0_ISR'; // Interrupt 43 External Interrupt 0
  2395. procedure PORTE_INT1_ISR; external name 'PORTE_INT1_ISR'; // Interrupt 44 External Interrupt 1
  2396. procedure TWIE_TWIS_ISR; external name 'TWIE_TWIS_ISR'; // Interrupt 45 TWI Slave Interrupt
  2397. procedure TWIE_TWIM_ISR; external name 'TWIE_TWIM_ISR'; // Interrupt 46 TWI Master Interrupt
  2398. procedure TCE0_OVF_ISR; external name 'TCE0_OVF_ISR'; // Interrupt 47 Overflow Interrupt
  2399. procedure TCE0_ERR_ISR; external name 'TCE0_ERR_ISR'; // Interrupt 48 Error Interrupt
  2400. procedure TCE0_CCA_ISR; external name 'TCE0_CCA_ISR'; // Interrupt 49 Compare or Capture A Interrupt
  2401. procedure TCE0_CCB_ISR; external name 'TCE0_CCB_ISR'; // Interrupt 50 Compare or Capture B Interrupt
  2402. procedure TCE0_CCC_ISR; external name 'TCE0_CCC_ISR'; // Interrupt 51 Compare or Capture C Interrupt
  2403. procedure TCE0_CCD_ISR; external name 'TCE0_CCD_ISR'; // Interrupt 52 Compare or Capture D Interrupt
  2404. procedure HIRESE_OVF_ISR; external name 'HIRESE_OVF_ISR'; // Interrupt 53 Overflow Interrupt
  2405. procedure HIRESE_ERR_ISR; external name 'HIRESE_ERR_ISR'; // Interrupt 54 Error Interrupt
  2406. procedure HIRESE_CCA_ISR; external name 'HIRESE_CCA_ISR'; // Interrupt 55 Compare or Capture A Interrupt
  2407. procedure HIRESE_CCB_ISR; external name 'HIRESE_CCB_ISR'; // Interrupt 56 Compare or Capture B Interrupt
  2408. procedure USARTE0_RXC_ISR; external name 'USARTE0_RXC_ISR'; // Interrupt 58 Reception Complete Interrupt
  2409. procedure USARTE0_DRE_ISR; external name 'USARTE0_DRE_ISR'; // Interrupt 59 Data Register Empty Interrupt
  2410. procedure USARTE0_TXC_ISR; external name 'USARTE0_TXC_ISR'; // Interrupt 60 Transmission Complete Interrupt
  2411. procedure PORTD_INT0_ISR; external name 'PORTD_INT0_ISR'; // Interrupt 64 External Interrupt 0
  2412. procedure PORTD_INT1_ISR; external name 'PORTD_INT1_ISR'; // Interrupt 65 External Interrupt 1
  2413. procedure PORTA_INT0_ISR; external name 'PORTA_INT0_ISR'; // Interrupt 66 External Interrupt 0
  2414. procedure PORTA_INT1_ISR; external name 'PORTA_INT1_ISR'; // Interrupt 67 External Interrupt 1
  2415. procedure ACA_AC0_ISR; external name 'ACA_AC0_ISR'; // Interrupt 68 AC0 Interrupt
  2416. procedure ACA_AC1_ISR; external name 'ACA_AC1_ISR'; // Interrupt 69 AC1 Interrupt
  2417. procedure ACA_ACW_ISR; external name 'ACA_ACW_ISR'; // Interrupt 70 ACW Window Mode Interrupt
  2418. procedure ADCA_CH0_ISR; external name 'ADCA_CH0_ISR'; // Interrupt 71 Interrupt 0
  2419. procedure ADCA_CH1_ISR; external name 'ADCA_CH1_ISR'; // Interrupt 72 Interrupt 1
  2420. procedure ADCA_CH2_ISR; external name 'ADCA_CH2_ISR'; // Interrupt 73 Interrupt 2
  2421. procedure ADCA_CH3_ISR; external name 'ADCA_CH3_ISR'; // Interrupt 74 Interrupt 3
  2422. procedure TCD0_OVF_ISR; external name 'TCD0_OVF_ISR'; // Interrupt 77 Overflow Interrupt
  2423. procedure TCD0_ERR_ISR; external name 'TCD0_ERR_ISR'; // Interrupt 78 Error Interrupt
  2424. procedure TCD0_CCA_ISR; external name 'TCD0_CCA_ISR'; // Interrupt 79 Compare or Capture A Interrupt
  2425. procedure TCD0_CCB_ISR; external name 'TCD0_CCB_ISR'; // Interrupt 80 Compare or Capture B Interrupt
  2426. procedure TCD0_CCC_ISR; external name 'TCD0_CCC_ISR'; // Interrupt 81 Compare or Capture C Interrupt
  2427. procedure TCD0_CCD_ISR; external name 'TCD0_CCD_ISR'; // Interrupt 82 Compare or Capture D Interrupt
  2428. procedure TCD1_OVF_ISR; external name 'TCD1_OVF_ISR'; // Interrupt 83 Overflow Interrupt
  2429. procedure TCD1_ERR_ISR; external name 'TCD1_ERR_ISR'; // Interrupt 84 Error Interrupt
  2430. procedure TCD1_CCA_ISR; external name 'TCD1_CCA_ISR'; // Interrupt 85 Compare or Capture A Interrupt
  2431. procedure TCD1_CCB_ISR; external name 'TCD1_CCB_ISR'; // Interrupt 86 Compare or Capture B Interrupt
  2432. procedure SPID_INT_ISR; external name 'SPID_INT_ISR'; // Interrupt 87 SPI Interrupt
  2433. procedure USARTD0_RXC_ISR; external name 'USARTD0_RXC_ISR'; // Interrupt 88 Reception Complete Interrupt
  2434. procedure USARTD0_DRE_ISR; external name 'USARTD0_DRE_ISR'; // Interrupt 89 Data Register Empty Interrupt
  2435. procedure USARTD0_TXC_ISR; external name 'USARTD0_TXC_ISR'; // Interrupt 90 Transmission Complete Interrupt
  2436. procedure USARTD1_RXC_ISR; external name 'USARTD1_RXC_ISR'; // Interrupt 91 Reception Complete Interrupt
  2437. procedure USARTD1_DRE_ISR; external name 'USARTD1_DRE_ISR'; // Interrupt 92 Data Register Empty Interrupt
  2438. procedure USARTD1_TXC_ISR; external name 'USARTD1_TXC_ISR'; // Interrupt 93 Transmission Complete Interrupt
  2439. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  2440. asm
  2441. jmp __dtors_end
  2442. jmp OSC_OSCF_ISR
  2443. jmp PORTC_INT0_ISR
  2444. jmp PORTC_INT1_ISR
  2445. jmp PORTR_INT0_ISR
  2446. jmp PORTR_INT1_ISR
  2447. jmp DMA_CH0_ISR
  2448. jmp DMA_CH1_ISR
  2449. jmp DMA_CH2_ISR
  2450. jmp DMA_CH3_ISR
  2451. jmp RTC_OVF_ISR
  2452. jmp RTC_COMP_ISR
  2453. jmp TWIC_TWIS_ISR
  2454. jmp TWIC_TWIM_ISR
  2455. jmp TCC0_OVF_ISR
  2456. jmp TCC0_ERR_ISR
  2457. jmp TCC0_CCA_ISR
  2458. jmp TCC0_CCB_ISR
  2459. jmp TCC0_CCC_ISR
  2460. jmp TCC0_CCD_ISR
  2461. jmp TCC1_OVF_ISR
  2462. jmp TCC1_ERR_ISR
  2463. jmp TCC1_CCA_ISR
  2464. jmp TCC1_CCB_ISR
  2465. jmp SPIC_INT_ISR
  2466. jmp USARTC0_RXC_ISR
  2467. jmp USARTC0_DRE_ISR
  2468. jmp USARTC0_TXC_ISR
  2469. jmp USARTC1_RXC_ISR
  2470. jmp USARTC1_DRE_ISR
  2471. jmp USARTC1_TXC_ISR
  2472. jmp AES_INT_ISR
  2473. jmp NVM_EE_ISR
  2474. jmp NVM_SPM_ISR
  2475. jmp PORTB_INT0_ISR
  2476. jmp PORTB_INT1_ISR
  2477. jmp PORTE_INT0_ISR
  2478. jmp PORTE_INT1_ISR
  2479. jmp TWIE_TWIS_ISR
  2480. jmp TWIE_TWIM_ISR
  2481. jmp TCE0_OVF_ISR
  2482. jmp TCE0_ERR_ISR
  2483. jmp TCE0_CCA_ISR
  2484. jmp TCE0_CCB_ISR
  2485. jmp TCE0_CCC_ISR
  2486. jmp TCE0_CCD_ISR
  2487. jmp HIRESE_OVF_ISR
  2488. jmp HIRESE_ERR_ISR
  2489. jmp HIRESE_CCA_ISR
  2490. jmp HIRESE_CCB_ISR
  2491. jmp USARTE0_RXC_ISR
  2492. jmp USARTE0_DRE_ISR
  2493. jmp USARTE0_TXC_ISR
  2494. jmp PORTD_INT0_ISR
  2495. jmp PORTD_INT1_ISR
  2496. jmp PORTA_INT0_ISR
  2497. jmp PORTA_INT1_ISR
  2498. jmp ACA_AC0_ISR
  2499. jmp ACA_AC1_ISR
  2500. jmp ACA_ACW_ISR
  2501. jmp ADCA_CH0_ISR
  2502. jmp ADCA_CH1_ISR
  2503. jmp ADCA_CH2_ISR
  2504. jmp ADCA_CH3_ISR
  2505. jmp TCD0_OVF_ISR
  2506. jmp TCD0_ERR_ISR
  2507. jmp TCD0_CCA_ISR
  2508. jmp TCD0_CCB_ISR
  2509. jmp TCD0_CCC_ISR
  2510. jmp TCD0_CCD_ISR
  2511. jmp TCD1_OVF_ISR
  2512. jmp TCD1_ERR_ISR
  2513. jmp TCD1_CCA_ISR
  2514. jmp TCD1_CCB_ISR
  2515. jmp SPID_INT_ISR
  2516. jmp USARTD0_RXC_ISR
  2517. jmp USARTD0_DRE_ISR
  2518. jmp USARTD0_TXC_ISR
  2519. jmp USARTD1_RXC_ISR
  2520. jmp USARTD1_DRE_ISR
  2521. jmp USARTD1_TXC_ISR
  2522. .weak OSC_OSCF_ISR
  2523. .weak PORTC_INT0_ISR
  2524. .weak PORTC_INT1_ISR
  2525. .weak PORTR_INT0_ISR
  2526. .weak PORTR_INT1_ISR
  2527. .weak DMA_CH0_ISR
  2528. .weak DMA_CH1_ISR
  2529. .weak DMA_CH2_ISR
  2530. .weak DMA_CH3_ISR
  2531. .weak RTC_OVF_ISR
  2532. .weak RTC_COMP_ISR
  2533. .weak TWIC_TWIS_ISR
  2534. .weak TWIC_TWIM_ISR
  2535. .weak TCC0_OVF_ISR
  2536. .weak TCC0_ERR_ISR
  2537. .weak TCC0_CCA_ISR
  2538. .weak TCC0_CCB_ISR
  2539. .weak TCC0_CCC_ISR
  2540. .weak TCC0_CCD_ISR
  2541. .weak TCC1_OVF_ISR
  2542. .weak TCC1_ERR_ISR
  2543. .weak TCC1_CCA_ISR
  2544. .weak TCC1_CCB_ISR
  2545. .weak SPIC_INT_ISR
  2546. .weak USARTC0_RXC_ISR
  2547. .weak USARTC0_DRE_ISR
  2548. .weak USARTC0_TXC_ISR
  2549. .weak USARTC1_RXC_ISR
  2550. .weak USARTC1_DRE_ISR
  2551. .weak USARTC1_TXC_ISR
  2552. .weak AES_INT_ISR
  2553. .weak NVM_EE_ISR
  2554. .weak NVM_SPM_ISR
  2555. .weak PORTB_INT0_ISR
  2556. .weak PORTB_INT1_ISR
  2557. .weak PORTE_INT0_ISR
  2558. .weak PORTE_INT1_ISR
  2559. .weak TWIE_TWIS_ISR
  2560. .weak TWIE_TWIM_ISR
  2561. .weak TCE0_OVF_ISR
  2562. .weak TCE0_ERR_ISR
  2563. .weak TCE0_CCA_ISR
  2564. .weak TCE0_CCB_ISR
  2565. .weak TCE0_CCC_ISR
  2566. .weak TCE0_CCD_ISR
  2567. .weak HIRESE_OVF_ISR
  2568. .weak HIRESE_ERR_ISR
  2569. .weak HIRESE_CCA_ISR
  2570. .weak HIRESE_CCB_ISR
  2571. .weak USARTE0_RXC_ISR
  2572. .weak USARTE0_DRE_ISR
  2573. .weak USARTE0_TXC_ISR
  2574. .weak PORTD_INT0_ISR
  2575. .weak PORTD_INT1_ISR
  2576. .weak PORTA_INT0_ISR
  2577. .weak PORTA_INT1_ISR
  2578. .weak ACA_AC0_ISR
  2579. .weak ACA_AC1_ISR
  2580. .weak ACA_ACW_ISR
  2581. .weak ADCA_CH0_ISR
  2582. .weak ADCA_CH1_ISR
  2583. .weak ADCA_CH2_ISR
  2584. .weak ADCA_CH3_ISR
  2585. .weak TCD0_OVF_ISR
  2586. .weak TCD0_ERR_ISR
  2587. .weak TCD0_CCA_ISR
  2588. .weak TCD0_CCB_ISR
  2589. .weak TCD0_CCC_ISR
  2590. .weak TCD0_CCD_ISR
  2591. .weak TCD1_OVF_ISR
  2592. .weak TCD1_ERR_ISR
  2593. .weak TCD1_CCA_ISR
  2594. .weak TCD1_CCB_ISR
  2595. .weak SPID_INT_ISR
  2596. .weak USARTD0_RXC_ISR
  2597. .weak USARTD0_DRE_ISR
  2598. .weak USARTD0_TXC_ISR
  2599. .weak USARTD1_RXC_ISR
  2600. .weak USARTD1_DRE_ISR
  2601. .weak USARTD1_TXC_ISR
  2602. .set OSC_OSCF_ISR, Default_IRQ_handler
  2603. .set PORTC_INT0_ISR, Default_IRQ_handler
  2604. .set PORTC_INT1_ISR, Default_IRQ_handler
  2605. .set PORTR_INT0_ISR, Default_IRQ_handler
  2606. .set PORTR_INT1_ISR, Default_IRQ_handler
  2607. .set DMA_CH0_ISR, Default_IRQ_handler
  2608. .set DMA_CH1_ISR, Default_IRQ_handler
  2609. .set DMA_CH2_ISR, Default_IRQ_handler
  2610. .set DMA_CH3_ISR, Default_IRQ_handler
  2611. .set RTC_OVF_ISR, Default_IRQ_handler
  2612. .set RTC_COMP_ISR, Default_IRQ_handler
  2613. .set TWIC_TWIS_ISR, Default_IRQ_handler
  2614. .set TWIC_TWIM_ISR, Default_IRQ_handler
  2615. .set TCC0_OVF_ISR, Default_IRQ_handler
  2616. .set TCC0_ERR_ISR, Default_IRQ_handler
  2617. .set TCC0_CCA_ISR, Default_IRQ_handler
  2618. .set TCC0_CCB_ISR, Default_IRQ_handler
  2619. .set TCC0_CCC_ISR, Default_IRQ_handler
  2620. .set TCC0_CCD_ISR, Default_IRQ_handler
  2621. .set TCC1_OVF_ISR, Default_IRQ_handler
  2622. .set TCC1_ERR_ISR, Default_IRQ_handler
  2623. .set TCC1_CCA_ISR, Default_IRQ_handler
  2624. .set TCC1_CCB_ISR, Default_IRQ_handler
  2625. .set SPIC_INT_ISR, Default_IRQ_handler
  2626. .set USARTC0_RXC_ISR, Default_IRQ_handler
  2627. .set USARTC0_DRE_ISR, Default_IRQ_handler
  2628. .set USARTC0_TXC_ISR, Default_IRQ_handler
  2629. .set USARTC1_RXC_ISR, Default_IRQ_handler
  2630. .set USARTC1_DRE_ISR, Default_IRQ_handler
  2631. .set USARTC1_TXC_ISR, Default_IRQ_handler
  2632. .set AES_INT_ISR, Default_IRQ_handler
  2633. .set NVM_EE_ISR, Default_IRQ_handler
  2634. .set NVM_SPM_ISR, Default_IRQ_handler
  2635. .set PORTB_INT0_ISR, Default_IRQ_handler
  2636. .set PORTB_INT1_ISR, Default_IRQ_handler
  2637. .set PORTE_INT0_ISR, Default_IRQ_handler
  2638. .set PORTE_INT1_ISR, Default_IRQ_handler
  2639. .set TWIE_TWIS_ISR, Default_IRQ_handler
  2640. .set TWIE_TWIM_ISR, Default_IRQ_handler
  2641. .set TCE0_OVF_ISR, Default_IRQ_handler
  2642. .set TCE0_ERR_ISR, Default_IRQ_handler
  2643. .set TCE0_CCA_ISR, Default_IRQ_handler
  2644. .set TCE0_CCB_ISR, Default_IRQ_handler
  2645. .set TCE0_CCC_ISR, Default_IRQ_handler
  2646. .set TCE0_CCD_ISR, Default_IRQ_handler
  2647. .set HIRESE_OVF_ISR, Default_IRQ_handler
  2648. .set HIRESE_ERR_ISR, Default_IRQ_handler
  2649. .set HIRESE_CCA_ISR, Default_IRQ_handler
  2650. .set HIRESE_CCB_ISR, Default_IRQ_handler
  2651. .set USARTE0_RXC_ISR, Default_IRQ_handler
  2652. .set USARTE0_DRE_ISR, Default_IRQ_handler
  2653. .set USARTE0_TXC_ISR, Default_IRQ_handler
  2654. .set PORTD_INT0_ISR, Default_IRQ_handler
  2655. .set PORTD_INT1_ISR, Default_IRQ_handler
  2656. .set PORTA_INT0_ISR, Default_IRQ_handler
  2657. .set PORTA_INT1_ISR, Default_IRQ_handler
  2658. .set ACA_AC0_ISR, Default_IRQ_handler
  2659. .set ACA_AC1_ISR, Default_IRQ_handler
  2660. .set ACA_ACW_ISR, Default_IRQ_handler
  2661. .set ADCA_CH0_ISR, Default_IRQ_handler
  2662. .set ADCA_CH1_ISR, Default_IRQ_handler
  2663. .set ADCA_CH2_ISR, Default_IRQ_handler
  2664. .set ADCA_CH3_ISR, Default_IRQ_handler
  2665. .set TCD0_OVF_ISR, Default_IRQ_handler
  2666. .set TCD0_ERR_ISR, Default_IRQ_handler
  2667. .set TCD0_CCA_ISR, Default_IRQ_handler
  2668. .set TCD0_CCB_ISR, Default_IRQ_handler
  2669. .set TCD0_CCC_ISR, Default_IRQ_handler
  2670. .set TCD0_CCD_ISR, Default_IRQ_handler
  2671. .set TCD1_OVF_ISR, Default_IRQ_handler
  2672. .set TCD1_ERR_ISR, Default_IRQ_handler
  2673. .set TCD1_CCA_ISR, Default_IRQ_handler
  2674. .set TCD1_CCB_ISR, Default_IRQ_handler
  2675. .set SPID_INT_ISR, Default_IRQ_handler
  2676. .set USARTD0_RXC_ISR, Default_IRQ_handler
  2677. .set USARTD0_DRE_ISR, Default_IRQ_handler
  2678. .set USARTD0_TXC_ISR, Default_IRQ_handler
  2679. .set USARTD1_RXC_ISR, Default_IRQ_handler
  2680. .set USARTD1_DRE_ISR, Default_IRQ_handler
  2681. .set USARTD1_TXC_ISR, Default_IRQ_handler
  2682. end;
  2683. end.