atxmega32a4u.pp 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302
  1. unit ATxmega32A4U;
  2. interface
  3. type
  4. TGPIO = object //General Purpose IO Registers
  5. GPIOR0: byte; //General Purpose IO Register 0
  6. GPIOR1: byte; //General Purpose IO Register 1
  7. GPIOR2: byte; //General Purpose IO Register 2
  8. GPIOR3: byte; //General Purpose IO Register 3
  9. GPIOR4: byte; //General Purpose IO Register 4
  10. GPIOR5: byte; //General Purpose IO Register 5
  11. GPIOR6: byte; //General Purpose IO Register 6
  12. GPIOR7: byte; //General Purpose IO Register 7
  13. GPIOR8: byte; //General Purpose IO Register 8
  14. GPIOR9: byte; //General Purpose IO Register 9
  15. GPIORA: byte; //General Purpose IO Register 10
  16. GPIORB: byte; //General Purpose IO Register 11
  17. GPIORC: byte; //General Purpose IO Register 12
  18. GPIORD: byte; //General Purpose IO Register 13
  19. GPIORE: byte; //General Purpose IO Register 14
  20. GPIORF: byte; //General Purpose IO Register 15
  21. end;
  22. TVPORT = object //Virtual Port
  23. DIR: byte; //I/O Port Data Direction
  24. OUT_: byte; //I/O Port Output
  25. IN_: byte; //I/O Port Input
  26. INTFLAGS: byte; //Interrupt Flag Register
  27. const
  28. // Port Interrupt 1 Flag
  29. INT1IFbm = $02;
  30. // Port Interrupt 0 Flag
  31. INT0IFbm = $01;
  32. end;
  33. TOCD = object //On-Chip Debug System
  34. OCDR0: byte; //OCD Register 0
  35. OCDR1: byte; //OCD Register 1
  36. end;
  37. TCPU = object //CPU registers
  38. Reserved0: byte;
  39. Reserved1: byte;
  40. Reserved2: byte;
  41. Reserved3: byte;
  42. CCP: byte; //Configuration Change Protection
  43. Reserved5: byte;
  44. Reserved6: byte;
  45. Reserved7: byte;
  46. RAMPD: byte; //Ramp D
  47. RAMPX: byte; //Ramp X
  48. RAMPY: byte; //Ramp Y
  49. RAMPZ: byte; //Ramp Z
  50. EIND: byte; //Extended Indirect Jump
  51. SPL: byte; //Stack Pointer Low
  52. SPH: byte; //Stack Pointer High
  53. SREG: byte; //Status Register
  54. const
  55. // CCP
  56. CCPmask = $FF;
  57. CCP_SPM = $9D;
  58. CCP_IOREG = $D8;
  59. // Global Interrupt Enable Flag
  60. Ibm = $80;
  61. // Transfer Bit
  62. Tbm = $40;
  63. // Half Carry Flag
  64. Hbm = $20;
  65. // N Exclusive Or V Flag
  66. Sbm = $10;
  67. // Two's Complement Overflow Flag
  68. Vbm = $08;
  69. // Negative Flag
  70. Nbm = $04;
  71. // Zero Flag
  72. Zbm = $02;
  73. // Carry Flag
  74. Cbm = $01;
  75. end;
  76. TCLK = object //Clock System
  77. CTRL: byte; //Control Register
  78. PSCTRL: byte; //Prescaler Control Register
  79. LOCK: byte; //Lock register
  80. RTCCTRL: byte; //RTC Control Register
  81. USBCTRL: byte; //USB Control Register
  82. const
  83. // CLK_SCLKSEL
  84. SCLKSELmask = $07;
  85. SCLKSEL_RC2M = $00;
  86. SCLKSEL_RC32M = $01;
  87. SCLKSEL_RC32K = $02;
  88. SCLKSEL_XOSC = $03;
  89. SCLKSEL_PLL = $04;
  90. // CLK_PSADIV
  91. PSADIVmask = $7C;
  92. PSADIV_1 = $00;
  93. PSADIV_2 = $04;
  94. PSADIV_4 = $0C;
  95. PSADIV_8 = $14;
  96. PSADIV_16 = $1C;
  97. PSADIV_32 = $24;
  98. PSADIV_64 = $2C;
  99. PSADIV_128 = $34;
  100. PSADIV_256 = $3C;
  101. PSADIV_512 = $44;
  102. // CLK_PSBCDIV
  103. PSBCDIVmask = $03;
  104. PSBCDIV_1_1 = $00;
  105. PSBCDIV_1_2 = $01;
  106. PSBCDIV_4_1 = $02;
  107. PSBCDIV_2_2 = $03;
  108. // Clock System Lock
  109. LOCKbm = $01;
  110. // CLK_RTCSRC
  111. RTCSRCmask = $0E;
  112. RTCSRC_ULP = $00;
  113. RTCSRC_TOSC = $02;
  114. RTCSRC_RCOSC = $04;
  115. RTCSRC_TOSC32 = $0A;
  116. RTCSRC_RCOSC32 = $0C;
  117. RTCSRC_EXTCLK = $0E;
  118. // Clock Source Enable
  119. RTCENbm = $01;
  120. // CLK_USBPSDIV
  121. USBPSDIVmask = $38;
  122. USBPSDIV_1 = $00;
  123. USBPSDIV_2 = $08;
  124. USBPSDIV_4 = $10;
  125. USBPSDIV_8 = $18;
  126. USBPSDIV_16 = $20;
  127. USBPSDIV_32 = $28;
  128. // CLK_USBSRC
  129. USBSRCmask = $06;
  130. USBSRC_PLL = $00;
  131. USBSRC_RC32M = $02;
  132. // Clock Source Enable
  133. USBSENbm = $01;
  134. end;
  135. TPR = object //Power Reduction
  136. PRGEN: byte; //General Power Reduction
  137. PRPA: byte; //Power Reduction Port A
  138. PRPB: byte; //Power Reduction Port B
  139. PRPC: byte; //Power Reduction Port C
  140. PRPD: byte; //Power Reduction Port D
  141. PRPE: byte; //Power Reduction Port E
  142. PRPF: byte; //Power Reduction Port F
  143. const
  144. // USB
  145. USBbm = $40;
  146. // AES
  147. AESbm = $10;
  148. // Real-time Counter
  149. RTCbm = $04;
  150. // Event System
  151. EVSYSbm = $02;
  152. // DMA-Controller
  153. DMAbm = $01;
  154. // Port A DAC
  155. DACbm = $04;
  156. // Port A ADC
  157. ADCbm = $02;
  158. // Port A Analog Comparator
  159. ACbm = $01;
  160. // Port C Two-wire Interface
  161. TWIbm = $40;
  162. // Port C USART1
  163. USART1bm = $20;
  164. // Port C USART0
  165. USART0bm = $10;
  166. // Port C SPI
  167. SPIbm = $08;
  168. // Port C AWEX
  169. HIRESbm = $04;
  170. // Port C Timer/Counter1
  171. TC1bm = $02;
  172. // Port C Timer/Counter0
  173. TC0bm = $01;
  174. end;
  175. TSLEEP = object //Sleep Controller
  176. CTRL: byte; //Control Register
  177. const
  178. // SLEEP_SMODE
  179. SMODEmask = $0E;
  180. SMODE_IDLE = $00;
  181. SMODE_PDOWN = $04;
  182. SMODE_PSAVE = $06;
  183. SMODE_STDBY = $0C;
  184. SMODE_ESTDBY = $0E;
  185. // Sleep Enable
  186. SENbm = $01;
  187. end;
  188. TOSC = object //Oscillator
  189. CTRL: byte; //Control Register
  190. STATUS: byte; //Status Register
  191. XOSCCTRL: byte; //External Oscillator Control Register
  192. XOSCFAIL: byte; //Oscillator Failure Detection Register
  193. RC32KCAL: byte; //32.768 kHz Internal Oscillator Calibration Register
  194. PLLCTRL: byte; //PLL Control Register
  195. DFLLCTRL: byte; //DFLL Control Register
  196. const
  197. // PLL Enable
  198. PLLENbm = $10;
  199. // External Oscillator Enable
  200. XOSCENbm = $08;
  201. // Internal 32.768 kHz RC Oscillator Enable
  202. RC32KENbm = $04;
  203. // Internal 32 MHz RC Oscillator Enable
  204. RC32MENbm = $02;
  205. // Internal 2 MHz RC Oscillator Enable
  206. RC2MENbm = $01;
  207. // PLL Ready
  208. PLLRDYbm = $10;
  209. // External Oscillator Ready
  210. XOSCRDYbm = $08;
  211. // Internal 32.768 kHz RC Oscillator Ready
  212. RC32KRDYbm = $04;
  213. // Internal 32 MHz RC Oscillator Ready
  214. RC32MRDYbm = $02;
  215. // Internal 2 MHz RC Oscillator Ready
  216. RC2MRDYbm = $01;
  217. // OSC_FRQRANGE
  218. FRQRANGEmask = $C0;
  219. FRQRANGE_04TO2 = $00;
  220. FRQRANGE_2TO9 = $40;
  221. FRQRANGE_9TO12 = $80;
  222. FRQRANGE_12TO16 = $C0;
  223. // 32.768 kHz XTAL OSC Low-power Mode
  224. X32KLPMbm = $20;
  225. // 16 MHz Crystal Oscillator High Power mode
  226. XOSCPWRbm = $10;
  227. // OSC_XOSCSEL
  228. XOSCSELmask = $0F;
  229. XOSCSEL_EXTCLK = $00;
  230. XOSCSEL_32KHz = $02;
  231. XOSCSEL_XTAL_256CLK = $03;
  232. XOSCSEL_XTAL_1KCLK = $07;
  233. XOSCSEL_XTAL_16KCLK = $0B;
  234. // PLL Failure Detection Interrupt Flag
  235. PLLFDIFbm = $08;
  236. // PLL Failure Detection Enable
  237. PLLFDENbm = $04;
  238. // XOSC Failure Detection Interrupt Flag
  239. XOSCFDIFbm = $02;
  240. // XOSC Failure Detection Enable
  241. XOSCFDENbm = $01;
  242. // OSC_PLLSRC
  243. PLLSRCmask = $C0;
  244. PLLSRC_RC2M = $00;
  245. PLLSRC_RC32M = $80;
  246. PLLSRC_XOSC = $C0;
  247. // Divide by 2
  248. PLLDIVbm = $20;
  249. // Multiplication Factor
  250. PLLFAC0bm = $01;
  251. PLLFAC1bm = $02;
  252. PLLFAC2bm = $04;
  253. PLLFAC3bm = $08;
  254. PLLFAC4bm = $10;
  255. // OSC_RC32MCREF
  256. RC32MCREFmask = $06;
  257. RC32MCREF_RC32K = $00;
  258. RC32MCREF_XOSC32K = $02;
  259. RC32MCREF_USBSOF = $04;
  260. // OSC_RC2MCREF
  261. RC2MCREFmask = $01;
  262. RC2MCREF_RC32K = $00;
  263. RC2MCREF_XOSC32K = $01;
  264. end;
  265. TDFLL = object //DFLL
  266. CTRL: byte; //Control Register
  267. Reserved1: byte;
  268. CALA: byte; //Calibration Register A
  269. CALB: byte; //Calibration Register B
  270. COMP0: byte; //Oscillator Compare Register 0
  271. COMP1: byte; //Oscillator Compare Register 1
  272. COMP2: byte; //Oscillator Compare Register 2
  273. const
  274. // DFLL Enable
  275. ENABLEbm = $01;
  276. // DFLL Calibration Value A
  277. CALL0bm = $01;
  278. CALL1bm = $02;
  279. CALL2bm = $04;
  280. CALL3bm = $08;
  281. CALL4bm = $10;
  282. CALL5bm = $20;
  283. CALL6bm = $40;
  284. // DFLL Calibration Value B
  285. CALH0bm = $01;
  286. CALH1bm = $02;
  287. CALH2bm = $04;
  288. CALH3bm = $08;
  289. CALH4bm = $10;
  290. CALH5bm = $20;
  291. end;
  292. TRST = object //Reset
  293. STATUS: byte; //Status Register
  294. CTRL: byte; //Control Register
  295. const
  296. // Spike Detection Reset Flag
  297. SDRFbm = $40;
  298. // Software Reset Flag
  299. SRFbm = $20;
  300. // Programming and Debug Interface Interface Reset Flag
  301. PDIRFbm = $10;
  302. // Watchdog Reset Flag
  303. WDRFbm = $08;
  304. // Brown-out Reset Flag
  305. BORFbm = $04;
  306. // External Reset Flag
  307. EXTRFbm = $02;
  308. // Power-on Reset Flag
  309. PORFbm = $01;
  310. // Software Reset
  311. SWRSTbm = $01;
  312. end;
  313. TWDT = object //Watch-Dog Timer
  314. CTRL: byte; //Control
  315. WINCTRL: byte; //Windowed Mode Control
  316. STATUS: byte; //Status
  317. const
  318. // WDT_PER
  319. PERmask = $3C;
  320. PER_8CLK = $00;
  321. PER_16CLK = $04;
  322. PER_32CLK = $08;
  323. PER_64CLK = $0C;
  324. PER_128CLK = $10;
  325. PER_256CLK = $14;
  326. PER_512CLK = $18;
  327. PER_1KCLK = $1C;
  328. PER_2KCLK = $20;
  329. PER_4KCLK = $24;
  330. PER_8KCLK = $28;
  331. // Enable
  332. ENABLEbm = $02;
  333. // Change Enable
  334. CENbm = $01;
  335. // WDT_WPER
  336. WPERmask = $3C;
  337. WPER_8CLK = $00;
  338. WPER_16CLK = $04;
  339. WPER_32CLK = $08;
  340. WPER_64CLK = $0C;
  341. WPER_128CLK = $10;
  342. WPER_256CLK = $14;
  343. WPER_512CLK = $18;
  344. WPER_1KCLK = $1C;
  345. WPER_2KCLK = $20;
  346. WPER_4KCLK = $24;
  347. WPER_8KCLK = $28;
  348. // Windowed Mode Enable
  349. WENbm = $02;
  350. // Windowed Mode Change Enable
  351. WCENbm = $01;
  352. // Synchronization busy
  353. SYNCBUSYbm = $01;
  354. end;
  355. TMCU = object //MCU Control
  356. DEVID0: byte; //Device ID byte 0
  357. DEVID1: byte; //Device ID byte 1
  358. DEVID2: byte; //Device ID byte 2
  359. REVID: byte; //Revision ID
  360. JTAGUID: byte; //JTAG User ID
  361. Reserved5: byte;
  362. MCUCR: byte; //MCU Control
  363. ANAINIT: byte; //Analog Startup Delay
  364. EVSYSLOCK: byte; //Event System Lock
  365. AWEXLOCK: byte; //AWEX Lock
  366. const
  367. // JTAG Disable
  368. JTAGDbm = $01;
  369. // Analog startup delay Port B
  370. STARTUPDLYB0bm = $04;
  371. STARTUPDLYB1bm = $08;
  372. // Analog startup delay Port A
  373. STARTUPDLYA0bm = $01;
  374. STARTUPDLYA1bm = $02;
  375. // Event Channel 4-7 Lock
  376. EVSYS1LOCKbm = $10;
  377. // Event Channel 0-3 Lock
  378. EVSYS0LOCKbm = $01;
  379. // AWeX on T/C F0 Lock
  380. AWEXFLOCKbm = $08;
  381. // AWeX on T/C E0 Lock
  382. AWEXELOCKbm = $04;
  383. // AWeX on T/C D0 Lock
  384. AWEXDLOCKbm = $02;
  385. // AWeX on T/C C0 Lock
  386. AWEXCLOCKbm = $01;
  387. end;
  388. TPMIC = object //Programmable Multi-level Interrupt Controller
  389. STATUS: byte; //Status Register
  390. INTPRI: byte; //Interrupt Priority
  391. CTRL: byte; //Control Register
  392. const
  393. // Non-maskable Interrupt Executing
  394. NMIEXbm = $80;
  395. // High Level Interrupt Executing
  396. HILVLEXbm = $04;
  397. // Medium Level Interrupt Executing
  398. MEDLVLEXbm = $02;
  399. // Low Level Interrupt Executing
  400. LOLVLEXbm = $01;
  401. // Round-Robin Priority Enable
  402. RRENbm = $80;
  403. // Interrupt Vector Select
  404. IVSELbm = $40;
  405. // High Level Enable
  406. HILVLENbm = $04;
  407. // Medium Level Enable
  408. MEDLVLENbm = $02;
  409. // Low Level Enable
  410. LOLVLENbm = $01;
  411. end;
  412. TPORTCFG = object //I/O port Configuration
  413. MPCMASK: byte; //Multi-pin Configuration Mask
  414. Reserved1: byte;
  415. VPCTRLA: byte; //Virtual Port Control Register A
  416. VPCTRLB: byte; //Virtual Port Control Register B
  417. CLKEVOUT: byte; //Clock and Event Out Register
  418. Reserved5: byte;
  419. EVOUTSEL: byte; //Event Output Select
  420. const
  421. // VP1MAP
  422. VP1MAPmask = $F0;
  423. VP1MAPPORTA = $00;
  424. VP1MAPPORTB = $10;
  425. VP1MAPPORTC = $20;
  426. VP1MAPPORTD = $30;
  427. VP1MAPPORTE = $40;
  428. VP1MAPPORTF = $50;
  429. VP1MAPPORTG = $60;
  430. VP1MAPPORTH = $70;
  431. VP1MAPPORTJ = $80;
  432. VP1MAPPORTK = $90;
  433. VP1MAPPORTL = $A0;
  434. VP1MAPPORTM = $B0;
  435. VP1MAPPORTN = $C0;
  436. VP1MAPPORTP = $D0;
  437. VP1MAPPORTQ = $E0;
  438. VP1MAPPORTR = $F0;
  439. // VP0MAP
  440. VP0MAPmask = $0F;
  441. VP0MAPPORTA = $00;
  442. VP0MAPPORTB = $01;
  443. VP0MAPPORTC = $02;
  444. VP0MAPPORTD = $03;
  445. VP0MAPPORTE = $04;
  446. VP0MAPPORTF = $05;
  447. VP0MAPPORTG = $06;
  448. VP0MAPPORTH = $07;
  449. VP0MAPPORTJ = $08;
  450. VP0MAPPORTK = $09;
  451. VP0MAPPORTL = $0A;
  452. VP0MAPPORTM = $0B;
  453. VP0MAPPORTN = $0C;
  454. VP0MAPPORTP = $0D;
  455. VP0MAPPORTQ = $0E;
  456. VP0MAPPORTR = $0F;
  457. // VP3MAP
  458. VP3MAPmask = $F0;
  459. VP3MAPPORTA = $00;
  460. VP3MAPPORTB = $10;
  461. VP3MAPPORTC = $20;
  462. VP3MAPPORTD = $30;
  463. VP3MAPPORTE = $40;
  464. VP3MAPPORTF = $50;
  465. VP3MAPPORTG = $60;
  466. VP3MAPPORTH = $70;
  467. VP3MAPPORTJ = $80;
  468. VP3MAPPORTK = $90;
  469. VP3MAPPORTL = $A0;
  470. VP3MAPPORTM = $B0;
  471. VP3MAPPORTN = $C0;
  472. VP3MAPPORTP = $D0;
  473. VP3MAPPORTQ = $E0;
  474. VP3MAPPORTR = $F0;
  475. // VP2MAP
  476. VP2MAPmask = $0F;
  477. VP2MAPPORTA = $00;
  478. VP2MAPPORTB = $01;
  479. VP2MAPPORTC = $02;
  480. VP2MAPPORTD = $03;
  481. VP2MAPPORTE = $04;
  482. VP2MAPPORTF = $05;
  483. VP2MAPPORTG = $06;
  484. VP2MAPPORTH = $07;
  485. VP2MAPPORTJ = $08;
  486. VP2MAPPORTK = $09;
  487. VP2MAPPORTL = $0A;
  488. VP2MAPPORTM = $0B;
  489. VP2MAPPORTN = $0C;
  490. VP2MAPPORTP = $0D;
  491. VP2MAPPORTQ = $0E;
  492. VP2MAPPORTR = $0F;
  493. // PORTCFG_CLKOUT
  494. CLKOUTmask = $03;
  495. CLKOUT_OFF = $00;
  496. CLKOUT_PC7 = $01;
  497. CLKOUT_PD7 = $02;
  498. CLKOUT_PE7 = $03;
  499. // PORTCFG_CLKOUTSEL
  500. CLKOUTSELmask = $0C;
  501. CLKOUTSEL_CLK1X = $00;
  502. CLKOUTSEL_CLK2X = $04;
  503. CLKOUTSEL_CLK4X = $08;
  504. // PORTCFG_EVOUT
  505. EVOUTmask = $30;
  506. EVOUT_OFF = $00;
  507. EVOUT_PC7 = $10;
  508. EVOUT_PD7 = $20;
  509. EVOUT_PE7 = $30;
  510. // RTC Clock Output
  511. RTCOUTbm = $40;
  512. // PORTCFG_CLKEVPIN
  513. CLKEVPINmask = $80;
  514. CLKEVPIN_PIN7 = $00;
  515. CLKEVPIN_PIN4 = $80;
  516. // PORTCFG_EVOUTSEL
  517. EVOUTSELmask = $07;
  518. EVOUTSEL_0 = $00;
  519. EVOUTSEL_1 = $01;
  520. EVOUTSEL_2 = $02;
  521. EVOUTSEL_3 = $03;
  522. EVOUTSEL_4 = $04;
  523. EVOUTSEL_5 = $05;
  524. EVOUTSEL_6 = $06;
  525. EVOUTSEL_7 = $07;
  526. end;
  527. TAES = object //AES Module
  528. CTRL: byte; //AES Control Register
  529. STATUS: byte; //AES Status Register
  530. STATE: byte; //AES State Register
  531. KEY: byte; //AES Key Register
  532. INTCTRL: byte; //AES Interrupt Control Register
  533. const
  534. // Start/Run
  535. STARTbm = $80;
  536. // Auto Start Trigger
  537. AUTObm = $40;
  538. // AES Software Reset
  539. RESETbm = $20;
  540. // Decryption / Direction
  541. DECRYPTbm = $10;
  542. // State XOR Load Enable
  543. XORbm = $04;
  544. // AES Error
  545. ERRORbm = $80;
  546. // State Ready Interrupt Flag
  547. SRIFbm = $01;
  548. // AES_INTLVL
  549. INTLVLmask = $03;
  550. INTLVL_OFF = $00;
  551. INTLVL_LO = $01;
  552. INTLVL_MED = $02;
  553. INTLVL_HI = $03;
  554. end;
  555. TCRC = object //Cyclic Redundancy Checker
  556. CTRL: byte; //Control Register
  557. STATUS: byte; //Status Register
  558. Reserved2: byte;
  559. DATAIN: byte; //Data Input
  560. CHECKSUM0: byte; //Checksum byte 0
  561. CHECKSUM1: byte; //Checksum byte 1
  562. CHECKSUM2: byte; //Checksum byte 2
  563. CHECKSUM3: byte; //Checksum byte 3
  564. const
  565. // CRC_RESET
  566. RESETmask = $C0;
  567. RESET_NO = $00;
  568. RESET_RESET0 = $80;
  569. RESET_RESET1 = $C0;
  570. // CRC Mode
  571. CRC32bm = $20;
  572. // CRC_SOURCE
  573. SOURCEmask = $0F;
  574. SOURCE_DISABLE = $00;
  575. SOURCE_IO = $01;
  576. SOURCE_FLASH = $02;
  577. SOURCE_DMAC0 = $04;
  578. SOURCE_DMAC1 = $05;
  579. SOURCE_DMAC2 = $06;
  580. SOURCE_DMAC3 = $07;
  581. // Zero detection
  582. ZERObm = $02;
  583. // Busy
  584. BUSYbm = $01;
  585. end;
  586. TDMA_CH = object //DMA Channel
  587. CTRLA: byte; //Channel Control
  588. CTRLB: byte; //Channel Control
  589. ADDRCTRL: byte; //Address Control
  590. TRIGSRC: byte; //Channel Trigger Source
  591. TRFCNT: word; //Channel Block Transfer Count
  592. REPCNT: byte; //Channel Repeat Count
  593. Reserved7: byte;
  594. SRCADDR0: byte; //Channel Source Address 0
  595. SRCADDR1: byte; //Channel Source Address 1
  596. SRCADDR2: byte; //Channel Source Address 2
  597. Reserved11: byte;
  598. DESTADDR0: byte; //Channel Destination Address 0
  599. DESTADDR1: byte; //Channel Destination Address 1
  600. DESTADDR2: byte; //Channel Destination Address 2
  601. const
  602. // Channel Enable
  603. ENABLEbm = $80;
  604. // Channel Software Reset
  605. RESETbm = $40;
  606. // Channel Repeat Mode
  607. REPEATbm = $20;
  608. // Channel Transfer Request
  609. TRFREQbm = $10;
  610. // Channel Single Shot Data Transfer
  611. SINGLEbm = $04;
  612. // BURSTLEN
  613. BURSTLENmask = $03;
  614. BURSTLEN1BYTE = $00;
  615. BURSTLEN2BYTE = $01;
  616. BURSTLEN4BYTE = $02;
  617. BURSTLEN8BYTE = $03;
  618. // Block Transfer Busy
  619. CHBUSYbm = $80;
  620. // Block Transfer Pending
  621. CHPENDbm = $40;
  622. // Block Transfer Error Interrupt Flag
  623. ERRIFbm = $20;
  624. // Transaction Complete Interrupt Flag
  625. TRNIFbm = $10;
  626. // ERRINTLVL
  627. ERRINTLVLmask = $0C;
  628. ERRINTLVLOFF = $00;
  629. ERRINTLVLLO = $04;
  630. ERRINTLVLMED = $08;
  631. ERRINTLVLHI = $0C;
  632. // TRNINTLVL
  633. TRNINTLVLmask = $03;
  634. TRNINTLVLOFF = $00;
  635. TRNINTLVLLO = $01;
  636. TRNINTLVLMED = $02;
  637. TRNINTLVLHI = $03;
  638. // SRCRELOAD
  639. SRCRELOADmask = $C0;
  640. SRCRELOADNONE = $00;
  641. SRCRELOADBLOCK = $40;
  642. SRCRELOADBURST = $80;
  643. SRCRELOADTRANSACTION = $C0;
  644. // SRCDIR
  645. SRCDIRmask = $30;
  646. SRCDIRFIXED = $00;
  647. SRCDIRINC = $10;
  648. SRCDIRDEC = $20;
  649. // DESTRELOAD
  650. DESTRELOADmask = $0C;
  651. DESTRELOADNONE = $00;
  652. DESTRELOADBLOCK = $04;
  653. DESTRELOADBURST = $08;
  654. DESTRELOADTRANSACTION = $0C;
  655. // DESTDIR
  656. DESTDIRmask = $03;
  657. DESTDIRFIXED = $00;
  658. DESTDIRINC = $01;
  659. DESTDIRDEC = $02;
  660. // TRIGSRC
  661. TRIGSRCmask = $FF;
  662. TRIGSRCOFF = $00;
  663. TRIGSRCEVSYS_CH0 = $01;
  664. TRIGSRCEVSYS_CH1 = $02;
  665. TRIGSRCEVSYS_CH2 = $03;
  666. TRIGSRCAES = $04;
  667. TRIGSRCADCA_CH0 = $10;
  668. TRIGSRCADCA_CH1 = $11;
  669. TRIGSRCADCA_CH2 = $12;
  670. TRIGSRCADCA_CH3 = $13;
  671. TRIGSRCADCA_CH4 = $14;
  672. TRIGSRCDACA_CH0 = $15;
  673. TRIGSRCDACA_CH1 = $16;
  674. TRIGSRCADCB_CH0 = $20;
  675. TRIGSRCADCB_CH1 = $21;
  676. TRIGSRCADCB_CH2 = $22;
  677. TRIGSRCADCB_CH3 = $23;
  678. TRIGSRCADCB_CH4 = $24;
  679. TRIGSRCDACB_CH0 = $25;
  680. TRIGSRCDACB_CH1 = $26;
  681. TRIGSRCTCC0_OVF = $40;
  682. TRIGSRCTCC0_ERR = $41;
  683. TRIGSRCTCC0_CCA = $42;
  684. TRIGSRCTCC0_CCB = $43;
  685. TRIGSRCTCC0_CCC = $44;
  686. TRIGSRCTCC0_CCD = $45;
  687. TRIGSRCTCC1_OVF = $46;
  688. TRIGSRCTCC1_ERR = $47;
  689. TRIGSRCTCC1_CCA = $48;
  690. TRIGSRCTCC1_CCB = $49;
  691. TRIGSRCSPIC = $4A;
  692. TRIGSRCUSARTC0_RXC = $4B;
  693. TRIGSRCUSARTC0_DRE = $4C;
  694. TRIGSRCUSARTC1_RXC = $4E;
  695. TRIGSRCUSARTC1_DRE = $4F;
  696. TRIGSRCTCD0_OVF = $60;
  697. TRIGSRCTCD0_ERR = $61;
  698. TRIGSRCTCD0_CCA = $62;
  699. TRIGSRCTCD0_CCB = $63;
  700. TRIGSRCTCD0_CCC = $64;
  701. TRIGSRCTCD0_CCD = $65;
  702. TRIGSRCTCD1_OVF = $66;
  703. TRIGSRCTCD1_ERR = $67;
  704. TRIGSRCTCD1_CCA = $68;
  705. TRIGSRCTCD1_CCB = $69;
  706. TRIGSRCSPID = $6A;
  707. TRIGSRCUSARTD0_RXC = $6B;
  708. TRIGSRCUSARTD0_DRE = $6C;
  709. TRIGSRCUSARTD1_RXC = $6E;
  710. TRIGSRCUSARTD1_DRE = $6F;
  711. TRIGSRCTCE0_OVF = $80;
  712. TRIGSRCTCE0_ERR = $81;
  713. TRIGSRCTCE0_CCA = $82;
  714. TRIGSRCTCE0_CCB = $83;
  715. TRIGSRCTCE0_CCC = $84;
  716. TRIGSRCTCE0_CCD = $85;
  717. TRIGSRCTCE1_OVF = $86;
  718. TRIGSRCTCE1_ERR = $87;
  719. TRIGSRCTCE1_CCA = $88;
  720. TRIGSRCTCE1_CCB = $89;
  721. TRIGSRCSPIE = $8A;
  722. TRIGSRCUSARTE0_RXC = $8B;
  723. TRIGSRCUSARTE0_DRE = $8C;
  724. TRIGSRCUSARTE1_RXC = $8E;
  725. TRIGSRCUSARTE1_DRE = $8F;
  726. TRIGSRCTCF0_OVF = $A0;
  727. TRIGSRCTCF0_ERR = $A1;
  728. TRIGSRCTCF0_CCA = $A2;
  729. TRIGSRCTCF0_CCB = $A3;
  730. TRIGSRCTCF0_CCC = $A4;
  731. TRIGSRCTCF0_CCD = $A5;
  732. TRIGSRCTCF1_OVF = $A6;
  733. TRIGSRCTCF1_ERR = $A7;
  734. TRIGSRCTCF1_CCA = $A8;
  735. TRIGSRCTCF1_CCB = $A9;
  736. TRIGSRCSPIF = $AA;
  737. TRIGSRCUSARTF0_RXC = $AB;
  738. TRIGSRCUSARTF0_DRE = $AC;
  739. TRIGSRCUSARTF1_RXC = $AE;
  740. TRIGSRCUSARTF1_DRE = $AF;
  741. end;
  742. TDMA = object //DMA Controller
  743. CTRL: byte; //Control
  744. Reserved1: byte;
  745. Reserved2: byte;
  746. INTFLAGS: byte; //Transfer Interrupt Status
  747. STATUS: byte; //Status
  748. Reserved5: byte;
  749. TEMP: word; //Temporary Register For 16/24-bit Access
  750. Reserved8: byte;
  751. Reserved9: byte;
  752. Reserved10: byte;
  753. Reserved11: byte;
  754. Reserved12: byte;
  755. Reserved13: byte;
  756. Reserved14: byte;
  757. Reserved15: byte;
  758. CH0: TDMA_CH; //DMA Channel 0
  759. CH1: TDMA_CH; //DMA Channel 1
  760. CH2: TDMA_CH; //DMA Channel 2
  761. CH3: TDMA_CH; //DMA Channel 3
  762. const
  763. // Enable
  764. ENABLEbm = $80;
  765. // Software Reset
  766. RESETbm = $40;
  767. // DMA_DBUFMODE
  768. DBUFMODEmask = $0C;
  769. DBUFMODE_DISABLED = $00;
  770. DBUFMODE_CH01 = $04;
  771. DBUFMODE_CH23 = $08;
  772. DBUFMODE_CH01CH23 = $0C;
  773. // DMA_PRIMODE
  774. PRIMODEmask = $03;
  775. PRIMODE_RR0123 = $00;
  776. PRIMODE_CH0RR123 = $01;
  777. PRIMODE_CH01RR23 = $02;
  778. PRIMODE_CH0123 = $03;
  779. // Channel 3 Block Transfer Error Interrupt Flag
  780. CH3ERRIFbm = $80;
  781. // Channel 2 Block Transfer Error Interrupt Flag
  782. CH2ERRIFbm = $40;
  783. // Channel 1 Block Transfer Error Interrupt Flag
  784. CH1ERRIFbm = $20;
  785. // Channel 0 Block Transfer Error Interrupt Flag
  786. CH0ERRIFbm = $10;
  787. // Channel 3 Transaction Complete Interrupt Flag
  788. CH3TRNIFbm = $08;
  789. // Channel 2 Transaction Complete Interrupt Flag
  790. CH2TRNIFbm = $04;
  791. // Channel 1 Transaction Complete Interrupt Flag
  792. CH1TRNIFbm = $02;
  793. // Channel 0 Transaction Complete Interrupt Flag
  794. CH0TRNIFbm = $01;
  795. // Channel 3 Block Transfer Busy
  796. CH3BUSYbm = $80;
  797. // Channel 2 Block Transfer Busy
  798. CH2BUSYbm = $40;
  799. // Channel 1 Block Transfer Busy
  800. CH1BUSYbm = $20;
  801. // Channel 0 Block Transfer Busy
  802. CH0BUSYbm = $10;
  803. // Channel 3 Block Transfer Pending
  804. CH3PENDbm = $08;
  805. // Channel 2 Block Transfer Pending
  806. CH2PENDbm = $04;
  807. // Channel 1 Block Transfer Pending
  808. CH1PENDbm = $02;
  809. // Channel 0 Block Transfer Pending
  810. CH0PENDbm = $01;
  811. end;
  812. TEVSYS = object //Event System
  813. CH0MUX: byte; //Event Channel 0 Multiplexer
  814. CH1MUX: byte; //Event Channel 1 Multiplexer
  815. CH2MUX: byte; //Event Channel 2 Multiplexer
  816. CH3MUX: byte; //Event Channel 3 Multiplexer
  817. CH4MUX: byte; //Event Channel 4 Multiplexer
  818. CH5MUX: byte; //Event Channel 5 Multiplexer
  819. CH6MUX: byte; //Event Channel 6 Multiplexer
  820. CH7MUX: byte; //Event Channel 7 Multiplexer
  821. CH0CTRL: byte; //Channel 0 Control Register
  822. CH1CTRL: byte; //Channel 1 Control Register
  823. CH2CTRL: byte; //Channel 2 Control Register
  824. CH3CTRL: byte; //Channel 3 Control Register
  825. CH4CTRL: byte; //Channel 4 Control Register
  826. CH5CTRL: byte; //Channel 5 Control Register
  827. CH6CTRL: byte; //Channel 6 Control Register
  828. CH7CTRL: byte; //Channel 7 Control Register
  829. STROBE: byte; //Event Strobe
  830. DATA: byte; //Event Data
  831. const
  832. // EVSYS_CHMUX
  833. CHMUXmask = $FF;
  834. CHMUX_OFF = $00;
  835. CHMUX_RTC_OVF = $08;
  836. CHMUX_RTC_CMP = $09;
  837. CHMUX_USB = $0A;
  838. CHMUX_ACA_CH0 = $10;
  839. CHMUX_ACA_CH1 = $11;
  840. CHMUX_ACA_WIN = $12;
  841. CHMUX_ACB_CH0 = $13;
  842. CHMUX_ACB_CH1 = $14;
  843. CHMUX_ACB_WIN = $15;
  844. CHMUX_ADCA_CH0 = $20;
  845. CHMUX_ADCA_CH1 = $21;
  846. CHMUX_ADCA_CH2 = $22;
  847. CHMUX_ADCA_CH3 = $23;
  848. CHMUX_ADCB_CH0 = $24;
  849. CHMUX_ADCB_CH1 = $25;
  850. CHMUX_ADCB_CH2 = $26;
  851. CHMUX_ADCB_CH3 = $27;
  852. CHMUX_PORTA_PIN0 = $50;
  853. CHMUX_PORTA_PIN1 = $51;
  854. CHMUX_PORTA_PIN2 = $52;
  855. CHMUX_PORTA_PIN3 = $53;
  856. CHMUX_PORTA_PIN4 = $54;
  857. CHMUX_PORTA_PIN5 = $55;
  858. CHMUX_PORTA_PIN6 = $56;
  859. CHMUX_PORTA_PIN7 = $57;
  860. CHMUX_PORTB_PIN0 = $58;
  861. CHMUX_PORTB_PIN1 = $59;
  862. CHMUX_PORTB_PIN2 = $5A;
  863. CHMUX_PORTB_PIN3 = $5B;
  864. CHMUX_PORTB_PIN4 = $5C;
  865. CHMUX_PORTB_PIN5 = $5D;
  866. CHMUX_PORTB_PIN6 = $5E;
  867. CHMUX_PORTB_PIN7 = $5F;
  868. CHMUX_PORTC_PIN0 = $60;
  869. CHMUX_PORTC_PIN1 = $61;
  870. CHMUX_PORTC_PIN2 = $62;
  871. CHMUX_PORTC_PIN3 = $63;
  872. CHMUX_PORTC_PIN4 = $64;
  873. CHMUX_PORTC_PIN5 = $65;
  874. CHMUX_PORTC_PIN6 = $66;
  875. CHMUX_PORTC_PIN7 = $67;
  876. CHMUX_PORTD_PIN0 = $68;
  877. CHMUX_PORTD_PIN1 = $69;
  878. CHMUX_PORTD_PIN2 = $6A;
  879. CHMUX_PORTD_PIN3 = $6B;
  880. CHMUX_PORTD_PIN4 = $6C;
  881. CHMUX_PORTD_PIN5 = $6D;
  882. CHMUX_PORTD_PIN6 = $6E;
  883. CHMUX_PORTD_PIN7 = $6F;
  884. CHMUX_PORTE_PIN0 = $70;
  885. CHMUX_PORTE_PIN1 = $71;
  886. CHMUX_PORTE_PIN2 = $72;
  887. CHMUX_PORTE_PIN3 = $73;
  888. CHMUX_PORTE_PIN4 = $74;
  889. CHMUX_PORTE_PIN5 = $75;
  890. CHMUX_PORTE_PIN6 = $76;
  891. CHMUX_PORTE_PIN7 = $77;
  892. CHMUX_PORTF_PIN0 = $78;
  893. CHMUX_PORTF_PIN1 = $79;
  894. CHMUX_PORTF_PIN2 = $7A;
  895. CHMUX_PORTF_PIN3 = $7B;
  896. CHMUX_PORTF_PIN4 = $7C;
  897. CHMUX_PORTF_PIN5 = $7D;
  898. CHMUX_PORTF_PIN6 = $7E;
  899. CHMUX_PORTF_PIN7 = $7F;
  900. CHMUX_PRESCALER_1 = $80;
  901. CHMUX_PRESCALER_2 = $81;
  902. CHMUX_PRESCALER_4 = $82;
  903. CHMUX_PRESCALER_8 = $83;
  904. CHMUX_PRESCALER_16 = $84;
  905. CHMUX_PRESCALER_32 = $85;
  906. CHMUX_PRESCALER_64 = $86;
  907. CHMUX_PRESCALER_128 = $87;
  908. CHMUX_PRESCALER_256 = $88;
  909. CHMUX_PRESCALER_512 = $89;
  910. CHMUX_PRESCALER_1024 = $8A;
  911. CHMUX_PRESCALER_2048 = $8B;
  912. CHMUX_PRESCALER_4096 = $8C;
  913. CHMUX_PRESCALER_8192 = $8D;
  914. CHMUX_PRESCALER_16384 = $8E;
  915. CHMUX_PRESCALER_32768 = $8F;
  916. CHMUX_TCC0_OVF = $C0;
  917. CHMUX_TCC0_ERR = $C1;
  918. CHMUX_TCC0_CCA = $C4;
  919. CHMUX_TCC0_CCB = $C5;
  920. CHMUX_TCC0_CCC = $C6;
  921. CHMUX_TCC0_CCD = $C7;
  922. CHMUX_TCC1_OVF = $C8;
  923. CHMUX_TCC1_ERR = $C9;
  924. CHMUX_TCC1_CCA = $CC;
  925. CHMUX_TCC1_CCB = $CD;
  926. CHMUX_TCD0_OVF = $D0;
  927. CHMUX_TCD0_ERR = $D1;
  928. CHMUX_TCD0_CCA = $D4;
  929. CHMUX_TCD0_CCB = $D5;
  930. CHMUX_TCD0_CCC = $D6;
  931. CHMUX_TCD0_CCD = $D7;
  932. CHMUX_TCD1_OVF = $D8;
  933. CHMUX_TCD1_ERR = $D9;
  934. CHMUX_TCD1_CCA = $DC;
  935. CHMUX_TCD1_CCB = $DD;
  936. CHMUX_TCE0_OVF = $E0;
  937. CHMUX_TCE0_ERR = $E1;
  938. CHMUX_TCE0_CCA = $E4;
  939. CHMUX_TCE0_CCB = $E5;
  940. CHMUX_TCE0_CCC = $E6;
  941. CHMUX_TCE0_CCD = $E7;
  942. CHMUX_TCE1_OVF = $E8;
  943. CHMUX_TCE1_ERR = $E9;
  944. CHMUX_TCE1_CCA = $EC;
  945. CHMUX_TCE1_CCB = $ED;
  946. CHMUX_TCF0_OVF = $F0;
  947. CHMUX_TCF0_ERR = $F1;
  948. CHMUX_TCF0_CCA = $F4;
  949. CHMUX_TCF0_CCB = $F5;
  950. CHMUX_TCF0_CCC = $F6;
  951. CHMUX_TCF0_CCD = $F7;
  952. CHMUX_TCF1_OVF = $F8;
  953. CHMUX_TCF1_ERR = $F9;
  954. CHMUX_TCF1_CCA = $FC;
  955. CHMUX_TCF1_CCB = $FD;
  956. // EVSYS_QDIRM
  957. QDIRMmask = $60;
  958. QDIRM_00 = $00;
  959. QDIRM_01 = $20;
  960. QDIRM_10 = $40;
  961. QDIRM_11 = $60;
  962. // Quadrature Decoder Index Enable
  963. QDIENbm = $10;
  964. // Quadrature Decoder Enable
  965. QDENbm = $08;
  966. // EVSYS_DIGFILT
  967. DIGFILTmask = $07;
  968. DIGFILT_1SAMPLE = $00;
  969. DIGFILT_2SAMPLES = $01;
  970. DIGFILT_3SAMPLES = $02;
  971. DIGFILT_4SAMPLES = $03;
  972. DIGFILT_5SAMPLES = $04;
  973. DIGFILT_6SAMPLES = $05;
  974. DIGFILT_7SAMPLES = $06;
  975. DIGFILT_8SAMPLES = $07;
  976. end;
  977. TNVM = object //Non-volatile Memory Controller
  978. ADDR0: byte; //Address Register 0
  979. ADDR1: byte; //Address Register 1
  980. ADDR2: byte; //Address Register 2
  981. Reserved3: byte;
  982. DATA0: byte; //Data Register 0
  983. DATA1: byte; //Data Register 1
  984. DATA2: byte; //Data Register 2
  985. Reserved7: byte;
  986. Reserved8: byte;
  987. Reserved9: byte;
  988. CMD: byte; //Command
  989. CTRLA: byte; //Control Register A
  990. CTRLB: byte; //Control Register B
  991. INTCTRL: byte; //Interrupt Control
  992. Reserved14: byte;
  993. STATUS: byte; //Status
  994. LOCKBITS: byte; //Lock Bits
  995. const
  996. // NVM_CMD
  997. CMDmask = $7F;
  998. CMD_NO_OPERATION = $00;
  999. CMD_READ_USER_SIG_ROW = $01;
  1000. CMD_READ_CALIB_ROW = $02;
  1001. CMD_READ_EEPROM = $06;
  1002. CMD_READ_FUSES = $07;
  1003. CMD_WRITE_LOCK_BITS = $08;
  1004. CMD_ERASE_USER_SIG_ROW = $18;
  1005. CMD_WRITE_USER_SIG_ROW = $1A;
  1006. CMD_ERASE_APP = $20;
  1007. CMD_ERASE_APP_PAGE = $22;
  1008. CMD_LOAD_FLASH_BUFFER = $23;
  1009. CMD_WRITE_APP_PAGE = $24;
  1010. CMD_ERASE_WRITE_APP_PAGE = $25;
  1011. CMD_ERASE_FLASH_BUFFER = $26;
  1012. CMD_ERASE_BOOT_PAGE = $2A;
  1013. CMD_ERASE_FLASH_PAGE = $2B;
  1014. CMD_WRITE_BOOT_PAGE = $2C;
  1015. CMD_ERASE_WRITE_BOOT_PAGE = $2D;
  1016. CMD_WRITE_FLASH_PAGE = $2E;
  1017. CMD_ERASE_WRITE_FLASH_PAGE = $2F;
  1018. CMD_ERASE_EEPROM = $30;
  1019. CMD_ERASE_EEPROM_PAGE = $32;
  1020. CMD_LOAD_EEPROM_BUFFER = $33;
  1021. CMD_WRITE_EEPROM_PAGE = $34;
  1022. CMD_ERASE_WRITE_EEPROM_PAGE = $35;
  1023. CMD_ERASE_EEPROM_BUFFER = $36;
  1024. CMD_APP_CRC = $38;
  1025. CMD_BOOT_CRC = $39;
  1026. CMD_FLASH_RANGE_CRC = $3A;
  1027. CMD_CHIP_ERASE = $40;
  1028. CMD_READ_NVM = $43;
  1029. CMD_WRITE_FUSE = $4C;
  1030. CMD_ERASE_BOOT = $68;
  1031. CMD_FLASH_CRC = $78;
  1032. // Command Execute
  1033. CMDEXbm = $01;
  1034. // EEPROM Mapping Enable
  1035. EEMAPENbm = $08;
  1036. // Flash Power Reduction Enable
  1037. FPRMbm = $04;
  1038. // EEPROM Power Reduction Enable
  1039. EPRMbm = $02;
  1040. // SPM Lock
  1041. SPMLOCKbm = $01;
  1042. // NVM_SPMLVL
  1043. SPMLVLmask = $0C;
  1044. SPMLVL_OFF = $00;
  1045. SPMLVL_LO = $04;
  1046. SPMLVL_MED = $08;
  1047. SPMLVL_HI = $0C;
  1048. // NVM_EELVL
  1049. EELVLmask = $03;
  1050. EELVL_OFF = $00;
  1051. EELVL_LO = $01;
  1052. EELVL_MED = $02;
  1053. EELVL_HI = $03;
  1054. // Non-volatile Memory Busy
  1055. NVMBUSYbm = $80;
  1056. // Flash Memory Busy
  1057. FBUSYbm = $40;
  1058. // EEPROM Page Buffer Active Loading
  1059. EELOADbm = $02;
  1060. // Flash Page Buffer Active Loading
  1061. FLOADbm = $01;
  1062. // NVM_BLBB
  1063. BLBBmask = $C0;
  1064. BLBB_RWLOCK = $00;
  1065. BLBB_RLOCK = $40;
  1066. BLBB_WLOCK = $80;
  1067. BLBB_NOLOCK = $C0;
  1068. // NVM_BLBA
  1069. BLBAmask = $30;
  1070. BLBA_RWLOCK = $00;
  1071. BLBA_RLOCK = $10;
  1072. BLBA_WLOCK = $20;
  1073. BLBA_NOLOCK = $30;
  1074. // NVM_BLBAT
  1075. BLBATmask = $0C;
  1076. BLBAT_RWLOCK = $00;
  1077. BLBAT_RLOCK = $04;
  1078. BLBAT_WLOCK = $08;
  1079. BLBAT_NOLOCK = $0C;
  1080. // NVM_LB
  1081. LBmask = $03;
  1082. LB_RWLOCK = $00;
  1083. LB_WLOCK = $02;
  1084. LB_NOLOCK = $03;
  1085. end;
  1086. TADC_CH = object //ADC Channel
  1087. CTRL: byte; //Control Register
  1088. MUXCTRL: byte; //MUX Control
  1089. INTCTRL: byte; //Channel Interrupt Control Register
  1090. INTFLAGS: byte; //Interrupt Flags
  1091. RES: word; //Channel Result
  1092. SCAN: byte; //Input Channel Scan
  1093. const
  1094. // Channel Start Conversion
  1095. STARTbm = $80;
  1096. // GAIN
  1097. GAINmask = $1C;
  1098. GAIN1X = $00;
  1099. GAIN2X = $04;
  1100. GAIN4X = $08;
  1101. GAIN8X = $0C;
  1102. GAIN16X = $10;
  1103. GAIN32X = $14;
  1104. GAIN64X = $18;
  1105. GAINDIV2 = $1C;
  1106. // INPUTMODE
  1107. INPUTMODEmask = $03;
  1108. INPUTMODEINTERNAL = $00;
  1109. INPUTMODESINGLEENDED = $01;
  1110. INPUTMODEDIFF = $02;
  1111. INPUTMODEDIFFWGAIN = $03;
  1112. // MUXPOS
  1113. MUXPOSmask = $78;
  1114. MUXPOSPIN0 = $00;
  1115. MUXPOSPIN1 = $08;
  1116. MUXPOSPIN2 = $10;
  1117. MUXPOSPIN3 = $18;
  1118. MUXPOSPIN4 = $20;
  1119. MUXPOSPIN5 = $28;
  1120. MUXPOSPIN6 = $30;
  1121. MUXPOSPIN7 = $38;
  1122. MUXPOSPIN8 = $40;
  1123. MUXPOSPIN9 = $48;
  1124. MUXPOSPIN10 = $50;
  1125. MUXPOSPIN11 = $58;
  1126. MUXPOSPIN12 = $60;
  1127. MUXPOSPIN13 = $68;
  1128. MUXPOSPIN14 = $70;
  1129. MUXPOSPIN15 = $78;
  1130. // MUXINT
  1131. MUXINTmask = $78;
  1132. MUXINTTEMP = $00;
  1133. MUXINTBANDGAP = $08;
  1134. MUXINTSCALEDVCC = $10;
  1135. MUXINTDAC = $18;
  1136. // MUXNEG
  1137. MUXNEGmask = $07;
  1138. MUXNEGPIN0 = $00;
  1139. MUXNEGPIN1 = $01;
  1140. MUXNEGPIN2 = $02;
  1141. MUXNEGPIN3 = $03;
  1142. MUXNEGPIN4 = $00;
  1143. MUXNEGPIN5 = $01;
  1144. MUXNEGPIN6 = $02;
  1145. MUXNEGPIN7 = $03;
  1146. MUXNEGGND_MODE3 = $05;
  1147. MUXNEGINTGND_MODE3 = $07;
  1148. MUXNEGINTGND_MODE4 = $04;
  1149. MUXNEGGND_MODE4 = $07;
  1150. // INTMODE
  1151. INTMODEmask = $0C;
  1152. INTMODECOMPLETE = $00;
  1153. INTMODEBELOW = $04;
  1154. INTMODEABOVE = $0C;
  1155. // INTLVL
  1156. INTLVLmask = $03;
  1157. INTLVLOFF = $00;
  1158. INTLVLLO = $01;
  1159. INTLVLMED = $02;
  1160. INTLVLHI = $03;
  1161. // Channel Interrupt Flag
  1162. CHIFbm = $01;
  1163. // Positive MUX setting offset
  1164. OFFSET0bm = $10;
  1165. OFFSET1bm = $20;
  1166. OFFSET2bm = $40;
  1167. OFFSET3bm = $80;
  1168. // Number of Channels included in scan
  1169. SCANNUM0bm = $01;
  1170. SCANNUM1bm = $02;
  1171. SCANNUM2bm = $04;
  1172. SCANNUM3bm = $08;
  1173. end;
  1174. TADC = object //Analog-to-Digital Converter
  1175. CTRLA: byte; //Control Register A
  1176. CTRLB: byte; //Control Register B
  1177. REFCTRL: byte; //Reference Control
  1178. EVCTRL: byte; //Event Control
  1179. PRESCALER: byte; //Clock Prescaler
  1180. Reserved5: byte;
  1181. INTFLAGS: byte; //Interrupt Flags
  1182. TEMP: byte; //Temporary Register
  1183. Reserved8: byte;
  1184. Reserved9: byte;
  1185. Reserved10: byte;
  1186. Reserved11: byte;
  1187. CAL: word; //Calibration Value
  1188. Reserved14: byte;
  1189. Reserved15: byte;
  1190. CH0RES: word; //Channel 0 Result
  1191. CH1RES: word; //Channel 1 Result
  1192. CH2RES: word; //Channel 2 Result
  1193. CH3RES: word; //Channel 3 Result
  1194. CMP: word; //Compare Value
  1195. Reserved26: byte;
  1196. Reserved27: byte;
  1197. Reserved28: byte;
  1198. Reserved29: byte;
  1199. Reserved30: byte;
  1200. Reserved31: byte;
  1201. CH0: TADC_CH; //ADC Channel 0
  1202. CH1: TADC_CH; //ADC Channel 1
  1203. CH2: TADC_CH; //ADC Channel 2
  1204. CH3: TADC_CH; //ADC Channel 3
  1205. const
  1206. // ADC_DMASEL
  1207. DMASELmask = $C0;
  1208. DMASEL_OFF = $00;
  1209. DMASEL_CH01 = $40;
  1210. DMASEL_CH012 = $80;
  1211. DMASEL_CH0123 = $C0;
  1212. // Channel 3 Start Conversion
  1213. CH3STARTbm = $20;
  1214. // Channel 2 Start Conversion
  1215. CH2STARTbm = $10;
  1216. // Channel 1 Start Conversion
  1217. CH1STARTbm = $08;
  1218. // Channel 0 Start Conversion
  1219. CH0STARTbm = $04;
  1220. // Flush Pipeline
  1221. FLUSHbm = $02;
  1222. // Enable ADC
  1223. ENABLEbm = $01;
  1224. // Gain Stage Impedance Mode
  1225. IMPMODEbm = $80;
  1226. // ADC_CURRLIMIT
  1227. CURRLIMITmask = $60;
  1228. CURRLIMIT_NO = $00;
  1229. CURRLIMIT_LOW = $20;
  1230. CURRLIMIT_MED = $40;
  1231. CURRLIMIT_HIGH = $60;
  1232. // Conversion Mode
  1233. CONMODEbm = $10;
  1234. // Free Running Mode Enable
  1235. FREERUNbm = $08;
  1236. // ADC_RESOLUTION
  1237. RESOLUTIONmask = $06;
  1238. RESOLUTION_12BIT = $00;
  1239. RESOLUTION_8BIT = $04;
  1240. RESOLUTION_LEFT12BIT = $06;
  1241. // ADC_REFSEL
  1242. REFSELmask = $70;
  1243. REFSEL_INT1V = $00;
  1244. REFSEL_INTVCC = $10;
  1245. REFSEL_AREFA = $20;
  1246. REFSEL_AREFB = $30;
  1247. REFSEL_INTVCC2 = $40;
  1248. // Bandgap enable
  1249. BANDGAPbm = $02;
  1250. // Temperature Reference Enable
  1251. TEMPREFbm = $01;
  1252. // ADC_SWEEP
  1253. SWEEPmask = $C0;
  1254. SWEEP_0 = $00;
  1255. SWEEP_01 = $40;
  1256. SWEEP_012 = $80;
  1257. SWEEP_0123 = $C0;
  1258. // ADC_EVSEL
  1259. EVSELmask = $38;
  1260. EVSEL_0123 = $00;
  1261. EVSEL_1234 = $08;
  1262. EVSEL_2345 = $10;
  1263. EVSEL_3456 = $18;
  1264. EVSEL_4567 = $20;
  1265. EVSEL_567 = $28;
  1266. EVSEL_67 = $30;
  1267. EVSEL_7 = $38;
  1268. // ADC_EVACT
  1269. EVACTmask = $07;
  1270. EVACT_NONE = $00;
  1271. EVACT_CH0 = $01;
  1272. EVACT_CH01 = $02;
  1273. EVACT_CH012 = $03;
  1274. EVACT_CH0123 = $04;
  1275. EVACT_SWEEP = $05;
  1276. EVACT_SYNCSWEEP = $06;
  1277. // ADC_PRESCALER
  1278. PRESCALERmask = $07;
  1279. PRESCALER_DIV4 = $00;
  1280. PRESCALER_DIV8 = $01;
  1281. PRESCALER_DIV16 = $02;
  1282. PRESCALER_DIV32 = $03;
  1283. PRESCALER_DIV64 = $04;
  1284. PRESCALER_DIV128 = $05;
  1285. PRESCALER_DIV256 = $06;
  1286. PRESCALER_DIV512 = $07;
  1287. // Channel 3 Interrupt Flag
  1288. CH3IFbm = $08;
  1289. // Channel 2 Interrupt Flag
  1290. CH2IFbm = $04;
  1291. // Channel 1 Interrupt Flag
  1292. CH1IFbm = $02;
  1293. // Channel 0 Interrupt Flag
  1294. CH0IFbm = $01;
  1295. end;
  1296. TDAC = object //Digital-to-Analog Converter
  1297. CTRLA: byte; //Control Register A
  1298. CTRLB: byte; //Control Register B
  1299. CTRLC: byte; //Control Register C
  1300. EVCTRL: byte; //Event Input Control
  1301. Reserved4: byte;
  1302. STATUS: byte; //Status
  1303. Reserved6: byte;
  1304. Reserved7: byte;
  1305. CH0GAINCAL: byte; //Gain Calibration
  1306. CH0OFFSETCAL: byte; //Offset Calibration
  1307. CH1GAINCAL: byte; //Gain Calibration
  1308. CH1OFFSETCAL: byte; //Offset Calibration
  1309. Reserved12: byte;
  1310. Reserved13: byte;
  1311. Reserved14: byte;
  1312. Reserved15: byte;
  1313. Reserved16: byte;
  1314. Reserved17: byte;
  1315. Reserved18: byte;
  1316. Reserved19: byte;
  1317. Reserved20: byte;
  1318. Reserved21: byte;
  1319. Reserved22: byte;
  1320. Reserved23: byte;
  1321. CH0DATA: word; //Channel 0 Data
  1322. CH1DATA: word; //Channel 1 Data
  1323. const
  1324. // Internal Output Enable
  1325. IDOENbm = $10;
  1326. // Channel 1 Output Enable
  1327. CH1ENbm = $08;
  1328. // Channel 0 Output Enable
  1329. CH0ENbm = $04;
  1330. // Low Power Mode
  1331. LPMODEbm = $02;
  1332. // Enable
  1333. ENABLEbm = $01;
  1334. // DAC_CHSEL
  1335. CHSELmask = $60;
  1336. CHSEL_SINGLE = $00;
  1337. CHSEL_SINGLE1 = $20;
  1338. CHSEL_DUAL = $40;
  1339. // Channel 1 Event Trig Enable
  1340. CH1TRIGbm = $02;
  1341. // Channel 0 Event Trig Enable
  1342. CH0TRIGbm = $01;
  1343. // DAC_REFSEL
  1344. REFSELmask = $18;
  1345. REFSEL_INT1V = $00;
  1346. REFSEL_AVCC = $08;
  1347. REFSEL_AREFA = $10;
  1348. REFSEL_AREFB = $18;
  1349. // Left-adjust Result
  1350. LEFTADJbm = $01;
  1351. // Separate Event Channel Input for Channel 1
  1352. EVSPLITbm = $08;
  1353. // DAC_EVSEL
  1354. EVSELmask = $07;
  1355. EVSEL_0 = $00;
  1356. EVSEL_1 = $01;
  1357. EVSEL_2 = $02;
  1358. EVSEL_3 = $03;
  1359. EVSEL_4 = $04;
  1360. EVSEL_5 = $05;
  1361. EVSEL_6 = $06;
  1362. EVSEL_7 = $07;
  1363. // Channel 1 Data Register Empty
  1364. CH1DREbm = $02;
  1365. // Channel 0 Data Register Empty
  1366. CH0DREbm = $01;
  1367. // Gain Calibration
  1368. CH0GAINCAL0bm = $01;
  1369. CH0GAINCAL1bm = $02;
  1370. CH0GAINCAL2bm = $04;
  1371. CH0GAINCAL3bm = $08;
  1372. CH0GAINCAL4bm = $10;
  1373. CH0GAINCAL5bm = $20;
  1374. CH0GAINCAL6bm = $40;
  1375. // Offset Calibration
  1376. CH0OFFSETCAL0bm = $01;
  1377. CH0OFFSETCAL1bm = $02;
  1378. CH0OFFSETCAL2bm = $04;
  1379. CH0OFFSETCAL3bm = $08;
  1380. CH0OFFSETCAL4bm = $10;
  1381. CH0OFFSETCAL5bm = $20;
  1382. CH0OFFSETCAL6bm = $40;
  1383. // Gain Calibration
  1384. CH1GAINCAL0bm = $01;
  1385. CH1GAINCAL1bm = $02;
  1386. CH1GAINCAL2bm = $04;
  1387. CH1GAINCAL3bm = $08;
  1388. CH1GAINCAL4bm = $10;
  1389. CH1GAINCAL5bm = $20;
  1390. CH1GAINCAL6bm = $40;
  1391. // Offset Calibration
  1392. CH1OFFSETCAL0bm = $01;
  1393. CH1OFFSETCAL1bm = $02;
  1394. CH1OFFSETCAL2bm = $04;
  1395. CH1OFFSETCAL3bm = $08;
  1396. CH1OFFSETCAL4bm = $10;
  1397. CH1OFFSETCAL5bm = $20;
  1398. CH1OFFSETCAL6bm = $40;
  1399. end;
  1400. TAC = object //Analog Comparator
  1401. AC0CTRL: byte; //Analog Comparator 0 Control
  1402. AC1CTRL: byte; //Analog Comparator 1 Control
  1403. AC0MUXCTRL: byte; //Analog Comparator 0 MUX Control
  1404. AC1MUXCTRL: byte; //Analog Comparator 1 MUX Control
  1405. CTRLA: byte; //Control Register A
  1406. CTRLB: byte; //Control Register B
  1407. WINCTRL: byte; //Window Mode Control
  1408. STATUS: byte; //Status
  1409. const
  1410. // AC_INTMODE
  1411. INTMODEmask = $C0;
  1412. INTMODE_BOTHEDGES = $00;
  1413. INTMODE_FALLING = $80;
  1414. INTMODE_RISING = $C0;
  1415. // AC_INTLVL
  1416. INTLVLmask = $30;
  1417. INTLVL_OFF = $00;
  1418. INTLVL_LO = $10;
  1419. INTLVL_MED = $20;
  1420. INTLVL_HI = $30;
  1421. // High-speed Mode
  1422. HSMODEbm = $08;
  1423. // AC_HYSMODE
  1424. HYSMODEmask = $06;
  1425. HYSMODE_NO = $00;
  1426. HYSMODE_SMALL = $02;
  1427. HYSMODE_LARGE = $04;
  1428. // Enable
  1429. ENABLEbm = $01;
  1430. // AC_MUXPOS
  1431. MUXPOSmask = $38;
  1432. MUXPOS_PIN0 = $00;
  1433. MUXPOS_PIN1 = $08;
  1434. MUXPOS_PIN2 = $10;
  1435. MUXPOS_PIN3 = $18;
  1436. MUXPOS_PIN4 = $20;
  1437. MUXPOS_PIN5 = $28;
  1438. MUXPOS_PIN6 = $30;
  1439. MUXPOS_DAC = $38;
  1440. // AC_MUXNEG
  1441. MUXNEGmask = $07;
  1442. MUXNEG_PIN0 = $00;
  1443. MUXNEG_PIN1 = $01;
  1444. MUXNEG_PIN3 = $02;
  1445. MUXNEG_PIN5 = $03;
  1446. MUXNEG_PIN7 = $04;
  1447. MUXNEG_DAC = $05;
  1448. MUXNEG_BANDGAP = $06;
  1449. MUXNEG_SCALER = $07;
  1450. // Analog Comparator 1 Output Enable
  1451. AC1OUTbm = $02;
  1452. // Analog Comparator 0 Output Enable
  1453. AC0OUTbm = $01;
  1454. // VCC Voltage Scaler Factor
  1455. SCALEFAC0bm = $01;
  1456. SCALEFAC1bm = $02;
  1457. SCALEFAC2bm = $04;
  1458. SCALEFAC3bm = $08;
  1459. SCALEFAC4bm = $10;
  1460. SCALEFAC5bm = $20;
  1461. // Window Mode Enable
  1462. WENbm = $10;
  1463. // AC_WINTMODE
  1464. WINTMODEmask = $0C;
  1465. WINTMODE_ABOVE = $00;
  1466. WINTMODE_INSIDE = $04;
  1467. WINTMODE_BELOW = $08;
  1468. WINTMODE_OUTSIDE = $0C;
  1469. // AC_WINTLVL
  1470. WINTLVLmask = $03;
  1471. WINTLVL_OFF = $00;
  1472. WINTLVL_LO = $01;
  1473. WINTLVL_MED = $02;
  1474. WINTLVL_HI = $03;
  1475. // AC_WSTATE
  1476. WSTATEmask = $C0;
  1477. WSTATE_ABOVE = $00;
  1478. WSTATE_INSIDE = $40;
  1479. WSTATE_BELOW = $80;
  1480. // Analog Comparator 1 State
  1481. AC1STATEbm = $20;
  1482. // Analog Comparator 0 State
  1483. AC0STATEbm = $10;
  1484. // Window Mode Interrupt Flag
  1485. WIFbm = $04;
  1486. // Analog Comparator 1 Interrupt Flag
  1487. AC1IFbm = $02;
  1488. // Analog Comparator 0 Interrupt Flag
  1489. AC0IFbm = $01;
  1490. end;
  1491. TRTC = object //Real-Time Counter
  1492. CTRL: byte; //Control Register
  1493. STATUS: byte; //Status Register
  1494. INTCTRL: byte; //Interrupt Control Register
  1495. INTFLAGS: byte; //Interrupt Flags
  1496. TEMP: byte; //Temporary register
  1497. Reserved5: byte;
  1498. Reserved6: byte;
  1499. Reserved7: byte;
  1500. CNT: word; //Count Register
  1501. PER: word; //Period Register
  1502. COMP: word; //Compare Register
  1503. const
  1504. // RTC_PRESCALER
  1505. PRESCALERmask = $07;
  1506. PRESCALER_OFF = $00;
  1507. PRESCALER_DIV1 = $01;
  1508. PRESCALER_DIV2 = $02;
  1509. PRESCALER_DIV8 = $03;
  1510. PRESCALER_DIV16 = $04;
  1511. PRESCALER_DIV64 = $05;
  1512. PRESCALER_DIV256 = $06;
  1513. PRESCALER_DIV1024 = $07;
  1514. // Synchronization Busy Flag
  1515. SYNCBUSYbm = $01;
  1516. // RTC_COMPINTLVL
  1517. COMPINTLVLmask = $0C;
  1518. COMPINTLVL_OFF = $00;
  1519. COMPINTLVL_LO = $04;
  1520. COMPINTLVL_MED = $08;
  1521. COMPINTLVL_HI = $0C;
  1522. // RTC_OVFINTLVL
  1523. OVFINTLVLmask = $03;
  1524. OVFINTLVL_OFF = $00;
  1525. OVFINTLVL_LO = $01;
  1526. OVFINTLVL_MED = $02;
  1527. OVFINTLVL_HI = $03;
  1528. // Compare Match Interrupt Flag
  1529. COMPIFbm = $02;
  1530. // Overflow Interrupt Flag
  1531. OVFIFbm = $01;
  1532. end;
  1533. TTWI_MASTER = object //
  1534. CTRLA: byte; //Control Register A
  1535. CTRLB: byte; //Control Register B
  1536. CTRLC: byte; //Control Register C
  1537. STATUS: byte; //Status Register
  1538. BAUD: byte; //Baud Rate Control Register
  1539. ADDR: byte; //Address Register
  1540. DATA: byte; //Data Register
  1541. const
  1542. // INTLVL
  1543. INTLVLmask = $C0;
  1544. INTLVLOFF = $00;
  1545. INTLVLLO = $40;
  1546. INTLVLMED = $80;
  1547. INTLVLHI = $C0;
  1548. // Read Interrupt Enable
  1549. RIENbm = $20;
  1550. // Write Interrupt Enable
  1551. WIENbm = $10;
  1552. // Enable TWI Master
  1553. ENABLEbm = $08;
  1554. // TIMEOUT
  1555. TIMEOUTmask = $0C;
  1556. TIMEOUTDISABLED = $00;
  1557. TIMEOUT50US = $04;
  1558. TIMEOUT100US = $08;
  1559. TIMEOUT200US = $0C;
  1560. // Quick Command Enable
  1561. QCENbm = $02;
  1562. // Smart Mode Enable
  1563. SMENbm = $01;
  1564. // Acknowledge Action
  1565. ACKACTbm = $04;
  1566. // CMD
  1567. CMDmask = $03;
  1568. CMDNOACT = $00;
  1569. CMDREPSTART = $01;
  1570. CMDRECVTRANS = $02;
  1571. CMDSTOP = $03;
  1572. // Read Interrupt Flag
  1573. RIFbm = $80;
  1574. // Write Interrupt Flag
  1575. WIFbm = $40;
  1576. // Clock Hold
  1577. CLKHOLDbm = $20;
  1578. // Received Acknowledge
  1579. RXACKbm = $10;
  1580. // Arbitration Lost
  1581. ARBLOSTbm = $08;
  1582. // Bus Error
  1583. BUSERRbm = $04;
  1584. // BUSSTATE
  1585. BUSSTATEmask = $03;
  1586. BUSSTATEUNKNOWN = $00;
  1587. BUSSTATEIDLE = $01;
  1588. BUSSTATEOWNER = $02;
  1589. BUSSTATEBUSY = $03;
  1590. end;
  1591. TTWI_SLAVE = object //
  1592. CTRLA: byte; //Control Register A
  1593. CTRLB: byte; //Control Register B
  1594. STATUS: byte; //Status Register
  1595. ADDR: byte; //Address Register
  1596. DATA: byte; //Data Register
  1597. ADDRMASK: byte; //Address Mask Register
  1598. const
  1599. // INTLVL
  1600. INTLVLmask = $C0;
  1601. INTLVLOFF = $00;
  1602. INTLVLLO = $40;
  1603. INTLVLMED = $80;
  1604. INTLVLHI = $C0;
  1605. // Data Interrupt Enable
  1606. DIENbm = $20;
  1607. // Address/Stop Interrupt Enable
  1608. APIENbm = $10;
  1609. // Enable TWI Slave
  1610. ENABLEbm = $08;
  1611. // Stop Interrupt Enable
  1612. PIENbm = $04;
  1613. // Promiscuous Mode Enable
  1614. PMENbm = $02;
  1615. // Smart Mode Enable
  1616. SMENbm = $01;
  1617. // Acknowledge Action
  1618. ACKACTbm = $04;
  1619. // CMD
  1620. CMDmask = $03;
  1621. CMDNOACT = $00;
  1622. CMDCOMPTRANS = $02;
  1623. CMDRESPONSE = $03;
  1624. // Data Interrupt Flag
  1625. DIFbm = $80;
  1626. // Address/Stop Interrupt Flag
  1627. APIFbm = $40;
  1628. // Clock Hold
  1629. CLKHOLDbm = $20;
  1630. // Received Acknowledge
  1631. RXACKbm = $10;
  1632. // Collision
  1633. COLLbm = $08;
  1634. // Bus Error
  1635. BUSERRbm = $04;
  1636. // Read/Write Direction
  1637. DIRbm = $02;
  1638. // Slave Address or Stop
  1639. APbm = $01;
  1640. // Address Mask
  1641. ADDRMASK0bm = $02;
  1642. ADDRMASK1bm = $04;
  1643. ADDRMASK2bm = $08;
  1644. ADDRMASK3bm = $10;
  1645. ADDRMASK4bm = $20;
  1646. ADDRMASK5bm = $40;
  1647. ADDRMASK6bm = $80;
  1648. // Address Enable
  1649. ADDRENbm = $01;
  1650. end;
  1651. TTWI = object //Two-Wire Interface
  1652. CTRL: byte; //TWI Common Control Register
  1653. MASTER: TTWI_MASTER; //TWI master module
  1654. SLAVE: TTWI_SLAVE; //TWI slave module
  1655. const
  1656. // TWI_SDAHOLD
  1657. SDAHOLDmask = $06;
  1658. SDAHOLD_OFF = $00;
  1659. SDAHOLD_50NS = $02;
  1660. SDAHOLD_300NS = $04;
  1661. SDAHOLD_400NS = $06;
  1662. // External Driver Interface Enable
  1663. EDIENbm = $01;
  1664. end;
  1665. TUSB_EP = object //USB Endpoint
  1666. STATUS: byte; //Endpoint Status
  1667. CTRL: byte; //Endpoint Control
  1668. CNT: word; //USB Endpoint Counter
  1669. DATAPTR: word; //Data Pointer
  1670. AUXDATA: word; //Auxiliary Data
  1671. const
  1672. // Endpoint Stall Flag
  1673. STALLFbm = $80;
  1674. // CRC Error Flag
  1675. CRCbm = $80;
  1676. // Underflow Endpoint FLag
  1677. UNFbm = $40;
  1678. // Overflow Endpoint Flag for Output Endpoints
  1679. OVFbm = $40;
  1680. // Transaction Complete 0 Flag
  1681. TRNCOMPL0bm = $20;
  1682. // Transaction Complete 1 Flag
  1683. TRNCOMPL1bm = $10;
  1684. // SETUP Transaction Complete Flag
  1685. SETUPbm = $10;
  1686. // Bank Select
  1687. BANKbm = $08;
  1688. // Data Buffer 1 Not Acknowledge
  1689. BUSNACK1bm = $04;
  1690. // Data Buffer 0 Not Acknowledge
  1691. BUSNACK0bm = $02;
  1692. // Data Toggle
  1693. TOGGLEbm = $01;
  1694. // TYPE
  1695. TYPEmask = $C0;
  1696. TYPEDISABLE = $00;
  1697. TYPECONTROL = $40;
  1698. TYPEBULK = $80;
  1699. TYPEISOCHRONOUS = $C0;
  1700. // Multi Packet Transfer Enable
  1701. MULTIPKTbm = $20;
  1702. // Ping-Pong Enable
  1703. PINGPONGbm = $10;
  1704. // Interrupt Disable
  1705. INTDSBLbm = $08;
  1706. // Data Stall
  1707. STALLbm = $04;
  1708. // BUFSIZE
  1709. BUFSIZEmask = $07;
  1710. BUFSIZE8 = $00;
  1711. BUFSIZE16 = $01;
  1712. BUFSIZE32 = $02;
  1713. BUFSIZE64 = $03;
  1714. BUFSIZE128 = $04;
  1715. BUFSIZE256 = $05;
  1716. BUFSIZE512 = $06;
  1717. BUFSIZE1023 = $07;
  1718. end;
  1719. TUSB = object //Universal Serial Bus
  1720. CTRLA: byte; //Control Register A
  1721. CTRLB: byte; //Control Register B
  1722. STATUS: byte; //Status Register
  1723. ADDR: byte; //Address Register
  1724. FIFOWP: byte; //FIFO Write Pointer Register
  1725. FIFORP: byte; //FIFO Read Pointer Register
  1726. EPPTR: word; //Endpoint Configuration Table Pointer
  1727. INTCTRLA: byte; //Interrupt Control Register A
  1728. INTCTRLB: byte; //Interrupt Control Register B
  1729. INTFLAGSACLR: byte; //Clear Interrupt Flag Register A
  1730. INTFLAGSASET: byte; //Set Interrupt Flag Register A
  1731. INTFLAGSBCLR: byte; //Clear Interrupt Flag Register B
  1732. INTFLAGSBSET: byte; //Set Interrupt Flag Register B
  1733. Reserved14: byte;
  1734. Reserved15: byte;
  1735. Reserved16: byte;
  1736. Reserved17: byte;
  1737. Reserved18: byte;
  1738. Reserved19: byte;
  1739. Reserved20: byte;
  1740. Reserved21: byte;
  1741. Reserved22: byte;
  1742. Reserved23: byte;
  1743. Reserved24: byte;
  1744. Reserved25: byte;
  1745. Reserved26: byte;
  1746. Reserved27: byte;
  1747. Reserved28: byte;
  1748. Reserved29: byte;
  1749. Reserved30: byte;
  1750. Reserved31: byte;
  1751. Reserved32: byte;
  1752. Reserved33: byte;
  1753. Reserved34: byte;
  1754. Reserved35: byte;
  1755. Reserved36: byte;
  1756. Reserved37: byte;
  1757. Reserved38: byte;
  1758. Reserved39: byte;
  1759. Reserved40: byte;
  1760. Reserved41: byte;
  1761. Reserved42: byte;
  1762. Reserved43: byte;
  1763. Reserved44: byte;
  1764. Reserved45: byte;
  1765. Reserved46: byte;
  1766. Reserved47: byte;
  1767. Reserved48: byte;
  1768. Reserved49: byte;
  1769. Reserved50: byte;
  1770. Reserved51: byte;
  1771. Reserved52: byte;
  1772. Reserved53: byte;
  1773. Reserved54: byte;
  1774. Reserved55: byte;
  1775. Reserved56: byte;
  1776. Reserved57: byte;
  1777. CAL0: byte; //Calibration Byte 0
  1778. CAL1: byte; //Calibration Byte 1
  1779. const
  1780. // USB Enable
  1781. ENABLEbm = $80;
  1782. // Speed Select
  1783. SPEEDbm = $40;
  1784. // USB FIFO Enable
  1785. FIFOENbm = $20;
  1786. // Store Frame Number Enable
  1787. STFRNUMbm = $10;
  1788. // Maximum Endpoint Addresses
  1789. MAXEP0bm = $01;
  1790. MAXEP1bm = $02;
  1791. MAXEP2bm = $04;
  1792. MAXEP3bm = $08;
  1793. // Pull during Reset
  1794. PULLRSTbm = $10;
  1795. // Remote Wake-up
  1796. RWAKEUPbm = $04;
  1797. // Global NACK
  1798. GNACKbm = $02;
  1799. // Attach
  1800. ATTACHbm = $01;
  1801. // Upstream Resume
  1802. URESUMEbm = $08;
  1803. // Resume
  1804. RESUMEbm = $04;
  1805. // Bus Suspended
  1806. SUSPENDbm = $02;
  1807. // Bus Reset
  1808. BUSRSTbm = $01;
  1809. // Device Address
  1810. ADDR0bm = $01;
  1811. ADDR1bm = $02;
  1812. ADDR2bm = $04;
  1813. ADDR3bm = $08;
  1814. ADDR4bm = $10;
  1815. ADDR5bm = $20;
  1816. ADDR6bm = $40;
  1817. // FIFO Write Pointer
  1818. FIFOWP0bm = $01;
  1819. FIFOWP1bm = $02;
  1820. FIFOWP2bm = $04;
  1821. FIFOWP3bm = $08;
  1822. FIFOWP4bm = $10;
  1823. // FIFO Read Pointer
  1824. FIFORP0bm = $01;
  1825. FIFORP1bm = $02;
  1826. FIFORP2bm = $04;
  1827. FIFORP3bm = $08;
  1828. FIFORP4bm = $10;
  1829. // Start Of Frame Interrupt Enable
  1830. SOFIEbm = $80;
  1831. // Bus Event Interrupt Enable
  1832. BUSEVIEbm = $40;
  1833. // Bus Error Interrupt Enable
  1834. BUSERRIEbm = $20;
  1835. // STALL Interrupt Enable
  1836. STALLIEbm = $10;
  1837. // USB_INTLVL
  1838. INTLVLmask = $03;
  1839. INTLVL_OFF = $00;
  1840. INTLVL_LO = $01;
  1841. INTLVL_MED = $02;
  1842. INTLVL_HI = $03;
  1843. // Transaction Complete Interrupt Enable
  1844. TRNIEbm = $02;
  1845. // SETUP Transaction Complete Interrupt Enable
  1846. SETUPIEbm = $01;
  1847. // Start Of Frame Interrupt Flag
  1848. SOFIFbm = $80;
  1849. // Suspend Interrupt Flag
  1850. SUSPENDIFbm = $40;
  1851. // Resume Interrupt Flag
  1852. RESUMEIFbm = $20;
  1853. // Reset Interrupt Flag
  1854. RSTIFbm = $10;
  1855. // Isochronous CRC Error Interrupt Flag
  1856. CRCIFbm = $08;
  1857. // Underflow Interrupt Flag
  1858. UNFIFbm = $04;
  1859. // Overflow Interrupt Flag
  1860. OVFIFbm = $02;
  1861. // STALL Interrupt Flag
  1862. STALLIFbm = $01;
  1863. // Transaction Complete Interrupt Flag
  1864. TRNIFbm = $02;
  1865. // SETUP Transaction Complete Interrupt Flag
  1866. SETUPIFbm = $01;
  1867. end;
  1868. TUSB_EP_TABLE = object //USB Endpoint Table
  1869. EP0OUT: TUSB_EP; //Endpoint 0
  1870. EP0IN: TUSB_EP; //Endpoint 0
  1871. EP1OUT: TUSB_EP; //Endpoint 1
  1872. EP1IN: TUSB_EP; //Endpoint 1
  1873. EP2OUT: TUSB_EP; //Endpoint 2
  1874. EP2IN: TUSB_EP; //Endpoint 2
  1875. EP3OUT: TUSB_EP; //Endpoint 3
  1876. EP3IN: TUSB_EP; //Endpoint 3
  1877. EP4OUT: TUSB_EP; //Endpoint 4
  1878. EP4IN: TUSB_EP; //Endpoint 4
  1879. EP5OUT: TUSB_EP; //Endpoint 5
  1880. EP5IN: TUSB_EP; //Endpoint 5
  1881. EP6OUT: TUSB_EP; //Endpoint 6
  1882. EP6IN: TUSB_EP; //Endpoint 6
  1883. EP7OUT: TUSB_EP; //Endpoint 7
  1884. EP7IN: TUSB_EP; //Endpoint 7
  1885. EP8OUT: TUSB_EP; //Endpoint 8
  1886. EP8IN: TUSB_EP; //Endpoint 8
  1887. EP9OUT: TUSB_EP; //Endpoint 9
  1888. EP9IN: TUSB_EP; //Endpoint 9
  1889. EP10OUT: TUSB_EP; //Endpoint 10
  1890. EP10IN: TUSB_EP; //Endpoint 10
  1891. EP11OUT: TUSB_EP; //Endpoint 11
  1892. EP11IN: TUSB_EP; //Endpoint 11
  1893. EP12OUT: TUSB_EP; //Endpoint 12
  1894. EP12IN: TUSB_EP; //Endpoint 12
  1895. EP13OUT: TUSB_EP; //Endpoint 13
  1896. EP13IN: TUSB_EP; //Endpoint 13
  1897. EP14OUT: TUSB_EP; //Endpoint 14
  1898. EP14IN: TUSB_EP; //Endpoint 14
  1899. EP15OUT: TUSB_EP; //Endpoint 15
  1900. EP15IN: TUSB_EP; //Endpoint 15
  1901. Reserved256: byte;
  1902. Reserved257: byte;
  1903. Reserved258: byte;
  1904. Reserved259: byte;
  1905. Reserved260: byte;
  1906. Reserved261: byte;
  1907. Reserved262: byte;
  1908. Reserved263: byte;
  1909. Reserved264: byte;
  1910. Reserved265: byte;
  1911. Reserved266: byte;
  1912. Reserved267: byte;
  1913. Reserved268: byte;
  1914. Reserved269: byte;
  1915. Reserved270: byte;
  1916. Reserved271: byte;
  1917. FRAMENUML: byte; //Frame Number Low Byte
  1918. FRAMENUMH: byte; //Frame Number High Byte
  1919. end;
  1920. TPORT = object //I/O Ports
  1921. DIR: byte; //I/O Port Data Direction
  1922. DIRSET: byte; //I/O Port Data Direction Set
  1923. DIRCLR: byte; //I/O Port Data Direction Clear
  1924. DIRTGL: byte; //I/O Port Data Direction Toggle
  1925. OUT_: byte; //I/O Port Output
  1926. OUTSET: byte; //I/O Port Output Set
  1927. OUTCLR: byte; //I/O Port Output Clear
  1928. OUTTGL: byte; //I/O Port Output Toggle
  1929. IN_: byte; //I/O port Input
  1930. INTCTRL: byte; //Interrupt Control Register
  1931. INT0MASK: byte; //Port Interrupt 0 Mask
  1932. INT1MASK: byte; //Port Interrupt 1 Mask
  1933. INTFLAGS: byte; //Interrupt Flag Register
  1934. Reserved13: byte;
  1935. REMAP: byte; //I/O Port Pin Remap Register
  1936. Reserved15: byte;
  1937. PIN0CTRL: byte; //Pin 0 Control Register
  1938. PIN1CTRL: byte; //Pin 1 Control Register
  1939. PIN2CTRL: byte; //Pin 2 Control Register
  1940. PIN3CTRL: byte; //Pin 3 Control Register
  1941. PIN4CTRL: byte; //Pin 4 Control Register
  1942. PIN5CTRL: byte; //Pin 5 Control Register
  1943. PIN6CTRL: byte; //Pin 6 Control Register
  1944. PIN7CTRL: byte; //Pin 7 Control Register
  1945. const
  1946. // PORT_INT1LVL
  1947. INT1LVLmask = $0C;
  1948. INT1LVL_OFF = $00;
  1949. INT1LVL_LO = $04;
  1950. INT1LVL_MED = $08;
  1951. INT1LVL_HI = $0C;
  1952. // PORT_INT0LVL
  1953. INT0LVLmask = $03;
  1954. INT0LVL_OFF = $00;
  1955. INT0LVL_LO = $01;
  1956. INT0LVL_MED = $02;
  1957. INT0LVL_HI = $03;
  1958. // Port Interrupt 1 Flag
  1959. INT1IFbm = $02;
  1960. // Port Interrupt 0 Flag
  1961. INT0IFbm = $01;
  1962. // SPI
  1963. SPIbm = $20;
  1964. // USART0
  1965. USART0bm = $10;
  1966. // Timer/Counter 0 Output Compare D
  1967. TC0Dbm = $08;
  1968. // Timer/Counter 0 Output Compare C
  1969. TC0Cbm = $04;
  1970. // Timer/Counter 0 Output Compare B
  1971. TC0Bbm = $02;
  1972. // Timer/Counter 0 Output Compare A
  1973. TC0Abm = $01;
  1974. // Slew Rate Enable
  1975. SRLENbm = $80;
  1976. // Inverted I/O Enable
  1977. INVENbm = $40;
  1978. // PORT_OPC
  1979. OPCmask = $38;
  1980. OPC_TOTEM = $00;
  1981. OPC_BUSKEEPER = $08;
  1982. OPC_PULLDOWN = $10;
  1983. OPC_PULLUP = $18;
  1984. OPC_WIREDOR = $20;
  1985. OPC_WIREDAND = $28;
  1986. OPC_WIREDORPULL = $30;
  1987. OPC_WIREDANDPULL = $38;
  1988. // PORT_ISC
  1989. ISCmask = $07;
  1990. ISC_BOTHEDGES = $00;
  1991. ISC_RISING = $01;
  1992. ISC_FALLING = $02;
  1993. ISC_LEVEL = $03;
  1994. ISC_INPUT_DISABLE = $07;
  1995. end;
  1996. TTC0 = object //16-bit Timer/Counter 0
  1997. CTRLA: byte; //Control Register A
  1998. CTRLB: byte; //Control Register B
  1999. CTRLC: byte; //Control register C
  2000. CTRLD: byte; //Control Register D
  2001. CTRLE: byte; //Control Register E
  2002. Reserved5: byte;
  2003. INTCTRLA: byte; //Interrupt Control Register A
  2004. INTCTRLB: byte; //Interrupt Control Register B
  2005. CTRLFCLR: byte; //Control Register F Clear
  2006. CTRLFSET: byte; //Control Register F Set
  2007. CTRLGCLR: byte; //Control Register G Clear
  2008. CTRLGSET: byte; //Control Register G Set
  2009. INTFLAGS: byte; //Interrupt Flag Register
  2010. Reserved13: byte;
  2011. Reserved14: byte;
  2012. TEMP: byte; //Temporary Register For 16-bit Access
  2013. Reserved16: byte;
  2014. Reserved17: byte;
  2015. Reserved18: byte;
  2016. Reserved19: byte;
  2017. Reserved20: byte;
  2018. Reserved21: byte;
  2019. Reserved22: byte;
  2020. Reserved23: byte;
  2021. Reserved24: byte;
  2022. Reserved25: byte;
  2023. Reserved26: byte;
  2024. Reserved27: byte;
  2025. Reserved28: byte;
  2026. Reserved29: byte;
  2027. Reserved30: byte;
  2028. Reserved31: byte;
  2029. CNT: word; //Count
  2030. Reserved34: byte;
  2031. Reserved35: byte;
  2032. Reserved36: byte;
  2033. Reserved37: byte;
  2034. PER: word; //Period
  2035. CCA: word; //Compare or Capture A
  2036. CCB: word; //Compare or Capture B
  2037. CCC: word; //Compare or Capture C
  2038. CCD: word; //Compare or Capture D
  2039. Reserved48: byte;
  2040. Reserved49: byte;
  2041. Reserved50: byte;
  2042. Reserved51: byte;
  2043. Reserved52: byte;
  2044. Reserved53: byte;
  2045. PERBUF: word; //Period Buffer
  2046. CCABUF: word; //Compare Or Capture A Buffer
  2047. CCBBUF: word; //Compare Or Capture B Buffer
  2048. CCCBUF: word; //Compare Or Capture C Buffer
  2049. CCDBUF: word; //Compare Or Capture D Buffer
  2050. const
  2051. // TC_CLKSEL
  2052. CLKSELmask = $0F;
  2053. CLKSEL_OFF = $00;
  2054. CLKSEL_DIV1 = $01;
  2055. CLKSEL_DIV2 = $02;
  2056. CLKSEL_DIV4 = $03;
  2057. CLKSEL_DIV8 = $04;
  2058. CLKSEL_DIV64 = $05;
  2059. CLKSEL_DIV256 = $06;
  2060. CLKSEL_DIV1024 = $07;
  2061. CLKSEL_EVCH0 = $08;
  2062. CLKSEL_EVCH1 = $09;
  2063. CLKSEL_EVCH2 = $0A;
  2064. CLKSEL_EVCH3 = $0B;
  2065. CLKSEL_EVCH4 = $0C;
  2066. CLKSEL_EVCH5 = $0D;
  2067. CLKSEL_EVCH6 = $0E;
  2068. CLKSEL_EVCH7 = $0F;
  2069. // Compare or Capture D Enable
  2070. CCDENbm = $80;
  2071. // Compare or Capture C Enable
  2072. CCCENbm = $40;
  2073. // Compare or Capture B Enable
  2074. CCBENbm = $20;
  2075. // Compare or Capture A Enable
  2076. CCAENbm = $10;
  2077. // TC_WGMODE
  2078. WGMODEmask = $07;
  2079. WGMODE_NORMAL = $00;
  2080. WGMODE_FRQ = $01;
  2081. WGMODE_SINGLESLOPE = $03;
  2082. WGMODE_SS = $03;
  2083. WGMODE_DSTOP = $05;
  2084. WGMODE_DS_T = $05;
  2085. WGMODE_DSBOTH = $06;
  2086. WGMODE_DS_TB = $06;
  2087. WGMODE_DSBOTTOM = $07;
  2088. WGMODE_DS_B = $07;
  2089. // Compare D Output Value
  2090. CMPDbm = $08;
  2091. // Compare C Output Value
  2092. CMPCbm = $04;
  2093. // Compare B Output Value
  2094. CMPBbm = $02;
  2095. // Compare A Output Value
  2096. CMPAbm = $01;
  2097. // TC_EVACT
  2098. EVACTmask = $E0;
  2099. EVACT_OFF = $00;
  2100. EVACT_CAPT = $20;
  2101. EVACT_UPDOWN = $40;
  2102. EVACT_QDEC = $60;
  2103. EVACT_RESTART = $80;
  2104. EVACT_FRQ = $A0;
  2105. EVACT_PW = $C0;
  2106. // Event Delay
  2107. EVDLYbm = $10;
  2108. // TC_EVSEL
  2109. EVSELmask = $0F;
  2110. EVSEL_OFF = $00;
  2111. EVSEL_CH0 = $08;
  2112. EVSEL_CH1 = $09;
  2113. EVSEL_CH2 = $0A;
  2114. EVSEL_CH3 = $0B;
  2115. EVSEL_CH4 = $0C;
  2116. EVSEL_CH5 = $0D;
  2117. EVSEL_CH6 = $0E;
  2118. EVSEL_CH7 = $0F;
  2119. // TC_BYTEM
  2120. BYTEMmask = $03;
  2121. BYTEM_NORMAL = $00;
  2122. BYTEM_BYTEMODE = $01;
  2123. BYTEM_SPLITMODE = $02;
  2124. // TC_ERRINTLVL
  2125. ERRINTLVLmask = $0C;
  2126. ERRINTLVL_OFF = $00;
  2127. ERRINTLVL_LO = $04;
  2128. ERRINTLVL_MED = $08;
  2129. ERRINTLVL_HI = $0C;
  2130. // TC_OVFINTLVL
  2131. OVFINTLVLmask = $03;
  2132. OVFINTLVL_OFF = $00;
  2133. OVFINTLVL_LO = $01;
  2134. OVFINTLVL_MED = $02;
  2135. OVFINTLVL_HI = $03;
  2136. // TC_CCDINTLVL
  2137. CCDINTLVLmask = $C0;
  2138. CCDINTLVL_OFF = $00;
  2139. CCDINTLVL_LO = $40;
  2140. CCDINTLVL_MED = $80;
  2141. CCDINTLVL_HI = $C0;
  2142. // TC_CCCINTLVL
  2143. CCCINTLVLmask = $30;
  2144. CCCINTLVL_OFF = $00;
  2145. CCCINTLVL_LO = $10;
  2146. CCCINTLVL_MED = $20;
  2147. CCCINTLVL_HI = $30;
  2148. // TC_CCBINTLVL
  2149. CCBINTLVLmask = $0C;
  2150. CCBINTLVL_OFF = $00;
  2151. CCBINTLVL_LO = $04;
  2152. CCBINTLVL_MED = $08;
  2153. CCBINTLVL_HI = $0C;
  2154. // TC_CCAINTLVL
  2155. CCAINTLVLmask = $03;
  2156. CCAINTLVL_OFF = $00;
  2157. CCAINTLVL_LO = $01;
  2158. CCAINTLVL_MED = $02;
  2159. CCAINTLVL_HI = $03;
  2160. // Command
  2161. CMD0bm = $04;
  2162. CMD1bm = $08;
  2163. // Lock Update
  2164. LUPDbm = $02;
  2165. // Direction
  2166. DIRbm = $01;
  2167. // Compare or Capture D Buffer Valid
  2168. CCDBVbm = $10;
  2169. // Compare or Capture C Buffer Valid
  2170. CCCBVbm = $08;
  2171. // Compare or Capture B Buffer Valid
  2172. CCBBVbm = $04;
  2173. // Compare or Capture A Buffer Valid
  2174. CCABVbm = $02;
  2175. // Period Buffer Valid
  2176. PERBVbm = $01;
  2177. // Compare or Capture D Interrupt Flag
  2178. CCDIFbm = $80;
  2179. // Compare or Capture C Interrupt Flag
  2180. CCCIFbm = $40;
  2181. // Compare or Capture B Interrupt Flag
  2182. CCBIFbm = $20;
  2183. // Compare or Capture A Interrupt Flag
  2184. CCAIFbm = $10;
  2185. // Error Interrupt Flag
  2186. ERRIFbm = $02;
  2187. // Overflow Interrupt Flag
  2188. OVFIFbm = $01;
  2189. end;
  2190. TTC1 = object //16-bit Timer/Counter 1
  2191. CTRLA: byte; //Control Register A
  2192. CTRLB: byte; //Control Register B
  2193. CTRLC: byte; //Control register C
  2194. CTRLD: byte; //Control Register D
  2195. CTRLE: byte; //Control Register E
  2196. Reserved5: byte;
  2197. INTCTRLA: byte; //Interrupt Control Register A
  2198. INTCTRLB: byte; //Interrupt Control Register B
  2199. CTRLFCLR: byte; //Control Register F Clear
  2200. CTRLFSET: byte; //Control Register F Set
  2201. CTRLGCLR: byte; //Control Register G Clear
  2202. CTRLGSET: byte; //Control Register G Set
  2203. INTFLAGS: byte; //Interrupt Flag Register
  2204. Reserved13: byte;
  2205. Reserved14: byte;
  2206. TEMP: byte; //Temporary Register For 16-bit Access
  2207. Reserved16: byte;
  2208. Reserved17: byte;
  2209. Reserved18: byte;
  2210. Reserved19: byte;
  2211. Reserved20: byte;
  2212. Reserved21: byte;
  2213. Reserved22: byte;
  2214. Reserved23: byte;
  2215. Reserved24: byte;
  2216. Reserved25: byte;
  2217. Reserved26: byte;
  2218. Reserved27: byte;
  2219. Reserved28: byte;
  2220. Reserved29: byte;
  2221. Reserved30: byte;
  2222. Reserved31: byte;
  2223. CNT: word; //Count
  2224. Reserved34: byte;
  2225. Reserved35: byte;
  2226. Reserved36: byte;
  2227. Reserved37: byte;
  2228. PER: word; //Period
  2229. CCA: word; //Compare or Capture A
  2230. CCB: word; //Compare or Capture B
  2231. Reserved44: byte;
  2232. Reserved45: byte;
  2233. Reserved46: byte;
  2234. Reserved47: byte;
  2235. Reserved48: byte;
  2236. Reserved49: byte;
  2237. Reserved50: byte;
  2238. Reserved51: byte;
  2239. Reserved52: byte;
  2240. Reserved53: byte;
  2241. PERBUF: word; //Period Buffer
  2242. CCABUF: word; //Compare Or Capture A Buffer
  2243. CCBBUF: word; //Compare Or Capture B Buffer
  2244. const
  2245. // TC_CLKSEL
  2246. CLKSELmask = $0F;
  2247. CLKSEL_OFF = $00;
  2248. CLKSEL_DIV1 = $01;
  2249. CLKSEL_DIV2 = $02;
  2250. CLKSEL_DIV4 = $03;
  2251. CLKSEL_DIV8 = $04;
  2252. CLKSEL_DIV64 = $05;
  2253. CLKSEL_DIV256 = $06;
  2254. CLKSEL_DIV1024 = $07;
  2255. CLKSEL_EVCH0 = $08;
  2256. CLKSEL_EVCH1 = $09;
  2257. CLKSEL_EVCH2 = $0A;
  2258. CLKSEL_EVCH3 = $0B;
  2259. CLKSEL_EVCH4 = $0C;
  2260. CLKSEL_EVCH5 = $0D;
  2261. CLKSEL_EVCH6 = $0E;
  2262. CLKSEL_EVCH7 = $0F;
  2263. // Compare or Capture B Enable
  2264. CCBENbm = $20;
  2265. // Compare or Capture A Enable
  2266. CCAENbm = $10;
  2267. // TC_WGMODE
  2268. WGMODEmask = $07;
  2269. WGMODE_NORMAL = $00;
  2270. WGMODE_FRQ = $01;
  2271. WGMODE_SINGLESLOPE = $03;
  2272. WGMODE_SS = $03;
  2273. WGMODE_DSTOP = $05;
  2274. WGMODE_DS_T = $05;
  2275. WGMODE_DSBOTH = $06;
  2276. WGMODE_DS_TB = $06;
  2277. WGMODE_DSBOTTOM = $07;
  2278. WGMODE_DS_B = $07;
  2279. // Compare B Output Value
  2280. CMPBbm = $02;
  2281. // Compare A Output Value
  2282. CMPAbm = $01;
  2283. // TC_EVACT
  2284. EVACTmask = $E0;
  2285. EVACT_OFF = $00;
  2286. EVACT_CAPT = $20;
  2287. EVACT_UPDOWN = $40;
  2288. EVACT_QDEC = $60;
  2289. EVACT_RESTART = $80;
  2290. EVACT_FRQ = $A0;
  2291. EVACT_PW = $C0;
  2292. // Event Delay
  2293. EVDLYbm = $10;
  2294. // TC_EVSEL
  2295. EVSELmask = $0F;
  2296. EVSEL_OFF = $00;
  2297. EVSEL_CH0 = $08;
  2298. EVSEL_CH1 = $09;
  2299. EVSEL_CH2 = $0A;
  2300. EVSEL_CH3 = $0B;
  2301. EVSEL_CH4 = $0C;
  2302. EVSEL_CH5 = $0D;
  2303. EVSEL_CH6 = $0E;
  2304. EVSEL_CH7 = $0F;
  2305. // Byte Mode
  2306. BYTEMbm = $01;
  2307. // TC_ERRINTLVL
  2308. ERRINTLVLmask = $0C;
  2309. ERRINTLVL_OFF = $00;
  2310. ERRINTLVL_LO = $04;
  2311. ERRINTLVL_MED = $08;
  2312. ERRINTLVL_HI = $0C;
  2313. // TC_OVFINTLVL
  2314. OVFINTLVLmask = $03;
  2315. OVFINTLVL_OFF = $00;
  2316. OVFINTLVL_LO = $01;
  2317. OVFINTLVL_MED = $02;
  2318. OVFINTLVL_HI = $03;
  2319. // TC_CCBINTLVL
  2320. CCBINTLVLmask = $0C;
  2321. CCBINTLVL_OFF = $00;
  2322. CCBINTLVL_LO = $04;
  2323. CCBINTLVL_MED = $08;
  2324. CCBINTLVL_HI = $0C;
  2325. // TC_CCAINTLVL
  2326. CCAINTLVLmask = $03;
  2327. CCAINTLVL_OFF = $00;
  2328. CCAINTLVL_LO = $01;
  2329. CCAINTLVL_MED = $02;
  2330. CCAINTLVL_HI = $03;
  2331. // Command
  2332. CMD0bm = $04;
  2333. CMD1bm = $08;
  2334. // Lock Update
  2335. LUPDbm = $02;
  2336. // Direction
  2337. DIRbm = $01;
  2338. // Compare or Capture B Buffer Valid
  2339. CCBBVbm = $04;
  2340. // Compare or Capture A Buffer Valid
  2341. CCABVbm = $02;
  2342. // Period Buffer Valid
  2343. PERBVbm = $01;
  2344. // Compare or Capture B Interrupt Flag
  2345. CCBIFbm = $20;
  2346. // Compare or Capture A Interrupt Flag
  2347. CCAIFbm = $10;
  2348. // Error Interrupt Flag
  2349. ERRIFbm = $02;
  2350. // Overflow Interrupt Flag
  2351. OVFIFbm = $01;
  2352. end;
  2353. TTC2 = object //16-bit Timer/Counter type 2
  2354. CTRLA: byte; //Control Register A
  2355. CTRLB: byte; //Control Register B
  2356. CTRLC: byte; //Control register C
  2357. Reserved3: byte;
  2358. CTRLE: byte; //Control Register E
  2359. Reserved5: byte;
  2360. INTCTRLA: byte; //Interrupt Control Register A
  2361. INTCTRLB: byte; //Interrupt Control Register B
  2362. Reserved8: byte;
  2363. CTRLF: byte; //Control Register F
  2364. Reserved10: byte;
  2365. Reserved11: byte;
  2366. INTFLAGS: byte; //Interrupt Flag Register
  2367. Reserved13: byte;
  2368. Reserved14: byte;
  2369. Reserved15: byte;
  2370. Reserved16: byte;
  2371. Reserved17: byte;
  2372. Reserved18: byte;
  2373. Reserved19: byte;
  2374. Reserved20: byte;
  2375. Reserved21: byte;
  2376. Reserved22: byte;
  2377. Reserved23: byte;
  2378. Reserved24: byte;
  2379. Reserved25: byte;
  2380. Reserved26: byte;
  2381. Reserved27: byte;
  2382. Reserved28: byte;
  2383. Reserved29: byte;
  2384. Reserved30: byte;
  2385. Reserved31: byte;
  2386. LCNT: byte; //Low Byte Count
  2387. HCNT: byte; //High Byte Count
  2388. Reserved34: byte;
  2389. Reserved35: byte;
  2390. Reserved36: byte;
  2391. Reserved37: byte;
  2392. LPER: byte; //Low Byte Period
  2393. HPER: byte; //High Byte Period
  2394. LCMPA: byte; //Low Byte Compare A
  2395. HCMPA: byte; //High Byte Compare A
  2396. LCMPB: byte; //Low Byte Compare B
  2397. HCMPB: byte; //High Byte Compare B
  2398. LCMPC: byte; //Low Byte Compare C
  2399. HCMPC: byte; //High Byte Compare C
  2400. LCMPD: byte; //Low Byte Compare D
  2401. HCMPD: byte; //High Byte Compare D
  2402. const
  2403. // TC2_CLKSEL
  2404. CLKSELmask = $0F;
  2405. CLKSEL_OFF = $00;
  2406. CLKSEL_DIV1 = $01;
  2407. CLKSEL_DIV2 = $02;
  2408. CLKSEL_DIV4 = $03;
  2409. CLKSEL_DIV8 = $04;
  2410. CLKSEL_DIV64 = $05;
  2411. CLKSEL_DIV256 = $06;
  2412. CLKSEL_DIV1024 = $07;
  2413. CLKSEL_EVCH0 = $08;
  2414. CLKSEL_EVCH1 = $09;
  2415. CLKSEL_EVCH2 = $0A;
  2416. CLKSEL_EVCH3 = $0B;
  2417. CLKSEL_EVCH4 = $0C;
  2418. CLKSEL_EVCH5 = $0D;
  2419. CLKSEL_EVCH6 = $0E;
  2420. CLKSEL_EVCH7 = $0F;
  2421. // High Byte Compare D Enable
  2422. HCMPDENbm = $80;
  2423. // High Byte Compare C Enable
  2424. HCMPCENbm = $40;
  2425. // High Byte Compare B Enable
  2426. HCMPBENbm = $20;
  2427. // High Byte Compare A Enable
  2428. HCMPAENbm = $10;
  2429. // Low Byte Compare D Enable
  2430. LCMPDENbm = $08;
  2431. // Low Byte Compare C Enable
  2432. LCMPCENbm = $04;
  2433. // Low Byte Compare B Enable
  2434. LCMPBENbm = $02;
  2435. // Low Byte Compare A Enable
  2436. LCMPAENbm = $01;
  2437. // High Byte Compare D Output Value
  2438. HCMPDbm = $80;
  2439. // High Byte Compare C Output Value
  2440. HCMPCbm = $40;
  2441. // High Byte Compare B Output Value
  2442. HCMPBbm = $20;
  2443. // High Byte Compare A Output Value
  2444. HCMPAbm = $10;
  2445. // Low Byte Compare D Output Value
  2446. LCMPDbm = $08;
  2447. // Low Byte Compare C Output Value
  2448. LCMPCbm = $04;
  2449. // Low Byte Compare B Output Value
  2450. LCMPBbm = $02;
  2451. // Low Byte Compare A Output Value
  2452. LCMPAbm = $01;
  2453. // TC2_BYTEM
  2454. BYTEMmask = $03;
  2455. BYTEM_NORMAL = $00;
  2456. BYTEM_BYTEMODE = $01;
  2457. BYTEM_SPLITMODE = $02;
  2458. // TC2_HUNFINTLVL
  2459. HUNFINTLVLmask = $0C;
  2460. HUNFINTLVL_OFF = $00;
  2461. HUNFINTLVL_LO = $04;
  2462. HUNFINTLVL_MED = $08;
  2463. HUNFINTLVL_HI = $0C;
  2464. // TC2_LUNFINTLVL
  2465. LUNFINTLVLmask = $03;
  2466. LUNFINTLVL_OFF = $00;
  2467. LUNFINTLVL_LO = $01;
  2468. LUNFINTLVL_MED = $02;
  2469. LUNFINTLVL_HI = $03;
  2470. // TC2_LCMPDINTLVL
  2471. LCMPDINTLVLmask = $C0;
  2472. LCMPDINTLVL_OFF = $00;
  2473. LCMPDINTLVL_LO = $40;
  2474. LCMPDINTLVL_MED = $80;
  2475. LCMPDINTLVL_HI = $C0;
  2476. // TC2_LCMPCINTLVL
  2477. LCMPCINTLVLmask = $30;
  2478. LCMPCINTLVL_OFF = $00;
  2479. LCMPCINTLVL_LO = $10;
  2480. LCMPCINTLVL_MED = $20;
  2481. LCMPCINTLVL_HI = $30;
  2482. // TC2_LCMPBINTLVL
  2483. LCMPBINTLVLmask = $0C;
  2484. LCMPBINTLVL_OFF = $00;
  2485. LCMPBINTLVL_LO = $04;
  2486. LCMPBINTLVL_MED = $08;
  2487. LCMPBINTLVL_HI = $0C;
  2488. // TC2_LCMPAINTLVL
  2489. LCMPAINTLVLmask = $03;
  2490. LCMPAINTLVL_OFF = $00;
  2491. LCMPAINTLVL_LO = $01;
  2492. LCMPAINTLVL_MED = $02;
  2493. LCMPAINTLVL_HI = $03;
  2494. // TC2_CMD
  2495. CMDmask = $0C;
  2496. CMD_NONE = $00;
  2497. CMD_RESTART = $08;
  2498. CMD_RESET = $0C;
  2499. // TC2_CMDEN
  2500. CMDENmask = $03;
  2501. CMDEN_LOW = $01;
  2502. CMDEN_HIGH = $02;
  2503. CMDEN_BOTH = $03;
  2504. // Low Byte Compare D Interrupt Flag
  2505. LCMPDIFbm = $80;
  2506. // Low Byte Compare C Interrupt Flag
  2507. LCMPCIFbm = $40;
  2508. // Low Byte Compare B Interrupt Flag
  2509. LCMPBIFbm = $20;
  2510. // Low Byte Compare A Interrupt Flag
  2511. LCMPAIFbm = $10;
  2512. // High Byte Underflow Interrupt Flag
  2513. HUNFIFbm = $02;
  2514. // Low Byte Underflow Interrupt Flag
  2515. LUNFIFbm = $01;
  2516. end;
  2517. TAWEX = object //Advanced Waveform Extension
  2518. CTRL: byte; //Control Register
  2519. Reserved1: byte;
  2520. FDEMASK: byte; //Fault Detection Event Mask
  2521. FDCTRL: byte; //Fault Detection Control Register
  2522. STATUS: byte; //Status Register
  2523. STATUSSET: byte; //Status Set Register
  2524. DTBOTH: byte; //Dead Time Both Sides
  2525. DTBOTHBUF: byte; //Dead Time Both Sides Buffer
  2526. DTLS: byte; //Dead Time Low Side
  2527. DTHS: byte; //Dead Time High Side
  2528. DTLSBUF: byte; //Dead Time Low Side Buffer
  2529. DTHSBUF: byte; //Dead Time High Side Buffer
  2530. OUTOVEN: byte; //Output Override Enable
  2531. const
  2532. // Pattern Generation Mode
  2533. PGMbm = $20;
  2534. // Common Waveform Channel Mode
  2535. CWCMbm = $10;
  2536. // Dead Time Insertion Compare Channel D Enable
  2537. DTICCDENbm = $08;
  2538. // Dead Time Insertion Compare Channel C Enable
  2539. DTICCCENbm = $04;
  2540. // Dead Time Insertion Compare Channel B Enable
  2541. DTICCBENbm = $02;
  2542. // Dead Time Insertion Compare Channel A Enable
  2543. DTICCAENbm = $01;
  2544. // Fault Detect on Disable Break Disable
  2545. FDDBDbm = $10;
  2546. // Fault Detect Mode
  2547. FDMODEbm = $04;
  2548. // AWEX_FDACT
  2549. FDACTmask = $03;
  2550. FDACT_NONE = $00;
  2551. FDACT_CLEAROE = $01;
  2552. FDACT_CLEARDIR = $03;
  2553. // Fault Detect Flag
  2554. FDFbm = $04;
  2555. // Dead Time High Side Buffer Valid
  2556. DTHSBUFVbm = $02;
  2557. // Dead Time Low Side Buffer Valid
  2558. DTLSBUFVbm = $01;
  2559. end;
  2560. THIRES = object //High-Resolution Extension
  2561. CTRLA: byte; //Control Register
  2562. const
  2563. // High Resolution Plus
  2564. HRPLUSbm = $04;
  2565. // HIRES_HREN
  2566. HRENmask = $03;
  2567. HREN_NONE = $00;
  2568. HREN_TC0 = $01;
  2569. HREN_TC1 = $02;
  2570. HREN_BOTH = $03;
  2571. end;
  2572. TUSART = object //Universal Synchronous/Asynchronous Receiver/Transmitter
  2573. DATA: byte; //Data Register
  2574. STATUS: byte; //Status Register
  2575. Reserved2: byte;
  2576. CTRLA: byte; //Control Register A
  2577. CTRLB: byte; //Control Register B
  2578. CTRLC: byte; //Control Register C
  2579. BAUDCTRLA: byte; //Baud Rate Control Register A
  2580. BAUDCTRLB: byte; //Baud Rate Control Register B
  2581. const
  2582. // Receive Interrupt Flag
  2583. RXCIFbm = $80;
  2584. // Transmit Interrupt Flag
  2585. TXCIFbm = $40;
  2586. // Data Register Empty Flag
  2587. DREIFbm = $20;
  2588. // Frame Error
  2589. FERRbm = $10;
  2590. // Buffer Overflow
  2591. BUFOVFbm = $08;
  2592. // Parity Error
  2593. PERRbm = $04;
  2594. // Receive Bit 8
  2595. RXB8bm = $01;
  2596. // USART_RXCINTLVL
  2597. RXCINTLVLmask = $30;
  2598. RXCINTLVL_OFF = $00;
  2599. RXCINTLVL_LO = $10;
  2600. RXCINTLVL_MED = $20;
  2601. RXCINTLVL_HI = $30;
  2602. // USART_TXCINTLVL
  2603. TXCINTLVLmask = $0C;
  2604. TXCINTLVL_OFF = $00;
  2605. TXCINTLVL_LO = $04;
  2606. TXCINTLVL_MED = $08;
  2607. TXCINTLVL_HI = $0C;
  2608. // USART_DREINTLVL
  2609. DREINTLVLmask = $03;
  2610. DREINTLVL_OFF = $00;
  2611. DREINTLVL_LO = $01;
  2612. DREINTLVL_MED = $02;
  2613. DREINTLVL_HI = $03;
  2614. // Receiver Enable
  2615. RXENbm = $10;
  2616. // Transmitter Enable
  2617. TXENbm = $08;
  2618. // Double transmission speed
  2619. CLK2Xbm = $04;
  2620. // Multi-processor Communication Mode
  2621. MPCMbm = $02;
  2622. // Transmit bit 8
  2623. TXB8bm = $01;
  2624. // USART_CMODE
  2625. CMODEmask = $C0;
  2626. CMODE_ASYNCHRONOUS = $00;
  2627. CMODE_SYNCHRONOUS = $40;
  2628. CMODE_IRDA = $80;
  2629. CMODE_MSPI = $C0;
  2630. // USART_PMODE
  2631. PMODEmask = $30;
  2632. PMODE_DISABLED = $00;
  2633. PMODE_EVEN = $20;
  2634. PMODE_ODD = $30;
  2635. // Stop Bit Mode
  2636. SBMODEbm = $08;
  2637. // USART_CHSIZE
  2638. CHSIZEmask = $07;
  2639. CHSIZE_5BIT = $00;
  2640. CHSIZE_6BIT = $01;
  2641. CHSIZE_7BIT = $02;
  2642. CHSIZE_8BIT = $03;
  2643. CHSIZE_9BIT = $07;
  2644. // Baud Rate Scale
  2645. BSCALE0bm = $10;
  2646. BSCALE1bm = $20;
  2647. BSCALE2bm = $40;
  2648. BSCALE3bm = $80;
  2649. end;
  2650. TSPI = object //Serial Peripheral Interface
  2651. CTRL: byte; //Control Register
  2652. INTCTRL: byte; //Interrupt Control Register
  2653. STATUS: byte; //Status Register
  2654. DATA: byte; //Data Register
  2655. const
  2656. // Enable Double Speed
  2657. CLK2Xbm = $80;
  2658. // Enable Module
  2659. ENABLEbm = $40;
  2660. // Data Order Setting
  2661. DORDbm = $20;
  2662. // Master Operation Enable
  2663. MASTERbm = $10;
  2664. // SPI_MODE
  2665. MODEmask = $0C;
  2666. MODE_0 = $00;
  2667. MODE_1 = $04;
  2668. MODE_2 = $08;
  2669. MODE_3 = $0C;
  2670. // SPI_PRESCALER
  2671. PRESCALERmask = $03;
  2672. PRESCALER_DIV4 = $00;
  2673. PRESCALER_DIV16 = $01;
  2674. PRESCALER_DIV64 = $02;
  2675. PRESCALER_DIV128 = $03;
  2676. // SPI_INTLVL
  2677. INTLVLmask = $03;
  2678. INTLVL_OFF = $00;
  2679. INTLVL_LO = $01;
  2680. INTLVL_MED = $02;
  2681. INTLVL_HI = $03;
  2682. // Interrupt Flag
  2683. IFbm = $80;
  2684. // Write Collision
  2685. WRCOLbm = $40;
  2686. end;
  2687. TIRCOM = object //IR Communication Module
  2688. CTRL: byte; //Control Register
  2689. TXPLCTRL: byte; //IrDA Transmitter Pulse Length Control Register
  2690. RXPLCTRL: byte; //IrDA Receiver Pulse Length Control Register
  2691. const
  2692. // IRDA_EVSEL
  2693. EVSELmask = $0F;
  2694. EVSEL_OFF = $00;
  2695. EVSEL_0 = $08;
  2696. EVSEL_1 = $09;
  2697. EVSEL_2 = $0A;
  2698. EVSEL_3 = $0B;
  2699. EVSEL_4 = $0C;
  2700. EVSEL_5 = $0D;
  2701. EVSEL_6 = $0E;
  2702. EVSEL_7 = $0F;
  2703. end;
  2704. TNVM_FUSES = object //Fuses
  2705. FUSEBYTE0: byte; //JTAG User ID
  2706. FUSEBYTE1: byte; //Watchdog Configuration
  2707. FUSEBYTE2: byte; //Reset Configuration
  2708. Reserved3: byte;
  2709. FUSEBYTE4: byte; //Start-up Configuration
  2710. FUSEBYTE5: byte; //EESAVE and BOD Level
  2711. const
  2712. // WDWPER
  2713. WDWPERmask = $F0;
  2714. WDWPER_8CLK = $00;
  2715. WDWPER_16CLK = $10;
  2716. WDWPER_32CLK = $20;
  2717. WDWPER_64CLK = $30;
  2718. WDWPER_128CLK = $40;
  2719. WDWPER_256CLK = $50;
  2720. WDWPER_512CLK = $60;
  2721. WDWPER_1KCLK = $70;
  2722. WDWPER_2KCLK = $80;
  2723. WDWPER_4KCLK = $90;
  2724. WDWPER_8KCLK = $A0;
  2725. // WDPER
  2726. WDPERmask = $0F;
  2727. WDPER_8CLK = $00;
  2728. WDPER_16CLK = $01;
  2729. WDPER_32CLK = $02;
  2730. WDPER_64CLK = $03;
  2731. WDPER_128CLK = $04;
  2732. WDPER_256CLK = $05;
  2733. WDPER_512CLK = $06;
  2734. WDPER_1KCLK = $07;
  2735. WDPER_2KCLK = $08;
  2736. WDPER_4KCLK = $09;
  2737. WDPER_8KCLK = $0A;
  2738. // BOOTRST
  2739. BOOTRSTmask = $40;
  2740. BOOTRST_BOOTLDR = $00;
  2741. BOOTRST_APPLICATION = $40;
  2742. // TOSCSEL
  2743. TOSCSELmask = $20;
  2744. TOSCSEL_ALTERNATE = $00;
  2745. TOSCSEL_XTAL = $20;
  2746. // BODPD
  2747. BODPDmask = $03;
  2748. BODPD_SAMPLED = $01;
  2749. BODPD_CONTINUOUS = $02;
  2750. BODPD_DISABLED = $03;
  2751. // External Reset Disable
  2752. RSTDISBLbm = $10;
  2753. // STARTUPTIME
  2754. STARTUPTIMEmask = $0C;
  2755. STARTUPTIME0MS = $0C;
  2756. STARTUPTIME4MS = $04;
  2757. STARTUPTIME64MS = $00;
  2758. // Watchdog Timer Lock
  2759. WDLOCKbm = $02;
  2760. // JTAG Interface Enable
  2761. JTAGENbm = $01;
  2762. // BODACT
  2763. BODACTmask = $30;
  2764. BODACT_SAMPLED = $10;
  2765. BODACT_CONTINUOUS = $20;
  2766. BODACT_DISABLED = $30;
  2767. // Preserve EEPROM Through Chip Erase
  2768. EESAVEbm = $08;
  2769. // BODLEVEL
  2770. BODLEVELmask = $07;
  2771. BODLEVEL1V6 = $07;
  2772. BODLEVEL1V8 = $06;
  2773. BODLEVEL2V0 = $05;
  2774. BODLEVEL2V2 = $04;
  2775. BODLEVEL2V4 = $03;
  2776. BODLEVEL2V6 = $02;
  2777. BODLEVEL2V8 = $01;
  2778. BODLEVEL3V0 = $00;
  2779. end;
  2780. TNVM_LOCKBITS = object //Lock Bits
  2781. LOCKBITS: byte; //Lock Bits
  2782. const
  2783. // FUSE_BLBB
  2784. BLBBmask = $C0;
  2785. BLBB_RWLOCK = $00;
  2786. BLBB_RLOCK = $40;
  2787. BLBB_WLOCK = $80;
  2788. BLBB_NOLOCK = $C0;
  2789. // FUSE_BLBA
  2790. BLBAmask = $30;
  2791. BLBA_RWLOCK = $00;
  2792. BLBA_RLOCK = $10;
  2793. BLBA_WLOCK = $20;
  2794. BLBA_NOLOCK = $30;
  2795. // FUSE_BLBAT
  2796. BLBATmask = $0C;
  2797. BLBAT_RWLOCK = $00;
  2798. BLBAT_RLOCK = $04;
  2799. BLBAT_WLOCK = $08;
  2800. BLBAT_NOLOCK = $0C;
  2801. // FUSE_LB
  2802. LBmask = $03;
  2803. LB_RWLOCK = $00;
  2804. LB_WLOCK = $02;
  2805. LB_NOLOCK = $03;
  2806. end;
  2807. TNVM_PROD_SIGNATURES = object //Production Signatures
  2808. RCOSC2M: byte; //RCOSC 2 MHz Calibration Value B
  2809. RCOSC2MA: byte; //RCOSC 2 MHz Calibration Value A
  2810. RCOSC32K: byte; //RCOSC 32.768 kHz Calibration Value
  2811. RCOSC32M: byte; //RCOSC 32 MHz Calibration Value B
  2812. RCOSC32MA: byte; //RCOSC 32 MHz Calibration Value A
  2813. Reserved5: byte;
  2814. Reserved6: byte;
  2815. Reserved7: byte;
  2816. LOTNUM0: byte; //Lot Number Byte 0, ASCII
  2817. LOTNUM1: byte; //Lot Number Byte 1, ASCII
  2818. LOTNUM2: byte; //Lot Number Byte 2, ASCII
  2819. LOTNUM3: byte; //Lot Number Byte 3, ASCII
  2820. LOTNUM4: byte; //Lot Number Byte 4, ASCII
  2821. LOTNUM5: byte; //Lot Number Byte 5, ASCII
  2822. Reserved14: byte;
  2823. Reserved15: byte;
  2824. WAFNUM: byte; //Wafer Number
  2825. Reserved17: byte;
  2826. COORDX0: byte; //Wafer Coordinate X Byte 0
  2827. COORDX1: byte; //Wafer Coordinate X Byte 1
  2828. COORDY0: byte; //Wafer Coordinate Y Byte 0
  2829. COORDY1: byte; //Wafer Coordinate Y Byte 1
  2830. Reserved22: byte;
  2831. Reserved23: byte;
  2832. Reserved24: byte;
  2833. Reserved25: byte;
  2834. USBCAL0: byte; //USB Calibration Byte 0
  2835. USBCAL1: byte; //USB Calibration Byte 1
  2836. USBRCOSC: byte; //USB RCOSC Calibration Value B
  2837. USBRCOSCA: byte; //USB RCOSC Calibration Value A
  2838. Reserved30: byte;
  2839. Reserved31: byte;
  2840. ADCACAL0: byte; //ADCA Calibration Byte 0
  2841. ADCACAL1: byte; //ADCA Calibration Byte 1
  2842. Reserved34: byte;
  2843. Reserved35: byte;
  2844. ADCBCAL0: byte; //ADCB Calibration Byte 0
  2845. ADCBCAL1: byte; //ADCB Calibration Byte 1
  2846. Reserved38: byte;
  2847. Reserved39: byte;
  2848. Reserved40: byte;
  2849. Reserved41: byte;
  2850. Reserved42: byte;
  2851. Reserved43: byte;
  2852. Reserved44: byte;
  2853. Reserved45: byte;
  2854. TEMPSENSE0: byte; //Temperature Sensor Calibration Byte 0
  2855. TEMPSENSE1: byte; //Temperature Sensor Calibration Byte 1
  2856. DACA0OFFCAL: byte; //DACA0 Calibration Byte 0
  2857. DACA0GAINCAL: byte; //DACA0 Calibration Byte 1
  2858. DACB0OFFCAL: byte; //DACB0 Calibration Byte 0
  2859. DACB0GAINCAL: byte; //DACB0 Calibration Byte 1
  2860. DACA1OFFCAL: byte; //DACA1 Calibration Byte 0
  2861. DACA1GAINCAL: byte; //DACA1 Calibration Byte 1
  2862. DACB1OFFCAL: byte; //DACB1 Calibration Byte 0
  2863. DACB1GAINCAL: byte; //DACB1 Calibration Byte 1
  2864. end;
  2865. const
  2866. Pin0idx = 0; Pin0bm = 1;
  2867. Pin1idx = 1; Pin1bm = 2;
  2868. Pin2idx = 2; Pin2bm = 4;
  2869. Pin3idx = 3; Pin3bm = 8;
  2870. Pin4idx = 4; Pin4bm = 16;
  2871. Pin5idx = 5; Pin5bm = 32;
  2872. Pin6idx = 6; Pin6bm = 64;
  2873. Pin7idx = 7; Pin7bm = 128;
  2874. var
  2875. GPIO: TGPIO absolute $0000;
  2876. VPORT0: TVPORT absolute $0010;
  2877. VPORT1: TVPORT absolute $0014;
  2878. VPORT2: TVPORT absolute $0018;
  2879. VPORT3: TVPORT absolute $001C;
  2880. OCD: TOCD absolute $002E;
  2881. CPU: TCPU absolute $0030;
  2882. CLK: TCLK absolute $0040;
  2883. SLEEP: TSLEEP absolute $0048;
  2884. OSC: TOSC absolute $0050;
  2885. DFLLRC32M: TDFLL absolute $0060;
  2886. DFLLRC2M: TDFLL absolute $0068;
  2887. PR: TPR absolute $0070;
  2888. RST: TRST absolute $0078;
  2889. WDT: TWDT absolute $0080;
  2890. MCU: TMCU absolute $0090;
  2891. PMIC: TPMIC absolute $00A0;
  2892. PORTCFG: TPORTCFG absolute $00B0;
  2893. AES: TAES absolute $00C0;
  2894. CRC: TCRC absolute $00D0;
  2895. DMA: TDMA absolute $0100;
  2896. EVSYS: TEVSYS absolute $0180;
  2897. NVM: TNVM absolute $01C0;
  2898. ADCA: TADC absolute $0200;
  2899. DACB: TDAC absolute $0320;
  2900. ACA: TAC absolute $0380;
  2901. RTC: TRTC absolute $0400;
  2902. TWIC: TTWI absolute $0480;
  2903. TWIE: TTWI absolute $04A0;
  2904. USB: TUSB absolute $04C0;
  2905. PORTA: TPORT absolute $0600;
  2906. PORTB: TPORT absolute $0620;
  2907. PORTC: TPORT absolute $0640;
  2908. PORTD: TPORT absolute $0660;
  2909. PORTE: TPORT absolute $0680;
  2910. PORTR: TPORT absolute $07E0;
  2911. TCC0: TTC0 absolute $0800;
  2912. TCC2: TTC2 absolute $0800;
  2913. TCC1: TTC1 absolute $0840;
  2914. AWEXC: TAWEX absolute $0880;
  2915. HIRESC: THIRES absolute $0890;
  2916. USARTC0: TUSART absolute $08A0;
  2917. USARTC1: TUSART absolute $08B0;
  2918. SPIC: TSPI absolute $08C0;
  2919. IRCOM: TIRCOM absolute $08F8;
  2920. TCD0: TTC0 absolute $0900;
  2921. TCD2: TTC2 absolute $0900;
  2922. TCD1: TTC1 absolute $0940;
  2923. HIRESD: THIRES absolute $0990;
  2924. USARTD0: TUSART absolute $09A0;
  2925. USARTD1: TUSART absolute $09B0;
  2926. SPID: TSPI absolute $09C0;
  2927. TCE0: TTC0 absolute $0A00;
  2928. HIRESE: THIRES absolute $0A90;
  2929. USARTE0: TUSART absolute $0AA0;
  2930. implementation
  2931. {$i avrcommon.inc}
  2932. procedure OSC_OSCF_ISR; external name 'OSC_OSCF_ISR'; // Interrupt 1 Oscillator Failure Interrupt (NMI)
  2933. procedure PORTC_INT0_ISR; external name 'PORTC_INT0_ISR'; // Interrupt 2 External Interrupt 0
  2934. procedure PORTC_INT1_ISR; external name 'PORTC_INT1_ISR'; // Interrupt 3 External Interrupt 1
  2935. procedure PORTR_INT0_ISR; external name 'PORTR_INT0_ISR'; // Interrupt 4 External Interrupt 0
  2936. procedure PORTR_INT1_ISR; external name 'PORTR_INT1_ISR'; // Interrupt 5 External Interrupt 1
  2937. procedure DMA_CH0_ISR; external name 'DMA_CH0_ISR'; // Interrupt 6 Channel 0 Interrupt
  2938. procedure DMA_CH1_ISR; external name 'DMA_CH1_ISR'; // Interrupt 7 Channel 1 Interrupt
  2939. procedure DMA_CH2_ISR; external name 'DMA_CH2_ISR'; // Interrupt 8 Channel 2 Interrupt
  2940. procedure DMA_CH3_ISR; external name 'DMA_CH3_ISR'; // Interrupt 9 Channel 3 Interrupt
  2941. procedure RTC_OVF_ISR; external name 'RTC_OVF_ISR'; // Interrupt 10 Overflow Interrupt
  2942. procedure RTC_COMP_ISR; external name 'RTC_COMP_ISR'; // Interrupt 11 Compare Interrupt
  2943. procedure TWIC_TWIS_ISR; external name 'TWIC_TWIS_ISR'; // Interrupt 12 TWI Slave Interrupt
  2944. procedure TWIC_TWIM_ISR; external name 'TWIC_TWIM_ISR'; // Interrupt 13 TWI Master Interrupt
  2945. procedure TCC2_LUNF_ISR; external name 'TCC2_LUNF_ISR'; // Interrupt 14 Low Byte Underflow Interrupt
  2946. procedure TCC2_HUNF_ISR; external name 'TCC2_HUNF_ISR'; // Interrupt 15 High Byte Underflow Interrupt
  2947. procedure TCC2_LCMPA_ISR; external name 'TCC2_LCMPA_ISR'; // Interrupt 16 Low Byte Compare A Interrupt
  2948. procedure TCC2_LCMPB_ISR; external name 'TCC2_LCMPB_ISR'; // Interrupt 17 Low Byte Compare B Interrupt
  2949. procedure TCC2_LCMPC_ISR; external name 'TCC2_LCMPC_ISR'; // Interrupt 18 Low Byte Compare C Interrupt
  2950. procedure TCC2_LCMPD_ISR; external name 'TCC2_LCMPD_ISR'; // Interrupt 19 Low Byte Compare D Interrupt
  2951. procedure TCC1_OVF_ISR; external name 'TCC1_OVF_ISR'; // Interrupt 20 Overflow Interrupt
  2952. procedure TCC1_ERR_ISR; external name 'TCC1_ERR_ISR'; // Interrupt 21 Error Interrupt
  2953. procedure TCC1_CCA_ISR; external name 'TCC1_CCA_ISR'; // Interrupt 22 Compare or Capture A Interrupt
  2954. procedure TCC1_CCB_ISR; external name 'TCC1_CCB_ISR'; // Interrupt 23 Compare or Capture B Interrupt
  2955. procedure SPIC_INT_ISR; external name 'SPIC_INT_ISR'; // Interrupt 24 SPI Interrupt
  2956. procedure USARTC0_RXC_ISR; external name 'USARTC0_RXC_ISR'; // Interrupt 25 Reception Complete Interrupt
  2957. procedure USARTC0_DRE_ISR; external name 'USARTC0_DRE_ISR'; // Interrupt 26 Data Register Empty Interrupt
  2958. procedure USARTC0_TXC_ISR; external name 'USARTC0_TXC_ISR'; // Interrupt 27 Transmission Complete Interrupt
  2959. procedure USARTC1_RXC_ISR; external name 'USARTC1_RXC_ISR'; // Interrupt 28 Reception Complete Interrupt
  2960. procedure USARTC1_DRE_ISR; external name 'USARTC1_DRE_ISR'; // Interrupt 29 Data Register Empty Interrupt
  2961. procedure USARTC1_TXC_ISR; external name 'USARTC1_TXC_ISR'; // Interrupt 30 Transmission Complete Interrupt
  2962. procedure AES_INT_ISR; external name 'AES_INT_ISR'; // Interrupt 31 AES Interrupt
  2963. procedure NVM_EE_ISR; external name 'NVM_EE_ISR'; // Interrupt 32 EE Interrupt
  2964. procedure NVM_SPM_ISR; external name 'NVM_SPM_ISR'; // Interrupt 33 SPM Interrupt
  2965. procedure PORTB_INT0_ISR; external name 'PORTB_INT0_ISR'; // Interrupt 34 External Interrupt 0
  2966. procedure PORTB_INT1_ISR; external name 'PORTB_INT1_ISR'; // Interrupt 35 External Interrupt 1
  2967. procedure PORTE_INT0_ISR; external name 'PORTE_INT0_ISR'; // Interrupt 43 External Interrupt 0
  2968. procedure PORTE_INT1_ISR; external name 'PORTE_INT1_ISR'; // Interrupt 44 External Interrupt 1
  2969. procedure TWIE_TWIS_ISR; external name 'TWIE_TWIS_ISR'; // Interrupt 45 TWI Slave Interrupt
  2970. procedure TWIE_TWIM_ISR; external name 'TWIE_TWIM_ISR'; // Interrupt 46 TWI Master Interrupt
  2971. procedure TCE0_OVF_ISR; external name 'TCE0_OVF_ISR'; // Interrupt 47 Overflow Interrupt
  2972. procedure TCE0_ERR_ISR; external name 'TCE0_ERR_ISR'; // Interrupt 48 Error Interrupt
  2973. procedure TCE0_CCA_ISR; external name 'TCE0_CCA_ISR'; // Interrupt 49 Compare or Capture A Interrupt
  2974. procedure TCE0_CCB_ISR; external name 'TCE0_CCB_ISR'; // Interrupt 50 Compare or Capture B Interrupt
  2975. procedure TCE0_CCC_ISR; external name 'TCE0_CCC_ISR'; // Interrupt 51 Compare or Capture C Interrupt
  2976. procedure TCE0_CCD_ISR; external name 'TCE0_CCD_ISR'; // Interrupt 52 Compare or Capture D Interrupt
  2977. procedure USARTE0_RXC_ISR; external name 'USARTE0_RXC_ISR'; // Interrupt 58 Reception Complete Interrupt
  2978. procedure USARTE0_DRE_ISR; external name 'USARTE0_DRE_ISR'; // Interrupt 59 Data Register Empty Interrupt
  2979. procedure USARTE0_TXC_ISR; external name 'USARTE0_TXC_ISR'; // Interrupt 60 Transmission Complete Interrupt
  2980. procedure PORTD_INT0_ISR; external name 'PORTD_INT0_ISR'; // Interrupt 64 External Interrupt 0
  2981. procedure PORTD_INT1_ISR; external name 'PORTD_INT1_ISR'; // Interrupt 65 External Interrupt 1
  2982. procedure PORTA_INT0_ISR; external name 'PORTA_INT0_ISR'; // Interrupt 66 External Interrupt 0
  2983. procedure PORTA_INT1_ISR; external name 'PORTA_INT1_ISR'; // Interrupt 67 External Interrupt 1
  2984. procedure ACA_AC0_ISR; external name 'ACA_AC0_ISR'; // Interrupt 68 AC0 Interrupt
  2985. procedure ACA_AC1_ISR; external name 'ACA_AC1_ISR'; // Interrupt 69 AC1 Interrupt
  2986. procedure ACA_ACW_ISR; external name 'ACA_ACW_ISR'; // Interrupt 70 ACW Window Mode Interrupt
  2987. procedure ADCA_CH0_ISR; external name 'ADCA_CH0_ISR'; // Interrupt 71 Interrupt 0
  2988. procedure ADCA_CH1_ISR; external name 'ADCA_CH1_ISR'; // Interrupt 72 Interrupt 1
  2989. procedure ADCA_CH2_ISR; external name 'ADCA_CH2_ISR'; // Interrupt 73 Interrupt 2
  2990. procedure ADCA_CH3_ISR; external name 'ADCA_CH3_ISR'; // Interrupt 74 Interrupt 3
  2991. procedure TCD2_LUNF_ISR; external name 'TCD2_LUNF_ISR'; // Interrupt 77 Low Byte Underflow Interrupt
  2992. procedure TCD2_HUNF_ISR; external name 'TCD2_HUNF_ISR'; // Interrupt 78 High Byte Underflow Interrupt
  2993. procedure TCD2_LCMPA_ISR; external name 'TCD2_LCMPA_ISR'; // Interrupt 79 Low Byte Compare A Interrupt
  2994. procedure TCD2_LCMPB_ISR; external name 'TCD2_LCMPB_ISR'; // Interrupt 80 Low Byte Compare B Interrupt
  2995. procedure TCD2_LCMPC_ISR; external name 'TCD2_LCMPC_ISR'; // Interrupt 81 Low Byte Compare C Interrupt
  2996. procedure TCD2_LCMPD_ISR; external name 'TCD2_LCMPD_ISR'; // Interrupt 82 Low Byte Compare D Interrupt
  2997. procedure TCD1_OVF_ISR; external name 'TCD1_OVF_ISR'; // Interrupt 83 Overflow Interrupt
  2998. procedure TCD1_ERR_ISR; external name 'TCD1_ERR_ISR'; // Interrupt 84 Error Interrupt
  2999. procedure TCD1_CCA_ISR; external name 'TCD1_CCA_ISR'; // Interrupt 85 Compare or Capture A Interrupt
  3000. procedure TCD1_CCB_ISR; external name 'TCD1_CCB_ISR'; // Interrupt 86 Compare or Capture B Interrupt
  3001. procedure SPID_INT_ISR; external name 'SPID_INT_ISR'; // Interrupt 87 SPI Interrupt
  3002. procedure USARTD0_RXC_ISR; external name 'USARTD0_RXC_ISR'; // Interrupt 88 Reception Complete Interrupt
  3003. procedure USARTD0_DRE_ISR; external name 'USARTD0_DRE_ISR'; // Interrupt 89 Data Register Empty Interrupt
  3004. procedure USARTD0_TXC_ISR; external name 'USARTD0_TXC_ISR'; // Interrupt 90 Transmission Complete Interrupt
  3005. procedure USARTD1_RXC_ISR; external name 'USARTD1_RXC_ISR'; // Interrupt 91 Reception Complete Interrupt
  3006. procedure USARTD1_DRE_ISR; external name 'USARTD1_DRE_ISR'; // Interrupt 92 Data Register Empty Interrupt
  3007. procedure USARTD1_TXC_ISR; external name 'USARTD1_TXC_ISR'; // Interrupt 93 Transmission Complete Interrupt
  3008. procedure USB_BUSEVENT_ISR; external name 'USB_BUSEVENT_ISR'; // Interrupt 125 SOF, suspend, resume, reset bus event interrupts, crc, underflow, overflow and stall error interrupts
  3009. procedure USB_TRNCOMPL_ISR; external name 'USB_TRNCOMPL_ISR'; // Interrupt 126 Transaction complete interrupt
  3010. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  3011. asm
  3012. jmp __dtors_end
  3013. jmp OSC_OSCF_ISR
  3014. jmp PORTC_INT0_ISR
  3015. jmp PORTC_INT1_ISR
  3016. jmp PORTR_INT0_ISR
  3017. jmp PORTR_INT1_ISR
  3018. jmp DMA_CH0_ISR
  3019. jmp DMA_CH1_ISR
  3020. jmp DMA_CH2_ISR
  3021. jmp DMA_CH3_ISR
  3022. jmp RTC_OVF_ISR
  3023. jmp RTC_COMP_ISR
  3024. jmp TWIC_TWIS_ISR
  3025. jmp TWIC_TWIM_ISR
  3026. jmp TCC2_LUNF_ISR
  3027. jmp TCC2_HUNF_ISR
  3028. jmp TCC2_LCMPA_ISR
  3029. jmp TCC2_LCMPB_ISR
  3030. jmp TCC2_LCMPC_ISR
  3031. jmp TCC2_LCMPD_ISR
  3032. jmp TCC1_OVF_ISR
  3033. jmp TCC1_ERR_ISR
  3034. jmp TCC1_CCA_ISR
  3035. jmp TCC1_CCB_ISR
  3036. jmp SPIC_INT_ISR
  3037. jmp USARTC0_RXC_ISR
  3038. jmp USARTC0_DRE_ISR
  3039. jmp USARTC0_TXC_ISR
  3040. jmp USARTC1_RXC_ISR
  3041. jmp USARTC1_DRE_ISR
  3042. jmp USARTC1_TXC_ISR
  3043. jmp AES_INT_ISR
  3044. jmp NVM_EE_ISR
  3045. jmp NVM_SPM_ISR
  3046. jmp PORTB_INT0_ISR
  3047. jmp PORTB_INT1_ISR
  3048. jmp PORTE_INT0_ISR
  3049. jmp PORTE_INT1_ISR
  3050. jmp TWIE_TWIS_ISR
  3051. jmp TWIE_TWIM_ISR
  3052. jmp TCE0_OVF_ISR
  3053. jmp TCE0_ERR_ISR
  3054. jmp TCE0_CCA_ISR
  3055. jmp TCE0_CCB_ISR
  3056. jmp TCE0_CCC_ISR
  3057. jmp TCE0_CCD_ISR
  3058. jmp USARTE0_RXC_ISR
  3059. jmp USARTE0_DRE_ISR
  3060. jmp USARTE0_TXC_ISR
  3061. jmp PORTD_INT0_ISR
  3062. jmp PORTD_INT1_ISR
  3063. jmp PORTA_INT0_ISR
  3064. jmp PORTA_INT1_ISR
  3065. jmp ACA_AC0_ISR
  3066. jmp ACA_AC1_ISR
  3067. jmp ACA_ACW_ISR
  3068. jmp ADCA_CH0_ISR
  3069. jmp ADCA_CH1_ISR
  3070. jmp ADCA_CH2_ISR
  3071. jmp ADCA_CH3_ISR
  3072. jmp TCD2_LUNF_ISR
  3073. jmp TCD2_HUNF_ISR
  3074. jmp TCD2_LCMPA_ISR
  3075. jmp TCD2_LCMPB_ISR
  3076. jmp TCD2_LCMPC_ISR
  3077. jmp TCD2_LCMPD_ISR
  3078. jmp TCD1_OVF_ISR
  3079. jmp TCD1_ERR_ISR
  3080. jmp TCD1_CCA_ISR
  3081. jmp TCD1_CCB_ISR
  3082. jmp SPID_INT_ISR
  3083. jmp USARTD0_RXC_ISR
  3084. jmp USARTD0_DRE_ISR
  3085. jmp USARTD0_TXC_ISR
  3086. jmp USARTD1_RXC_ISR
  3087. jmp USARTD1_DRE_ISR
  3088. jmp USARTD1_TXC_ISR
  3089. jmp USB_BUSEVENT_ISR
  3090. jmp USB_TRNCOMPL_ISR
  3091. .weak OSC_OSCF_ISR
  3092. .weak PORTC_INT0_ISR
  3093. .weak PORTC_INT1_ISR
  3094. .weak PORTR_INT0_ISR
  3095. .weak PORTR_INT1_ISR
  3096. .weak DMA_CH0_ISR
  3097. .weak DMA_CH1_ISR
  3098. .weak DMA_CH2_ISR
  3099. .weak DMA_CH3_ISR
  3100. .weak RTC_OVF_ISR
  3101. .weak RTC_COMP_ISR
  3102. .weak TWIC_TWIS_ISR
  3103. .weak TWIC_TWIM_ISR
  3104. .weak TCC2_LUNF_ISR
  3105. .weak TCC2_HUNF_ISR
  3106. .weak TCC2_LCMPA_ISR
  3107. .weak TCC2_LCMPB_ISR
  3108. .weak TCC2_LCMPC_ISR
  3109. .weak TCC2_LCMPD_ISR
  3110. .weak TCC1_OVF_ISR
  3111. .weak TCC1_ERR_ISR
  3112. .weak TCC1_CCA_ISR
  3113. .weak TCC1_CCB_ISR
  3114. .weak SPIC_INT_ISR
  3115. .weak USARTC0_RXC_ISR
  3116. .weak USARTC0_DRE_ISR
  3117. .weak USARTC0_TXC_ISR
  3118. .weak USARTC1_RXC_ISR
  3119. .weak USARTC1_DRE_ISR
  3120. .weak USARTC1_TXC_ISR
  3121. .weak AES_INT_ISR
  3122. .weak NVM_EE_ISR
  3123. .weak NVM_SPM_ISR
  3124. .weak PORTB_INT0_ISR
  3125. .weak PORTB_INT1_ISR
  3126. .weak PORTE_INT0_ISR
  3127. .weak PORTE_INT1_ISR
  3128. .weak TWIE_TWIS_ISR
  3129. .weak TWIE_TWIM_ISR
  3130. .weak TCE0_OVF_ISR
  3131. .weak TCE0_ERR_ISR
  3132. .weak TCE0_CCA_ISR
  3133. .weak TCE0_CCB_ISR
  3134. .weak TCE0_CCC_ISR
  3135. .weak TCE0_CCD_ISR
  3136. .weak USARTE0_RXC_ISR
  3137. .weak USARTE0_DRE_ISR
  3138. .weak USARTE0_TXC_ISR
  3139. .weak PORTD_INT0_ISR
  3140. .weak PORTD_INT1_ISR
  3141. .weak PORTA_INT0_ISR
  3142. .weak PORTA_INT1_ISR
  3143. .weak ACA_AC0_ISR
  3144. .weak ACA_AC1_ISR
  3145. .weak ACA_ACW_ISR
  3146. .weak ADCA_CH0_ISR
  3147. .weak ADCA_CH1_ISR
  3148. .weak ADCA_CH2_ISR
  3149. .weak ADCA_CH3_ISR
  3150. .weak TCD2_LUNF_ISR
  3151. .weak TCD2_HUNF_ISR
  3152. .weak TCD2_LCMPA_ISR
  3153. .weak TCD2_LCMPB_ISR
  3154. .weak TCD2_LCMPC_ISR
  3155. .weak TCD2_LCMPD_ISR
  3156. .weak TCD1_OVF_ISR
  3157. .weak TCD1_ERR_ISR
  3158. .weak TCD1_CCA_ISR
  3159. .weak TCD1_CCB_ISR
  3160. .weak SPID_INT_ISR
  3161. .weak USARTD0_RXC_ISR
  3162. .weak USARTD0_DRE_ISR
  3163. .weak USARTD0_TXC_ISR
  3164. .weak USARTD1_RXC_ISR
  3165. .weak USARTD1_DRE_ISR
  3166. .weak USARTD1_TXC_ISR
  3167. .weak USB_BUSEVENT_ISR
  3168. .weak USB_TRNCOMPL_ISR
  3169. .set OSC_OSCF_ISR, Default_IRQ_handler
  3170. .set PORTC_INT0_ISR, Default_IRQ_handler
  3171. .set PORTC_INT1_ISR, Default_IRQ_handler
  3172. .set PORTR_INT0_ISR, Default_IRQ_handler
  3173. .set PORTR_INT1_ISR, Default_IRQ_handler
  3174. .set DMA_CH0_ISR, Default_IRQ_handler
  3175. .set DMA_CH1_ISR, Default_IRQ_handler
  3176. .set DMA_CH2_ISR, Default_IRQ_handler
  3177. .set DMA_CH3_ISR, Default_IRQ_handler
  3178. .set RTC_OVF_ISR, Default_IRQ_handler
  3179. .set RTC_COMP_ISR, Default_IRQ_handler
  3180. .set TWIC_TWIS_ISR, Default_IRQ_handler
  3181. .set TWIC_TWIM_ISR, Default_IRQ_handler
  3182. .set TCC2_LUNF_ISR, Default_IRQ_handler
  3183. .set TCC2_HUNF_ISR, Default_IRQ_handler
  3184. .set TCC2_LCMPA_ISR, Default_IRQ_handler
  3185. .set TCC2_LCMPB_ISR, Default_IRQ_handler
  3186. .set TCC2_LCMPC_ISR, Default_IRQ_handler
  3187. .set TCC2_LCMPD_ISR, Default_IRQ_handler
  3188. .set TCC1_OVF_ISR, Default_IRQ_handler
  3189. .set TCC1_ERR_ISR, Default_IRQ_handler
  3190. .set TCC1_CCA_ISR, Default_IRQ_handler
  3191. .set TCC1_CCB_ISR, Default_IRQ_handler
  3192. .set SPIC_INT_ISR, Default_IRQ_handler
  3193. .set USARTC0_RXC_ISR, Default_IRQ_handler
  3194. .set USARTC0_DRE_ISR, Default_IRQ_handler
  3195. .set USARTC0_TXC_ISR, Default_IRQ_handler
  3196. .set USARTC1_RXC_ISR, Default_IRQ_handler
  3197. .set USARTC1_DRE_ISR, Default_IRQ_handler
  3198. .set USARTC1_TXC_ISR, Default_IRQ_handler
  3199. .set AES_INT_ISR, Default_IRQ_handler
  3200. .set NVM_EE_ISR, Default_IRQ_handler
  3201. .set NVM_SPM_ISR, Default_IRQ_handler
  3202. .set PORTB_INT0_ISR, Default_IRQ_handler
  3203. .set PORTB_INT1_ISR, Default_IRQ_handler
  3204. .set PORTE_INT0_ISR, Default_IRQ_handler
  3205. .set PORTE_INT1_ISR, Default_IRQ_handler
  3206. .set TWIE_TWIS_ISR, Default_IRQ_handler
  3207. .set TWIE_TWIM_ISR, Default_IRQ_handler
  3208. .set TCE0_OVF_ISR, Default_IRQ_handler
  3209. .set TCE0_ERR_ISR, Default_IRQ_handler
  3210. .set TCE0_CCA_ISR, Default_IRQ_handler
  3211. .set TCE0_CCB_ISR, Default_IRQ_handler
  3212. .set TCE0_CCC_ISR, Default_IRQ_handler
  3213. .set TCE0_CCD_ISR, Default_IRQ_handler
  3214. .set USARTE0_RXC_ISR, Default_IRQ_handler
  3215. .set USARTE0_DRE_ISR, Default_IRQ_handler
  3216. .set USARTE0_TXC_ISR, Default_IRQ_handler
  3217. .set PORTD_INT0_ISR, Default_IRQ_handler
  3218. .set PORTD_INT1_ISR, Default_IRQ_handler
  3219. .set PORTA_INT0_ISR, Default_IRQ_handler
  3220. .set PORTA_INT1_ISR, Default_IRQ_handler
  3221. .set ACA_AC0_ISR, Default_IRQ_handler
  3222. .set ACA_AC1_ISR, Default_IRQ_handler
  3223. .set ACA_ACW_ISR, Default_IRQ_handler
  3224. .set ADCA_CH0_ISR, Default_IRQ_handler
  3225. .set ADCA_CH1_ISR, Default_IRQ_handler
  3226. .set ADCA_CH2_ISR, Default_IRQ_handler
  3227. .set ADCA_CH3_ISR, Default_IRQ_handler
  3228. .set TCD2_LUNF_ISR, Default_IRQ_handler
  3229. .set TCD2_HUNF_ISR, Default_IRQ_handler
  3230. .set TCD2_LCMPA_ISR, Default_IRQ_handler
  3231. .set TCD2_LCMPB_ISR, Default_IRQ_handler
  3232. .set TCD2_LCMPC_ISR, Default_IRQ_handler
  3233. .set TCD2_LCMPD_ISR, Default_IRQ_handler
  3234. .set TCD1_OVF_ISR, Default_IRQ_handler
  3235. .set TCD1_ERR_ISR, Default_IRQ_handler
  3236. .set TCD1_CCA_ISR, Default_IRQ_handler
  3237. .set TCD1_CCB_ISR, Default_IRQ_handler
  3238. .set SPID_INT_ISR, Default_IRQ_handler
  3239. .set USARTD0_RXC_ISR, Default_IRQ_handler
  3240. .set USARTD0_DRE_ISR, Default_IRQ_handler
  3241. .set USARTD0_TXC_ISR, Default_IRQ_handler
  3242. .set USARTD1_RXC_ISR, Default_IRQ_handler
  3243. .set USARTD1_DRE_ISR, Default_IRQ_handler
  3244. .set USARTD1_TXC_ISR, Default_IRQ_handler
  3245. .set USB_BUSEVENT_ISR, Default_IRQ_handler
  3246. .set USB_TRNCOMPL_ISR, Default_IRQ_handler
  3247. end;
  3248. end.