atxmega32d3.pp 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479
  1. unit ATxmega32D3;
  2. interface
  3. type
  4. TGPIO = object //General Purpose IO Registers
  5. GPIOR0: byte; //General Purpose IO Register 0
  6. GPIOR1: byte; //General Purpose IO Register 1
  7. GPIOR2: byte; //General Purpose IO Register 2
  8. GPIOR3: byte; //General Purpose IO Register 3
  9. end;
  10. TOCD = object //On-Chip Debug System
  11. OCDR0: byte; //OCD Register 0
  12. OCDR1: byte; //OCD Register 1
  13. end;
  14. TCPU = object //CPU registers
  15. Reserved0: byte;
  16. Reserved1: byte;
  17. Reserved2: byte;
  18. Reserved3: byte;
  19. CCP: byte; //Configuration Change Protection
  20. Reserved5: byte;
  21. Reserved6: byte;
  22. Reserved7: byte;
  23. RAMPD: byte; //Ramp D
  24. RAMPX: byte; //Ramp X
  25. RAMPY: byte; //Ramp Y
  26. RAMPZ: byte; //Ramp Z
  27. EIND: byte; //Extended Indirect Jump
  28. SPL: byte; //Stack Pointer Low
  29. SPH: byte; //Stack Pointer High
  30. SREG: byte; //Status Register
  31. const
  32. // CCP
  33. CCPmask = $FF;
  34. CCP_SPM = $9D;
  35. CCP_IOREG = $D8;
  36. // Global Interrupt Enable Flag
  37. Ibm = $80;
  38. // Transfer Bit
  39. Tbm = $40;
  40. // Half Carry Flag
  41. Hbm = $20;
  42. // N Exclusive Or V Flag
  43. Sbm = $10;
  44. // Two's Complement Overflow Flag
  45. Vbm = $08;
  46. // Negative Flag
  47. Nbm = $04;
  48. // Zero Flag
  49. Zbm = $02;
  50. // Carry Flag
  51. Cbm = $01;
  52. end;
  53. TCLK = object //Clock System
  54. CTRL: byte; //Control Register
  55. PSCTRL: byte; //Prescaler Control Register
  56. LOCK: byte; //Lock register
  57. RTCCTRL: byte; //RTC Control Register
  58. const
  59. // CLK_SCLKSEL
  60. SCLKSELmask = $07;
  61. SCLKSEL_RC2M = $00;
  62. SCLKSEL_RC32M = $01;
  63. SCLKSEL_RC32K = $02;
  64. SCLKSEL_XOSC = $03;
  65. SCLKSEL_PLL = $04;
  66. // CLK_PSADIV
  67. PSADIVmask = $7C;
  68. PSADIV_1 = $00;
  69. PSADIV_2 = $04;
  70. PSADIV_4 = $0C;
  71. PSADIV_8 = $14;
  72. PSADIV_16 = $1C;
  73. PSADIV_32 = $24;
  74. PSADIV_64 = $2C;
  75. PSADIV_128 = $34;
  76. PSADIV_256 = $3C;
  77. PSADIV_512 = $44;
  78. // CLK_PSBCDIV
  79. PSBCDIVmask = $03;
  80. PSBCDIV_1_1 = $00;
  81. PSBCDIV_1_2 = $01;
  82. PSBCDIV_4_1 = $02;
  83. PSBCDIV_2_2 = $03;
  84. // Clock System Lock
  85. LOCKbm = $01;
  86. // CLK_RTCSRC
  87. RTCSRCmask = $0E;
  88. RTCSRC_ULP = $00;
  89. RTCSRC_TOSC = $02;
  90. RTCSRC_RCOSC = $04;
  91. RTCSRC_TOSC32 = $0A;
  92. RTCSRC_RCOSC32 = $0C;
  93. RTCSRC_EXTCLK = $0E;
  94. // Clock Source Enable
  95. RTCENbm = $01;
  96. end;
  97. TPR = object //Power Reduction
  98. PRGEN: byte; //General Power Reduction
  99. PRPA: byte; //Power Reduction Port A
  100. Reserved2: byte;
  101. PRPC: byte; //Power Reduction Port C
  102. PRPD: byte; //Power Reduction Port D
  103. PRPE: byte; //Power Reduction Port E
  104. PRPF: byte; //Power Reduction Port F
  105. const
  106. // Real-time Counter
  107. RTCbm = $04;
  108. // Event System
  109. EVSYSbm = $02;
  110. // Port A ADC
  111. ADCbm = $02;
  112. // Port A Analog Comparator
  113. ACbm = $01;
  114. // Port C Two-wire Interface
  115. TWIbm = $40;
  116. // Port C USART0
  117. USART0bm = $10;
  118. // Port C SPI
  119. SPIbm = $08;
  120. // Port C HIRES
  121. HIRESbm = $04;
  122. // Port C Timer/Counter1
  123. TC1bm = $02;
  124. // Port C Timer/Counter0
  125. TC0bm = $01;
  126. end;
  127. TSLEEP = object //Sleep Controller
  128. CTRL: byte; //Control Register
  129. const
  130. // SLEEP_SMODE
  131. SMODEmask = $0E;
  132. SMODE_IDLE = $00;
  133. SMODE_PDOWN = $04;
  134. SMODE_PSAVE = $06;
  135. SMODE_STDBY = $0C;
  136. SMODE_ESTDBY = $0E;
  137. // Sleep Enable
  138. SENbm = $01;
  139. end;
  140. TOSC = object //Oscillator
  141. CTRL: byte; //Control Register
  142. STATUS: byte; //Status Register
  143. XOSCCTRL: byte; //External Oscillator Control Register
  144. XOSCFAIL: byte; //External Oscillator Failure Detection Register
  145. RC32KCAL: byte; //32kHz Internal Oscillator Calibration Register
  146. PLLCTRL: byte; //PLL Control REgister
  147. DFLLCTRL: byte; //DFLL Control Register
  148. const
  149. // PLL Enable
  150. PLLENbm = $10;
  151. // External Oscillator Enable
  152. XOSCENbm = $08;
  153. // Internal 32kHz RC Oscillator Enable
  154. RC32KENbm = $04;
  155. // Internal 32MHz RC Oscillator Enable
  156. RC32MENbm = $02;
  157. // Internal 2MHz RC Oscillator Enable
  158. RC2MENbm = $01;
  159. // PLL Ready
  160. PLLRDYbm = $10;
  161. // External Oscillator Ready
  162. XOSCRDYbm = $08;
  163. // Internal 32kHz RC Oscillator Ready
  164. RC32KRDYbm = $04;
  165. // Internal 32MHz RC Oscillator Ready
  166. RC32MRDYbm = $02;
  167. // Internal 2MHz RC Oscillator Ready
  168. RC2MRDYbm = $01;
  169. // OSC_FRQRANGE
  170. FRQRANGEmask = $C0;
  171. FRQRANGE_04TO2 = $00;
  172. FRQRANGE_2TO9 = $40;
  173. FRQRANGE_9TO12 = $80;
  174. FRQRANGE_12TO16 = $C0;
  175. // 32kHz XTAL OSC Low-power Mode
  176. X32KLPMbm = $20;
  177. // OSC_XOSCSEL
  178. XOSCSELmask = $0F;
  179. XOSCSEL_EXTCLK = $00;
  180. XOSCSEL_32KHz = $02;
  181. XOSCSEL_XTAL_256CLK = $03;
  182. XOSCSEL_XTAL_1KCLK = $07;
  183. XOSCSEL_XTAL_16KCLK = $0B;
  184. // Failure Detection Interrupt Flag
  185. XOSCFDIFbm = $02;
  186. // Failure Detection Enable
  187. XOSCFDENbm = $01;
  188. // OSC_PLLSRC
  189. PLLSRCmask = $C0;
  190. PLLSRC_RC2M = $00;
  191. PLLSRC_RC32M = $80;
  192. PLLSRC_XOSC = $C0;
  193. // Multiplication Factor
  194. PLLFAC0bm = $01;
  195. PLLFAC1bm = $02;
  196. PLLFAC2bm = $04;
  197. PLLFAC3bm = $08;
  198. PLLFAC4bm = $10;
  199. // OSC_RC32MCREF
  200. RC32MCREFmask = $06;
  201. RC32MCREF_RC32K = $00;
  202. RC32MCREF_XOSC32K = $02;
  203. // OSC_RC2MCREF
  204. RC2MCREFmask = $01;
  205. RC2MCREF_RC32K = $00;
  206. RC2MCREF_XOSC32K = $01;
  207. end;
  208. TDFLL = object //DFLL
  209. CTRL: byte; //Control Register
  210. Reserved1: byte;
  211. CALA: byte; //Calibration Register A
  212. CALB: byte; //Calibration Register B
  213. COMP0: byte; //Oscillator Compare Register 0
  214. COMP1: byte; //Oscillator Compare Register 1
  215. COMP2: byte; //Oscillator Compare Register 2
  216. const
  217. // DFLL Enable
  218. ENABLEbm = $01;
  219. // DFLL Calibration bits [6:0]
  220. CALL0bm = $01;
  221. CALL1bm = $02;
  222. CALL2bm = $04;
  223. CALL3bm = $08;
  224. CALL4bm = $10;
  225. CALL5bm = $20;
  226. CALL6bm = $40;
  227. // DFLL Calibration bits [12:7]
  228. CALH0bm = $01;
  229. CALH1bm = $02;
  230. CALH2bm = $04;
  231. CALH3bm = $08;
  232. CALH4bm = $10;
  233. CALH5bm = $20;
  234. end;
  235. TRST = object //Reset
  236. STATUS: byte; //Status Register
  237. CTRL: byte; //Control Register
  238. const
  239. // Spike Detection Reset Flag
  240. SDRFbm = $40;
  241. // Software Reset Flag
  242. SRFbm = $20;
  243. // Programming and Debug Interface Interface Reset Flag
  244. PDIRFbm = $10;
  245. // Watchdog Reset Flag
  246. WDRFbm = $08;
  247. // Brown-out Reset Flag
  248. BORFbm = $04;
  249. // External Reset Flag
  250. EXTRFbm = $02;
  251. // Power-on Reset Flag
  252. PORFbm = $01;
  253. // Software Reset
  254. SWRSTbm = $01;
  255. end;
  256. TWDT = object //Watch-Dog Timer
  257. CTRL: byte; //Control
  258. WINCTRL: byte; //Windowed Mode Control
  259. STATUS: byte; //Status
  260. const
  261. // WDT_PER
  262. PERmask = $3C;
  263. PER_8CLK = $00;
  264. PER_16CLK = $04;
  265. PER_32CLK = $08;
  266. PER_64CLK = $0C;
  267. PER_128CLK = $10;
  268. PER_256CLK = $14;
  269. PER_512CLK = $18;
  270. PER_1KCLK = $1C;
  271. PER_2KCLK = $20;
  272. PER_4KCLK = $24;
  273. PER_8KCLK = $28;
  274. // Enable
  275. ENABLEbm = $02;
  276. // Change Enable
  277. CENbm = $01;
  278. // WDT_WPER
  279. WPERmask = $3C;
  280. WPER_8CLK = $00;
  281. WPER_16CLK = $04;
  282. WPER_32CLK = $08;
  283. WPER_64CLK = $0C;
  284. WPER_128CLK = $10;
  285. WPER_256CLK = $14;
  286. WPER_512CLK = $18;
  287. WPER_1KCLK = $1C;
  288. WPER_2KCLK = $20;
  289. WPER_4KCLK = $24;
  290. WPER_8KCLK = $28;
  291. // Windowed Mode Enable
  292. WENbm = $02;
  293. // Windowed Mode Change Enable
  294. WCENbm = $01;
  295. // Synchronization busy
  296. SYNCBUSYbm = $01;
  297. end;
  298. TMCU = object //MCU Control
  299. DEVID0: byte; //Device ID byte 0
  300. DEVID1: byte; //Device ID byte 1
  301. DEVID2: byte; //Device ID byte 2
  302. REVID: byte; //Revision ID
  303. JTAGUID: byte; //JTAG User ID
  304. Reserved5: byte;
  305. MCUCR: byte; //MCU Control
  306. Reserved7: byte;
  307. EVSYSLOCK: byte; //Event System Lock
  308. AWEXLOCK: byte; //AWEX Lock
  309. const
  310. // JTAG Disable
  311. JTAGDbm = $01;
  312. // Event Channel 4-7 Lock
  313. EVSYS1LOCKbm = $10;
  314. // Event Channel 0-3 Lock
  315. EVSYS0LOCKbm = $01;
  316. // AWeX on T/C E0 Lock
  317. AWEXELOCKbm = $04;
  318. // AWeX on T/C C0 Lock
  319. AWEXCLOCKbm = $01;
  320. end;
  321. TPMIC = object //Programmable Multi-level Interrupt Controller
  322. STATUS: byte; //Status Register
  323. INTPRI: byte; //Interrupt Priority
  324. CTRL: byte; //Control Register
  325. const
  326. // Non-maskable Interrupt Executing
  327. NMIEXbm = $80;
  328. // High Level Interrupt Executing
  329. HILVLEXbm = $04;
  330. // Medium Level Interrupt Executing
  331. MEDLVLEXbm = $02;
  332. // Low Level Interrupt Executing
  333. LOLVLEXbm = $01;
  334. // Round-Robin Priority Enable
  335. RRENbm = $80;
  336. // Interrupt Vector Select
  337. IVSELbm = $40;
  338. // High Level Enable
  339. HILVLENbm = $04;
  340. // Medium Level Enable
  341. MEDLVLENbm = $02;
  342. // Low Level Enable
  343. LOLVLENbm = $01;
  344. end;
  345. TCRC = object //Cyclic Redundancy Checker
  346. CTRL: byte; //Control Register
  347. STATUS: byte; //Status Register
  348. Reserved2: byte;
  349. DATAIN: byte; //Data Input
  350. CHECKSUM0: byte; //Checksum byte 0
  351. CHECKSUM1: byte; //Checksum byte 1
  352. CHECKSUM2: byte; //Checksum byte 2
  353. CHECKSUM3: byte; //Checksum byte 3
  354. const
  355. // CRC_RESET
  356. RESETmask = $C0;
  357. RESET_NO = $00;
  358. RESET_RESET0 = $80;
  359. RESET_RESET1 = $C0;
  360. // CRC Mode
  361. CRC32bm = $20;
  362. // CRC_SOURCE
  363. SOURCEmask = $0F;
  364. SOURCE_DISABLE = $00;
  365. SOURCE_IO = $01;
  366. SOURCE_FLASH = $02;
  367. // Zero detection
  368. ZERObm = $02;
  369. // Busy
  370. BUSYbm = $01;
  371. end;
  372. TEVSYS = object //Event System
  373. CH0MUX: byte; //Event Channel 0 Multiplexer
  374. CH1MUX: byte; //Event Channel 1 Multiplexer
  375. CH2MUX: byte; //Event Channel 2 Multiplexer
  376. CH3MUX: byte; //Event Channel 3 Multiplexer
  377. Reserved4: byte;
  378. Reserved5: byte;
  379. Reserved6: byte;
  380. Reserved7: byte;
  381. CH0CTRL: byte; //Channel 0 Control Register
  382. CH1CTRL: byte; //Channel 1 Control Register
  383. CH2CTRL: byte; //Channel 2 Control Register
  384. CH3CTRL: byte; //Channel 3 Control Register
  385. Reserved12: byte;
  386. Reserved13: byte;
  387. Reserved14: byte;
  388. Reserved15: byte;
  389. STROBE: byte; //Event Strobe
  390. DATA: byte; //Event Data
  391. const
  392. // EVSYS_CHMUX
  393. CHMUXmask = $FF;
  394. CHMUX_OFF = $00;
  395. CHMUX_RTC_OVF = $08;
  396. CHMUX_RTC_CMP = $09;
  397. CHMUX_ACA_CH0 = $10;
  398. CHMUX_ACA_CH1 = $11;
  399. CHMUX_ACA_WIN = $12;
  400. CHMUX_ADCA_CH0 = $20;
  401. CHMUX_PORTA_PIN0 = $50;
  402. CHMUX_PORTA_PIN1 = $51;
  403. CHMUX_PORTA_PIN2 = $52;
  404. CHMUX_PORTA_PIN3 = $53;
  405. CHMUX_PORTA_PIN4 = $54;
  406. CHMUX_PORTA_PIN5 = $55;
  407. CHMUX_PORTA_PIN6 = $56;
  408. CHMUX_PORTA_PIN7 = $57;
  409. CHMUX_PORTB_PIN0 = $58;
  410. CHMUX_PORTB_PIN1 = $59;
  411. CHMUX_PORTB_PIN2 = $5A;
  412. CHMUX_PORTB_PIN3 = $5B;
  413. CHMUX_PORTB_PIN4 = $5C;
  414. CHMUX_PORTB_PIN5 = $5D;
  415. CHMUX_PORTB_PIN6 = $5E;
  416. CHMUX_PORTB_PIN7 = $5F;
  417. CHMUX_PORTC_PIN0 = $60;
  418. CHMUX_PORTC_PIN1 = $61;
  419. CHMUX_PORTC_PIN2 = $62;
  420. CHMUX_PORTC_PIN3 = $63;
  421. CHMUX_PORTC_PIN4 = $64;
  422. CHMUX_PORTC_PIN5 = $65;
  423. CHMUX_PORTC_PIN6 = $66;
  424. CHMUX_PORTC_PIN7 = $67;
  425. CHMUX_PORTD_PIN0 = $68;
  426. CHMUX_PORTD_PIN1 = $69;
  427. CHMUX_PORTD_PIN2 = $6A;
  428. CHMUX_PORTD_PIN3 = $6B;
  429. CHMUX_PORTD_PIN4 = $6C;
  430. CHMUX_PORTD_PIN5 = $6D;
  431. CHMUX_PORTD_PIN6 = $6E;
  432. CHMUX_PORTD_PIN7 = $6F;
  433. CHMUX_PORTE_PIN0 = $70;
  434. CHMUX_PORTE_PIN1 = $71;
  435. CHMUX_PORTE_PIN2 = $72;
  436. CHMUX_PORTE_PIN3 = $73;
  437. CHMUX_PORTE_PIN4 = $74;
  438. CHMUX_PORTE_PIN5 = $75;
  439. CHMUX_PORTE_PIN6 = $76;
  440. CHMUX_PORTE_PIN7 = $77;
  441. CHMUX_PORTF_PIN0 = $78;
  442. CHMUX_PORTF_PIN1 = $79;
  443. CHMUX_PORTF_PIN2 = $7A;
  444. CHMUX_PORTF_PIN3 = $7B;
  445. CHMUX_PORTF_PIN4 = $7C;
  446. CHMUX_PORTF_PIN5 = $7D;
  447. CHMUX_PORTF_PIN6 = $7E;
  448. CHMUX_PORTF_PIN7 = $7F;
  449. CHMUX_PRESCALER_1 = $80;
  450. CHMUX_PRESCALER_2 = $81;
  451. CHMUX_PRESCALER_4 = $82;
  452. CHMUX_PRESCALER_8 = $83;
  453. CHMUX_PRESCALER_16 = $84;
  454. CHMUX_PRESCALER_32 = $85;
  455. CHMUX_PRESCALER_64 = $86;
  456. CHMUX_PRESCALER_128 = $87;
  457. CHMUX_PRESCALER_256 = $88;
  458. CHMUX_PRESCALER_512 = $89;
  459. CHMUX_PRESCALER_1024 = $8A;
  460. CHMUX_PRESCALER_2048 = $8B;
  461. CHMUX_PRESCALER_4096 = $8C;
  462. CHMUX_PRESCALER_8192 = $8D;
  463. CHMUX_PRESCALER_16384 = $8E;
  464. CHMUX_PRESCALER_32768 = $8F;
  465. CHMUX_TCC0_OVF = $C0;
  466. CHMUX_TCC0_ERR = $C1;
  467. CHMUX_TCC0_CCA = $C4;
  468. CHMUX_TCC0_CCB = $C5;
  469. CHMUX_TCC0_CCC = $C6;
  470. CHMUX_TCC0_CCD = $C7;
  471. CHMUX_TCC1_OVF = $C8;
  472. CHMUX_TCC1_ERR = $C9;
  473. CHMUX_TCC1_CCA = $CC;
  474. CHMUX_TCC1_CCB = $CD;
  475. CHMUX_TCD0_OVF = $D0;
  476. CHMUX_TCD0_ERR = $D1;
  477. CHMUX_TCD0_CCA = $D4;
  478. CHMUX_TCD0_CCB = $D5;
  479. CHMUX_TCD0_CCC = $D6;
  480. CHMUX_TCD0_CCD = $D7;
  481. CHMUX_TCE0_OVF = $E0;
  482. CHMUX_TCE0_ERR = $E1;
  483. CHMUX_TCE0_CCA = $E4;
  484. CHMUX_TCE0_CCB = $E5;
  485. CHMUX_TCE0_CCC = $E6;
  486. CHMUX_TCE0_CCD = $E7;
  487. CHMUX_TCF0_OVF = $F0;
  488. CHMUX_TCF0_ERR = $F1;
  489. CHMUX_TCF0_CCA = $F4;
  490. CHMUX_TCF0_CCB = $F5;
  491. CHMUX_TCF0_CCC = $F6;
  492. CHMUX_TCF0_CCD = $F7;
  493. // EVSYS_QDIRM
  494. QDIRMmask = $60;
  495. QDIRM_00 = $00;
  496. QDIRM_01 = $20;
  497. QDIRM_10 = $40;
  498. QDIRM_11 = $60;
  499. // Quadrature Decoder Index Enable
  500. QDIENbm = $10;
  501. // Quadrature Decoder Enable
  502. QDENbm = $08;
  503. // EVSYS_DIGFILT
  504. DIGFILTmask = $07;
  505. DIGFILT_1SAMPLE = $00;
  506. DIGFILT_2SAMPLES = $01;
  507. DIGFILT_3SAMPLES = $02;
  508. DIGFILT_4SAMPLES = $03;
  509. DIGFILT_5SAMPLES = $04;
  510. DIGFILT_6SAMPLES = $05;
  511. DIGFILT_7SAMPLES = $06;
  512. DIGFILT_8SAMPLES = $07;
  513. end;
  514. TNVM = object //Non-volatile Memory Controller
  515. ADDR0: byte; //Address Register 0
  516. ADDR1: byte; //Address Register 1
  517. ADDR2: byte; //Address Register 2
  518. Reserved3: byte;
  519. DATA0: byte; //Data Register 0
  520. DATA1: byte; //Data Register 1
  521. DATA2: byte; //Data Register 2
  522. Reserved7: byte;
  523. Reserved8: byte;
  524. Reserved9: byte;
  525. CMD: byte; //Command
  526. CTRLA: byte; //Control Register A
  527. CTRLB: byte; //Control Register B
  528. INTCTRL: byte; //Interrupt Control
  529. Reserved14: byte;
  530. STATUS: byte; //Status
  531. LOCKBITS: byte; //Lock Bits
  532. const
  533. // NVM_CMD
  534. CMDmask = $7F;
  535. CMD_NO_OPERATION = $00;
  536. CMD_READ_CALIB_ROW = $02;
  537. CMD_READ_USER_SIG_ROW = $01;
  538. CMD_READ_EEPROM = $06;
  539. CMD_READ_FUSES = $07;
  540. CMD_WRITE_LOCK_BITS = $08;
  541. CMD_ERASE_USER_SIG_ROW = $18;
  542. CMD_WRITE_USER_SIG_ROW = $1A;
  543. CMD_ERASE_APP = $20;
  544. CMD_ERASE_APP_PAGE = $22;
  545. CMD_LOAD_FLASH_BUFFER = $23;
  546. CMD_WRITE_APP_PAGE = $24;
  547. CMD_ERASE_WRITE_APP_PAGE = $25;
  548. CMD_ERASE_FLASH_BUFFER = $26;
  549. CMD_ERASE_BOOT_PAGE = $2A;
  550. CMD_ERASE_FLASH_PAGE = $2B;
  551. CMD_WRITE_BOOT_PAGE = $2C;
  552. CMD_ERASE_WRITE_BOOT_PAGE = $2D;
  553. CMD_WRITE_FLASH_PAGE = $2E;
  554. CMD_ERASE_WRITE_FLASH_PAGE = $2F;
  555. CMD_ERASE_EEPROM = $30;
  556. CMD_ERASE_EEPROM_PAGE = $32;
  557. CMD_LOAD_EEPROM_BUFFER = $33;
  558. CMD_WRITE_EEPROM_PAGE = $34;
  559. CMD_ERASE_WRITE_EEPROM_PAGE = $35;
  560. CMD_ERASE_EEPROM_BUFFER = $36;
  561. CMD_APP_CRC = $38;
  562. CMD_BOOT_CRC = $39;
  563. CMD_FLASH_RANGE_CRC = $3A;
  564. // Command Execute
  565. CMDEXbm = $01;
  566. // EEPROM Mapping Enable
  567. EEMAPENbm = $08;
  568. // Flash Power Reduction Enable
  569. FPRMbm = $04;
  570. // EEPROM Power Reduction Enable
  571. EPRMbm = $02;
  572. // SPM Lock
  573. SPMLOCKbm = $01;
  574. // NVM_SPMLVL
  575. SPMLVLmask = $0C;
  576. SPMLVL_OFF = $00;
  577. SPMLVL_LO = $04;
  578. SPMLVL_MED = $08;
  579. SPMLVL_HI = $0C;
  580. // NVM_EELVL
  581. EELVLmask = $03;
  582. EELVL_OFF = $00;
  583. EELVL_LO = $01;
  584. EELVL_MED = $02;
  585. EELVL_HI = $03;
  586. // Non-volatile Memory Busy
  587. NVMBUSYbm = $80;
  588. // Flash Memory Busy
  589. FBUSYbm = $40;
  590. // EEPROM Page Buffer Active Loading
  591. EELOADbm = $02;
  592. // Flash Page Buffer Active Loading
  593. FLOADbm = $01;
  594. // NVM_BLBB
  595. BLBBmask = $C0;
  596. BLBB_NOLOCK = $C0;
  597. BLBB_WLOCK = $80;
  598. BLBB_RLOCK = $40;
  599. BLBB_RWLOCK = $00;
  600. // NVM_BLBA
  601. BLBAmask = $30;
  602. BLBA_NOLOCK = $30;
  603. BLBA_WLOCK = $20;
  604. BLBA_RLOCK = $10;
  605. BLBA_RWLOCK = $00;
  606. // NVM_BLBAT
  607. BLBATmask = $0C;
  608. BLBAT_NOLOCK = $0C;
  609. BLBAT_WLOCK = $08;
  610. BLBAT_RLOCK = $04;
  611. BLBAT_RWLOCK = $00;
  612. // NVM_LB
  613. LBmask = $03;
  614. LB_NOLOCK = $03;
  615. LB_WLOCK = $02;
  616. LB_RWLOCK = $00;
  617. end;
  618. TNVM_LOCKBITS = object //Lock Bits
  619. LOCKBITS: byte; //Lock Bits
  620. const
  621. // NVM_BLBB
  622. BLBBmask = $C0;
  623. BLBB_NOLOCK = $C0;
  624. BLBB_WLOCK = $80;
  625. BLBB_RLOCK = $40;
  626. BLBB_RWLOCK = $00;
  627. // NVM_BLBA
  628. BLBAmask = $30;
  629. BLBA_NOLOCK = $30;
  630. BLBA_WLOCK = $20;
  631. BLBA_RLOCK = $10;
  632. BLBA_RWLOCK = $00;
  633. // NVM_BLBAT
  634. BLBATmask = $0C;
  635. BLBAT_NOLOCK = $0C;
  636. BLBAT_WLOCK = $08;
  637. BLBAT_RLOCK = $04;
  638. BLBAT_RWLOCK = $00;
  639. // NVM_LB
  640. LBmask = $03;
  641. LB_NOLOCK = $03;
  642. LB_WLOCK = $02;
  643. LB_RWLOCK = $00;
  644. end;
  645. TNVM_FUSES = object //Fuses
  646. Reserved0: byte;
  647. FUSEBYTE1: byte; //Watchdog Configuration
  648. FUSEBYTE2: byte; //Reset Configuration
  649. Reserved3: byte;
  650. FUSEBYTE4: byte; //Start-up Configuration
  651. FUSEBYTE5: byte; //EESAVE and BOD Level
  652. const
  653. // WDWPER
  654. WDWPERmask = $F0;
  655. WDWPER_8CLK = $00;
  656. WDWPER_16CLK = $10;
  657. WDWPER_32CLK = $20;
  658. WDWPER_64CLK = $30;
  659. WDWPER_128CLK = $40;
  660. WDWPER_256CLK = $50;
  661. WDWPER_512CLK = $60;
  662. WDWPER_1KCLK = $70;
  663. WDWPER_2KCLK = $80;
  664. WDWPER_4KCLK = $90;
  665. WDWPER_8KCLK = $A0;
  666. // WDPER
  667. WDPERmask = $0F;
  668. WDPER_8CLK = $00;
  669. WDPER_16CLK = $01;
  670. WDPER_32CLK = $02;
  671. WDPER_64CLK = $03;
  672. WDPER_128CLK = $04;
  673. WDPER_256CLK = $05;
  674. WDPER_512CLK = $06;
  675. WDPER_1KCLK = $07;
  676. WDPER_2KCLK = $08;
  677. WDPER_4KCLK = $09;
  678. WDPER_8KCLK = $0A;
  679. // BOOTRST
  680. BOOTRSTmask = $40;
  681. BOOTRST_BOOTLDR = $00;
  682. BOOTRST_APPLICATION = $40;
  683. // TOSCSEL
  684. TOSCSELmask = $20;
  685. TOSCSEL_ALTERNATE = $00;
  686. TOSCSEL_XTAL = $20;
  687. // BODPD
  688. BODPDmask = $03;
  689. BODPD_INSAMPLEDMODE = $01;
  690. BODPD_CONTINOUSLY = $02;
  691. BODPD_DISABLED = $03;
  692. // External Reset Disable
  693. RSTDISBLbm = $10;
  694. // STARTUPTIME
  695. STARTUPTIMEmask = $0C;
  696. STARTUPTIME0MS = $0C;
  697. STARTUPTIME4MS = $04;
  698. STARTUPTIME64MS = $00;
  699. // Watchdog Timer Lock
  700. WDLOCKbm = $02;
  701. // BODACT
  702. BODACTmask = $30;
  703. BODACT_INSAMPLEDMODE = $10;
  704. BODACT_CONTINOUSLY = $20;
  705. BODACT_DISABLED = $30;
  706. // Preserve EEPROM Through Chip Erase
  707. EESAVEbm = $08;
  708. // BODLEVEL
  709. BODLEVELmask = $07;
  710. BODLEVEL1V6 = $07;
  711. BODLEVEL1V8 = $06;
  712. BODLEVEL2V0 = $05;
  713. BODLEVEL2V2 = $04;
  714. BODLEVEL2V4 = $03;
  715. BODLEVEL2V6 = $02;
  716. BODLEVEL2V8 = $01;
  717. BODLEVEL3V0 = $00;
  718. end;
  719. TNVM_PROD_SIGNATURES = object //Production Signatures
  720. RCOSC2M: byte; //RCOSC 2MHz Calibration Value B
  721. RCOSC2MA: byte; //RCOSC 2MHz Calibration Value A
  722. RCOSC32K: byte; //RCOSC 32kHz Calibration Value
  723. RCOSC32M: byte; //RCOSC 32MHz Calibration Value B
  724. RCOSC32MA: byte; //RCOSC 32MHz Calibration Value A
  725. Reserved5: byte;
  726. Reserved6: byte;
  727. Reserved7: byte;
  728. LOTNUM0: byte; //Lot Number Byte 0, ASCII
  729. LOTNUM1: byte; //Lot Number Byte 1, ASCII
  730. LOTNUM2: byte; //Lot Number Byte 2, ASCII
  731. LOTNUM3: byte; //Lot Number Byte 3, ASCII
  732. LOTNUM4: byte; //Lot Number Byte 4, ASCII
  733. LOTNUM5: byte; //Lot Number Byte 5, ASCII
  734. Reserved14: byte;
  735. Reserved15: byte;
  736. WAFNUM: byte; //Wafer Number
  737. Reserved17: byte;
  738. COORDX0: byte; //Wafer Coordinate X Byte 0
  739. COORDX1: byte; //Wafer Coordinate X Byte 1
  740. COORDY0: byte; //Wafer Coordinate Y Byte 0
  741. COORDY1: byte; //Wafer Coordinate Y Byte 1
  742. Reserved22: byte;
  743. Reserved23: byte;
  744. Reserved24: byte;
  745. Reserved25: byte;
  746. Reserved26: byte;
  747. Reserved27: byte;
  748. Reserved28: byte;
  749. Reserved29: byte;
  750. Reserved30: byte;
  751. Reserved31: byte;
  752. ADCACAL0: byte; //ADCA Calibration Byte 0
  753. ADCACAL1: byte; //ADCA Calibration Byte 1
  754. Reserved34: byte;
  755. Reserved35: byte;
  756. ADCBCAL0: byte; //ADCB Calibration Byte 0
  757. ADCBCAL1: byte; //ADCB Calibration Byte 1
  758. Reserved38: byte;
  759. Reserved39: byte;
  760. Reserved40: byte;
  761. Reserved41: byte;
  762. Reserved42: byte;
  763. Reserved43: byte;
  764. Reserved44: byte;
  765. Reserved45: byte;
  766. TEMPSENSE0: byte; //Temperature Sensor Calibration Byte 0
  767. TEMPSENSE1: byte; //Temperature Sensor Calibration Byte 0
  768. end;
  769. TAC = object //Analog Comparator
  770. AC0CTRL: byte; //Analog Comparator 0 Control
  771. AC1CTRL: byte; //Analog Comparator 1 Control
  772. AC0MUXCTRL: byte; //Analog Comparator 0 MUX Control
  773. AC1MUXCTRL: byte; //Analog Comparator 1 MUX Control
  774. CTRLA: byte; //Control Register A
  775. CTRLB: byte; //Control Register B
  776. WINCTRL: byte; //Window Mode Control
  777. STATUS: byte; //Status
  778. const
  779. // AC_INTMODE
  780. INTMODEmask = $C0;
  781. INTMODE_BOTHEDGES = $00;
  782. INTMODE_FALLING = $80;
  783. INTMODE_RISING = $C0;
  784. // AC_INTLVL
  785. INTLVLmask = $30;
  786. INTLVL_OFF = $00;
  787. INTLVL_LO = $10;
  788. INTLVL_MED = $20;
  789. INTLVL_HI = $30;
  790. // High-speed Mode
  791. HSMODEbm = $08;
  792. // AC_HYSMODE
  793. HYSMODEmask = $06;
  794. HYSMODE_NO = $00;
  795. HYSMODE_SMALL = $02;
  796. HYSMODE_LARGE = $04;
  797. // Enable
  798. ENABLEbm = $01;
  799. // AC_MUXPOS
  800. MUXPOSmask = $38;
  801. MUXPOS_PIN0 = $00;
  802. MUXPOS_PIN1 = $08;
  803. MUXPOS_PIN2 = $10;
  804. MUXPOS_PIN3 = $18;
  805. MUXPOS_PIN4 = $20;
  806. MUXPOS_PIN5 = $28;
  807. MUXPOS_PIN6 = $30;
  808. MUXPOS_DAC = $38;
  809. // AC_MUXNEG
  810. MUXNEGmask = $07;
  811. MUXNEG_PIN0 = $00;
  812. MUXNEG_PIN1 = $01;
  813. MUXNEG_PIN3 = $02;
  814. MUXNEG_PIN5 = $03;
  815. MUXNEG_PIN7 = $04;
  816. MUXNEG_DAC = $05;
  817. MUXNEG_BANDGAP = $06;
  818. MUXNEG_SCALER = $07;
  819. // Analog Comparator 0 Output Enable
  820. AC0OUTbm = $01;
  821. // VCC Voltage Scaler Factor
  822. SCALEFAC0bm = $01;
  823. SCALEFAC1bm = $02;
  824. SCALEFAC2bm = $04;
  825. SCALEFAC3bm = $08;
  826. SCALEFAC4bm = $10;
  827. SCALEFAC5bm = $20;
  828. // Window Mode Enable
  829. WENbm = $10;
  830. // AC_WINTMODE
  831. WINTMODEmask = $0C;
  832. WINTMODE_ABOVE = $00;
  833. WINTMODE_INSIDE = $04;
  834. WINTMODE_BELOW = $08;
  835. WINTMODE_OUTSIDE = $0C;
  836. // AC_WINTLVL
  837. WINTLVLmask = $03;
  838. WINTLVL_OFF = $00;
  839. WINTLVL_LO = $01;
  840. WINTLVL_MED = $02;
  841. WINTLVL_HI = $03;
  842. // AC_WSTATE
  843. WSTATEmask = $C0;
  844. WSTATE_ABOVE = $00;
  845. WSTATE_INSIDE = $40;
  846. WSTATE_BELOW = $80;
  847. // Analog Comparator 1 State
  848. AC1STATEbm = $20;
  849. // Analog Comparator 0 State
  850. AC0STATEbm = $10;
  851. // Window Mode Interrupt Flag
  852. WIFbm = $04;
  853. // Analog Comparator 1 Interrupt Flag
  854. AC1IFbm = $02;
  855. // Analog Comparator 0 Interrupt Flag
  856. AC0IFbm = $01;
  857. end;
  858. TADC_CH = object //ADC Channel
  859. CTRL: byte; //Control Register
  860. MUXCTRL: byte; //MUX Control
  861. INTCTRL: byte; //Channel Interrupt Control Register
  862. INTFLAGS: byte; //Interrupt Flags
  863. RES: word; //Channel Result
  864. SCAN: byte; //Input Channel Scan
  865. const
  866. // Channel Start Conversion
  867. STARTbm = $80;
  868. // GAIN
  869. GAINmask = $1C;
  870. GAIN1X = $00;
  871. GAIN2X = $04;
  872. GAIN4X = $08;
  873. GAIN8X = $0C;
  874. GAIN16X = $10;
  875. GAIN32X = $14;
  876. GAIN64X = $18;
  877. GAINDIV2 = $1C;
  878. // INPUTMODE
  879. INPUTMODEmask = $03;
  880. INPUTMODEINTERNAL = $00;
  881. INPUTMODESINGLEENDED = $01;
  882. INPUTMODEDIFF = $02;
  883. INPUTMODEDIFFWGAIN = $03;
  884. // MUXPOS
  885. MUXPOSmask = $78;
  886. MUXPOSPIN0 = $00;
  887. MUXPOSPIN1 = $08;
  888. MUXPOSPIN2 = $10;
  889. MUXPOSPIN3 = $18;
  890. MUXPOSPIN4 = $20;
  891. MUXPOSPIN5 = $28;
  892. MUXPOSPIN6 = $30;
  893. MUXPOSPIN7 = $38;
  894. MUXPOSPIN8 = $40;
  895. MUXPOSPIN9 = $48;
  896. MUXPOSPIN10 = $50;
  897. MUXPOSPIN11 = $58;
  898. MUXPOSPIN12 = $60;
  899. MUXPOSPIN13 = $68;
  900. MUXPOSPIN14 = $70;
  901. MUXPOSPIN15 = $78;
  902. // MUXINT
  903. MUXINTmask = $78;
  904. MUXINTTEMP = $00;
  905. MUXINTBANDGAP = $08;
  906. MUXINTSCALEDVCC = $10;
  907. // MUXNEG
  908. MUXNEGmask = $07;
  909. MUXNEGPIN0 = $00;
  910. MUXNEGPIN1 = $01;
  911. MUXNEGPIN2 = $02;
  912. MUXNEGPIN3 = $03;
  913. MUXNEGPIN4 = $00;
  914. MUXNEGPIN5 = $01;
  915. MUXNEGPIN6 = $02;
  916. MUXNEGPIN7 = $03;
  917. // MUXNEGL
  918. MUXNEGLmask = $07;
  919. MUXNEGLPIN0 = $00;
  920. MUXNEGLPIN1 = $01;
  921. MUXNEGLPIN2 = $02;
  922. MUXNEGLPIN3 = $03;
  923. MUXNEGLGND = $05;
  924. MUXNEGLINTGND = $07;
  925. // MUXNEGH
  926. MUXNEGHmask = $07;
  927. MUXNEGHPIN4 = $00;
  928. MUXNEGHPIN5 = $01;
  929. MUXNEGHPIN6 = $02;
  930. MUXNEGHPIN7 = $03;
  931. MUXNEGHINTGND = $04;
  932. MUXNEGHGND = $07;
  933. // INTMODE
  934. INTMODEmask = $0C;
  935. INTMODECOMPLETE = $00;
  936. INTMODEBELOW = $04;
  937. INTMODEABOVE = $0C;
  938. // INTLVL
  939. INTLVLmask = $03;
  940. INTLVLOFF = $00;
  941. INTLVLLO = $01;
  942. INTLVLMED = $02;
  943. INTLVLHI = $03;
  944. // Channel Interrupt Flag
  945. CHIFbm = $01;
  946. // Positive MUX setting offset
  947. OFFSET0bm = $10;
  948. OFFSET1bm = $20;
  949. OFFSET2bm = $40;
  950. OFFSET3bm = $80;
  951. // Number of Channels included in scan
  952. SCANNUM0bm = $01;
  953. SCANNUM1bm = $02;
  954. SCANNUM2bm = $04;
  955. SCANNUM3bm = $08;
  956. end;
  957. TADC = object //Analog-to-Digital Converter
  958. CTRLA: byte; //Control Register A
  959. CTRLB: byte; //Control Register B
  960. REFCTRL: byte; //Reference Control
  961. EVCTRL: byte; //Event Control
  962. PRESCALER: byte; //Clock Prescaler
  963. Reserved5: byte;
  964. INTFLAGS: byte; //Interrupt Flags
  965. TEMP: byte; //Temporary Register
  966. SAMPCTRL: byte; //Sampling Time Control Register
  967. Reserved9: byte;
  968. Reserved10: byte;
  969. Reserved11: byte;
  970. CAL: word; //Calibration Value
  971. Reserved14: byte;
  972. Reserved15: byte;
  973. CH0RES: word; //Channel 0 Result
  974. Reserved18: byte;
  975. Reserved19: byte;
  976. Reserved20: byte;
  977. Reserved21: byte;
  978. Reserved22: byte;
  979. Reserved23: byte;
  980. CMP: word; //Compare Value
  981. Reserved26: byte;
  982. Reserved27: byte;
  983. Reserved28: byte;
  984. Reserved29: byte;
  985. Reserved30: byte;
  986. Reserved31: byte;
  987. CH0: TADC_CH; //ADC Channel 0
  988. const
  989. // Channel 0 Start Conversion
  990. CH0STARTbm = $04;
  991. // ADC Flush
  992. FLUSHbm = $02;
  993. // Enable ADC
  994. ENABLEbm = $01;
  995. // ADC_CURRLIMIT
  996. CURRLIMITmask = $60;
  997. CURRLIMIT_NO = $00;
  998. CURRLIMIT_LOW = $20;
  999. CURRLIMIT_MED = $40;
  1000. CURRLIMIT_HIGH = $60;
  1001. // Conversion Mode
  1002. CONMODEbm = $10;
  1003. // Free Running Mode Enable
  1004. FREERUNbm = $08;
  1005. // ADC_RESOLUTION
  1006. RESOLUTIONmask = $06;
  1007. RESOLUTION_12BIT = $00;
  1008. RESOLUTION_8BIT = $04;
  1009. RESOLUTION_LEFT12BIT = $06;
  1010. // ADC_REFSEL
  1011. REFSELmask = $70;
  1012. REFSEL_INT1V = $00;
  1013. REFSEL_INTVCC = $10;
  1014. REFSEL_AREFA = $20;
  1015. REFSEL_AREFB = $30;
  1016. REFSEL_INTVCC2 = $40;
  1017. // Bandgap enable
  1018. BANDGAPbm = $02;
  1019. // Temperature Reference Enable
  1020. TEMPREFbm = $01;
  1021. // ADC_EVSEL
  1022. EVSELmask = $18;
  1023. EVSEL_0 = $00;
  1024. EVSEL_1 = $08;
  1025. EVSEL_2 = $10;
  1026. EVSEL_3 = $18;
  1027. // ADC_EVACT
  1028. EVACTmask = $07;
  1029. EVACT_NONE = $00;
  1030. EVACT_CH0 = $01;
  1031. EVACT_SYNCSWEEP = $06;
  1032. // ADC_PRESCALER
  1033. PRESCALERmask = $07;
  1034. PRESCALER_DIV4 = $00;
  1035. PRESCALER_DIV8 = $01;
  1036. PRESCALER_DIV16 = $02;
  1037. PRESCALER_DIV32 = $03;
  1038. PRESCALER_DIV64 = $04;
  1039. PRESCALER_DIV128 = $05;
  1040. PRESCALER_DIV256 = $06;
  1041. PRESCALER_DIV512 = $07;
  1042. // Channel 0 Interrupt Flag
  1043. CH0IFbm = $01;
  1044. // Sampling Time Control
  1045. SAMPVAL0bm = $01;
  1046. SAMPVAL1bm = $02;
  1047. SAMPVAL2bm = $04;
  1048. SAMPVAL3bm = $08;
  1049. SAMPVAL4bm = $10;
  1050. SAMPVAL5bm = $20;
  1051. end;
  1052. TRTC = object //Real-Time Counter
  1053. CTRL: byte; //Control Register
  1054. STATUS: byte; //Status Register
  1055. INTCTRL: byte; //Interrupt Control Register
  1056. INTFLAGS: byte; //Interrupt Flags
  1057. TEMP: byte; //Temporary register
  1058. Reserved5: byte;
  1059. Reserved6: byte;
  1060. Reserved7: byte;
  1061. CNT: word; //Count Register
  1062. PER: word; //Period Register
  1063. COMP: word; //Compare Register
  1064. const
  1065. // RTC_PRESCALER
  1066. PRESCALERmask = $07;
  1067. PRESCALER_OFF = $00;
  1068. PRESCALER_DIV1 = $01;
  1069. PRESCALER_DIV2 = $02;
  1070. PRESCALER_DIV8 = $03;
  1071. PRESCALER_DIV16 = $04;
  1072. PRESCALER_DIV64 = $05;
  1073. PRESCALER_DIV256 = $06;
  1074. PRESCALER_DIV1024 = $07;
  1075. // Synchronization Busy Flag
  1076. SYNCBUSYbm = $01;
  1077. // RTC_COMPINTLVL
  1078. COMPINTLVLmask = $0C;
  1079. COMPINTLVL_OFF = $00;
  1080. COMPINTLVL_LO = $04;
  1081. COMPINTLVL_MED = $08;
  1082. COMPINTLVL_HI = $0C;
  1083. // RTC_OVFINTLVL
  1084. OVFINTLVLmask = $03;
  1085. OVFINTLVL_OFF = $00;
  1086. OVFINTLVL_LO = $01;
  1087. OVFINTLVL_MED = $02;
  1088. OVFINTLVL_HI = $03;
  1089. // Compare Match Interrupt Flag
  1090. COMPIFbm = $02;
  1091. // Overflow Interrupt Flag
  1092. OVFIFbm = $01;
  1093. end;
  1094. TTWI_MASTER = object //
  1095. CTRLA: byte; //Control Register A
  1096. CTRLB: byte; //Control Register B
  1097. CTRLC: byte; //Control Register C
  1098. STATUS: byte; //Status Register
  1099. BAUD: byte; //Baud Rate Control Register
  1100. ADDR: byte; //Address Register
  1101. DATA: byte; //Data Register
  1102. const
  1103. // INTLVL
  1104. INTLVLmask = $C0;
  1105. INTLVLOFF = $00;
  1106. INTLVLLO = $40;
  1107. INTLVLMED = $80;
  1108. INTLVLHI = $C0;
  1109. // Read Interrupt Enable
  1110. RIENbm = $20;
  1111. // Write Interrupt Enable
  1112. WIENbm = $10;
  1113. // Enable TWI Master
  1114. ENABLEbm = $08;
  1115. // TIMEOUT
  1116. TIMEOUTmask = $0C;
  1117. TIMEOUTDISABLED = $00;
  1118. TIMEOUT50US = $04;
  1119. TIMEOUT100US = $08;
  1120. TIMEOUT200US = $0C;
  1121. // Quick Command Enable
  1122. QCENbm = $02;
  1123. // Smart Mode Enable
  1124. SMENbm = $01;
  1125. // Acknowledge Action
  1126. ACKACTbm = $04;
  1127. // CMD
  1128. CMDmask = $03;
  1129. CMDNOACT = $00;
  1130. CMDREPSTART = $01;
  1131. CMDRECVTRANS = $02;
  1132. CMDSTOP = $03;
  1133. // Read Interrupt Flag
  1134. RIFbm = $80;
  1135. // Write Interrupt Flag
  1136. WIFbm = $40;
  1137. // Clock Hold
  1138. CLKHOLDbm = $20;
  1139. // Received Acknowledge
  1140. RXACKbm = $10;
  1141. // Arbitration Lost
  1142. ARBLOSTbm = $08;
  1143. // Bus Error
  1144. BUSERRbm = $04;
  1145. // BUSSTATE
  1146. BUSSTATEmask = $03;
  1147. BUSSTATEUNKNOWN = $00;
  1148. BUSSTATEIDLE = $01;
  1149. BUSSTATEOWNER = $02;
  1150. BUSSTATEBUSY = $03;
  1151. end;
  1152. TTWI_SLAVE = object //
  1153. CTRLA: byte; //Control Register A
  1154. CTRLB: byte; //Control Register B
  1155. STATUS: byte; //Status Register
  1156. ADDR: byte; //Address Register
  1157. DATA: byte; //Data Register
  1158. ADDRMASK: byte; //Address Mask Register
  1159. const
  1160. // INTLVL
  1161. INTLVLmask = $C0;
  1162. INTLVLOFF = $00;
  1163. INTLVLLO = $40;
  1164. INTLVLMED = $80;
  1165. INTLVLHI = $C0;
  1166. // Data Interrupt Enable
  1167. DIENbm = $20;
  1168. // Address/Stop Interrupt Enable
  1169. APIENbm = $10;
  1170. // Enable TWI Slave
  1171. ENABLEbm = $08;
  1172. // Stop Interrupt Enable
  1173. PIENbm = $04;
  1174. // Promiscuous Mode Enable
  1175. PMENbm = $02;
  1176. // Smart Mode Enable
  1177. SMENbm = $01;
  1178. // Acknowledge Action
  1179. ACKACTbm = $04;
  1180. // CMD
  1181. CMDmask = $03;
  1182. CMDNOACT = $00;
  1183. CMDCOMPTRANS = $02;
  1184. CMDRESPONSE = $03;
  1185. // Data Interrupt Flag
  1186. DIFbm = $80;
  1187. // Address/Stop Interrupt Flag
  1188. APIFbm = $40;
  1189. // Clock Hold
  1190. CLKHOLDbm = $20;
  1191. // Received Acknowledge
  1192. RXACKbm = $10;
  1193. // Collision
  1194. COLLbm = $08;
  1195. // Bus Error
  1196. BUSERRbm = $04;
  1197. // Read/Write Direction
  1198. DIRbm = $02;
  1199. // Slave Address or Stop
  1200. APbm = $01;
  1201. // Address Mask
  1202. ADDRMASK0bm = $02;
  1203. ADDRMASK1bm = $04;
  1204. ADDRMASK2bm = $08;
  1205. ADDRMASK3bm = $10;
  1206. ADDRMASK4bm = $20;
  1207. ADDRMASK5bm = $40;
  1208. ADDRMASK6bm = $80;
  1209. // Address Enable
  1210. ADDRENbm = $01;
  1211. end;
  1212. TTWI = object //Two-Wire Interface
  1213. CTRL: byte; //TWI Common Control Register
  1214. MASTER: TTWI_MASTER; //TWI master module
  1215. SLAVE: TTWI_SLAVE; //TWI slave module
  1216. const
  1217. // SDAHOLD
  1218. SDAHOLDmask = $06;
  1219. SDAHOLDOFF = $00;
  1220. SDAHOLD50NS = $02;
  1221. SDAHOLD300NS = $04;
  1222. SDAHOLD400NS = $06;
  1223. // External Driver Interface Enable
  1224. EDIENbm = $01;
  1225. end;
  1226. TPORTCFG = object //I/O port Configuration
  1227. MPCMASK: byte; //Multi-pin Configuration Mask
  1228. Reserved1: byte;
  1229. VPCTRLA: byte; //Virtual Port Control Register A
  1230. VPCTRLB: byte; //Virtual Port Control Register B
  1231. CLKEVOUT: byte; //Clock and Event Out Register
  1232. const
  1233. // PORTCFG_VP1MAP
  1234. VP1MAPmask = $F0;
  1235. VP1MAP_PORTA = $00;
  1236. VP1MAP_PORTB = $10;
  1237. VP1MAP_PORTC = $20;
  1238. VP1MAP_PORTD = $30;
  1239. VP1MAP_PORTE = $40;
  1240. VP1MAP_PORTF = $50;
  1241. VP1MAP_PORTG = $60;
  1242. VP1MAP_PORTH = $70;
  1243. VP1MAP_PORTJ = $80;
  1244. VP1MAP_PORTK = $90;
  1245. VP1MAP_PORTL = $A0;
  1246. VP1MAP_PORTM = $B0;
  1247. VP1MAP_PORTN = $C0;
  1248. VP1MAP_PORTP = $D0;
  1249. VP1MAP_PORTQ = $E0;
  1250. VP1MAP_PORTR = $F0;
  1251. // PORTCFG_VP0MAP
  1252. VP0MAPmask = $0F;
  1253. VP0MAP_PORTA = $00;
  1254. VP0MAP_PORTB = $01;
  1255. VP0MAP_PORTC = $02;
  1256. VP0MAP_PORTD = $03;
  1257. VP0MAP_PORTE = $04;
  1258. VP0MAP_PORTF = $05;
  1259. VP0MAP_PORTG = $06;
  1260. VP0MAP_PORTH = $07;
  1261. VP0MAP_PORTJ = $08;
  1262. VP0MAP_PORTK = $09;
  1263. VP0MAP_PORTL = $0A;
  1264. VP0MAP_PORTM = $0B;
  1265. VP0MAP_PORTN = $0C;
  1266. VP0MAP_PORTP = $0D;
  1267. VP0MAP_PORTQ = $0E;
  1268. VP0MAP_PORTR = $0F;
  1269. // PORTCFG_VP3MAP
  1270. VP3MAPmask = $F0;
  1271. VP3MAP_PORTA = $00;
  1272. VP3MAP_PORTB = $10;
  1273. VP3MAP_PORTC = $20;
  1274. VP3MAP_PORTD = $30;
  1275. VP3MAP_PORTE = $40;
  1276. VP3MAP_PORTF = $50;
  1277. VP3MAP_PORTG = $60;
  1278. VP3MAP_PORTH = $70;
  1279. VP3MAP_PORTJ = $80;
  1280. VP3MAP_PORTK = $90;
  1281. VP3MAP_PORTL = $A0;
  1282. VP3MAP_PORTM = $B0;
  1283. VP3MAP_PORTN = $C0;
  1284. VP3MAP_PORTP = $D0;
  1285. VP3MAP_PORTQ = $E0;
  1286. VP3MAP_PORTR = $F0;
  1287. // PORTCFG_VP2MAP
  1288. VP2MAPmask = $0F;
  1289. VP2MAP_PORTA = $00;
  1290. VP2MAP_PORTB = $01;
  1291. VP2MAP_PORTC = $02;
  1292. VP2MAP_PORTD = $03;
  1293. VP2MAP_PORTE = $04;
  1294. VP2MAP_PORTF = $05;
  1295. VP2MAP_PORTG = $06;
  1296. VP2MAP_PORTH = $07;
  1297. VP2MAP_PORTJ = $08;
  1298. VP2MAP_PORTK = $09;
  1299. VP2MAP_PORTL = $0A;
  1300. VP2MAP_PORTM = $0B;
  1301. VP2MAP_PORTN = $0C;
  1302. VP2MAP_PORTP = $0D;
  1303. VP2MAP_PORTQ = $0E;
  1304. VP2MAP_PORTR = $0F;
  1305. // PORTCFG_CLKOUT
  1306. CLKOUTmask = $03;
  1307. CLKOUT_OFF = $00;
  1308. CLKOUT_PC7 = $01;
  1309. CLKOUT_PD7 = $02;
  1310. CLKOUT_PE7 = $03;
  1311. // PORTCFG_EVOUT
  1312. EVOUTmask = $30;
  1313. EVOUT_OFF = $00;
  1314. EVOUT_PC7 = $10;
  1315. EVOUT_PD7 = $20;
  1316. EVOUT_PE7 = $30;
  1317. end;
  1318. TVPORT = object //Virtual Port
  1319. DIR: byte; //I/O Port Data Direction
  1320. OUT_: byte; //I/O Port Output
  1321. IN_: byte; //I/O Port Input
  1322. INTFLAGS: byte; //Interrupt Flag Register
  1323. const
  1324. // Port Interrupt 1 Flag
  1325. INT1IFbm = $02;
  1326. // Port Interrupt 0 Flag
  1327. INT0IFbm = $01;
  1328. end;
  1329. TPORT = object //I/O Ports
  1330. DIR: byte; //I/O Port Data Direction
  1331. DIRSET: byte; //I/O Port Data Direction Set
  1332. DIRCLR: byte; //I/O Port Data Direction Clear
  1333. DIRTGL: byte; //I/O Port Data Direction Toggle
  1334. OUT_: byte; //I/O Port Output
  1335. OUTSET: byte; //I/O Port Output Set
  1336. OUTCLR: byte; //I/O Port Output Clear
  1337. OUTTGL: byte; //I/O Port Output Toggle
  1338. IN_: byte; //I/O port Input
  1339. INTCTRL: byte; //Interrupt Control Register
  1340. INT0MASK: byte; //Port Interrupt 0 Mask
  1341. INT1MASK: byte; //Port Interrupt 1 Mask
  1342. INTFLAGS: byte; //Interrupt Flag Register
  1343. Reserved13: byte;
  1344. REMAP: byte; //Pin Remap Register (available for PORTC to PORTF only)
  1345. Reserved15: byte;
  1346. PIN0CTRL: byte; //Pin 0 Control Register
  1347. PIN1CTRL: byte; //Pin 1 Control Register
  1348. PIN2CTRL: byte; //Pin 2 Control Register
  1349. PIN3CTRL: byte; //Pin 3 Control Register
  1350. PIN4CTRL: byte; //Pin 4 Control Register
  1351. PIN5CTRL: byte; //Pin 5 Control Register
  1352. PIN6CTRL: byte; //Pin 6 Control Register
  1353. PIN7CTRL: byte; //Pin 7 Control Register
  1354. const
  1355. // PORT_INT1LVL
  1356. INT1LVLmask = $0C;
  1357. INT1LVL_OFF = $00;
  1358. INT1LVL_LO = $04;
  1359. INT1LVL_MED = $08;
  1360. INT1LVL_HI = $0C;
  1361. // PORT_INT0LVL
  1362. INT0LVLmask = $03;
  1363. INT0LVL_OFF = $00;
  1364. INT0LVL_LO = $01;
  1365. INT0LVL_MED = $02;
  1366. INT0LVL_HI = $03;
  1367. // Port Interrupt 1 Flag
  1368. INT1IFbm = $02;
  1369. // Port Interrupt 0 Flag
  1370. INT0IFbm = $01;
  1371. // SPI Remap
  1372. SPIbm = $20;
  1373. // USART0 Remap
  1374. USART0bm = $10;
  1375. // Timer/Counter 0 Output Compare D
  1376. TC0Dbm = $08;
  1377. // Timer/Counter 0 Output Compare C
  1378. TC0Cbm = $04;
  1379. // Timer/Counter 0 Output Compare B
  1380. TC0Bbm = $02;
  1381. // Timer/Counter 0 Output Compare A
  1382. TC0Abm = $01;
  1383. // Slew Rate Enable
  1384. SRLENbm = $80;
  1385. // Inverted I/O Enable
  1386. INVENbm = $40;
  1387. // PORT_OPC
  1388. OPCmask = $38;
  1389. OPC_TOTEM = $00;
  1390. OPC_BUSKEEPER = $08;
  1391. OPC_PULLDOWN = $10;
  1392. OPC_PULLUP = $18;
  1393. OPC_WIREDOR = $20;
  1394. OPC_WIREDAND = $28;
  1395. OPC_WIREDORPULL = $30;
  1396. OPC_WIREDANDPULL = $38;
  1397. // PORT_ISC
  1398. ISCmask = $07;
  1399. ISC_BOTHEDGES = $00;
  1400. ISC_RISING = $01;
  1401. ISC_FALLING = $02;
  1402. ISC_LEVEL = $03;
  1403. ISC_INPUT_DISABLE = $07;
  1404. end;
  1405. TTC0 = object //16-bit Timer/Counter 0
  1406. CTRLA: byte; //Control Register A
  1407. CTRLB: byte; //Control Register B
  1408. CTRLC: byte; //Control register C
  1409. CTRLD: byte; //Control Register D
  1410. CTRLE: byte; //Control Register E
  1411. Reserved5: byte;
  1412. INTCTRLA: byte; //Interrupt Control Register A
  1413. INTCTRLB: byte; //Interrupt Control Register B
  1414. CTRLFCLR: byte; //Control Register F Clear
  1415. CTRLFSET: byte; //Control Register F Set
  1416. CTRLGCLR: byte; //Control Register G Clear
  1417. CTRLGSET: byte; //Control Register G Set
  1418. INTFLAGS: byte; //Interrupt Flag Register
  1419. Reserved13: byte;
  1420. Reserved14: byte;
  1421. TEMP: byte; //Temporary Register For 16-bit Access
  1422. Reserved16: byte;
  1423. Reserved17: byte;
  1424. Reserved18: byte;
  1425. Reserved19: byte;
  1426. Reserved20: byte;
  1427. Reserved21: byte;
  1428. Reserved22: byte;
  1429. Reserved23: byte;
  1430. Reserved24: byte;
  1431. Reserved25: byte;
  1432. Reserved26: byte;
  1433. Reserved27: byte;
  1434. Reserved28: byte;
  1435. Reserved29: byte;
  1436. Reserved30: byte;
  1437. Reserved31: byte;
  1438. CNT: word; //Count
  1439. Reserved34: byte;
  1440. Reserved35: byte;
  1441. Reserved36: byte;
  1442. Reserved37: byte;
  1443. PER: word; //Period
  1444. CCA: word; //Compare or Capture A
  1445. CCB: word; //Compare or Capture B
  1446. CCC: word; //Compare or Capture C
  1447. CCD: word; //Compare or Capture D
  1448. Reserved48: byte;
  1449. Reserved49: byte;
  1450. Reserved50: byte;
  1451. Reserved51: byte;
  1452. Reserved52: byte;
  1453. Reserved53: byte;
  1454. PERBUF: word; //Period Buffer
  1455. CCABUF: word; //Compare Or Capture A Buffer
  1456. CCBBUF: word; //Compare Or Capture B Buffer
  1457. CCCBUF: word; //Compare Or Capture C Buffer
  1458. CCDBUF: word; //Compare Or Capture D Buffer
  1459. const
  1460. // TC_CLKSEL
  1461. CLKSELmask = $0F;
  1462. CLKSEL_OFF = $00;
  1463. CLKSEL_DIV1 = $01;
  1464. CLKSEL_DIV2 = $02;
  1465. CLKSEL_DIV4 = $03;
  1466. CLKSEL_DIV8 = $04;
  1467. CLKSEL_DIV64 = $05;
  1468. CLKSEL_DIV256 = $06;
  1469. CLKSEL_DIV1024 = $07;
  1470. CLKSEL_EVCH0 = $08;
  1471. CLKSEL_EVCH1 = $09;
  1472. CLKSEL_EVCH2 = $0A;
  1473. CLKSEL_EVCH3 = $0B;
  1474. CLKSEL_EVCH4 = $0C;
  1475. CLKSEL_EVCH5 = $0D;
  1476. CLKSEL_EVCH6 = $0E;
  1477. CLKSEL_EVCH7 = $0F;
  1478. // Compare or Capture D Enable
  1479. CCDENbm = $80;
  1480. // Compare or Capture C Enable
  1481. CCCENbm = $40;
  1482. // Compare or Capture B Enable
  1483. CCBENbm = $20;
  1484. // Compare or Capture A Enable
  1485. CCAENbm = $10;
  1486. // TC_WGMODE
  1487. WGMODEmask = $07;
  1488. WGMODE_NORMAL = $00;
  1489. WGMODE_FRQ = $01;
  1490. WGMODE_SS = $03;
  1491. WGMODE_DS_T = $05;
  1492. WGMODE_DS_TB = $06;
  1493. WGMODE_DS_B = $07;
  1494. // Compare D Output Value
  1495. CMPDbm = $08;
  1496. // Compare C Output Value
  1497. CMPCbm = $04;
  1498. // Compare B Output Value
  1499. CMPBbm = $02;
  1500. // Compare A Output Value
  1501. CMPAbm = $01;
  1502. // TC_EVACT
  1503. EVACTmask = $E0;
  1504. EVACT_OFF = $00;
  1505. EVACT_CAPT = $20;
  1506. EVACT_UPDOWN = $40;
  1507. EVACT_QDEC = $60;
  1508. EVACT_RESTART = $80;
  1509. EVACT_FRQ = $A0;
  1510. EVACT_PW = $C0;
  1511. // Event Delay
  1512. EVDLYbm = $10;
  1513. // TC_EVSEL
  1514. EVSELmask = $0F;
  1515. EVSEL_OFF = $00;
  1516. EVSEL_CH0 = $08;
  1517. EVSEL_CH1 = $09;
  1518. EVSEL_CH2 = $0A;
  1519. EVSEL_CH3 = $0B;
  1520. EVSEL_CH4 = $0C;
  1521. EVSEL_CH5 = $0D;
  1522. EVSEL_CH6 = $0E;
  1523. EVSEL_CH7 = $0F;
  1524. // Byte Mode
  1525. BYTEMbm = $01;
  1526. // TC_ERRINTLVL
  1527. ERRINTLVLmask = $0C;
  1528. ERRINTLVL_OFF = $00;
  1529. ERRINTLVL_LO = $04;
  1530. ERRINTLVL_MED = $08;
  1531. ERRINTLVL_HI = $0C;
  1532. // TC_OVFINTLVL
  1533. OVFINTLVLmask = $03;
  1534. OVFINTLVL_OFF = $00;
  1535. OVFINTLVL_LO = $01;
  1536. OVFINTLVL_MED = $02;
  1537. OVFINTLVL_HI = $03;
  1538. // TC_CCDINTLVL
  1539. CCDINTLVLmask = $C0;
  1540. CCDINTLVL_OFF = $00;
  1541. CCDINTLVL_LO = $40;
  1542. CCDINTLVL_MED = $80;
  1543. CCDINTLVL_HI = $C0;
  1544. // TC_CCCINTLVL
  1545. CCCINTLVLmask = $30;
  1546. CCCINTLVL_OFF = $00;
  1547. CCCINTLVL_LO = $10;
  1548. CCCINTLVL_MED = $20;
  1549. CCCINTLVL_HI = $30;
  1550. // TC_CCBINTLVL
  1551. CCBINTLVLmask = $0C;
  1552. CCBINTLVL_OFF = $00;
  1553. CCBINTLVL_LO = $04;
  1554. CCBINTLVL_MED = $08;
  1555. CCBINTLVL_HI = $0C;
  1556. // TC_CCAINTLVL
  1557. CCAINTLVLmask = $03;
  1558. CCAINTLVL_OFF = $00;
  1559. CCAINTLVL_LO = $01;
  1560. CCAINTLVL_MED = $02;
  1561. CCAINTLVL_HI = $03;
  1562. // Command
  1563. CMD0bm = $04;
  1564. CMD1bm = $08;
  1565. // Lock Update
  1566. LUPDbm = $02;
  1567. // Direction
  1568. DIRbm = $01;
  1569. // Compare or Capture D Buffer Valid
  1570. CCDBVbm = $10;
  1571. // Compare or Capture C Buffer Valid
  1572. CCCBVbm = $08;
  1573. // Compare or Capture B Buffer Valid
  1574. CCBBVbm = $04;
  1575. // Compare or Capture A Buffer Valid
  1576. CCABVbm = $02;
  1577. // Period Buffer Valid
  1578. PERBVbm = $01;
  1579. // Compare or Capture D Interrupt Flag
  1580. CCDIFbm = $80;
  1581. // Compare or Capture C Interrupt Flag
  1582. CCCIFbm = $40;
  1583. // Compare or Capture B Interrupt Flag
  1584. CCBIFbm = $20;
  1585. // Compare or Capture A Interrupt Flag
  1586. CCAIFbm = $10;
  1587. // Error Interrupt Flag
  1588. ERRIFbm = $02;
  1589. // Overflow Interrupt Flag
  1590. OVFIFbm = $01;
  1591. end;
  1592. TTC1 = object //16-bit Timer/Counter 1
  1593. CTRLA: byte; //Control Register A
  1594. CTRLB: byte; //Control Register B
  1595. CTRLC: byte; //Control register C
  1596. CTRLD: byte; //Control Register D
  1597. CTRLE: byte; //Control Register E
  1598. Reserved5: byte;
  1599. INTCTRLA: byte; //Interrupt Control Register A
  1600. INTCTRLB: byte; //Interrupt Control Register B
  1601. CTRLFCLR: byte; //Control Register F Clear
  1602. CTRLFSET: byte; //Control Register F Set
  1603. CTRLGCLR: byte; //Control Register G Clear
  1604. CTRLGSET: byte; //Control Register G Set
  1605. INTFLAGS: byte; //Interrupt Flag Register
  1606. Reserved13: byte;
  1607. Reserved14: byte;
  1608. TEMP: byte; //Temporary Register For 16-bit Access
  1609. Reserved16: byte;
  1610. Reserved17: byte;
  1611. Reserved18: byte;
  1612. Reserved19: byte;
  1613. Reserved20: byte;
  1614. Reserved21: byte;
  1615. Reserved22: byte;
  1616. Reserved23: byte;
  1617. Reserved24: byte;
  1618. Reserved25: byte;
  1619. Reserved26: byte;
  1620. Reserved27: byte;
  1621. Reserved28: byte;
  1622. Reserved29: byte;
  1623. Reserved30: byte;
  1624. Reserved31: byte;
  1625. CNT: word; //Count
  1626. Reserved34: byte;
  1627. Reserved35: byte;
  1628. Reserved36: byte;
  1629. Reserved37: byte;
  1630. PER: word; //Period
  1631. CCA: word; //Compare or Capture A
  1632. CCB: word; //Compare or Capture B
  1633. Reserved44: byte;
  1634. Reserved45: byte;
  1635. Reserved46: byte;
  1636. Reserved47: byte;
  1637. Reserved48: byte;
  1638. Reserved49: byte;
  1639. Reserved50: byte;
  1640. Reserved51: byte;
  1641. Reserved52: byte;
  1642. Reserved53: byte;
  1643. PERBUF: word; //Period Buffer
  1644. CCABUF: word; //Compare Or Capture A Buffer
  1645. CCBBUF: word; //Compare Or Capture B Buffer
  1646. const
  1647. // TC_CLKSEL
  1648. CLKSELmask = $0F;
  1649. CLKSEL_OFF = $00;
  1650. CLKSEL_DIV1 = $01;
  1651. CLKSEL_DIV2 = $02;
  1652. CLKSEL_DIV4 = $03;
  1653. CLKSEL_DIV8 = $04;
  1654. CLKSEL_DIV64 = $05;
  1655. CLKSEL_DIV256 = $06;
  1656. CLKSEL_DIV1024 = $07;
  1657. CLKSEL_EVCH0 = $08;
  1658. CLKSEL_EVCH1 = $09;
  1659. CLKSEL_EVCH2 = $0A;
  1660. CLKSEL_EVCH3 = $0B;
  1661. CLKSEL_EVCH4 = $0C;
  1662. CLKSEL_EVCH5 = $0D;
  1663. CLKSEL_EVCH6 = $0E;
  1664. CLKSEL_EVCH7 = $0F;
  1665. // Compare or Capture B Enable
  1666. CCBENbm = $20;
  1667. // Compare or Capture A Enable
  1668. CCAENbm = $10;
  1669. // TC_WGMODE
  1670. WGMODEmask = $07;
  1671. WGMODE_NORMAL = $00;
  1672. WGMODE_FRQ = $01;
  1673. WGMODE_SS = $03;
  1674. WGMODE_DS_T = $05;
  1675. WGMODE_DS_TB = $06;
  1676. WGMODE_DS_B = $07;
  1677. // Compare B Output Value
  1678. CMPBbm = $02;
  1679. // Compare A Output Value
  1680. CMPAbm = $01;
  1681. // TC_EVACT
  1682. EVACTmask = $E0;
  1683. EVACT_OFF = $00;
  1684. EVACT_CAPT = $20;
  1685. EVACT_UPDOWN = $40;
  1686. EVACT_QDEC = $60;
  1687. EVACT_RESTART = $80;
  1688. EVACT_FRQ = $A0;
  1689. EVACT_PW = $C0;
  1690. // Event Delay
  1691. EVDLYbm = $10;
  1692. // TC_EVSEL
  1693. EVSELmask = $0F;
  1694. EVSEL_OFF = $00;
  1695. EVSEL_CH0 = $08;
  1696. EVSEL_CH1 = $09;
  1697. EVSEL_CH2 = $0A;
  1698. EVSEL_CH3 = $0B;
  1699. EVSEL_CH4 = $0C;
  1700. EVSEL_CH5 = $0D;
  1701. EVSEL_CH6 = $0E;
  1702. EVSEL_CH7 = $0F;
  1703. // Byte Mode
  1704. BYTEMbm = $01;
  1705. // TC_ERRINTLVL
  1706. ERRINTLVLmask = $0C;
  1707. ERRINTLVL_OFF = $00;
  1708. ERRINTLVL_LO = $04;
  1709. ERRINTLVL_MED = $08;
  1710. ERRINTLVL_HI = $0C;
  1711. // TC_OVFINTLVL
  1712. OVFINTLVLmask = $03;
  1713. OVFINTLVL_OFF = $00;
  1714. OVFINTLVL_LO = $01;
  1715. OVFINTLVL_MED = $02;
  1716. OVFINTLVL_HI = $03;
  1717. // TC_CCBINTLVL
  1718. CCBINTLVLmask = $0C;
  1719. CCBINTLVL_OFF = $00;
  1720. CCBINTLVL_LO = $04;
  1721. CCBINTLVL_MED = $08;
  1722. CCBINTLVL_HI = $0C;
  1723. // TC_CCAINTLVL
  1724. CCAINTLVLmask = $03;
  1725. CCAINTLVL_OFF = $00;
  1726. CCAINTLVL_LO = $01;
  1727. CCAINTLVL_MED = $02;
  1728. CCAINTLVL_HI = $03;
  1729. // Command
  1730. CMD0bm = $04;
  1731. CMD1bm = $08;
  1732. // Lock Update
  1733. LUPDbm = $02;
  1734. // Direction
  1735. DIRbm = $01;
  1736. // Compare or Capture B Buffer Valid
  1737. CCBBVbm = $04;
  1738. // Compare or Capture A Buffer Valid
  1739. CCABVbm = $02;
  1740. // Period Buffer Valid
  1741. PERBVbm = $01;
  1742. // Compare or Capture B Interrupt Flag
  1743. CCBIFbm = $20;
  1744. // Compare or Capture A Interrupt Flag
  1745. CCAIFbm = $10;
  1746. // Error Interrupt Flag
  1747. ERRIFbm = $02;
  1748. // Overflow Interrupt Flag
  1749. OVFIFbm = $01;
  1750. end;
  1751. TAWEX = object //Advanced Waveform Extension
  1752. CTRL: byte; //Control Register
  1753. Reserved1: byte;
  1754. FDEMASK: byte; //Fault Detection Event Mask
  1755. FDCTRL: byte; //Fault Detection Control Register
  1756. STATUS: byte; //Status Register
  1757. Reserved5: byte;
  1758. DTBOTH: byte; //Dead Time Both Sides
  1759. DTBOTHBUF: byte; //Dead Time Both Sides Buffer
  1760. DTLS: byte; //Dead Time Low Side
  1761. DTHS: byte; //Dead Time High Side
  1762. DTLSBUF: byte; //Dead Time Low Side Buffer
  1763. DTHSBUF: byte; //Dead Time High Side Buffer
  1764. OUTOVEN: byte; //Output Override Enable
  1765. const
  1766. // Pattern Generation Mode
  1767. PGMbm = $20;
  1768. // Common Waveform Channel Mode
  1769. CWCMbm = $10;
  1770. // Dead Time Insertion Compare Channel D Enable
  1771. DTICCDENbm = $08;
  1772. // Dead Time Insertion Compare Channel C Enable
  1773. DTICCCENbm = $04;
  1774. // Dead Time Insertion Compare Channel B Enable
  1775. DTICCBENbm = $02;
  1776. // Dead Time Insertion Compare Channel A Enable
  1777. DTICCAENbm = $01;
  1778. // Fault Detect on Disable Break Disable
  1779. FDDBDbm = $10;
  1780. // Fault Detect Mode
  1781. FDMODEbm = $04;
  1782. // AWEX_FDACT
  1783. FDACTmask = $03;
  1784. FDACT_NONE = $00;
  1785. FDACT_CLEAROE = $01;
  1786. FDACT_CLEARDIR = $03;
  1787. // Fault Detect Flag
  1788. FDFbm = $04;
  1789. // Dead Time High Side Buffer Valid
  1790. DTHSBUFVbm = $02;
  1791. // Dead Time Low Side Buffer Valid
  1792. DTLSBUFVbm = $01;
  1793. end;
  1794. THIRES = object //High-Resolution Extension
  1795. CTRLA: byte; //Control Register
  1796. const
  1797. // HIRES_HREN
  1798. HRENmask = $03;
  1799. HREN_NONE = $00;
  1800. HREN_TC0 = $01;
  1801. HREN_TC1 = $02;
  1802. HREN_BOTH = $03;
  1803. end;
  1804. TTC2 = object //16-bit Timer/Counter type 2
  1805. CTRLA: byte; //Control Register A
  1806. CTRLB: byte; //Control Register B
  1807. CTRLC: byte; //Control register C
  1808. Reserved3: byte;
  1809. CTRLE: byte; //Control Register E
  1810. Reserved5: byte;
  1811. INTCTRLA: byte; //Interrupt Control Register A
  1812. INTCTRLB: byte; //Interrupt Control Register B
  1813. Reserved8: byte;
  1814. CTRLF: byte; //Control Register F
  1815. Reserved10: byte;
  1816. Reserved11: byte;
  1817. INTFLAGS: byte; //Interrupt Flag Register
  1818. Reserved13: byte;
  1819. Reserved14: byte;
  1820. Reserved15: byte;
  1821. Reserved16: byte;
  1822. Reserved17: byte;
  1823. Reserved18: byte;
  1824. Reserved19: byte;
  1825. Reserved20: byte;
  1826. Reserved21: byte;
  1827. Reserved22: byte;
  1828. Reserved23: byte;
  1829. Reserved24: byte;
  1830. Reserved25: byte;
  1831. Reserved26: byte;
  1832. Reserved27: byte;
  1833. Reserved28: byte;
  1834. Reserved29: byte;
  1835. Reserved30: byte;
  1836. Reserved31: byte;
  1837. LCNT: byte; //Low Byte Count
  1838. HCNT: byte; //High Byte Count
  1839. Reserved34: byte;
  1840. Reserved35: byte;
  1841. Reserved36: byte;
  1842. Reserved37: byte;
  1843. LPER: byte; //Low Byte Period
  1844. HPER: byte; //High Byte Period
  1845. LCMPA: byte; //Low Byte Compare A
  1846. HCMPA: byte; //High Byte Compare A
  1847. LCMPB: byte; //Low Byte Compare B
  1848. HCMPB: byte; //High Byte Compare B
  1849. LCMPC: byte; //Low Byte Compare C
  1850. HCMPC: byte; //High Byte Compare C
  1851. LCMPD: byte; //Low Byte Compare D
  1852. HCMPD: byte; //High Byte Compare D
  1853. const
  1854. // TC2_CLKSEL
  1855. CLKSELmask = $0F;
  1856. CLKSEL_OFF = $00;
  1857. CLKSEL_DIV1 = $01;
  1858. CLKSEL_DIV2 = $02;
  1859. CLKSEL_DIV4 = $03;
  1860. CLKSEL_DIV8 = $04;
  1861. CLKSEL_DIV64 = $05;
  1862. CLKSEL_DIV256 = $06;
  1863. CLKSEL_DIV1024 = $07;
  1864. CLKSEL_EVCH0 = $08;
  1865. CLKSEL_EVCH1 = $09;
  1866. CLKSEL_EVCH2 = $0A;
  1867. CLKSEL_EVCH3 = $0B;
  1868. // High Byte Compare D Enable
  1869. HCMPDENbm = $80;
  1870. // High Byte Compare C Enable
  1871. HCMPCENbm = $40;
  1872. // High Byte Compare B Enable
  1873. HCMPBENbm = $20;
  1874. // High Byte Compare A Enable
  1875. HCMPAENbm = $10;
  1876. // Low Byte Compare D Enable
  1877. LCMPDENbm = $08;
  1878. // Low Byte Compare C Enable
  1879. LCMPCENbm = $04;
  1880. // Low Byte Compare B Enable
  1881. LCMPBENbm = $02;
  1882. // Low Byte Compare A Enable
  1883. LCMPAENbm = $01;
  1884. // High Byte Compare D Output Value
  1885. HCMPDbm = $80;
  1886. // High Byte Compare C Output Value
  1887. HCMPCbm = $40;
  1888. // High Byte Compare B Output Value
  1889. HCMPBbm = $20;
  1890. // High Byte Compare A Output Value
  1891. HCMPAbm = $10;
  1892. // Low Byte Compare D Output Value
  1893. LCMPDbm = $08;
  1894. // Low Byte Compare C Output Value
  1895. LCMPCbm = $04;
  1896. // Low Byte Compare B Output Value
  1897. LCMPBbm = $02;
  1898. // Low Byte Compare A Output Value
  1899. LCMPAbm = $01;
  1900. // TC2_BYTEM
  1901. BYTEMmask = $03;
  1902. BYTEM_NORMAL = $00;
  1903. BYTEM_BYTEMODE = $01;
  1904. BYTEM_SPLITMODE = $02;
  1905. // TC2_HUNFINTLVL
  1906. HUNFINTLVLmask = $0C;
  1907. HUNFINTLVL_OFF = $00;
  1908. HUNFINTLVL_LO = $04;
  1909. HUNFINTLVL_MED = $08;
  1910. HUNFINTLVL_HI = $0C;
  1911. // TC2_LUNFINTLVL
  1912. LUNFINTLVLmask = $03;
  1913. LUNFINTLVL_OFF = $00;
  1914. LUNFINTLVL_LO = $01;
  1915. LUNFINTLVL_MED = $02;
  1916. LUNFINTLVL_HI = $03;
  1917. // TC2_LCMPDINTLVL
  1918. LCMPDINTLVLmask = $C0;
  1919. LCMPDINTLVL_OFF = $00;
  1920. LCMPDINTLVL_LO = $40;
  1921. LCMPDINTLVL_MED = $80;
  1922. LCMPDINTLVL_HI = $C0;
  1923. // TC2_LCMPCINTLVL
  1924. LCMPCINTLVLmask = $30;
  1925. LCMPCINTLVL_OFF = $00;
  1926. LCMPCINTLVL_LO = $10;
  1927. LCMPCINTLVL_MED = $20;
  1928. LCMPCINTLVL_HI = $30;
  1929. // TC2_LCMPBINTLVL
  1930. LCMPBINTLVLmask = $0C;
  1931. LCMPBINTLVL_OFF = $00;
  1932. LCMPBINTLVL_LO = $04;
  1933. LCMPBINTLVL_MED = $08;
  1934. LCMPBINTLVL_HI = $0C;
  1935. // TC2_LCMPAINTLVL
  1936. LCMPAINTLVLmask = $03;
  1937. LCMPAINTLVL_OFF = $00;
  1938. LCMPAINTLVL_LO = $01;
  1939. LCMPAINTLVL_MED = $02;
  1940. LCMPAINTLVL_HI = $03;
  1941. // TC2_CMD
  1942. CMDmask = $0C;
  1943. CMD_NONE = $00;
  1944. CMD_RESTART = $08;
  1945. CMD_RESET = $0C;
  1946. // TC2_CMDEN
  1947. CMDENmask = $03;
  1948. CMDEN_LOW = $01;
  1949. CMDEN_HIGH = $02;
  1950. CMDEN_BOTH = $03;
  1951. // Low Byte Compare D Interrupt Flag
  1952. LCMPDIFbm = $80;
  1953. // Low Byte Compare C Interrupt Flag
  1954. LCMPCIFbm = $40;
  1955. // Low Byte Compare B Interrupt Flag
  1956. LCMPBIFbm = $20;
  1957. // Low Byte Compare A Interrupt Flag
  1958. LCMPAIFbm = $10;
  1959. // High Byte Underflow Interrupt Flag
  1960. HUNFIFbm = $02;
  1961. // Low Byte Underflow Interrupt Flag
  1962. LUNFIFbm = $01;
  1963. end;
  1964. TUSART = object //Universal Synchronous/Asynchronous Receiver/Transmitter
  1965. DATA: byte; //Data Register
  1966. STATUS: byte; //Status Register
  1967. Reserved2: byte;
  1968. CTRLA: byte; //Control Register A
  1969. CTRLB: byte; //Control Register B
  1970. CTRLC: byte; //Control Register C
  1971. BAUDCTRLA: byte; //Baud Rate Control Register A
  1972. BAUDCTRLB: byte; //Baud Rate Control Register B
  1973. const
  1974. // Receive Interrupt Flag
  1975. RXCIFbm = $80;
  1976. // Transmit Interrupt Flag
  1977. TXCIFbm = $40;
  1978. // Data Register Empty Flag
  1979. DREIFbm = $20;
  1980. // Frame Error
  1981. FERRbm = $10;
  1982. // Buffer Overflow
  1983. BUFOVFbm = $08;
  1984. // Parity Error
  1985. PERRbm = $04;
  1986. // Receive Bit 8
  1987. RXB8bm = $01;
  1988. // USART_RXCINTLVL
  1989. RXCINTLVLmask = $30;
  1990. RXCINTLVL_OFF = $00;
  1991. RXCINTLVL_LO = $10;
  1992. RXCINTLVL_MED = $20;
  1993. RXCINTLVL_HI = $30;
  1994. // USART_TXCINTLVL
  1995. TXCINTLVLmask = $0C;
  1996. TXCINTLVL_OFF = $00;
  1997. TXCINTLVL_LO = $04;
  1998. TXCINTLVL_MED = $08;
  1999. TXCINTLVL_HI = $0C;
  2000. // USART_DREINTLVL
  2001. DREINTLVLmask = $03;
  2002. DREINTLVL_OFF = $00;
  2003. DREINTLVL_LO = $01;
  2004. DREINTLVL_MED = $02;
  2005. DREINTLVL_HI = $03;
  2006. // Receiver Enable
  2007. RXENbm = $10;
  2008. // Transmitter Enable
  2009. TXENbm = $08;
  2010. // Double transmission speed
  2011. CLK2Xbm = $04;
  2012. // Multi-processor Communication Mode
  2013. MPCMbm = $02;
  2014. // Transmit bit 8
  2015. TXB8bm = $01;
  2016. // USART_CMODE
  2017. CMODEmask = $C0;
  2018. CMODE_ASYNCHRONOUS = $00;
  2019. CMODE_SYNCHRONOUS = $40;
  2020. CMODE_IRDA = $80;
  2021. CMODE_MSPI = $C0;
  2022. // USART_PMODE
  2023. PMODEmask = $30;
  2024. PMODE_DISABLED = $00;
  2025. PMODE_EVEN = $20;
  2026. PMODE_ODD = $30;
  2027. // Stop Bit Mode
  2028. SBMODEbm = $08;
  2029. // USART_CHSIZE
  2030. CHSIZEmask = $07;
  2031. CHSIZE_5BIT = $00;
  2032. CHSIZE_6BIT = $01;
  2033. CHSIZE_7BIT = $02;
  2034. CHSIZE_8BIT = $03;
  2035. CHSIZE_9BIT = $07;
  2036. // SPI Master Mode, Data Order
  2037. UDORDbm = $04;
  2038. // SPI Master Mode, Clock Phase
  2039. UCPHAbm = $02;
  2040. // Baud Rate Scale
  2041. BSCALE0bm = $10;
  2042. BSCALE1bm = $20;
  2043. BSCALE2bm = $40;
  2044. BSCALE3bm = $80;
  2045. end;
  2046. TSPI = object //Serial Peripheral Interface
  2047. CTRL: byte; //Control Register
  2048. INTCTRL: byte; //Interrupt Control Register
  2049. STATUS: byte; //Status Register
  2050. DATA: byte; //Data Register
  2051. const
  2052. // Enable Double Speed
  2053. CLK2Xbm = $80;
  2054. // Enable Module
  2055. ENABLEbm = $40;
  2056. // Data Order Setting
  2057. DORDbm = $20;
  2058. // Master Operation Enable
  2059. MASTERbm = $10;
  2060. // SPI_MODE
  2061. MODEmask = $0C;
  2062. MODE_0 = $00;
  2063. MODE_1 = $04;
  2064. MODE_2 = $08;
  2065. MODE_3 = $0C;
  2066. // SPI_PRESCALER
  2067. PRESCALERmask = $03;
  2068. PRESCALER_DIV4 = $00;
  2069. PRESCALER_DIV16 = $01;
  2070. PRESCALER_DIV64 = $02;
  2071. PRESCALER_DIV128 = $03;
  2072. // SPI_INTLVL
  2073. INTLVLmask = $03;
  2074. INTLVL_OFF = $00;
  2075. INTLVL_LO = $01;
  2076. INTLVL_MED = $02;
  2077. INTLVL_HI = $03;
  2078. // Interrupt Flag
  2079. IFbm = $80;
  2080. // Write Collision
  2081. WRCOLbm = $40;
  2082. end;
  2083. TIRCOM = object //IR Communication Module
  2084. CTRL: byte; //Control Register
  2085. TXPLCTRL: byte; //IrDA Transmitter Pulse Length Control Register
  2086. RXPLCTRL: byte; //IrDA Receiver Pulse Length Control Register
  2087. const
  2088. // IRDA_EVSEL
  2089. EVSELmask = $0F;
  2090. EVSEL_OFF = $00;
  2091. EVSEL_0 = $08;
  2092. EVSEL_1 = $09;
  2093. EVSEL_2 = $0A;
  2094. EVSEL_3 = $0B;
  2095. EVSEL_4 = $0C;
  2096. EVSEL_5 = $0D;
  2097. EVSEL_6 = $0E;
  2098. EVSEL_7 = $0F;
  2099. end;
  2100. const
  2101. Pin0idx = 0; Pin0bm = 1;
  2102. Pin1idx = 1; Pin1bm = 2;
  2103. Pin2idx = 2; Pin2bm = 4;
  2104. Pin3idx = 3; Pin3bm = 8;
  2105. Pin4idx = 4; Pin4bm = 16;
  2106. Pin5idx = 5; Pin5bm = 32;
  2107. Pin6idx = 6; Pin6bm = 64;
  2108. Pin7idx = 7; Pin7bm = 128;
  2109. var
  2110. GPIO: TGPIO absolute $0000;
  2111. VPORT0: TVPORT absolute $0010;
  2112. VPORT1: TVPORT absolute $0014;
  2113. VPORT2: TVPORT absolute $0018;
  2114. VPORT3: TVPORT absolute $001C;
  2115. OCD: TOCD absolute $002E;
  2116. CPU: TCPU absolute $0030;
  2117. CLK: TCLK absolute $0040;
  2118. SLEEP: TSLEEP absolute $0048;
  2119. OSC: TOSC absolute $0050;
  2120. DFLLRC32M: TDFLL absolute $0060;
  2121. DFLLRC2M: TDFLL absolute $0068;
  2122. PR: TPR absolute $0070;
  2123. RST: TRST absolute $0078;
  2124. WDT: TWDT absolute $0080;
  2125. MCU: TMCU absolute $0090;
  2126. PMIC: TPMIC absolute $00A0;
  2127. PORTCFG: TPORTCFG absolute $00B0;
  2128. CRC: TCRC absolute $00D0;
  2129. EVSYS: TEVSYS absolute $0180;
  2130. NVM: TNVM absolute $01C0;
  2131. ADCA: TADC absolute $0200;
  2132. ACA: TAC absolute $0380;
  2133. RTC: TRTC absolute $0400;
  2134. TWIC: TTWI absolute $0480;
  2135. TWIE: TTWI absolute $04A0;
  2136. PORTA: TPORT absolute $0600;
  2137. PORTB: TPORT absolute $0620;
  2138. PORTC: TPORT absolute $0640;
  2139. PORTD: TPORT absolute $0660;
  2140. PORTE: TPORT absolute $0680;
  2141. PORTF: TPORT absolute $06A0;
  2142. PORTR: TPORT absolute $07E0;
  2143. TCC0: TTC0 absolute $0800;
  2144. TCC2: TTC2 absolute $0800;
  2145. TCC1: TTC1 absolute $0840;
  2146. AWEXC: TAWEX absolute $0880;
  2147. HIRESC: THIRES absolute $0890;
  2148. USARTC0: TUSART absolute $08A0;
  2149. SPIC: TSPI absolute $08C0;
  2150. IRCOM: TIRCOM absolute $08F8;
  2151. TCD0: TTC0 absolute $0900;
  2152. TCD2: TTC2 absolute $0900;
  2153. USARTD0: TUSART absolute $09A0;
  2154. SPID: TSPI absolute $09C0;
  2155. TCE0: TTC0 absolute $0A00;
  2156. TCE2: TTC2 absolute $0A00;
  2157. AWEXE: TAWEX absolute $0A80;
  2158. USARTE0: TUSART absolute $0AA0;
  2159. SPIE: TSPI absolute $0AC0;
  2160. TCF0: TTC0 absolute $0B00;
  2161. TCF2: TTC2 absolute $0B00;
  2162. implementation
  2163. {$i avrcommon.inc}
  2164. procedure OSC_OSCF_ISR; external name 'OSC_OSCF_ISR'; // Interrupt 1 External Oscillator Failure Interrupt (NMI)
  2165. procedure PORTC_INT0_ISR; external name 'PORTC_INT0_ISR'; // Interrupt 2 External Interrupt 0
  2166. procedure PORTC_INT1_ISR; external name 'PORTC_INT1_ISR'; // Interrupt 3 External Interrupt 1
  2167. procedure PORTR_INT0_ISR; external name 'PORTR_INT0_ISR'; // Interrupt 4 External Interrupt 0
  2168. procedure PORTR_INT1_ISR; external name 'PORTR_INT1_ISR'; // Interrupt 5 External Interrupt 1
  2169. procedure RTC_OVF_ISR; external name 'RTC_OVF_ISR'; // Interrupt 10 Overflow Interrupt
  2170. procedure RTC_COMP_ISR; external name 'RTC_COMP_ISR'; // Interrupt 11 Compare Interrupt
  2171. procedure TWIC_TWIS_ISR; external name 'TWIC_TWIS_ISR'; // Interrupt 12 TWI Slave Interrupt
  2172. procedure TWIC_TWIM_ISR; external name 'TWIC_TWIM_ISR'; // Interrupt 13 TWI Master Interrupt
  2173. procedure TCC2_LUNF_ISR; external name 'TCC2_LUNF_ISR'; // Interrupt 14 Low Byte Underflow Interrupt
  2174. procedure TCC2_HUNF_ISR; external name 'TCC2_HUNF_ISR'; // Interrupt 15 High Byte Underflow Interrupt
  2175. procedure TCC2_LCMPA_ISR; external name 'TCC2_LCMPA_ISR'; // Interrupt 16 Low Byte Compare A Interrupt
  2176. procedure TCC2_LCMPB_ISR; external name 'TCC2_LCMPB_ISR'; // Interrupt 17 Low Byte Compare B Interrupt
  2177. procedure TCC2_LCMPC_ISR; external name 'TCC2_LCMPC_ISR'; // Interrupt 18 Low Byte Compare C Interrupt
  2178. procedure TCC2_LCMPD_ISR; external name 'TCC2_LCMPD_ISR'; // Interrupt 19 Low Byte Compare D Interrupt
  2179. procedure TCC1_OVF_ISR; external name 'TCC1_OVF_ISR'; // Interrupt 20 Overflow Interrupt
  2180. procedure TCC1_ERR_ISR; external name 'TCC1_ERR_ISR'; // Interrupt 21 Error Interrupt
  2181. procedure TCC1_CCA_ISR; external name 'TCC1_CCA_ISR'; // Interrupt 22 Compare or Capture A Interrupt
  2182. procedure TCC1_CCB_ISR; external name 'TCC1_CCB_ISR'; // Interrupt 23 Compare or Capture B Interrupt
  2183. procedure SPIC_INT_ISR; external name 'SPIC_INT_ISR'; // Interrupt 24 SPI Interrupt
  2184. procedure USARTC0_RXC_ISR; external name 'USARTC0_RXC_ISR'; // Interrupt 25 Reception Complete Interrupt
  2185. procedure USARTC0_DRE_ISR; external name 'USARTC0_DRE_ISR'; // Interrupt 26 Data Register Empty Interrupt
  2186. procedure USARTC0_TXC_ISR; external name 'USARTC0_TXC_ISR'; // Interrupt 27 Transmission Complete Interrupt
  2187. procedure NVM_EE_ISR; external name 'NVM_EE_ISR'; // Interrupt 32 EE Interrupt
  2188. procedure NVM_SPM_ISR; external name 'NVM_SPM_ISR'; // Interrupt 33 SPM Interrupt
  2189. procedure PORTB_INT0_ISR; external name 'PORTB_INT0_ISR'; // Interrupt 34 External Interrupt 0
  2190. procedure PORTB_INT1_ISR; external name 'PORTB_INT1_ISR'; // Interrupt 35 External Interrupt 1
  2191. procedure PORTE_INT0_ISR; external name 'PORTE_INT0_ISR'; // Interrupt 43 External Interrupt 0
  2192. procedure PORTE_INT1_ISR; external name 'PORTE_INT1_ISR'; // Interrupt 44 External Interrupt 1
  2193. procedure TWIE_TWIS_ISR; external name 'TWIE_TWIS_ISR'; // Interrupt 45 TWI Slave Interrupt
  2194. procedure TWIE_TWIM_ISR; external name 'TWIE_TWIM_ISR'; // Interrupt 46 TWI Master Interrupt
  2195. procedure TCE2_LUNF_ISR; external name 'TCE2_LUNF_ISR'; // Interrupt 47 Low Byte Underflow Interrupt
  2196. procedure TCE2_HUNF_ISR; external name 'TCE2_HUNF_ISR'; // Interrupt 48 High Byte Underflow Interrupt
  2197. procedure TCE2_LCMPA_ISR; external name 'TCE2_LCMPA_ISR'; // Interrupt 49 Low Byte Compare A Interrupt
  2198. procedure TCE2_LCMPB_ISR; external name 'TCE2_LCMPB_ISR'; // Interrupt 50 Low Byte Compare B Interrupt
  2199. procedure TCE2_LCMPC_ISR; external name 'TCE2_LCMPC_ISR'; // Interrupt 51 Low Byte Compare C Interrupt
  2200. procedure TCE2_LCMPD_ISR; external name 'TCE2_LCMPD_ISR'; // Interrupt 52 Low Byte Compare D Interrupt
  2201. procedure USARTE0_RXC_ISR; external name 'USARTE0_RXC_ISR'; // Interrupt 58 Reception Complete Interrupt
  2202. procedure USARTE0_DRE_ISR; external name 'USARTE0_DRE_ISR'; // Interrupt 59 Data Register Empty Interrupt
  2203. procedure USARTE0_TXC_ISR; external name 'USARTE0_TXC_ISR'; // Interrupt 60 Transmission Complete Interrupt
  2204. procedure PORTD_INT0_ISR; external name 'PORTD_INT0_ISR'; // Interrupt 64 External Interrupt 0
  2205. procedure PORTD_INT1_ISR; external name 'PORTD_INT1_ISR'; // Interrupt 65 External Interrupt 1
  2206. procedure PORTA_INT0_ISR; external name 'PORTA_INT0_ISR'; // Interrupt 66 External Interrupt 0
  2207. procedure PORTA_INT1_ISR; external name 'PORTA_INT1_ISR'; // Interrupt 67 External Interrupt 1
  2208. procedure ACA_AC0_ISR; external name 'ACA_AC0_ISR'; // Interrupt 68 AC0 Interrupt
  2209. procedure ACA_AC1_ISR; external name 'ACA_AC1_ISR'; // Interrupt 69 AC1 Interrupt
  2210. procedure ACA_ACW_ISR; external name 'ACA_ACW_ISR'; // Interrupt 70 ACW Window Mode Interrupt
  2211. procedure ADCA_CH0_ISR; external name 'ADCA_CH0_ISR'; // Interrupt 71 Interrupt 0
  2212. procedure TCD2_LUNF_ISR; external name 'TCD2_LUNF_ISR'; // Interrupt 77 Low Byte Underflow Interrupt
  2213. procedure TCD2_HUNF_ISR; external name 'TCD2_HUNF_ISR'; // Interrupt 78 High Byte Underflow Interrupt
  2214. procedure TCD2_LCMPA_ISR; external name 'TCD2_LCMPA_ISR'; // Interrupt 79 Low Byte Compare A Interrupt
  2215. procedure TCD2_LCMPB_ISR; external name 'TCD2_LCMPB_ISR'; // Interrupt 80 Low Byte Compare B Interrupt
  2216. procedure TCD2_LCMPC_ISR; external name 'TCD2_LCMPC_ISR'; // Interrupt 81 Low Byte Compare C Interrupt
  2217. procedure TCD2_LCMPD_ISR; external name 'TCD2_LCMPD_ISR'; // Interrupt 82 Low Byte Compare D Interrupt
  2218. procedure SPID_INT_ISR; external name 'SPID_INT_ISR'; // Interrupt 87 SPI Interrupt
  2219. procedure USARTD0_RXC_ISR; external name 'USARTD0_RXC_ISR'; // Interrupt 88 Reception Complete Interrupt
  2220. procedure USARTD0_DRE_ISR; external name 'USARTD0_DRE_ISR'; // Interrupt 89 Data Register Empty Interrupt
  2221. procedure USARTD0_TXC_ISR; external name 'USARTD0_TXC_ISR'; // Interrupt 90 Transmission Complete Interrupt
  2222. procedure PORTF_INT0_ISR; external name 'PORTF_INT0_ISR'; // Interrupt 104 External Interrupt 0
  2223. procedure PORTF_INT1_ISR; external name 'PORTF_INT1_ISR'; // Interrupt 105 External Interrupt 1
  2224. procedure TCF2_LUNF_ISR; external name 'TCF2_LUNF_ISR'; // Interrupt 108 Low Byte Underflow Interrupt
  2225. procedure TCF2_HUNF_ISR; external name 'TCF2_HUNF_ISR'; // Interrupt 109 High Byte Underflow Interrupt
  2226. procedure TCF2_LCMPA_ISR; external name 'TCF2_LCMPA_ISR'; // Interrupt 110 Low Byte Compare A Interrupt
  2227. procedure TCF2_LCMPB_ISR; external name 'TCF2_LCMPB_ISR'; // Interrupt 111 Low Byte Compare B Interrupt
  2228. procedure TCF2_LCMPC_ISR; external name 'TCF2_LCMPC_ISR'; // Interrupt 112 Low Byte Compare C Interrupt
  2229. procedure TCF2_LCMPD_ISR; external name 'TCF2_LCMPD_ISR'; // Interrupt 113 Low Byte Compare D Interrupt
  2230. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  2231. asm
  2232. jmp __dtors_end
  2233. jmp OSC_OSCF_ISR
  2234. jmp PORTC_INT0_ISR
  2235. jmp PORTC_INT1_ISR
  2236. jmp PORTR_INT0_ISR
  2237. jmp PORTR_INT1_ISR
  2238. jmp RTC_OVF_ISR
  2239. jmp RTC_COMP_ISR
  2240. jmp TWIC_TWIS_ISR
  2241. jmp TWIC_TWIM_ISR
  2242. jmp TCC2_LUNF_ISR
  2243. jmp TCC2_HUNF_ISR
  2244. jmp TCC2_LCMPA_ISR
  2245. jmp TCC2_LCMPB_ISR
  2246. jmp TCC2_LCMPC_ISR
  2247. jmp TCC2_LCMPD_ISR
  2248. jmp TCC1_OVF_ISR
  2249. jmp TCC1_ERR_ISR
  2250. jmp TCC1_CCA_ISR
  2251. jmp TCC1_CCB_ISR
  2252. jmp SPIC_INT_ISR
  2253. jmp USARTC0_RXC_ISR
  2254. jmp USARTC0_DRE_ISR
  2255. jmp USARTC0_TXC_ISR
  2256. jmp NVM_EE_ISR
  2257. jmp NVM_SPM_ISR
  2258. jmp PORTB_INT0_ISR
  2259. jmp PORTB_INT1_ISR
  2260. jmp PORTE_INT0_ISR
  2261. jmp PORTE_INT1_ISR
  2262. jmp TWIE_TWIS_ISR
  2263. jmp TWIE_TWIM_ISR
  2264. jmp TCE2_LUNF_ISR
  2265. jmp TCE2_HUNF_ISR
  2266. jmp TCE2_LCMPA_ISR
  2267. jmp TCE2_LCMPB_ISR
  2268. jmp TCE2_LCMPC_ISR
  2269. jmp TCE2_LCMPD_ISR
  2270. jmp USARTE0_RXC_ISR
  2271. jmp USARTE0_DRE_ISR
  2272. jmp USARTE0_TXC_ISR
  2273. jmp PORTD_INT0_ISR
  2274. jmp PORTD_INT1_ISR
  2275. jmp PORTA_INT0_ISR
  2276. jmp PORTA_INT1_ISR
  2277. jmp ACA_AC0_ISR
  2278. jmp ACA_AC1_ISR
  2279. jmp ACA_ACW_ISR
  2280. jmp ADCA_CH0_ISR
  2281. jmp TCD2_LUNF_ISR
  2282. jmp TCD2_HUNF_ISR
  2283. jmp TCD2_LCMPA_ISR
  2284. jmp TCD2_LCMPB_ISR
  2285. jmp TCD2_LCMPC_ISR
  2286. jmp TCD2_LCMPD_ISR
  2287. jmp SPID_INT_ISR
  2288. jmp USARTD0_RXC_ISR
  2289. jmp USARTD0_DRE_ISR
  2290. jmp USARTD0_TXC_ISR
  2291. jmp PORTF_INT0_ISR
  2292. jmp PORTF_INT1_ISR
  2293. jmp TCF2_LUNF_ISR
  2294. jmp TCF2_HUNF_ISR
  2295. jmp TCF2_LCMPA_ISR
  2296. jmp TCF2_LCMPB_ISR
  2297. jmp TCF2_LCMPC_ISR
  2298. jmp TCF2_LCMPD_ISR
  2299. .weak OSC_OSCF_ISR
  2300. .weak PORTC_INT0_ISR
  2301. .weak PORTC_INT1_ISR
  2302. .weak PORTR_INT0_ISR
  2303. .weak PORTR_INT1_ISR
  2304. .weak RTC_OVF_ISR
  2305. .weak RTC_COMP_ISR
  2306. .weak TWIC_TWIS_ISR
  2307. .weak TWIC_TWIM_ISR
  2308. .weak TCC2_LUNF_ISR
  2309. .weak TCC2_HUNF_ISR
  2310. .weak TCC2_LCMPA_ISR
  2311. .weak TCC2_LCMPB_ISR
  2312. .weak TCC2_LCMPC_ISR
  2313. .weak TCC2_LCMPD_ISR
  2314. .weak TCC1_OVF_ISR
  2315. .weak TCC1_ERR_ISR
  2316. .weak TCC1_CCA_ISR
  2317. .weak TCC1_CCB_ISR
  2318. .weak SPIC_INT_ISR
  2319. .weak USARTC0_RXC_ISR
  2320. .weak USARTC0_DRE_ISR
  2321. .weak USARTC0_TXC_ISR
  2322. .weak NVM_EE_ISR
  2323. .weak NVM_SPM_ISR
  2324. .weak PORTB_INT0_ISR
  2325. .weak PORTB_INT1_ISR
  2326. .weak PORTE_INT0_ISR
  2327. .weak PORTE_INT1_ISR
  2328. .weak TWIE_TWIS_ISR
  2329. .weak TWIE_TWIM_ISR
  2330. .weak TCE2_LUNF_ISR
  2331. .weak TCE2_HUNF_ISR
  2332. .weak TCE2_LCMPA_ISR
  2333. .weak TCE2_LCMPB_ISR
  2334. .weak TCE2_LCMPC_ISR
  2335. .weak TCE2_LCMPD_ISR
  2336. .weak USARTE0_RXC_ISR
  2337. .weak USARTE0_DRE_ISR
  2338. .weak USARTE0_TXC_ISR
  2339. .weak PORTD_INT0_ISR
  2340. .weak PORTD_INT1_ISR
  2341. .weak PORTA_INT0_ISR
  2342. .weak PORTA_INT1_ISR
  2343. .weak ACA_AC0_ISR
  2344. .weak ACA_AC1_ISR
  2345. .weak ACA_ACW_ISR
  2346. .weak ADCA_CH0_ISR
  2347. .weak TCD2_LUNF_ISR
  2348. .weak TCD2_HUNF_ISR
  2349. .weak TCD2_LCMPA_ISR
  2350. .weak TCD2_LCMPB_ISR
  2351. .weak TCD2_LCMPC_ISR
  2352. .weak TCD2_LCMPD_ISR
  2353. .weak SPID_INT_ISR
  2354. .weak USARTD0_RXC_ISR
  2355. .weak USARTD0_DRE_ISR
  2356. .weak USARTD0_TXC_ISR
  2357. .weak PORTF_INT0_ISR
  2358. .weak PORTF_INT1_ISR
  2359. .weak TCF2_LUNF_ISR
  2360. .weak TCF2_HUNF_ISR
  2361. .weak TCF2_LCMPA_ISR
  2362. .weak TCF2_LCMPB_ISR
  2363. .weak TCF2_LCMPC_ISR
  2364. .weak TCF2_LCMPD_ISR
  2365. .set OSC_OSCF_ISR, Default_IRQ_handler
  2366. .set PORTC_INT0_ISR, Default_IRQ_handler
  2367. .set PORTC_INT1_ISR, Default_IRQ_handler
  2368. .set PORTR_INT0_ISR, Default_IRQ_handler
  2369. .set PORTR_INT1_ISR, Default_IRQ_handler
  2370. .set RTC_OVF_ISR, Default_IRQ_handler
  2371. .set RTC_COMP_ISR, Default_IRQ_handler
  2372. .set TWIC_TWIS_ISR, Default_IRQ_handler
  2373. .set TWIC_TWIM_ISR, Default_IRQ_handler
  2374. .set TCC2_LUNF_ISR, Default_IRQ_handler
  2375. .set TCC2_HUNF_ISR, Default_IRQ_handler
  2376. .set TCC2_LCMPA_ISR, Default_IRQ_handler
  2377. .set TCC2_LCMPB_ISR, Default_IRQ_handler
  2378. .set TCC2_LCMPC_ISR, Default_IRQ_handler
  2379. .set TCC2_LCMPD_ISR, Default_IRQ_handler
  2380. .set TCC1_OVF_ISR, Default_IRQ_handler
  2381. .set TCC1_ERR_ISR, Default_IRQ_handler
  2382. .set TCC1_CCA_ISR, Default_IRQ_handler
  2383. .set TCC1_CCB_ISR, Default_IRQ_handler
  2384. .set SPIC_INT_ISR, Default_IRQ_handler
  2385. .set USARTC0_RXC_ISR, Default_IRQ_handler
  2386. .set USARTC0_DRE_ISR, Default_IRQ_handler
  2387. .set USARTC0_TXC_ISR, Default_IRQ_handler
  2388. .set NVM_EE_ISR, Default_IRQ_handler
  2389. .set NVM_SPM_ISR, Default_IRQ_handler
  2390. .set PORTB_INT0_ISR, Default_IRQ_handler
  2391. .set PORTB_INT1_ISR, Default_IRQ_handler
  2392. .set PORTE_INT0_ISR, Default_IRQ_handler
  2393. .set PORTE_INT1_ISR, Default_IRQ_handler
  2394. .set TWIE_TWIS_ISR, Default_IRQ_handler
  2395. .set TWIE_TWIM_ISR, Default_IRQ_handler
  2396. .set TCE2_LUNF_ISR, Default_IRQ_handler
  2397. .set TCE2_HUNF_ISR, Default_IRQ_handler
  2398. .set TCE2_LCMPA_ISR, Default_IRQ_handler
  2399. .set TCE2_LCMPB_ISR, Default_IRQ_handler
  2400. .set TCE2_LCMPC_ISR, Default_IRQ_handler
  2401. .set TCE2_LCMPD_ISR, Default_IRQ_handler
  2402. .set USARTE0_RXC_ISR, Default_IRQ_handler
  2403. .set USARTE0_DRE_ISR, Default_IRQ_handler
  2404. .set USARTE0_TXC_ISR, Default_IRQ_handler
  2405. .set PORTD_INT0_ISR, Default_IRQ_handler
  2406. .set PORTD_INT1_ISR, Default_IRQ_handler
  2407. .set PORTA_INT0_ISR, Default_IRQ_handler
  2408. .set PORTA_INT1_ISR, Default_IRQ_handler
  2409. .set ACA_AC0_ISR, Default_IRQ_handler
  2410. .set ACA_AC1_ISR, Default_IRQ_handler
  2411. .set ACA_ACW_ISR, Default_IRQ_handler
  2412. .set ADCA_CH0_ISR, Default_IRQ_handler
  2413. .set TCD2_LUNF_ISR, Default_IRQ_handler
  2414. .set TCD2_HUNF_ISR, Default_IRQ_handler
  2415. .set TCD2_LCMPA_ISR, Default_IRQ_handler
  2416. .set TCD2_LCMPB_ISR, Default_IRQ_handler
  2417. .set TCD2_LCMPC_ISR, Default_IRQ_handler
  2418. .set TCD2_LCMPD_ISR, Default_IRQ_handler
  2419. .set SPID_INT_ISR, Default_IRQ_handler
  2420. .set USARTD0_RXC_ISR, Default_IRQ_handler
  2421. .set USARTD0_DRE_ISR, Default_IRQ_handler
  2422. .set USARTD0_TXC_ISR, Default_IRQ_handler
  2423. .set PORTF_INT0_ISR, Default_IRQ_handler
  2424. .set PORTF_INT1_ISR, Default_IRQ_handler
  2425. .set TCF2_LUNF_ISR, Default_IRQ_handler
  2426. .set TCF2_HUNF_ISR, Default_IRQ_handler
  2427. .set TCF2_LCMPA_ISR, Default_IRQ_handler
  2428. .set TCF2_LCMPB_ISR, Default_IRQ_handler
  2429. .set TCF2_LCMPC_ISR, Default_IRQ_handler
  2430. .set TCF2_LCMPD_ISR, Default_IRQ_handler
  2431. end;
  2432. end.