atxmega384c3.pp 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996
  1. unit ATxmega384C3;
  2. interface
  3. type
  4. TGPIO = object //General Purpose IO Registers
  5. GPIOR0: byte; //General Purpose IO Register 0
  6. GPIOR1: byte; //General Purpose IO Register 1
  7. GPIOR2: byte; //General Purpose IO Register 2
  8. GPIOR3: byte; //General Purpose IO Register 3
  9. end;
  10. TVPORT = object //Virtual Port
  11. DIR: byte; //I/O Port Data Direction
  12. OUT_: byte; //I/O Port Output
  13. IN_: byte; //I/O Port Input
  14. INTFLAGS: byte; //Interrupt Flag Register
  15. const
  16. // Port Interrupt 1 Flag
  17. INT1IFbm = $02;
  18. // Port Interrupt 0 Flag
  19. INT0IFbm = $01;
  20. end;
  21. TOCD = object //On-Chip Debug System
  22. OCDR0: byte; //OCD Register 0
  23. OCDR1: byte; //OCD Register 1
  24. end;
  25. TCPU = object //CPU registers
  26. Reserved0: byte;
  27. Reserved1: byte;
  28. Reserved2: byte;
  29. Reserved3: byte;
  30. CCP: byte; //Configuration Change Protection
  31. Reserved5: byte;
  32. Reserved6: byte;
  33. Reserved7: byte;
  34. RAMPD: byte; //Ramp D
  35. RAMPX: byte; //Ramp X
  36. RAMPY: byte; //Ramp Y
  37. RAMPZ: byte; //Ramp Z
  38. EIND: byte; //Extended Indirect Jump
  39. SPL: byte; //Stack Pointer Low
  40. SPH: byte; //Stack Pointer High
  41. SREG: byte; //Status Register
  42. const
  43. // CCP
  44. CCPmask = $FF;
  45. CCP_SPM = $9D;
  46. CCP_IOREG = $D8;
  47. // Global Interrupt Enable Flag
  48. Ibm = $80;
  49. // Transfer Bit
  50. Tbm = $40;
  51. // Half Carry Flag
  52. Hbm = $20;
  53. // N Exclusive Or V Flag
  54. Sbm = $10;
  55. // Two's Complement Overflow Flag
  56. Vbm = $08;
  57. // Negative Flag
  58. Nbm = $04;
  59. // Zero Flag
  60. Zbm = $02;
  61. // Carry Flag
  62. Cbm = $01;
  63. end;
  64. TCLK = object //Clock System
  65. CTRL: byte; //Control Register
  66. PSCTRL: byte; //Prescaler Control Register
  67. LOCK: byte; //Lock register
  68. RTCCTRL: byte; //RTC Control Register
  69. USBCTRL: byte; //USB Control Register
  70. const
  71. // CLK_SCLKSEL
  72. SCLKSELmask = $07;
  73. SCLKSEL_RC2M = $00;
  74. SCLKSEL_RC32M = $01;
  75. SCLKSEL_RC32K = $02;
  76. SCLKSEL_XOSC = $03;
  77. SCLKSEL_PLL = $04;
  78. // CLK_PSADIV
  79. PSADIVmask = $7C;
  80. PSADIV_1 = $00;
  81. PSADIV_2 = $04;
  82. PSADIV_4 = $0C;
  83. PSADIV_8 = $14;
  84. PSADIV_16 = $1C;
  85. PSADIV_32 = $24;
  86. PSADIV_64 = $2C;
  87. PSADIV_128 = $34;
  88. PSADIV_256 = $3C;
  89. PSADIV_512 = $44;
  90. // CLK_PSBCDIV
  91. PSBCDIVmask = $03;
  92. PSBCDIV_1_1 = $00;
  93. PSBCDIV_1_2 = $01;
  94. PSBCDIV_4_1 = $02;
  95. PSBCDIV_2_2 = $03;
  96. // Clock System Lock
  97. LOCKbm = $01;
  98. // CLK_RTCSRC
  99. RTCSRCmask = $0E;
  100. RTCSRC_ULP = $00;
  101. RTCSRC_TOSC = $02;
  102. RTCSRC_RCOSC = $04;
  103. RTCSRC_TOSC32 = $0A;
  104. RTCSRC_RCOSC32 = $0C;
  105. RTCSRC_EXTCLK = $0E;
  106. // Clock Source Enable
  107. RTCENbm = $01;
  108. // CLK_USBPSDIV
  109. USBPSDIVmask = $38;
  110. USBPSDIV_1 = $00;
  111. USBPSDIV_2 = $08;
  112. USBPSDIV_4 = $10;
  113. USBPSDIV_8 = $18;
  114. USBPSDIV_16 = $20;
  115. USBPSDIV_32 = $28;
  116. // CLK_USBSRC
  117. USBSRCmask = $06;
  118. USBSRC_PLL = $00;
  119. USBSRC_RC32M = $02;
  120. // Clock Source Enable
  121. USBSENbm = $01;
  122. end;
  123. TPR = object //Power Reduction
  124. PRGEN: byte; //General Power Reduction
  125. PRPA: byte; //Power Reduction Port A
  126. PRPB: byte; //Power Reduction Port B
  127. PRPC: byte; //Power Reduction Port C
  128. PRPD: byte; //Power Reduction Port D
  129. PRPE: byte; //Power Reduction Port E
  130. PRPF: byte; //Power Reduction Port F
  131. const
  132. // USB
  133. USBbm = $40;
  134. // AES
  135. AESbm = $10;
  136. // Real-time Counter
  137. RTCbm = $04;
  138. // Event System
  139. EVSYSbm = $02;
  140. // DMA-Controller
  141. DMAbm = $01;
  142. // Port A DAC
  143. DACbm = $04;
  144. // Port A ADC
  145. ADCbm = $02;
  146. // Port A Analog Comparator
  147. ACbm = $01;
  148. // Port C Two-wire Interface
  149. TWIbm = $40;
  150. // Port C USART1
  151. USART1bm = $20;
  152. // Port C USART0
  153. USART0bm = $10;
  154. // Port C SPI
  155. SPIbm = $08;
  156. // Port C AWEX
  157. HIRESbm = $04;
  158. // Port C Timer/Counter1
  159. TC1bm = $02;
  160. // Port C Timer/Counter0
  161. TC0bm = $01;
  162. end;
  163. TSLEEP = object //Sleep Controller
  164. CTRL: byte; //Control Register
  165. const
  166. // SLEEP_SMODE
  167. SMODEmask = $0E;
  168. SMODE_IDLE = $00;
  169. SMODE_PDOWN = $04;
  170. SMODE_PSAVE = $06;
  171. SMODE_STDBY = $0C;
  172. SMODE_ESTDBY = $0E;
  173. // Sleep Enable
  174. SENbm = $01;
  175. end;
  176. TOSC = object //Oscillator
  177. CTRL: byte; //Control Register
  178. STATUS: byte; //Status Register
  179. XOSCCTRL: byte; //External Oscillator Control Register
  180. XOSCFAIL: byte; //Oscillator Failure Detection Register
  181. RC32KCAL: byte; //32.768 kHz Internal Oscillator Calibration Register
  182. PLLCTRL: byte; //PLL Control Register
  183. DFLLCTRL: byte; //DFLL Control Register
  184. const
  185. // PLL Enable
  186. PLLENbm = $10;
  187. // External Oscillator Enable
  188. XOSCENbm = $08;
  189. // Internal 32.768 kHz RC Oscillator Enable
  190. RC32KENbm = $04;
  191. // Internal 32 MHz RC Oscillator Enable
  192. RC32MENbm = $02;
  193. // Internal 2 MHz RC Oscillator Enable
  194. RC2MENbm = $01;
  195. // PLL Ready
  196. PLLRDYbm = $10;
  197. // External Oscillator Ready
  198. XOSCRDYbm = $08;
  199. // Internal 32.768 kHz RC Oscillator Ready
  200. RC32KRDYbm = $04;
  201. // Internal 32 MHz RC Oscillator Ready
  202. RC32MRDYbm = $02;
  203. // Internal 2 MHz RC Oscillator Ready
  204. RC2MRDYbm = $01;
  205. // OSC_FRQRANGE
  206. FRQRANGEmask = $C0;
  207. FRQRANGE_04TO2 = $00;
  208. FRQRANGE_2TO9 = $40;
  209. FRQRANGE_9TO12 = $80;
  210. FRQRANGE_12TO16 = $C0;
  211. // 32.768 kHz XTAL OSC Low-power Mode
  212. X32KLPMbm = $20;
  213. // 16 MHz Crystal Oscillator High Power mode
  214. XOSCPWRbm = $10;
  215. // OSC_XOSCSEL
  216. XOSCSELmask = $0F;
  217. XOSCSEL_EXTCLK = $00;
  218. XOSCSEL_32KHz = $02;
  219. XOSCSEL_XTAL_256CLK = $03;
  220. XOSCSEL_XTAL_1KCLK = $07;
  221. XOSCSEL_XTAL_16KCLK = $0B;
  222. // PLL Failure Detection Interrupt Flag
  223. PLLFDIFbm = $08;
  224. // PLL Failure Detection Enable
  225. PLLFDENbm = $04;
  226. // XOSC Failure Detection Interrupt Flag
  227. XOSCFDIFbm = $02;
  228. // XOSC Failure Detection Enable
  229. XOSCFDENbm = $01;
  230. // OSC_PLLSRC
  231. PLLSRCmask = $C0;
  232. PLLSRC_RC2M = $00;
  233. PLLSRC_RC32M = $80;
  234. PLLSRC_XOSC = $C0;
  235. // Divide by 2
  236. PLLDIVbm = $20;
  237. // Multiplication Factor
  238. PLLFAC0bm = $01;
  239. PLLFAC1bm = $02;
  240. PLLFAC2bm = $04;
  241. PLLFAC3bm = $08;
  242. PLLFAC4bm = $10;
  243. // OSC_RC32MCREF
  244. RC32MCREFmask = $06;
  245. RC32MCREF_RC32K = $00;
  246. RC32MCREF_XOSC32K = $02;
  247. RC32MCREF_USBSOF = $04;
  248. // OSC_RC2MCREF
  249. RC2MCREFmask = $01;
  250. RC2MCREF_RC32K = $00;
  251. RC2MCREF_XOSC32K = $01;
  252. end;
  253. TDFLL = object //DFLL
  254. CTRL: byte; //Control Register
  255. Reserved1: byte;
  256. CALA: byte; //Calibration Register A
  257. CALB: byte; //Calibration Register B
  258. COMP0: byte; //Oscillator Compare Register 0
  259. COMP1: byte; //Oscillator Compare Register 1
  260. COMP2: byte; //Oscillator Compare Register 2
  261. const
  262. // DFLL Enable
  263. ENABLEbm = $01;
  264. // DFLL Calibration Value A
  265. CALL0bm = $01;
  266. CALL1bm = $02;
  267. CALL2bm = $04;
  268. CALL3bm = $08;
  269. CALL4bm = $10;
  270. CALL5bm = $20;
  271. CALL6bm = $40;
  272. // DFLL Calibration Value B
  273. CALH0bm = $01;
  274. CALH1bm = $02;
  275. CALH2bm = $04;
  276. CALH3bm = $08;
  277. CALH4bm = $10;
  278. CALH5bm = $20;
  279. end;
  280. TRST = object //Reset
  281. STATUS: byte; //Status Register
  282. CTRL: byte; //Control Register
  283. const
  284. // Spike Detection Reset Flag
  285. SDRFbm = $40;
  286. // Software Reset Flag
  287. SRFbm = $20;
  288. // Programming and Debug Interface Interface Reset Flag
  289. PDIRFbm = $10;
  290. // Watchdog Reset Flag
  291. WDRFbm = $08;
  292. // Brown-out Reset Flag
  293. BORFbm = $04;
  294. // External Reset Flag
  295. EXTRFbm = $02;
  296. // Power-on Reset Flag
  297. PORFbm = $01;
  298. // Software Reset
  299. SWRSTbm = $01;
  300. end;
  301. TWDT = object //Watch-Dog Timer
  302. CTRL: byte; //Control
  303. WINCTRL: byte; //Windowed Mode Control
  304. STATUS: byte; //Status
  305. const
  306. // WDT_PER
  307. PERmask = $3C;
  308. PER_8CLK = $00;
  309. PER_16CLK = $04;
  310. PER_32CLK = $08;
  311. PER_64CLK = $0C;
  312. PER_128CLK = $10;
  313. PER_256CLK = $14;
  314. PER_512CLK = $18;
  315. PER_1KCLK = $1C;
  316. PER_2KCLK = $20;
  317. PER_4KCLK = $24;
  318. PER_8KCLK = $28;
  319. // Enable
  320. ENABLEbm = $02;
  321. // Change Enable
  322. CENbm = $01;
  323. // WDT_WPER
  324. WPERmask = $3C;
  325. WPER_8CLK = $00;
  326. WPER_16CLK = $04;
  327. WPER_32CLK = $08;
  328. WPER_64CLK = $0C;
  329. WPER_128CLK = $10;
  330. WPER_256CLK = $14;
  331. WPER_512CLK = $18;
  332. WPER_1KCLK = $1C;
  333. WPER_2KCLK = $20;
  334. WPER_4KCLK = $24;
  335. WPER_8KCLK = $28;
  336. // Windowed Mode Enable
  337. WENbm = $02;
  338. // Windowed Mode Change Enable
  339. WCENbm = $01;
  340. // Synchronization busy
  341. SYNCBUSYbm = $01;
  342. end;
  343. TMCU = object //MCU Control
  344. DEVID0: byte; //Device ID byte 0
  345. DEVID1: byte; //Device ID byte 1
  346. DEVID2: byte; //Device ID byte 2
  347. REVID: byte; //Revision ID
  348. Reserved4: byte;
  349. Reserved5: byte;
  350. Reserved6: byte;
  351. ANAINIT: byte; //Analog Startup Delay
  352. EVSYSLOCK: byte; //Event System Lock
  353. AWEXLOCK: byte; //AWEX Lock
  354. const
  355. // Analog startup delay Port A
  356. STARTUPDLYA0bm = $01;
  357. STARTUPDLYA1bm = $02;
  358. // Event Channel 0-3 Lock
  359. EVSYS0LOCKbm = $01;
  360. // AWeX on T/C C0 Lock
  361. AWEXCLOCKbm = $01;
  362. end;
  363. TPMIC = object //Programmable Multi-level Interrupt Controller
  364. STATUS: byte; //Status Register
  365. INTPRI: byte; //Interrupt Priority
  366. CTRL: byte; //Control Register
  367. const
  368. // Non-maskable Interrupt Executing
  369. NMIEXbm = $80;
  370. // High Level Interrupt Executing
  371. HILVLEXbm = $04;
  372. // Medium Level Interrupt Executing
  373. MEDLVLEXbm = $02;
  374. // Low Level Interrupt Executing
  375. LOLVLEXbm = $01;
  376. // Round-Robin Priority Enable
  377. RRENbm = $80;
  378. // Interrupt Vector Select
  379. IVSELbm = $40;
  380. // High Level Enable
  381. HILVLENbm = $04;
  382. // Medium Level Enable
  383. MEDLVLENbm = $02;
  384. // Low Level Enable
  385. LOLVLENbm = $01;
  386. end;
  387. TPORTCFG = object //I/O port Configuration
  388. MPCMASK: byte; //Multi-pin Configuration Mask
  389. Reserved1: byte;
  390. VPCTRLA: byte; //Virtual Port Control Register A
  391. VPCTRLB: byte; //Virtual Port Control Register B
  392. CLKEVOUT: byte; //Clock and Event Out Register
  393. Reserved5: byte;
  394. EVOUTSEL: byte; //Event Output Select
  395. const
  396. // VP1MAP
  397. VP1MAPmask = $F0;
  398. VP1MAPPORTA = $00;
  399. VP1MAPPORTB = $10;
  400. VP1MAPPORTC = $20;
  401. VP1MAPPORTD = $30;
  402. VP1MAPPORTE = $40;
  403. VP1MAPPORTF = $50;
  404. VP1MAPPORTG = $60;
  405. VP1MAPPORTH = $70;
  406. VP1MAPPORTJ = $80;
  407. VP1MAPPORTK = $90;
  408. VP1MAPPORTL = $A0;
  409. VP1MAPPORTM = $B0;
  410. VP1MAPPORTN = $C0;
  411. VP1MAPPORTP = $D0;
  412. VP1MAPPORTQ = $E0;
  413. VP1MAPPORTR = $F0;
  414. // VP0MAP
  415. VP0MAPmask = $0F;
  416. VP0MAPPORTA = $00;
  417. VP0MAPPORTB = $01;
  418. VP0MAPPORTC = $02;
  419. VP0MAPPORTD = $03;
  420. VP0MAPPORTE = $04;
  421. VP0MAPPORTF = $05;
  422. VP0MAPPORTG = $06;
  423. VP0MAPPORTH = $07;
  424. VP0MAPPORTJ = $08;
  425. VP0MAPPORTK = $09;
  426. VP0MAPPORTL = $0A;
  427. VP0MAPPORTM = $0B;
  428. VP0MAPPORTN = $0C;
  429. VP0MAPPORTP = $0D;
  430. VP0MAPPORTQ = $0E;
  431. VP0MAPPORTR = $0F;
  432. // VP3MAP
  433. VP3MAPmask = $F0;
  434. VP3MAPPORTA = $00;
  435. VP3MAPPORTB = $10;
  436. VP3MAPPORTC = $20;
  437. VP3MAPPORTD = $30;
  438. VP3MAPPORTE = $40;
  439. VP3MAPPORTF = $50;
  440. VP3MAPPORTG = $60;
  441. VP3MAPPORTH = $70;
  442. VP3MAPPORTJ = $80;
  443. VP3MAPPORTK = $90;
  444. VP3MAPPORTL = $A0;
  445. VP3MAPPORTM = $B0;
  446. VP3MAPPORTN = $C0;
  447. VP3MAPPORTP = $D0;
  448. VP3MAPPORTQ = $E0;
  449. VP3MAPPORTR = $F0;
  450. // VP2MAP
  451. VP2MAPmask = $0F;
  452. VP2MAPPORTA = $00;
  453. VP2MAPPORTB = $01;
  454. VP2MAPPORTC = $02;
  455. VP2MAPPORTD = $03;
  456. VP2MAPPORTE = $04;
  457. VP2MAPPORTF = $05;
  458. VP2MAPPORTG = $06;
  459. VP2MAPPORTH = $07;
  460. VP2MAPPORTJ = $08;
  461. VP2MAPPORTK = $09;
  462. VP2MAPPORTL = $0A;
  463. VP2MAPPORTM = $0B;
  464. VP2MAPPORTN = $0C;
  465. VP2MAPPORTP = $0D;
  466. VP2MAPPORTQ = $0E;
  467. VP2MAPPORTR = $0F;
  468. // PORTCFG_CLKOUT
  469. CLKOUTmask = $03;
  470. CLKOUT_OFF = $00;
  471. CLKOUT_PC7 = $01;
  472. CLKOUT_PD7 = $02;
  473. CLKOUT_PE7 = $03;
  474. // PORTCFG_CLKOUTSEL
  475. CLKOUTSELmask = $0C;
  476. CLKOUTSEL_CLK1X = $00;
  477. CLKOUTSEL_CLK2X = $04;
  478. CLKOUTSEL_CLK4X = $08;
  479. // PORTCFG_EVOUT
  480. EVOUTmask = $30;
  481. EVOUT_OFF = $00;
  482. EVOUT_PC7 = $10;
  483. EVOUT_PD7 = $20;
  484. EVOUT_PE7 = $30;
  485. // RTC Clock Output
  486. RTCOUTbm = $40;
  487. // PORTCFG_CLKEVPIN
  488. CLKEVPINmask = $80;
  489. CLKEVPIN_PIN7 = $00;
  490. CLKEVPIN_PIN4 = $80;
  491. // PORTCFG_EVOUTSEL
  492. EVOUTSELmask = $07;
  493. EVOUTSEL_0 = $00;
  494. EVOUTSEL_1 = $01;
  495. EVOUTSEL_2 = $02;
  496. EVOUTSEL_3 = $03;
  497. EVOUTSEL_4 = $04;
  498. EVOUTSEL_5 = $05;
  499. EVOUTSEL_6 = $06;
  500. EVOUTSEL_7 = $07;
  501. end;
  502. TAES = object //AES Module
  503. CTRL: byte; //AES Control Register
  504. STATUS: byte; //AES Status Register
  505. STATE: byte; //AES State Register
  506. KEY: byte; //AES Key Register
  507. INTCTRL: byte; //AES Interrupt Control Register
  508. const
  509. // Start/Run
  510. STARTbm = $80;
  511. // Auto Start Trigger
  512. AUTObm = $40;
  513. // AES Software Reset
  514. RESETbm = $20;
  515. // Decryption / Direction
  516. DECRYPTbm = $10;
  517. // State XOR Load Enable
  518. XORbm = $04;
  519. // AES Error
  520. ERRORbm = $80;
  521. // State Ready Interrupt Flag
  522. SRIFbm = $01;
  523. // AES_INTLVL
  524. INTLVLmask = $03;
  525. INTLVL_OFF = $00;
  526. INTLVL_LO = $01;
  527. INTLVL_MED = $02;
  528. INTLVL_HI = $03;
  529. end;
  530. TCRC = object //Cyclic Redundancy Checker
  531. CTRL: byte; //Control Register
  532. STATUS: byte; //Status Register
  533. Reserved2: byte;
  534. DATAIN: byte; //Data Input
  535. CHECKSUM0: byte; //Checksum byte 0
  536. CHECKSUM1: byte; //Checksum byte 1
  537. CHECKSUM2: byte; //Checksum byte 2
  538. CHECKSUM3: byte; //Checksum byte 3
  539. const
  540. // CRC_RESET
  541. RESETmask = $C0;
  542. RESET_NO = $00;
  543. RESET_RESET0 = $80;
  544. RESET_RESET1 = $C0;
  545. // CRC Mode
  546. CRC32bm = $20;
  547. // CRC_SOURCE
  548. SOURCEmask = $0F;
  549. SOURCE_DISABLE = $00;
  550. SOURCE_IO = $01;
  551. SOURCE_FLASH = $02;
  552. SOURCE_DMAC0 = $04;
  553. SOURCE_DMAC1 = $05;
  554. SOURCE_DMAC2 = $06;
  555. SOURCE_DMAC3 = $07;
  556. // Zero detection
  557. ZERObm = $02;
  558. // Busy
  559. BUSYbm = $01;
  560. end;
  561. TDMA_CH = object //DMA Channel
  562. CTRLA: byte; //Channel Control
  563. CTRLB: byte; //Channel Control
  564. ADDRCTRL: byte; //Address Control
  565. TRIGSRC: byte; //Channel Trigger Source
  566. TRFCNT: word; //Channel Block Transfer Count
  567. REPCNT: byte; //Channel Repeat Count
  568. Reserved7: byte;
  569. SRCADDR0: byte; //Channel Source Address 0
  570. SRCADDR1: byte; //Channel Source Address 1
  571. SRCADDR2: byte; //Channel Source Address 2
  572. Reserved11: byte;
  573. DESTADDR0: byte; //Channel Destination Address 0
  574. DESTADDR1: byte; //Channel Destination Address 1
  575. DESTADDR2: byte; //Channel Destination Address 2
  576. const
  577. // Channel Enable
  578. ENABLEbm = $80;
  579. // Channel Software Reset
  580. RESETbm = $40;
  581. // Channel Repeat Mode
  582. REPEATbm = $20;
  583. // Channel Transfer Request
  584. TRFREQbm = $10;
  585. // Channel Single Shot Data Transfer
  586. SINGLEbm = $04;
  587. // BURSTLEN
  588. BURSTLENmask = $03;
  589. BURSTLEN1BYTE = $00;
  590. BURSTLEN2BYTE = $01;
  591. BURSTLEN4BYTE = $02;
  592. BURSTLEN8BYTE = $03;
  593. // Block Transfer Busy
  594. CHBUSYbm = $80;
  595. // Block Transfer Pending
  596. CHPENDbm = $40;
  597. // Block Transfer Error Interrupt Flag
  598. ERRIFbm = $20;
  599. // Transaction Complete Interrupt Flag
  600. TRNIFbm = $10;
  601. // ERRINTLVL
  602. ERRINTLVLmask = $0C;
  603. ERRINTLVLOFF = $00;
  604. ERRINTLVLLO = $04;
  605. ERRINTLVLMED = $08;
  606. ERRINTLVLHI = $0C;
  607. // TRNINTLVL
  608. TRNINTLVLmask = $03;
  609. TRNINTLVLOFF = $00;
  610. TRNINTLVLLO = $01;
  611. TRNINTLVLMED = $02;
  612. TRNINTLVLHI = $03;
  613. // SRCRELOAD
  614. SRCRELOADmask = $C0;
  615. SRCRELOADNONE = $00;
  616. SRCRELOADBLOCK = $40;
  617. SRCRELOADBURST = $80;
  618. SRCRELOADTRANSACTION = $C0;
  619. // SRCDIR
  620. SRCDIRmask = $30;
  621. SRCDIRFIXED = $00;
  622. SRCDIRINC = $10;
  623. SRCDIRDEC = $20;
  624. // DESTRELOAD
  625. DESTRELOADmask = $0C;
  626. DESTRELOADNONE = $00;
  627. DESTRELOADBLOCK = $04;
  628. DESTRELOADBURST = $08;
  629. DESTRELOADTRANSACTION = $0C;
  630. // DESTDIR
  631. DESTDIRmask = $03;
  632. DESTDIRFIXED = $00;
  633. DESTDIRINC = $01;
  634. DESTDIRDEC = $02;
  635. // TRIGSRC
  636. TRIGSRCmask = $FF;
  637. TRIGSRCOFF = $00;
  638. TRIGSRCEVSYS_CH0 = $01;
  639. TRIGSRCEVSYS_CH1 = $02;
  640. TRIGSRCEVSYS_CH2 = $03;
  641. TRIGSRCAES = $04;
  642. TRIGSRCADCA_CH0 = $10;
  643. TRIGSRCADCB_CH0 = $20;
  644. TRIGSRCTCC0_OVF = $40;
  645. TRIGSRCTCC0_ERR = $41;
  646. TRIGSRCTCC0_CCA = $42;
  647. TRIGSRCTCC0_CCB = $43;
  648. TRIGSRCTCC0_CCC = $44;
  649. TRIGSRCTCC0_CCD = $45;
  650. TRIGSRCTCC1_OVF = $46;
  651. TRIGSRCTCC1_ERR = $47;
  652. TRIGSRCTCC1_CCA = $48;
  653. TRIGSRCTCC1_CCB = $49;
  654. TRIGSRCSPIC = $4A;
  655. TRIGSRCUSARTC0_RXC = $4B;
  656. TRIGSRCUSARTC0_DRE = $4C;
  657. TRIGSRCTCD0_OVF = $60;
  658. TRIGSRCTCD0_ERR = $61;
  659. TRIGSRCTCD0_CCA = $62;
  660. TRIGSRCTCD0_CCB = $63;
  661. TRIGSRCTCD0_CCC = $64;
  662. TRIGSRCTCD0_CCD = $65;
  663. TRIGSRCSPID = $6A;
  664. TRIGSRCUSARTD0_RXC = $6B;
  665. TRIGSRCUSARTD0_DRE = $6C;
  666. TRIGSRCTCE0_OVF = $80;
  667. TRIGSRCTCE0_ERR = $81;
  668. TRIGSRCTCE0_CCA = $82;
  669. TRIGSRCTCE0_CCB = $83;
  670. TRIGSRCTCE0_CCC = $84;
  671. TRIGSRCTCE0_CCD = $85;
  672. TRIGSRCUSARTE0_RXC = $8B;
  673. TRIGSRCUSARTE0_DRE = $8C;
  674. TRIGSRCTCF0_OVF = $A0;
  675. TRIGSRCTCF0_ERR = $A1;
  676. TRIGSRCTCF0_CCA = $A2;
  677. TRIGSRCTCF0_CCB = $A3;
  678. TRIGSRCTCF0_CCC = $A4;
  679. TRIGSRCTCF0_CCD = $A5;
  680. end;
  681. TDMA = object //DMA Controller
  682. CTRL: byte; //Control
  683. Reserved1: byte;
  684. Reserved2: byte;
  685. INTFLAGS: byte; //Transfer Interrupt Status
  686. STATUS: byte; //Status
  687. Reserved5: byte;
  688. TEMP: word; //Temporary Register For 16-bit Access
  689. Reserved8: byte;
  690. Reserved9: byte;
  691. Reserved10: byte;
  692. Reserved11: byte;
  693. Reserved12: byte;
  694. Reserved13: byte;
  695. Reserved14: byte;
  696. Reserved15: byte;
  697. CH0: TDMA_CH; //DMA Channel 0
  698. CH1: TDMA_CH; //DMA Channel 1
  699. const
  700. // Enable
  701. ENABLEbm = $80;
  702. // Software Reset
  703. RESETbm = $40;
  704. // DMA_DBUFMODE
  705. DBUFMODEmask = $04;
  706. DBUFMODE_DISABLED = $00;
  707. DBUFMODE_CH01 = $04;
  708. // DMA_PRIMODE
  709. PRIMODEmask = $01;
  710. PRIMODE_RR01 = $00;
  711. PRIMODE_CH01 = $01;
  712. // Channel 1 Block Transfer Error Interrupt Flag
  713. CH1ERRIFbm = $20;
  714. // Channel 0 Block Transfer Error Interrupt Flag
  715. CH0ERRIFbm = $10;
  716. // Channel 1 Transaction Complete Interrupt Flag
  717. CH1TRNIFbm = $02;
  718. // Channel 0 Transaction Complete Interrupt Flag
  719. CH0TRNIFbm = $01;
  720. // Channel 1 Block Transfer Busy
  721. CH1BUSYbm = $20;
  722. // Channel 0 Block Transfer Busy
  723. CH0BUSYbm = $10;
  724. // Channel 1 Block Transfer Pending
  725. CH1PENDbm = $02;
  726. // Channel 0 Block Transfer Pending
  727. CH0PENDbm = $01;
  728. end;
  729. TEVSYS = object //Event System
  730. CH0MUX: byte; //Event Channel 0 Multiplexer
  731. CH1MUX: byte; //Event Channel 1 Multiplexer
  732. CH2MUX: byte; //Event Channel 2 Multiplexer
  733. CH3MUX: byte; //Event Channel 3 Multiplexer
  734. Reserved4: byte;
  735. Reserved5: byte;
  736. Reserved6: byte;
  737. Reserved7: byte;
  738. CH0CTRL: byte; //Channel 0 Control Register
  739. CH1CTRL: byte; //Channel 1 Control Register
  740. CH2CTRL: byte; //Channel 2 Control Register
  741. CH3CTRL: byte; //Channel 3 Control Register
  742. Reserved12: byte;
  743. Reserved13: byte;
  744. Reserved14: byte;
  745. Reserved15: byte;
  746. STROBE: byte; //Event Strobe
  747. DATA: byte; //Event Data
  748. const
  749. // EVSYS_CHMUX
  750. CHMUXmask = $FF;
  751. CHMUX_OFF = $00;
  752. CHMUX_RTC_OVF = $08;
  753. CHMUX_RTC_CMP = $09;
  754. CHMUX_USB = $0A;
  755. CHMUX_ACA_CH0 = $10;
  756. CHMUX_ACA_CH1 = $11;
  757. CHMUX_ACA_WIN = $12;
  758. CHMUX_ADCA_CH0 = $20;
  759. CHMUX_PORTA_PIN0 = $50;
  760. CHMUX_PORTA_PIN1 = $51;
  761. CHMUX_PORTA_PIN2 = $52;
  762. CHMUX_PORTA_PIN3 = $53;
  763. CHMUX_PORTA_PIN4 = $54;
  764. CHMUX_PORTA_PIN5 = $55;
  765. CHMUX_PORTA_PIN6 = $56;
  766. CHMUX_PORTA_PIN7 = $57;
  767. CHMUX_PORTB_PIN0 = $58;
  768. CHMUX_PORTB_PIN1 = $59;
  769. CHMUX_PORTB_PIN2 = $5A;
  770. CHMUX_PORTB_PIN3 = $5B;
  771. CHMUX_PORTB_PIN4 = $5C;
  772. CHMUX_PORTB_PIN5 = $5D;
  773. CHMUX_PORTB_PIN6 = $5E;
  774. CHMUX_PORTB_PIN7 = $5F;
  775. CHMUX_PORTC_PIN0 = $60;
  776. CHMUX_PORTC_PIN1 = $61;
  777. CHMUX_PORTC_PIN2 = $62;
  778. CHMUX_PORTC_PIN3 = $63;
  779. CHMUX_PORTC_PIN4 = $64;
  780. CHMUX_PORTC_PIN5 = $65;
  781. CHMUX_PORTC_PIN6 = $66;
  782. CHMUX_PORTC_PIN7 = $67;
  783. CHMUX_PORTD_PIN0 = $68;
  784. CHMUX_PORTD_PIN1 = $69;
  785. CHMUX_PORTD_PIN2 = $6A;
  786. CHMUX_PORTD_PIN3 = $6B;
  787. CHMUX_PORTD_PIN4 = $6C;
  788. CHMUX_PORTD_PIN5 = $6D;
  789. CHMUX_PORTD_PIN6 = $6E;
  790. CHMUX_PORTD_PIN7 = $6F;
  791. CHMUX_PORTE_PIN0 = $70;
  792. CHMUX_PORTE_PIN1 = $71;
  793. CHMUX_PORTE_PIN2 = $72;
  794. CHMUX_PORTE_PIN3 = $73;
  795. CHMUX_PORTE_PIN4 = $74;
  796. CHMUX_PORTE_PIN5 = $75;
  797. CHMUX_PORTE_PIN6 = $76;
  798. CHMUX_PORTE_PIN7 = $77;
  799. CHMUX_PORTF_PIN0 = $78;
  800. CHMUX_PORTF_PIN1 = $79;
  801. CHMUX_PORTF_PIN2 = $7A;
  802. CHMUX_PORTF_PIN3 = $7B;
  803. CHMUX_PORTF_PIN4 = $7C;
  804. CHMUX_PORTF_PIN5 = $7D;
  805. CHMUX_PORTF_PIN6 = $7E;
  806. CHMUX_PORTF_PIN7 = $7F;
  807. CHMUX_PRESCALER_1 = $80;
  808. CHMUX_PRESCALER_2 = $81;
  809. CHMUX_PRESCALER_4 = $82;
  810. CHMUX_PRESCALER_8 = $83;
  811. CHMUX_PRESCALER_16 = $84;
  812. CHMUX_PRESCALER_32 = $85;
  813. CHMUX_PRESCALER_64 = $86;
  814. CHMUX_PRESCALER_128 = $87;
  815. CHMUX_PRESCALER_256 = $88;
  816. CHMUX_PRESCALER_512 = $89;
  817. CHMUX_PRESCALER_1024 = $8A;
  818. CHMUX_PRESCALER_2048 = $8B;
  819. CHMUX_PRESCALER_4096 = $8C;
  820. CHMUX_PRESCALER_8192 = $8D;
  821. CHMUX_PRESCALER_16384 = $8E;
  822. CHMUX_PRESCALER_32768 = $8F;
  823. CHMUX_TCC0_OVF = $C0;
  824. CHMUX_TCC0_ERR = $C1;
  825. CHMUX_TCC0_CCA = $C4;
  826. CHMUX_TCC0_CCB = $C5;
  827. CHMUX_TCC0_CCC = $C6;
  828. CHMUX_TCC0_CCD = $C7;
  829. CHMUX_TCC1_OVF = $C8;
  830. CHMUX_TCC1_ERR = $C9;
  831. CHMUX_TCC1_CCA = $CC;
  832. CHMUX_TCC1_CCB = $CD;
  833. CHMUX_TCD0_OVF = $D0;
  834. CHMUX_TCD0_ERR = $D1;
  835. CHMUX_TCD0_CCA = $D4;
  836. CHMUX_TCD0_CCB = $D5;
  837. CHMUX_TCD0_CCC = $D6;
  838. CHMUX_TCD0_CCD = $D7;
  839. CHMUX_TCE0_OVF = $E0;
  840. CHMUX_TCE0_ERR = $E1;
  841. CHMUX_TCE0_CCA = $E4;
  842. CHMUX_TCE0_CCB = $E5;
  843. CHMUX_TCE0_CCC = $E6;
  844. CHMUX_TCE0_CCD = $E7;
  845. CHMUX_TCF0_OVF = $F0;
  846. CHMUX_TCF0_ERR = $F1;
  847. CHMUX_TCF0_CCA = $F4;
  848. CHMUX_TCF0_CCB = $F5;
  849. CHMUX_TCF0_CCC = $F6;
  850. CHMUX_TCF0_CCD = $F7;
  851. // EVSYS_QDIRM
  852. QDIRMmask = $60;
  853. QDIRM_00 = $00;
  854. QDIRM_01 = $20;
  855. QDIRM_10 = $40;
  856. QDIRM_11 = $60;
  857. // Quadrature Decoder Index Enable
  858. QDIENbm = $10;
  859. // Quadrature Decoder Enable
  860. QDENbm = $08;
  861. // EVSYS_DIGFILT
  862. DIGFILTmask = $07;
  863. DIGFILT_1SAMPLE = $00;
  864. DIGFILT_2SAMPLES = $01;
  865. DIGFILT_3SAMPLES = $02;
  866. DIGFILT_4SAMPLES = $03;
  867. DIGFILT_5SAMPLES = $04;
  868. DIGFILT_6SAMPLES = $05;
  869. DIGFILT_7SAMPLES = $06;
  870. DIGFILT_8SAMPLES = $07;
  871. end;
  872. TNVM = object //Non-volatile Memory Controller
  873. ADDR0: byte; //Address Register 0
  874. ADDR1: byte; //Address Register 1
  875. ADDR2: byte; //Address Register 2
  876. Reserved3: byte;
  877. DATA0: byte; //Data Register 0
  878. DATA1: byte; //Data Register 1
  879. DATA2: byte; //Data Register 2
  880. Reserved7: byte;
  881. Reserved8: byte;
  882. Reserved9: byte;
  883. CMD: byte; //Command
  884. CTRLA: byte; //Control Register A
  885. CTRLB: byte; //Control Register B
  886. INTCTRL: byte; //Interrupt Control
  887. Reserved14: byte;
  888. STATUS: byte; //Status
  889. LOCKBITS: byte; //Lock Bits
  890. const
  891. // NVM_CMD
  892. CMDmask = $7F;
  893. CMD_NO_OPERATION = $00;
  894. CMD_READ_USER_SIG_ROW = $01;
  895. CMD_READ_CALIB_ROW = $02;
  896. CMD_READ_EEPROM = $06;
  897. CMD_READ_FUSES = $07;
  898. CMD_WRITE_LOCK_BITS = $08;
  899. CMD_ERASE_USER_SIG_ROW = $18;
  900. CMD_WRITE_USER_SIG_ROW = $1A;
  901. CMD_ERASE_APP = $20;
  902. CMD_ERASE_APP_PAGE = $22;
  903. CMD_LOAD_FLASH_BUFFER = $23;
  904. CMD_WRITE_APP_PAGE = $24;
  905. CMD_ERASE_WRITE_APP_PAGE = $25;
  906. CMD_ERASE_FLASH_BUFFER = $26;
  907. CMD_ERASE_BOOT_PAGE = $2A;
  908. CMD_ERASE_FLASH_PAGE = $2B;
  909. CMD_WRITE_BOOT_PAGE = $2C;
  910. CMD_ERASE_WRITE_BOOT_PAGE = $2D;
  911. CMD_WRITE_FLASH_PAGE = $2E;
  912. CMD_ERASE_WRITE_FLASH_PAGE = $2F;
  913. CMD_ERASE_EEPROM = $30;
  914. CMD_ERASE_EEPROM_PAGE = $32;
  915. CMD_LOAD_EEPROM_BUFFER = $33;
  916. CMD_WRITE_EEPROM_PAGE = $34;
  917. CMD_ERASE_WRITE_EEPROM_PAGE = $35;
  918. CMD_ERASE_EEPROM_BUFFER = $36;
  919. CMD_APP_CRC = $38;
  920. CMD_BOOT_CRC = $39;
  921. CMD_FLASH_RANGE_CRC = $3A;
  922. CMD_CHIP_ERASE = $40;
  923. CMD_READ_NVM = $43;
  924. CMD_WRITE_FUSE = $4C;
  925. CMD_ERASE_BOOT = $68;
  926. CMD_FLASH_CRC = $78;
  927. // Command Execute
  928. CMDEXbm = $01;
  929. // EEPROM Mapping Enable
  930. EEMAPENbm = $08;
  931. // Flash Power Reduction Enable
  932. FPRMbm = $04;
  933. // EEPROM Power Reduction Enable
  934. EPRMbm = $02;
  935. // SPM Lock
  936. SPMLOCKbm = $01;
  937. // NVM_SPMLVL
  938. SPMLVLmask = $0C;
  939. SPMLVL_OFF = $00;
  940. SPMLVL_LO = $04;
  941. SPMLVL_MED = $08;
  942. SPMLVL_HI = $0C;
  943. // NVM_EELVL
  944. EELVLmask = $03;
  945. EELVL_OFF = $00;
  946. EELVL_LO = $01;
  947. EELVL_MED = $02;
  948. EELVL_HI = $03;
  949. // Non-volatile Memory Busy
  950. NVMBUSYbm = $80;
  951. // Flash Memory Busy
  952. FBUSYbm = $40;
  953. // EEPROM Page Buffer Active Loading
  954. EELOADbm = $02;
  955. // Flash Page Buffer Active Loading
  956. FLOADbm = $01;
  957. // NVM_BLBB
  958. BLBBmask = $C0;
  959. BLBB_RWLOCK = $00;
  960. BLBB_RLOCK = $40;
  961. BLBB_WLOCK = $80;
  962. BLBB_NOLOCK = $C0;
  963. // NVM_BLBA
  964. BLBAmask = $30;
  965. BLBA_RWLOCK = $00;
  966. BLBA_RLOCK = $10;
  967. BLBA_WLOCK = $20;
  968. BLBA_NOLOCK = $30;
  969. // NVM_BLBAT
  970. BLBATmask = $0C;
  971. BLBAT_RWLOCK = $00;
  972. BLBAT_RLOCK = $04;
  973. BLBAT_WLOCK = $08;
  974. BLBAT_NOLOCK = $0C;
  975. // NVM_LB
  976. LBmask = $03;
  977. LB_RWLOCK = $00;
  978. LB_WLOCK = $02;
  979. LB_NOLOCK = $03;
  980. end;
  981. TADC_CH = object //ADC Channel
  982. CTRL: byte; //Control Register
  983. MUXCTRL: byte; //MUX Control
  984. INTCTRL: byte; //Channel Interrupt Control Register
  985. INTFLAGS: byte; //Interrupt Flags
  986. RES: word; //Channel Result
  987. SCAN: byte; //Input Channel Scan
  988. const
  989. // Channel Start Conversion
  990. STARTbm = $80;
  991. // GAIN
  992. GAINmask = $1C;
  993. GAIN1X = $00;
  994. GAIN2X = $04;
  995. GAIN4X = $08;
  996. GAIN8X = $0C;
  997. GAIN16X = $10;
  998. GAIN32X = $14;
  999. GAIN64X = $18;
  1000. GAINDIV2 = $1C;
  1001. // INPUTMODE
  1002. INPUTMODEmask = $03;
  1003. INPUTMODEINTERNAL = $00;
  1004. INPUTMODESINGLEENDED = $01;
  1005. INPUTMODEDIFF = $02;
  1006. INPUTMODEDIFFWGAIN = $03;
  1007. // MUXPOS
  1008. MUXPOSmask = $78;
  1009. MUXPOSPIN0 = $00;
  1010. MUXPOSPIN1 = $08;
  1011. MUXPOSPIN2 = $10;
  1012. MUXPOSPIN3 = $18;
  1013. MUXPOSPIN4 = $20;
  1014. MUXPOSPIN5 = $28;
  1015. MUXPOSPIN6 = $30;
  1016. MUXPOSPIN7 = $38;
  1017. MUXPOSPIN8 = $40;
  1018. MUXPOSPIN9 = $48;
  1019. MUXPOSPIN10 = $50;
  1020. MUXPOSPIN11 = $58;
  1021. MUXPOSPIN12 = $60;
  1022. MUXPOSPIN13 = $68;
  1023. MUXPOSPIN14 = $70;
  1024. MUXPOSPIN15 = $78;
  1025. // MUXINT
  1026. MUXINTmask = $78;
  1027. MUXINTTEMP = $00;
  1028. MUXINTBANDGAP = $08;
  1029. MUXINTSCALEDVCC = $10;
  1030. // MUXNEG
  1031. MUXNEGmask = $07;
  1032. MUXNEGPIN0 = $00;
  1033. MUXNEGPIN1 = $01;
  1034. MUXNEGPIN2 = $02;
  1035. MUXNEGPIN3 = $03;
  1036. MUXNEGPIN4 = $00;
  1037. MUXNEGPIN5 = $01;
  1038. MUXNEGPIN6 = $02;
  1039. MUXNEGPIN7 = $03;
  1040. MUXNEGGND_MODE3 = $05;
  1041. MUXNEGINTGND_MODE3 = $07;
  1042. MUXNEGINTGND_MODE4 = $04;
  1043. MUXNEGGND_MODE4 = $07;
  1044. // INTMODE
  1045. INTMODEmask = $0C;
  1046. INTMODECOMPLETE = $00;
  1047. INTMODEBELOW = $04;
  1048. INTMODEABOVE = $0C;
  1049. // INTLVL
  1050. INTLVLmask = $03;
  1051. INTLVLOFF = $00;
  1052. INTLVLLO = $01;
  1053. INTLVLMED = $02;
  1054. INTLVLHI = $03;
  1055. // Channel Interrupt Flag
  1056. CHIFbm = $01;
  1057. // Positive MUX setting offset
  1058. OFFSET0bm = $10;
  1059. OFFSET1bm = $20;
  1060. OFFSET2bm = $40;
  1061. OFFSET3bm = $80;
  1062. // Number of Channels included in scan
  1063. COUNT0bm = $01;
  1064. COUNT1bm = $02;
  1065. COUNT2bm = $04;
  1066. COUNT3bm = $08;
  1067. end;
  1068. TADC = object //Analog-to-Digital Converter
  1069. CTRLA: byte; //Control Register A
  1070. CTRLB: byte; //Control Register B
  1071. REFCTRL: byte; //Reference Control
  1072. EVCTRL: byte; //Event Control
  1073. PRESCALER: byte; //Clock Prescaler
  1074. Reserved5: byte;
  1075. INTFLAGS: byte; //Interrupt Flags
  1076. TEMP: byte; //Temporary Register
  1077. SAMPCTRL: byte; //ADC Sampling Time Control Register
  1078. Reserved9: byte;
  1079. Reserved10: byte;
  1080. Reserved11: byte;
  1081. CAL: word; //Calibration Value
  1082. Reserved14: byte;
  1083. Reserved15: byte;
  1084. CH0RES: word; //Channel 0 Result
  1085. Reserved18: byte;
  1086. Reserved19: byte;
  1087. Reserved20: byte;
  1088. Reserved21: byte;
  1089. Reserved22: byte;
  1090. Reserved23: byte;
  1091. CMP: word; //Compare Value
  1092. Reserved26: byte;
  1093. Reserved27: byte;
  1094. Reserved28: byte;
  1095. Reserved29: byte;
  1096. Reserved30: byte;
  1097. Reserved31: byte;
  1098. CH0: TADC_CH; //ADC Channel 0
  1099. const
  1100. // Channel 0 Start Conversion
  1101. CH0STARTbm = $04;
  1102. // ADC Flush
  1103. FLUSHbm = $02;
  1104. // Enable ADC
  1105. ENABLEbm = $01;
  1106. // ADC_CURRLIMIT
  1107. CURRLIMITmask = $60;
  1108. CURRLIMIT_NO = $00;
  1109. CURRLIMIT_LOW = $20;
  1110. CURRLIMIT_MED = $40;
  1111. CURRLIMIT_HIGH = $60;
  1112. // Conversion Mode
  1113. CONMODEbm = $10;
  1114. // Free Running Mode Enable
  1115. FREERUNbm = $08;
  1116. // ADC_RESOLUTION
  1117. RESOLUTIONmask = $06;
  1118. RESOLUTION_12BIT = $00;
  1119. RESOLUTION_8BIT = $04;
  1120. RESOLUTION_LEFT12BIT = $06;
  1121. // ADC_REFSEL
  1122. REFSELmask = $70;
  1123. REFSEL_INT1V = $00;
  1124. REFSEL_INTVCC = $10;
  1125. REFSEL_AREFA = $20;
  1126. REFSEL_AREFB = $30;
  1127. REFSEL_INTVCC2 = $40;
  1128. // Bandgap enable
  1129. BANDGAPbm = $02;
  1130. // Temperature Reference Enable
  1131. TEMPREFbm = $01;
  1132. // ADC_EVSEL
  1133. EVSELmask = $18;
  1134. EVSEL_0 = $00;
  1135. EVSEL_1 = $08;
  1136. EVSEL_2 = $10;
  1137. EVSEL_3 = $18;
  1138. // ADC_EVACT
  1139. EVACTmask = $07;
  1140. EVACT_NONE = $00;
  1141. EVACT_CH0 = $01;
  1142. EVACT_SYNCSWEEP = $06;
  1143. // ADC_PRESCALER
  1144. PRESCALERmask = $07;
  1145. PRESCALER_DIV4 = $00;
  1146. PRESCALER_DIV8 = $01;
  1147. PRESCALER_DIV16 = $02;
  1148. PRESCALER_DIV32 = $03;
  1149. PRESCALER_DIV64 = $04;
  1150. PRESCALER_DIV128 = $05;
  1151. PRESCALER_DIV256 = $06;
  1152. PRESCALER_DIV512 = $07;
  1153. // Channel 0 Interrupt Flag
  1154. CH0IFbm = $01;
  1155. // Sampling time control register
  1156. SAMPVAL0bm = $01;
  1157. SAMPVAL1bm = $02;
  1158. SAMPVAL2bm = $04;
  1159. SAMPVAL3bm = $08;
  1160. SAMPVAL4bm = $10;
  1161. SAMPVAL5bm = $20;
  1162. end;
  1163. TAC = object //Analog Comparator
  1164. AC0CTRL: byte; //Analog Comparator 0 Control
  1165. AC1CTRL: byte; //Analog Comparator 1 Control
  1166. AC0MUXCTRL: byte; //Analog Comparator 0 MUX Control
  1167. AC1MUXCTRL: byte; //Analog Comparator 1 MUX Control
  1168. CTRLA: byte; //Control Register A
  1169. CTRLB: byte; //Control Register B
  1170. WINCTRL: byte; //Window Mode Control
  1171. STATUS: byte; //Status
  1172. const
  1173. // AC_INTMODE
  1174. INTMODEmask = $C0;
  1175. INTMODE_BOTHEDGES = $00;
  1176. INTMODE_FALLING = $80;
  1177. INTMODE_RISING = $C0;
  1178. // AC_INTLVL
  1179. INTLVLmask = $30;
  1180. INTLVL_OFF = $00;
  1181. INTLVL_LO = $10;
  1182. INTLVL_MED = $20;
  1183. INTLVL_HI = $30;
  1184. // AC_HYSMODE
  1185. HYSMODEmask = $06;
  1186. HYSMODE_NO = $00;
  1187. HYSMODE_SMALL = $02;
  1188. HYSMODE_LARGE = $04;
  1189. // Enable
  1190. ENABLEbm = $01;
  1191. // AC_MUXPOS
  1192. MUXPOSmask = $38;
  1193. MUXPOS_PIN0 = $00;
  1194. MUXPOS_PIN1 = $08;
  1195. MUXPOS_PIN2 = $10;
  1196. MUXPOS_PIN3 = $18;
  1197. MUXPOS_PIN4 = $20;
  1198. MUXPOS_PIN5 = $28;
  1199. MUXPOS_PIN6 = $30;
  1200. // AC_MUXNEG
  1201. MUXNEGmask = $07;
  1202. MUXNEG_PIN0 = $00;
  1203. MUXNEG_PIN1 = $01;
  1204. MUXNEG_PIN3 = $02;
  1205. MUXNEG_PIN5 = $03;
  1206. MUXNEG_PIN7 = $04;
  1207. MUXNEG_BANDGAP = $06;
  1208. MUXNEG_SCALER = $07;
  1209. // Analog Comparator 1 Output Enable
  1210. AC1OUTbm = $02;
  1211. // Analog Comparator 0 Output Enable
  1212. AC0OUTbm = $01;
  1213. // VCC Voltage Scaler Factor
  1214. SCALEFAC0bm = $01;
  1215. SCALEFAC1bm = $02;
  1216. SCALEFAC2bm = $04;
  1217. SCALEFAC3bm = $08;
  1218. SCALEFAC4bm = $10;
  1219. SCALEFAC5bm = $20;
  1220. // Window Mode Enable
  1221. WENbm = $10;
  1222. // AC_WINTMODE
  1223. WINTMODEmask = $0C;
  1224. WINTMODE_ABOVE = $00;
  1225. WINTMODE_INSIDE = $04;
  1226. WINTMODE_BELOW = $08;
  1227. WINTMODE_OUTSIDE = $0C;
  1228. // AC_WINTLVL
  1229. WINTLVLmask = $03;
  1230. WINTLVL_OFF = $00;
  1231. WINTLVL_LO = $01;
  1232. WINTLVL_MED = $02;
  1233. WINTLVL_HI = $03;
  1234. // AC_WSTATE
  1235. WSTATEmask = $C0;
  1236. WSTATE_ABOVE = $00;
  1237. WSTATE_INSIDE = $40;
  1238. WSTATE_BELOW = $80;
  1239. // Analog Comparator 1 State
  1240. AC1STATEbm = $20;
  1241. // Analog Comparator 0 State
  1242. AC0STATEbm = $10;
  1243. // Window Mode Interrupt Flag
  1244. WIFbm = $04;
  1245. // Analog Comparator 1 Interrupt Flag
  1246. AC1IFbm = $02;
  1247. // Analog Comparator 0 Interrupt Flag
  1248. AC0IFbm = $01;
  1249. end;
  1250. TRTC = object //Real-Time Counter
  1251. CTRL: byte; //Control Register
  1252. STATUS: byte; //Status Register
  1253. INTCTRL: byte; //Interrupt Control Register
  1254. INTFLAGS: byte; //Interrupt Flags
  1255. TEMP: byte; //Temporary register
  1256. Reserved5: byte;
  1257. Reserved6: byte;
  1258. Reserved7: byte;
  1259. CNT: word; //Count Register
  1260. PER: word; //Period Register
  1261. COMP: word; //Compare Register
  1262. const
  1263. // RTC_PRESCALER
  1264. PRESCALERmask = $07;
  1265. PRESCALER_OFF = $00;
  1266. PRESCALER_DIV1 = $01;
  1267. PRESCALER_DIV2 = $02;
  1268. PRESCALER_DIV8 = $03;
  1269. PRESCALER_DIV16 = $04;
  1270. PRESCALER_DIV64 = $05;
  1271. PRESCALER_DIV256 = $06;
  1272. PRESCALER_DIV1024 = $07;
  1273. // Synchronization Busy Flag
  1274. SYNCBUSYbm = $01;
  1275. // RTC_COMPINTLVL
  1276. COMPINTLVLmask = $0C;
  1277. COMPINTLVL_OFF = $00;
  1278. COMPINTLVL_LO = $04;
  1279. COMPINTLVL_MED = $08;
  1280. COMPINTLVL_HI = $0C;
  1281. // RTC_OVFINTLVL
  1282. OVFINTLVLmask = $03;
  1283. OVFINTLVL_OFF = $00;
  1284. OVFINTLVL_LO = $01;
  1285. OVFINTLVL_MED = $02;
  1286. OVFINTLVL_HI = $03;
  1287. // Compare Match Interrupt Flag
  1288. COMPIFbm = $02;
  1289. // Overflow Interrupt Flag
  1290. OVFIFbm = $01;
  1291. end;
  1292. TTWI_MASTER = object //
  1293. CTRLA: byte; //Control Register A
  1294. CTRLB: byte; //Control Register B
  1295. CTRLC: byte; //Control Register C
  1296. STATUS: byte; //Status Register
  1297. BAUD: byte; //Baud Rate Control Register
  1298. ADDR: byte; //Address Register
  1299. DATA: byte; //Data Register
  1300. const
  1301. // INTLVL
  1302. INTLVLmask = $C0;
  1303. INTLVLOFF = $00;
  1304. INTLVLLO = $40;
  1305. INTLVLMED = $80;
  1306. INTLVLHI = $C0;
  1307. // Read Interrupt Enable
  1308. RIENbm = $20;
  1309. // Write Interrupt Enable
  1310. WIENbm = $10;
  1311. // Enable TWI Master
  1312. ENABLEbm = $08;
  1313. // TIMEOUT
  1314. TIMEOUTmask = $0C;
  1315. TIMEOUTDISABLED = $00;
  1316. TIMEOUT50US = $04;
  1317. TIMEOUT100US = $08;
  1318. TIMEOUT200US = $0C;
  1319. // Quick Command Enable
  1320. QCENbm = $02;
  1321. // Smart Mode Enable
  1322. SMENbm = $01;
  1323. // Acknowledge Action
  1324. ACKACTbm = $04;
  1325. // CMD
  1326. CMDmask = $03;
  1327. CMDNOACT = $00;
  1328. CMDREPSTART = $01;
  1329. CMDRECVTRANS = $02;
  1330. CMDSTOP = $03;
  1331. // Read Interrupt Flag
  1332. RIFbm = $80;
  1333. // Write Interrupt Flag
  1334. WIFbm = $40;
  1335. // Clock Hold
  1336. CLKHOLDbm = $20;
  1337. // Received Acknowledge
  1338. RXACKbm = $10;
  1339. // Arbitration Lost
  1340. ARBLOSTbm = $08;
  1341. // Bus Error
  1342. BUSERRbm = $04;
  1343. // BUSSTATE
  1344. BUSSTATEmask = $03;
  1345. BUSSTATEUNKNOWN = $00;
  1346. BUSSTATEIDLE = $01;
  1347. BUSSTATEOWNER = $02;
  1348. BUSSTATEBUSY = $03;
  1349. end;
  1350. TTWI_SLAVE = object //
  1351. CTRLA: byte; //Control Register A
  1352. CTRLB: byte; //Control Register B
  1353. STATUS: byte; //Status Register
  1354. ADDR: byte; //Address Register
  1355. DATA: byte; //Data Register
  1356. ADDRMASK: byte; //Address Mask Register
  1357. const
  1358. // INTLVL
  1359. INTLVLmask = $C0;
  1360. INTLVLOFF = $00;
  1361. INTLVLLO = $40;
  1362. INTLVLMED = $80;
  1363. INTLVLHI = $C0;
  1364. // Data Interrupt Enable
  1365. DIENbm = $20;
  1366. // Address/Stop Interrupt Enable
  1367. APIENbm = $10;
  1368. // Enable TWI Slave
  1369. ENABLEbm = $08;
  1370. // Stop Interrupt Enable
  1371. PIENbm = $04;
  1372. // Promiscuous Mode Enable
  1373. PMENbm = $02;
  1374. // Smart Mode Enable
  1375. SMENbm = $01;
  1376. // Acknowledge Action
  1377. ACKACTbm = $04;
  1378. // CMD
  1379. CMDmask = $03;
  1380. CMDNOACT = $00;
  1381. CMDCOMPTRANS = $02;
  1382. CMDRESPONSE = $03;
  1383. // Data Interrupt Flag
  1384. DIFbm = $80;
  1385. // Address/Stop Interrupt Flag
  1386. APIFbm = $40;
  1387. // Clock Hold
  1388. CLKHOLDbm = $20;
  1389. // Received Acknowledge
  1390. RXACKbm = $10;
  1391. // Collision
  1392. COLLbm = $08;
  1393. // Bus Error
  1394. BUSERRbm = $04;
  1395. // Read/Write Direction
  1396. DIRbm = $02;
  1397. // Slave Address or Stop
  1398. APbm = $01;
  1399. // Address Mask
  1400. ADDRMASK0bm = $02;
  1401. ADDRMASK1bm = $04;
  1402. ADDRMASK2bm = $08;
  1403. ADDRMASK3bm = $10;
  1404. ADDRMASK4bm = $20;
  1405. ADDRMASK5bm = $40;
  1406. ADDRMASK6bm = $80;
  1407. // Address Enable
  1408. ADDRENbm = $01;
  1409. end;
  1410. TTWI = object //Two-Wire Interface
  1411. CTRL: byte; //TWI Common Control Register
  1412. MASTER: TTWI_MASTER; //TWI master module
  1413. SLAVE: TTWI_SLAVE; //TWI slave module
  1414. const
  1415. // TWI_SDAHOLD
  1416. SDAHOLDmask = $06;
  1417. SDAHOLD_OFF = $00;
  1418. SDAHOLD_50NS = $02;
  1419. SDAHOLD_300NS = $04;
  1420. SDAHOLD_400NS = $06;
  1421. // External Driver Interface Enable
  1422. EDIENbm = $01;
  1423. end;
  1424. TUSB_EP = object //USB Endpoint
  1425. STATUS: byte; //Endpoint Status
  1426. CTRL: byte; //Endpoint Control
  1427. CNT: word; //USB Endpoint Counter
  1428. DATAPTR: word; //Data Pointer
  1429. AUXDATA: word; //Auxiliary Data
  1430. const
  1431. // Endpoint Stall Flag
  1432. STALLFbm = $80;
  1433. // CRC Error Flag
  1434. CRCbm = $80;
  1435. // Underflow Endpoint FLag
  1436. UNFbm = $40;
  1437. // Overflow Endpoint Flag for Output Endpoints
  1438. OVFbm = $40;
  1439. // Transaction Complete 0 Flag
  1440. TRNCOMPL0bm = $20;
  1441. // Transaction Complete 1 Flag
  1442. TRNCOMPL1bm = $10;
  1443. // SETUP Transaction Complete Flag
  1444. SETUPbm = $10;
  1445. // Bank Select
  1446. BANKbm = $08;
  1447. // Data Buffer 1 Not Acknowledge
  1448. BUSNACK1bm = $04;
  1449. // Data Buffer 0 Not Acknowledge
  1450. BUSNACK0bm = $02;
  1451. // Data Toggle
  1452. TOGGLEbm = $01;
  1453. // TYPE
  1454. TYPEmask = $C0;
  1455. TYPEDISABLE = $00;
  1456. TYPECONTROL = $40;
  1457. TYPEBULK = $80;
  1458. TYPEISOCHRONOUS = $C0;
  1459. // Multi Packet Transfer Enable
  1460. MULTIPKTbm = $20;
  1461. // Ping-Pong Enable
  1462. PINGPONGbm = $10;
  1463. // Interrupt Disable
  1464. INTDSBLbm = $08;
  1465. // Data Stall
  1466. STALLbm = $04;
  1467. // BUFSIZE
  1468. BUFSIZEmask = $07;
  1469. BUFSIZE8 = $00;
  1470. BUFSIZE16 = $01;
  1471. BUFSIZE32 = $02;
  1472. BUFSIZE64 = $03;
  1473. BUFSIZE128 = $04;
  1474. BUFSIZE256 = $05;
  1475. BUFSIZE512 = $06;
  1476. BUFSIZE1023 = $07;
  1477. end;
  1478. TUSB = object //Universal Serial Bus
  1479. CTRLA: byte; //Control Register A
  1480. CTRLB: byte; //Control Register B
  1481. STATUS: byte; //Status Register
  1482. ADDR: byte; //Address Register
  1483. FIFOWP: byte; //FIFO Write Pointer Register
  1484. FIFORP: byte; //FIFO Read Pointer Register
  1485. EPPTR: word; //Endpoint Configuration Table Pointer
  1486. INTCTRLA: byte; //Interrupt Control Register A
  1487. INTCTRLB: byte; //Interrupt Control Register B
  1488. INTFLAGSACLR: byte; //Clear Interrupt Flag Register A
  1489. INTFLAGSASET: byte; //Set Interrupt Flag Register A
  1490. INTFLAGSBCLR: byte; //Clear Interrupt Flag Register B
  1491. INTFLAGSBSET: byte; //Set Interrupt Flag Register B
  1492. Reserved14: byte;
  1493. Reserved15: byte;
  1494. Reserved16: byte;
  1495. Reserved17: byte;
  1496. Reserved18: byte;
  1497. Reserved19: byte;
  1498. Reserved20: byte;
  1499. Reserved21: byte;
  1500. Reserved22: byte;
  1501. Reserved23: byte;
  1502. Reserved24: byte;
  1503. Reserved25: byte;
  1504. Reserved26: byte;
  1505. Reserved27: byte;
  1506. Reserved28: byte;
  1507. Reserved29: byte;
  1508. Reserved30: byte;
  1509. Reserved31: byte;
  1510. Reserved32: byte;
  1511. Reserved33: byte;
  1512. Reserved34: byte;
  1513. Reserved35: byte;
  1514. Reserved36: byte;
  1515. Reserved37: byte;
  1516. Reserved38: byte;
  1517. Reserved39: byte;
  1518. Reserved40: byte;
  1519. Reserved41: byte;
  1520. Reserved42: byte;
  1521. Reserved43: byte;
  1522. Reserved44: byte;
  1523. Reserved45: byte;
  1524. Reserved46: byte;
  1525. Reserved47: byte;
  1526. Reserved48: byte;
  1527. Reserved49: byte;
  1528. Reserved50: byte;
  1529. Reserved51: byte;
  1530. Reserved52: byte;
  1531. Reserved53: byte;
  1532. Reserved54: byte;
  1533. Reserved55: byte;
  1534. Reserved56: byte;
  1535. Reserved57: byte;
  1536. CAL0: byte; //Calibration Byte 0
  1537. CAL1: byte; //Calibration Byte 1
  1538. const
  1539. // USB Enable
  1540. ENABLEbm = $80;
  1541. // Speed Select
  1542. SPEEDbm = $40;
  1543. // USB FIFO Enable
  1544. FIFOENbm = $20;
  1545. // Store Frame Number Enable
  1546. STFRNUMbm = $10;
  1547. // Maximum Endpoint Addresses
  1548. MAXEP0bm = $01;
  1549. MAXEP1bm = $02;
  1550. MAXEP2bm = $04;
  1551. MAXEP3bm = $08;
  1552. // Pull during Reset
  1553. PULLRSTbm = $10;
  1554. // Remote Wake-up
  1555. RWAKEUPbm = $04;
  1556. // Global NACK
  1557. GNACKbm = $02;
  1558. // Attach
  1559. ATTACHbm = $01;
  1560. // Upstream Resume
  1561. URESUMEbm = $08;
  1562. // Resume
  1563. RESUMEbm = $04;
  1564. // Bus Suspended
  1565. SUSPENDbm = $02;
  1566. // Bus Reset
  1567. BUSRSTbm = $01;
  1568. // Device Address
  1569. ADDR0bm = $01;
  1570. ADDR1bm = $02;
  1571. ADDR2bm = $04;
  1572. ADDR3bm = $08;
  1573. ADDR4bm = $10;
  1574. ADDR5bm = $20;
  1575. ADDR6bm = $40;
  1576. // FIFO Write Pointer
  1577. FIFOWP0bm = $01;
  1578. FIFOWP1bm = $02;
  1579. FIFOWP2bm = $04;
  1580. FIFOWP3bm = $08;
  1581. FIFOWP4bm = $10;
  1582. // FIFO Read Pointer
  1583. FIFORP0bm = $01;
  1584. FIFORP1bm = $02;
  1585. FIFORP2bm = $04;
  1586. FIFORP3bm = $08;
  1587. FIFORP4bm = $10;
  1588. // Start Of Frame Interrupt Enable
  1589. SOFIEbm = $80;
  1590. // Bus Event Interrupt Enable
  1591. BUSEVIEbm = $40;
  1592. // Bus Error Interrupt Enable
  1593. BUSERRIEbm = $20;
  1594. // STALL Interrupt Enable
  1595. STALLIEbm = $10;
  1596. // USB_INTLVL
  1597. INTLVLmask = $03;
  1598. INTLVL_OFF = $00;
  1599. INTLVL_LO = $01;
  1600. INTLVL_MED = $02;
  1601. INTLVL_HI = $03;
  1602. // Transaction Complete Interrupt Enable
  1603. TRNIEbm = $02;
  1604. // SETUP Transaction Complete Interrupt Enable
  1605. SETUPIEbm = $01;
  1606. // Start Of Frame Interrupt Flag
  1607. SOFIFbm = $80;
  1608. // Suspend Interrupt Flag
  1609. SUSPENDIFbm = $40;
  1610. // Resume Interrupt Flag
  1611. RESUMEIFbm = $20;
  1612. // Reset Interrupt Flag
  1613. RSTIFbm = $10;
  1614. // Isochronous CRC Error Interrupt Flag
  1615. CRCIFbm = $08;
  1616. // Underflow Interrupt Flag
  1617. UNFIFbm = $04;
  1618. // Overflow Interrupt Flag
  1619. OVFIFbm = $02;
  1620. // STALL Interrupt Flag
  1621. STALLIFbm = $01;
  1622. // Transaction Complete Interrupt Flag
  1623. TRNIFbm = $02;
  1624. // SETUP Transaction Complete Interrupt Flag
  1625. SETUPIFbm = $01;
  1626. end;
  1627. TUSB_EP_TABLE = object //USB Endpoint Table
  1628. EP0OUT: TUSB_EP; //Endpoint 0
  1629. EP0IN: TUSB_EP; //Endpoint 0
  1630. EP1OUT: TUSB_EP; //Endpoint 1
  1631. EP1IN: TUSB_EP; //Endpoint 1
  1632. EP2OUT: TUSB_EP; //Endpoint 2
  1633. EP2IN: TUSB_EP; //Endpoint 2
  1634. EP3OUT: TUSB_EP; //Endpoint 3
  1635. EP3IN: TUSB_EP; //Endpoint 3
  1636. EP4OUT: TUSB_EP; //Endpoint 4
  1637. EP4IN: TUSB_EP; //Endpoint 4
  1638. EP5OUT: TUSB_EP; //Endpoint 5
  1639. EP5IN: TUSB_EP; //Endpoint 5
  1640. EP6OUT: TUSB_EP; //Endpoint 6
  1641. EP6IN: TUSB_EP; //Endpoint 6
  1642. EP7OUT: TUSB_EP; //Endpoint 7
  1643. EP7IN: TUSB_EP; //Endpoint 7
  1644. EP8OUT: TUSB_EP; //Endpoint 8
  1645. EP8IN: TUSB_EP; //Endpoint 8
  1646. EP9OUT: TUSB_EP; //Endpoint 9
  1647. EP9IN: TUSB_EP; //Endpoint 9
  1648. EP10OUT: TUSB_EP; //Endpoint 10
  1649. EP10IN: TUSB_EP; //Endpoint 10
  1650. EP11OUT: TUSB_EP; //Endpoint 11
  1651. EP11IN: TUSB_EP; //Endpoint 11
  1652. EP12OUT: TUSB_EP; //Endpoint 12
  1653. EP12IN: TUSB_EP; //Endpoint 12
  1654. EP13OUT: TUSB_EP; //Endpoint 13
  1655. EP13IN: TUSB_EP; //Endpoint 13
  1656. EP14OUT: TUSB_EP; //Endpoint 14
  1657. EP14IN: TUSB_EP; //Endpoint 14
  1658. EP15OUT: TUSB_EP; //Endpoint 15
  1659. EP15IN: TUSB_EP; //Endpoint 15
  1660. Reserved256: byte;
  1661. Reserved257: byte;
  1662. Reserved258: byte;
  1663. Reserved259: byte;
  1664. Reserved260: byte;
  1665. Reserved261: byte;
  1666. Reserved262: byte;
  1667. Reserved263: byte;
  1668. Reserved264: byte;
  1669. Reserved265: byte;
  1670. Reserved266: byte;
  1671. Reserved267: byte;
  1672. Reserved268: byte;
  1673. Reserved269: byte;
  1674. Reserved270: byte;
  1675. Reserved271: byte;
  1676. FRAMENUML: byte; //Frame Number Low Byte
  1677. FRAMENUMH: byte; //Frame Number High Byte
  1678. end;
  1679. TPORT = object //I/O Ports
  1680. DIR: byte; //I/O Port Data Direction
  1681. DIRSET: byte; //I/O Port Data Direction Set
  1682. DIRCLR: byte; //I/O Port Data Direction Clear
  1683. DIRTGL: byte; //I/O Port Data Direction Toggle
  1684. OUT_: byte; //I/O Port Output
  1685. OUTSET: byte; //I/O Port Output Set
  1686. OUTCLR: byte; //I/O Port Output Clear
  1687. OUTTGL: byte; //I/O Port Output Toggle
  1688. IN_: byte; //I/O port Input
  1689. INTCTRL: byte; //Interrupt Control Register
  1690. INT0MASK: byte; //Port Interrupt 0 Mask
  1691. INT1MASK: byte; //Port Interrupt 1 Mask
  1692. INTFLAGS: byte; //Interrupt Flag Register
  1693. Reserved13: byte;
  1694. REMAP: byte; //I/O Port Pin Remap Register
  1695. Reserved15: byte;
  1696. PIN0CTRL: byte; //Pin 0 Control Register
  1697. PIN1CTRL: byte; //Pin 1 Control Register
  1698. PIN2CTRL: byte; //Pin 2 Control Register
  1699. PIN3CTRL: byte; //Pin 3 Control Register
  1700. PIN4CTRL: byte; //Pin 4 Control Register
  1701. PIN5CTRL: byte; //Pin 5 Control Register
  1702. PIN6CTRL: byte; //Pin 6 Control Register
  1703. PIN7CTRL: byte; //Pin 7 Control Register
  1704. const
  1705. // PORT_INT1LVL
  1706. INT1LVLmask = $0C;
  1707. INT1LVL_OFF = $00;
  1708. INT1LVL_LO = $04;
  1709. INT1LVL_MED = $08;
  1710. INT1LVL_HI = $0C;
  1711. // PORT_INT0LVL
  1712. INT0LVLmask = $03;
  1713. INT0LVL_OFF = $00;
  1714. INT0LVL_LO = $01;
  1715. INT0LVL_MED = $02;
  1716. INT0LVL_HI = $03;
  1717. // Port Interrupt 1 Flag
  1718. INT1IFbm = $02;
  1719. // Port Interrupt 0 Flag
  1720. INT0IFbm = $01;
  1721. // SPI
  1722. SPIbm = $20;
  1723. // USART0
  1724. USART0bm = $10;
  1725. // Timer/Counter 0 Output Compare D
  1726. TC0Dbm = $08;
  1727. // Timer/Counter 0 Output Compare C
  1728. TC0Cbm = $04;
  1729. // Timer/Counter 0 Output Compare B
  1730. TC0Bbm = $02;
  1731. // Timer/Counter 0 Output Compare A
  1732. TC0Abm = $01;
  1733. // Slew Rate Enable
  1734. SRLENbm = $80;
  1735. // Inverted I/O Enable
  1736. INVENbm = $40;
  1737. // PORT_OPC
  1738. OPCmask = $38;
  1739. OPC_TOTEM = $00;
  1740. OPC_BUSKEEPER = $08;
  1741. OPC_PULLDOWN = $10;
  1742. OPC_PULLUP = $18;
  1743. OPC_WIREDOR = $20;
  1744. OPC_WIREDAND = $28;
  1745. OPC_WIREDORPULL = $30;
  1746. OPC_WIREDANDPULL = $38;
  1747. // PORT_ISC
  1748. ISCmask = $07;
  1749. ISC_BOTHEDGES = $00;
  1750. ISC_RISING = $01;
  1751. ISC_FALLING = $02;
  1752. ISC_LEVEL = $03;
  1753. ISC_INPUT_DISABLE = $07;
  1754. end;
  1755. TTC0 = object //16-bit Timer/Counter 0
  1756. CTRLA: byte; //Control Register A
  1757. CTRLB: byte; //Control Register B
  1758. CTRLC: byte; //Control register C
  1759. CTRLD: byte; //Control Register D
  1760. CTRLE: byte; //Control Register E
  1761. Reserved5: byte;
  1762. INTCTRLA: byte; //Interrupt Control Register A
  1763. INTCTRLB: byte; //Interrupt Control Register B
  1764. CTRLFCLR: byte; //Control Register F Clear
  1765. CTRLFSET: byte; //Control Register F Set
  1766. CTRLGCLR: byte; //Control Register G Clear
  1767. CTRLGSET: byte; //Control Register G Set
  1768. INTFLAGS: byte; //Interrupt Flag Register
  1769. Reserved13: byte;
  1770. Reserved14: byte;
  1771. TEMP: byte; //Temporary Register For 16-bit Access
  1772. Reserved16: byte;
  1773. Reserved17: byte;
  1774. Reserved18: byte;
  1775. Reserved19: byte;
  1776. Reserved20: byte;
  1777. Reserved21: byte;
  1778. Reserved22: byte;
  1779. Reserved23: byte;
  1780. Reserved24: byte;
  1781. Reserved25: byte;
  1782. Reserved26: byte;
  1783. Reserved27: byte;
  1784. Reserved28: byte;
  1785. Reserved29: byte;
  1786. Reserved30: byte;
  1787. Reserved31: byte;
  1788. CNT: word; //Count
  1789. Reserved34: byte;
  1790. Reserved35: byte;
  1791. Reserved36: byte;
  1792. Reserved37: byte;
  1793. PER: word; //Period
  1794. CCA: word; //Compare or Capture A
  1795. CCB: word; //Compare or Capture B
  1796. CCC: word; //Compare or Capture C
  1797. CCD: word; //Compare or Capture D
  1798. Reserved48: byte;
  1799. Reserved49: byte;
  1800. Reserved50: byte;
  1801. Reserved51: byte;
  1802. Reserved52: byte;
  1803. Reserved53: byte;
  1804. PERBUF: word; //Period Buffer
  1805. CCABUF: word; //Compare Or Capture A Buffer
  1806. CCBBUF: word; //Compare Or Capture B Buffer
  1807. CCCBUF: word; //Compare Or Capture C Buffer
  1808. CCDBUF: word; //Compare Or Capture D Buffer
  1809. const
  1810. // TC_CLKSEL
  1811. CLKSELmask = $0F;
  1812. CLKSEL_OFF = $00;
  1813. CLKSEL_DIV1 = $01;
  1814. CLKSEL_DIV2 = $02;
  1815. CLKSEL_DIV4 = $03;
  1816. CLKSEL_DIV8 = $04;
  1817. CLKSEL_DIV64 = $05;
  1818. CLKSEL_DIV256 = $06;
  1819. CLKSEL_DIV1024 = $07;
  1820. CLKSEL_EVCH0 = $08;
  1821. CLKSEL_EVCH1 = $09;
  1822. CLKSEL_EVCH2 = $0A;
  1823. CLKSEL_EVCH3 = $0B;
  1824. // Compare or Capture D Enable
  1825. CCDENbm = $80;
  1826. // Compare or Capture C Enable
  1827. CCCENbm = $40;
  1828. // Compare or Capture B Enable
  1829. CCBENbm = $20;
  1830. // Compare or Capture A Enable
  1831. CCAENbm = $10;
  1832. // TC_WGMODE
  1833. WGMODEmask = $07;
  1834. WGMODE_NORMAL = $00;
  1835. WGMODE_FRQ = $01;
  1836. WGMODE_SINGLESLOPE = $03;
  1837. WGMODE_SS = $03;
  1838. WGMODE_DSTOP = $05;
  1839. WGMODE_DS_T = $05;
  1840. WGMODE_DSBOTH = $06;
  1841. WGMODE_DS_TB = $06;
  1842. WGMODE_DSBOTTOM = $07;
  1843. WGMODE_DS_B = $07;
  1844. // Compare D Output Value
  1845. CMPDbm = $08;
  1846. // Compare C Output Value
  1847. CMPCbm = $04;
  1848. // Compare B Output Value
  1849. CMPBbm = $02;
  1850. // Compare A Output Value
  1851. CMPAbm = $01;
  1852. // TC_EVACT
  1853. EVACTmask = $E0;
  1854. EVACT_OFF = $00;
  1855. EVACT_CAPT = $20;
  1856. EVACT_UPDOWN = $40;
  1857. EVACT_QDEC = $60;
  1858. EVACT_RESTART = $80;
  1859. EVACT_FRQ = $A0;
  1860. EVACT_PW = $C0;
  1861. // Event Delay
  1862. EVDLYbm = $10;
  1863. // TC_EVSEL
  1864. EVSELmask = $0F;
  1865. EVSEL_OFF = $00;
  1866. EVSEL_CH0 = $08;
  1867. EVSEL_CH1 = $09;
  1868. EVSEL_CH2 = $0A;
  1869. EVSEL_CH3 = $0B;
  1870. // TC_BYTEM
  1871. BYTEMmask = $03;
  1872. BYTEM_NORMAL = $00;
  1873. BYTEM_BYTEMODE = $01;
  1874. BYTEM_SPLITMODE = $02;
  1875. // TC_ERRINTLVL
  1876. ERRINTLVLmask = $0C;
  1877. ERRINTLVL_OFF = $00;
  1878. ERRINTLVL_LO = $04;
  1879. ERRINTLVL_MED = $08;
  1880. ERRINTLVL_HI = $0C;
  1881. // TC_OVFINTLVL
  1882. OVFINTLVLmask = $03;
  1883. OVFINTLVL_OFF = $00;
  1884. OVFINTLVL_LO = $01;
  1885. OVFINTLVL_MED = $02;
  1886. OVFINTLVL_HI = $03;
  1887. // TC_CCDINTLVL
  1888. CCDINTLVLmask = $C0;
  1889. CCDINTLVL_OFF = $00;
  1890. CCDINTLVL_LO = $40;
  1891. CCDINTLVL_MED = $80;
  1892. CCDINTLVL_HI = $C0;
  1893. // TC_CCCINTLVL
  1894. CCCINTLVLmask = $30;
  1895. CCCINTLVL_OFF = $00;
  1896. CCCINTLVL_LO = $10;
  1897. CCCINTLVL_MED = $20;
  1898. CCCINTLVL_HI = $30;
  1899. // TC_CCBINTLVL
  1900. CCBINTLVLmask = $0C;
  1901. CCBINTLVL_OFF = $00;
  1902. CCBINTLVL_LO = $04;
  1903. CCBINTLVL_MED = $08;
  1904. CCBINTLVL_HI = $0C;
  1905. // TC_CCAINTLVL
  1906. CCAINTLVLmask = $03;
  1907. CCAINTLVL_OFF = $00;
  1908. CCAINTLVL_LO = $01;
  1909. CCAINTLVL_MED = $02;
  1910. CCAINTLVL_HI = $03;
  1911. // Command
  1912. CMD0bm = $04;
  1913. CMD1bm = $08;
  1914. // Lock Update
  1915. LUPDbm = $02;
  1916. // Direction
  1917. DIRbm = $01;
  1918. // Compare or Capture D Buffer Valid
  1919. CCDBVbm = $10;
  1920. // Compare or Capture C Buffer Valid
  1921. CCCBVbm = $08;
  1922. // Compare or Capture B Buffer Valid
  1923. CCBBVbm = $04;
  1924. // Compare or Capture A Buffer Valid
  1925. CCABVbm = $02;
  1926. // Period Buffer Valid
  1927. PERBVbm = $01;
  1928. // Compare or Capture D Interrupt Flag
  1929. CCDIFbm = $80;
  1930. // Compare or Capture C Interrupt Flag
  1931. CCCIFbm = $40;
  1932. // Compare or Capture B Interrupt Flag
  1933. CCBIFbm = $20;
  1934. // Compare or Capture A Interrupt Flag
  1935. CCAIFbm = $10;
  1936. // Error Interrupt Flag
  1937. ERRIFbm = $02;
  1938. // Overflow Interrupt Flag
  1939. OVFIFbm = $01;
  1940. end;
  1941. TTC1 = object //16-bit Timer/Counter 1
  1942. CTRLA: byte; //Control Register A
  1943. CTRLB: byte; //Control Register B
  1944. CTRLC: byte; //Control register C
  1945. CTRLD: byte; //Control Register D
  1946. CTRLE: byte; //Control Register E
  1947. Reserved5: byte;
  1948. INTCTRLA: byte; //Interrupt Control Register A
  1949. INTCTRLB: byte; //Interrupt Control Register B
  1950. CTRLFCLR: byte; //Control Register F Clear
  1951. CTRLFSET: byte; //Control Register F Set
  1952. CTRLGCLR: byte; //Control Register G Clear
  1953. CTRLGSET: byte; //Control Register G Set
  1954. INTFLAGS: byte; //Interrupt Flag Register
  1955. Reserved13: byte;
  1956. Reserved14: byte;
  1957. TEMP: byte; //Temporary Register For 16-bit Access
  1958. Reserved16: byte;
  1959. Reserved17: byte;
  1960. Reserved18: byte;
  1961. Reserved19: byte;
  1962. Reserved20: byte;
  1963. Reserved21: byte;
  1964. Reserved22: byte;
  1965. Reserved23: byte;
  1966. Reserved24: byte;
  1967. Reserved25: byte;
  1968. Reserved26: byte;
  1969. Reserved27: byte;
  1970. Reserved28: byte;
  1971. Reserved29: byte;
  1972. Reserved30: byte;
  1973. Reserved31: byte;
  1974. CNT: word; //Count
  1975. Reserved34: byte;
  1976. Reserved35: byte;
  1977. Reserved36: byte;
  1978. Reserved37: byte;
  1979. PER: word; //Period
  1980. CCA: word; //Compare or Capture A
  1981. CCB: word; //Compare or Capture B
  1982. Reserved44: byte;
  1983. Reserved45: byte;
  1984. Reserved46: byte;
  1985. Reserved47: byte;
  1986. Reserved48: byte;
  1987. Reserved49: byte;
  1988. Reserved50: byte;
  1989. Reserved51: byte;
  1990. Reserved52: byte;
  1991. Reserved53: byte;
  1992. PERBUF: word; //Period Buffer
  1993. CCABUF: word; //Compare Or Capture A Buffer
  1994. CCBBUF: word; //Compare Or Capture B Buffer
  1995. const
  1996. // TC_CLKSEL
  1997. CLKSELmask = $0F;
  1998. CLKSEL_OFF = $00;
  1999. CLKSEL_DIV1 = $01;
  2000. CLKSEL_DIV2 = $02;
  2001. CLKSEL_DIV4 = $03;
  2002. CLKSEL_DIV8 = $04;
  2003. CLKSEL_DIV64 = $05;
  2004. CLKSEL_DIV256 = $06;
  2005. CLKSEL_DIV1024 = $07;
  2006. CLKSEL_EVCH0 = $08;
  2007. CLKSEL_EVCH1 = $09;
  2008. CLKSEL_EVCH2 = $0A;
  2009. CLKSEL_EVCH3 = $0B;
  2010. // Compare or Capture B Enable
  2011. CCBENbm = $20;
  2012. // Compare or Capture A Enable
  2013. CCAENbm = $10;
  2014. // TC_WGMODE
  2015. WGMODEmask = $07;
  2016. WGMODE_NORMAL = $00;
  2017. WGMODE_FRQ = $01;
  2018. WGMODE_SINGLESLOPE = $03;
  2019. WGMODE_SS = $03;
  2020. WGMODE_DSTOP = $05;
  2021. WGMODE_DS_T = $05;
  2022. WGMODE_DSBOTH = $06;
  2023. WGMODE_DS_TB = $06;
  2024. WGMODE_DSBOTTOM = $07;
  2025. WGMODE_DS_B = $07;
  2026. // Compare B Output Value
  2027. CMPBbm = $02;
  2028. // Compare A Output Value
  2029. CMPAbm = $01;
  2030. // TC_EVACT
  2031. EVACTmask = $E0;
  2032. EVACT_OFF = $00;
  2033. EVACT_CAPT = $20;
  2034. EVACT_UPDOWN = $40;
  2035. EVACT_QDEC = $60;
  2036. EVACT_RESTART = $80;
  2037. EVACT_FRQ = $A0;
  2038. EVACT_PW = $C0;
  2039. // Event Delay
  2040. EVDLYbm = $10;
  2041. // TC_EVSEL
  2042. EVSELmask = $0F;
  2043. EVSEL_OFF = $00;
  2044. EVSEL_CH0 = $08;
  2045. EVSEL_CH1 = $09;
  2046. EVSEL_CH2 = $0A;
  2047. EVSEL_CH3 = $0B;
  2048. // Byte Mode
  2049. BYTEMbm = $01;
  2050. // TC_ERRINTLVL
  2051. ERRINTLVLmask = $0C;
  2052. ERRINTLVL_OFF = $00;
  2053. ERRINTLVL_LO = $04;
  2054. ERRINTLVL_MED = $08;
  2055. ERRINTLVL_HI = $0C;
  2056. // TC_OVFINTLVL
  2057. OVFINTLVLmask = $03;
  2058. OVFINTLVL_OFF = $00;
  2059. OVFINTLVL_LO = $01;
  2060. OVFINTLVL_MED = $02;
  2061. OVFINTLVL_HI = $03;
  2062. // TC_CCBINTLVL
  2063. CCBINTLVLmask = $0C;
  2064. CCBINTLVL_OFF = $00;
  2065. CCBINTLVL_LO = $04;
  2066. CCBINTLVL_MED = $08;
  2067. CCBINTLVL_HI = $0C;
  2068. // TC_CCAINTLVL
  2069. CCAINTLVLmask = $03;
  2070. CCAINTLVL_OFF = $00;
  2071. CCAINTLVL_LO = $01;
  2072. CCAINTLVL_MED = $02;
  2073. CCAINTLVL_HI = $03;
  2074. // Command
  2075. CMD0bm = $04;
  2076. CMD1bm = $08;
  2077. // Lock Update
  2078. LUPDbm = $02;
  2079. // Direction
  2080. DIRbm = $01;
  2081. // Compare or Capture B Buffer Valid
  2082. CCBBVbm = $04;
  2083. // Compare or Capture A Buffer Valid
  2084. CCABVbm = $02;
  2085. // Period Buffer Valid
  2086. PERBVbm = $01;
  2087. // Compare or Capture B Interrupt Flag
  2088. CCBIFbm = $20;
  2089. // Compare or Capture A Interrupt Flag
  2090. CCAIFbm = $10;
  2091. // Error Interrupt Flag
  2092. ERRIFbm = $02;
  2093. // Overflow Interrupt Flag
  2094. OVFIFbm = $01;
  2095. end;
  2096. TTC2 = object //16-bit Timer/Counter type 2
  2097. CTRLA: byte; //Control Register A
  2098. CTRLB: byte; //Control Register B
  2099. CTRLC: byte; //Control register C
  2100. Reserved3: byte;
  2101. CTRLE: byte; //Control Register E
  2102. Reserved5: byte;
  2103. INTCTRLA: byte; //Interrupt Control Register A
  2104. INTCTRLB: byte; //Interrupt Control Register B
  2105. Reserved8: byte;
  2106. CTRLF: byte; //Control Register F
  2107. Reserved10: byte;
  2108. Reserved11: byte;
  2109. INTFLAGS: byte; //Interrupt Flag Register
  2110. Reserved13: byte;
  2111. Reserved14: byte;
  2112. Reserved15: byte;
  2113. Reserved16: byte;
  2114. Reserved17: byte;
  2115. Reserved18: byte;
  2116. Reserved19: byte;
  2117. Reserved20: byte;
  2118. Reserved21: byte;
  2119. Reserved22: byte;
  2120. Reserved23: byte;
  2121. Reserved24: byte;
  2122. Reserved25: byte;
  2123. Reserved26: byte;
  2124. Reserved27: byte;
  2125. Reserved28: byte;
  2126. Reserved29: byte;
  2127. Reserved30: byte;
  2128. Reserved31: byte;
  2129. LCNT: byte; //Low Byte Count
  2130. HCNT: byte; //High Byte Count
  2131. Reserved34: byte;
  2132. Reserved35: byte;
  2133. Reserved36: byte;
  2134. Reserved37: byte;
  2135. LPER: byte; //Low Byte Period
  2136. HPER: byte; //High Byte Period
  2137. LCMPA: byte; //Low Byte Compare A
  2138. HCMPA: byte; //High Byte Compare A
  2139. LCMPB: byte; //Low Byte Compare B
  2140. HCMPB: byte; //High Byte Compare B
  2141. LCMPC: byte; //Low Byte Compare C
  2142. HCMPC: byte; //High Byte Compare C
  2143. LCMPD: byte; //Low Byte Compare D
  2144. HCMPD: byte; //High Byte Compare D
  2145. const
  2146. // TC2_CLKSEL
  2147. CLKSELmask = $0F;
  2148. CLKSEL_OFF = $00;
  2149. CLKSEL_DIV1 = $01;
  2150. CLKSEL_DIV2 = $02;
  2151. CLKSEL_DIV4 = $03;
  2152. CLKSEL_DIV8 = $04;
  2153. CLKSEL_DIV64 = $05;
  2154. CLKSEL_DIV256 = $06;
  2155. CLKSEL_DIV1024 = $07;
  2156. CLKSEL_EVCH0 = $08;
  2157. CLKSEL_EVCH1 = $09;
  2158. CLKSEL_EVCH2 = $0A;
  2159. CLKSEL_EVCH3 = $0B;
  2160. // High Byte Compare D Enable
  2161. HCMPDENbm = $80;
  2162. // High Byte Compare C Enable
  2163. HCMPCENbm = $40;
  2164. // High Byte Compare B Enable
  2165. HCMPBENbm = $20;
  2166. // High Byte Compare A Enable
  2167. HCMPAENbm = $10;
  2168. // Low Byte Compare D Enable
  2169. LCMPDENbm = $08;
  2170. // Low Byte Compare C Enable
  2171. LCMPCENbm = $04;
  2172. // Low Byte Compare B Enable
  2173. LCMPBENbm = $02;
  2174. // Low Byte Compare A Enable
  2175. LCMPAENbm = $01;
  2176. // High Byte Compare D Output Value
  2177. HCMPDbm = $80;
  2178. // High Byte Compare C Output Value
  2179. HCMPCbm = $40;
  2180. // High Byte Compare B Output Value
  2181. HCMPBbm = $20;
  2182. // High Byte Compare A Output Value
  2183. HCMPAbm = $10;
  2184. // Low Byte Compare D Output Value
  2185. LCMPDbm = $08;
  2186. // Low Byte Compare C Output Value
  2187. LCMPCbm = $04;
  2188. // Low Byte Compare B Output Value
  2189. LCMPBbm = $02;
  2190. // Low Byte Compare A Output Value
  2191. LCMPAbm = $01;
  2192. // TC2_BYTEM
  2193. BYTEMmask = $03;
  2194. BYTEM_NORMAL = $00;
  2195. BYTEM_BYTEMODE = $01;
  2196. BYTEM_SPLITMODE = $02;
  2197. // TC2_HUNFINTLVL
  2198. HUNFINTLVLmask = $0C;
  2199. HUNFINTLVL_OFF = $00;
  2200. HUNFINTLVL_LO = $04;
  2201. HUNFINTLVL_MED = $08;
  2202. HUNFINTLVL_HI = $0C;
  2203. // TC2_LUNFINTLVL
  2204. LUNFINTLVLmask = $03;
  2205. LUNFINTLVL_OFF = $00;
  2206. LUNFINTLVL_LO = $01;
  2207. LUNFINTLVL_MED = $02;
  2208. LUNFINTLVL_HI = $03;
  2209. // TC2_LCMPDINTLVL
  2210. LCMPDINTLVLmask = $C0;
  2211. LCMPDINTLVL_OFF = $00;
  2212. LCMPDINTLVL_LO = $40;
  2213. LCMPDINTLVL_MED = $80;
  2214. LCMPDINTLVL_HI = $C0;
  2215. // TC2_LCMPCINTLVL
  2216. LCMPCINTLVLmask = $30;
  2217. LCMPCINTLVL_OFF = $00;
  2218. LCMPCINTLVL_LO = $10;
  2219. LCMPCINTLVL_MED = $20;
  2220. LCMPCINTLVL_HI = $30;
  2221. // TC2_LCMPBINTLVL
  2222. LCMPBINTLVLmask = $0C;
  2223. LCMPBINTLVL_OFF = $00;
  2224. LCMPBINTLVL_LO = $04;
  2225. LCMPBINTLVL_MED = $08;
  2226. LCMPBINTLVL_HI = $0C;
  2227. // TC2_LCMPAINTLVL
  2228. LCMPAINTLVLmask = $03;
  2229. LCMPAINTLVL_OFF = $00;
  2230. LCMPAINTLVL_LO = $01;
  2231. LCMPAINTLVL_MED = $02;
  2232. LCMPAINTLVL_HI = $03;
  2233. // TC2_CMD
  2234. CMDmask = $0C;
  2235. CMD_NONE = $00;
  2236. CMD_RESTART = $08;
  2237. CMD_RESET = $0C;
  2238. // TC2_CMDEN
  2239. CMDENmask = $03;
  2240. CMDEN_LOW = $01;
  2241. CMDEN_HIGH = $02;
  2242. CMDEN_BOTH = $03;
  2243. // Low Byte Compare D Interrupt Flag
  2244. LCMPDIFbm = $80;
  2245. // Low Byte Compare C Interrupt Flag
  2246. LCMPCIFbm = $40;
  2247. // Low Byte Compare B Interrupt Flag
  2248. LCMPBIFbm = $20;
  2249. // Low Byte Compare A Interrupt Flag
  2250. LCMPAIFbm = $10;
  2251. // High Byte Underflow Interrupt Flag
  2252. HUNFIFbm = $02;
  2253. // Low Byte Underflow Interrupt Flag
  2254. LUNFIFbm = $01;
  2255. end;
  2256. TAWEX = object //Advanced Waveform Extension
  2257. CTRL: byte; //Control Register
  2258. Reserved1: byte;
  2259. FDEMASK: byte; //Fault Detection Event Mask
  2260. FDCTRL: byte; //Fault Detection Control Register
  2261. STATUS: byte; //Status Register
  2262. STATUSSET: byte; //Status Set Register
  2263. DTBOTH: byte; //Dead Time Both Sides
  2264. DTBOTHBUF: byte; //Dead Time Both Sides Buffer
  2265. DTLS: byte; //Dead Time Low Side
  2266. DTHS: byte; //Dead Time High Side
  2267. DTLSBUF: byte; //Dead Time Low Side Buffer
  2268. DTHSBUF: byte; //Dead Time High Side Buffer
  2269. OUTOVEN: byte; //Output Override Enable
  2270. const
  2271. // Pattern Generation Mode
  2272. PGMbm = $20;
  2273. // Common Waveform Channel Mode
  2274. CWCMbm = $10;
  2275. // Dead Time Insertion Compare Channel D Enable
  2276. DTICCDENbm = $08;
  2277. // Dead Time Insertion Compare Channel C Enable
  2278. DTICCCENbm = $04;
  2279. // Dead Time Insertion Compare Channel B Enable
  2280. DTICCBENbm = $02;
  2281. // Dead Time Insertion Compare Channel A Enable
  2282. DTICCAENbm = $01;
  2283. // Fault Detect on Disable Break Disable
  2284. FDDBDbm = $10;
  2285. // Fault Detect Mode
  2286. FDMODEbm = $04;
  2287. // AWEX_FDACT
  2288. FDACTmask = $03;
  2289. FDACT_NONE = $00;
  2290. FDACT_CLEAROE = $01;
  2291. FDACT_CLEARDIR = $03;
  2292. // Fault Detect Flag
  2293. FDFbm = $04;
  2294. // Dead Time High Side Buffer Valid
  2295. DTHSBUFVbm = $02;
  2296. // Dead Time Low Side Buffer Valid
  2297. DTLSBUFVbm = $01;
  2298. end;
  2299. THIRES = object //High-Resolution Extension
  2300. CTRLA: byte; //Control Register
  2301. const
  2302. // High Resolution Plus
  2303. HRPLUSbm = $04;
  2304. // HIRES_HREN
  2305. HRENmask = $03;
  2306. HREN_NONE = $00;
  2307. HREN_TC0 = $01;
  2308. HREN_TC1 = $02;
  2309. HREN_BOTH = $03;
  2310. end;
  2311. TUSART = object //Universal Synchronous/Asynchronous Receiver/Transmitter
  2312. DATA: byte; //Data Register
  2313. STATUS: byte; //Status Register
  2314. Reserved2: byte;
  2315. CTRLA: byte; //Control Register A
  2316. CTRLB: byte; //Control Register B
  2317. CTRLC: byte; //Control Register C
  2318. BAUDCTRLA: byte; //Baud Rate Control Register A
  2319. BAUDCTRLB: byte; //Baud Rate Control Register B
  2320. const
  2321. // Receive Interrupt Flag
  2322. RXCIFbm = $80;
  2323. // Transmit Interrupt Flag
  2324. TXCIFbm = $40;
  2325. // Data Register Empty Flag
  2326. DREIFbm = $20;
  2327. // Frame Error
  2328. FERRbm = $10;
  2329. // Buffer Overflow
  2330. BUFOVFbm = $08;
  2331. // Parity Error
  2332. PERRbm = $04;
  2333. // Receive Bit 8
  2334. RXB8bm = $01;
  2335. // USART_RXCINTLVL
  2336. RXCINTLVLmask = $30;
  2337. RXCINTLVL_OFF = $00;
  2338. RXCINTLVL_LO = $10;
  2339. RXCINTLVL_MED = $20;
  2340. RXCINTLVL_HI = $30;
  2341. // USART_TXCINTLVL
  2342. TXCINTLVLmask = $0C;
  2343. TXCINTLVL_OFF = $00;
  2344. TXCINTLVL_LO = $04;
  2345. TXCINTLVL_MED = $08;
  2346. TXCINTLVL_HI = $0C;
  2347. // USART_DREINTLVL
  2348. DREINTLVLmask = $03;
  2349. DREINTLVL_OFF = $00;
  2350. DREINTLVL_LO = $01;
  2351. DREINTLVL_MED = $02;
  2352. DREINTLVL_HI = $03;
  2353. // Receiver Enable
  2354. RXENbm = $10;
  2355. // Transmitter Enable
  2356. TXENbm = $08;
  2357. // Double transmission speed
  2358. CLK2Xbm = $04;
  2359. // Multi-processor Communication Mode
  2360. MPCMbm = $02;
  2361. // Transmit bit 8
  2362. TXB8bm = $01;
  2363. // USART_CMODE
  2364. CMODEmask = $C0;
  2365. CMODE_ASYNCHRONOUS = $00;
  2366. CMODE_SYNCHRONOUS = $40;
  2367. CMODE_IRDA = $80;
  2368. CMODE_MSPI = $C0;
  2369. // USART_PMODE
  2370. PMODEmask = $30;
  2371. PMODE_DISABLED = $00;
  2372. PMODE_EVEN = $20;
  2373. PMODE_ODD = $30;
  2374. // Stop Bit Mode
  2375. SBMODEbm = $08;
  2376. // USART_CHSIZE
  2377. CHSIZEmask = $07;
  2378. CHSIZE_5BIT = $00;
  2379. CHSIZE_6BIT = $01;
  2380. CHSIZE_7BIT = $02;
  2381. CHSIZE_8BIT = $03;
  2382. CHSIZE_9BIT = $07;
  2383. // Baud Rate Scale
  2384. BSCALE0bm = $10;
  2385. BSCALE1bm = $20;
  2386. BSCALE2bm = $40;
  2387. BSCALE3bm = $80;
  2388. end;
  2389. TSPI = object //Serial Peripheral Interface
  2390. CTRL: byte; //Control Register
  2391. INTCTRL: byte; //Interrupt Control Register
  2392. STATUS: byte; //Status Register
  2393. DATA: byte; //Data Register
  2394. const
  2395. // Enable Double Speed
  2396. CLK2Xbm = $80;
  2397. // Enable Module
  2398. ENABLEbm = $40;
  2399. // Data Order Setting
  2400. DORDbm = $20;
  2401. // Master Operation Enable
  2402. MASTERbm = $10;
  2403. // SPI_MODE
  2404. MODEmask = $0C;
  2405. MODE_0 = $00;
  2406. MODE_1 = $04;
  2407. MODE_2 = $08;
  2408. MODE_3 = $0C;
  2409. // SPI_PRESCALER
  2410. PRESCALERmask = $03;
  2411. PRESCALER_DIV4 = $00;
  2412. PRESCALER_DIV16 = $01;
  2413. PRESCALER_DIV64 = $02;
  2414. PRESCALER_DIV128 = $03;
  2415. // SPI_INTLVL
  2416. INTLVLmask = $03;
  2417. INTLVL_OFF = $00;
  2418. INTLVL_LO = $01;
  2419. INTLVL_MED = $02;
  2420. INTLVL_HI = $03;
  2421. // Interrupt Flag
  2422. IFbm = $80;
  2423. // Write Collision
  2424. WRCOLbm = $40;
  2425. end;
  2426. TIRCOM = object //IR Communication Module
  2427. CTRL: byte; //Control Register
  2428. TXPLCTRL: byte; //IrDA Transmitter Pulse Length Control Register
  2429. RXPLCTRL: byte; //IrDA Receiver Pulse Length Control Register
  2430. const
  2431. // IRDA_EVSEL
  2432. EVSELmask = $0F;
  2433. EVSEL_OFF = $00;
  2434. EVSEL_0 = $08;
  2435. EVSEL_1 = $09;
  2436. EVSEL_2 = $0A;
  2437. EVSEL_3 = $0B;
  2438. end;
  2439. TNVM_FUSES = object //Fuses
  2440. Reserved0: byte;
  2441. FUSEBYTE1: byte; //Watchdog Configuration
  2442. FUSEBYTE2: byte; //Reset Configuration
  2443. Reserved3: byte;
  2444. FUSEBYTE4: byte; //Start-up Configuration
  2445. FUSEBYTE5: byte; //EESAVE and BOD Level
  2446. const
  2447. // WDWPER
  2448. WDWPERmask = $F0;
  2449. WDWPER_8CLK = $00;
  2450. WDWPER_16CLK = $10;
  2451. WDWPER_32CLK = $20;
  2452. WDWPER_64CLK = $30;
  2453. WDWPER_128CLK = $40;
  2454. WDWPER_256CLK = $50;
  2455. WDWPER_512CLK = $60;
  2456. WDWPER_1KCLK = $70;
  2457. WDWPER_2KCLK = $80;
  2458. WDWPER_4KCLK = $90;
  2459. WDWPER_8KCLK = $A0;
  2460. // WDPER
  2461. WDPERmask = $0F;
  2462. WDPER_8CLK = $00;
  2463. WDPER_16CLK = $01;
  2464. WDPER_32CLK = $02;
  2465. WDPER_64CLK = $03;
  2466. WDPER_128CLK = $04;
  2467. WDPER_256CLK = $05;
  2468. WDPER_512CLK = $06;
  2469. WDPER_1KCLK = $07;
  2470. WDPER_2KCLK = $08;
  2471. WDPER_4KCLK = $09;
  2472. WDPER_8KCLK = $0A;
  2473. // BOOTRST
  2474. BOOTRSTmask = $40;
  2475. BOOTRST_BOOTLDR = $00;
  2476. BOOTRST_APPLICATION = $40;
  2477. // TOSCSEL
  2478. TOSCSELmask = $20;
  2479. TOSCSEL_ALTERNATE = $00;
  2480. TOSCSEL_XTAL = $20;
  2481. // BODPD
  2482. BODPDmask = $03;
  2483. BODPD_SAMPLED = $01;
  2484. BODPD_CONTINUOUS = $02;
  2485. BODPD_DISABLED = $03;
  2486. // External Reset Disable
  2487. RSTDISBLbm = $10;
  2488. // STARTUPTIME
  2489. STARTUPTIMEmask = $0C;
  2490. STARTUPTIME0MS = $0C;
  2491. STARTUPTIME4MS = $04;
  2492. STARTUPTIME64MS = $00;
  2493. // Watchdog Timer Lock
  2494. WDLOCKbm = $02;
  2495. // BODACT
  2496. BODACTmask = $30;
  2497. BODACT_SAMPLED = $10;
  2498. BODACT_CONTINUOUS = $20;
  2499. BODACT_DISABLED = $30;
  2500. // Preserve EEPROM Through Chip Erase
  2501. EESAVEbm = $08;
  2502. // BODLEVEL
  2503. BODLEVELmask = $07;
  2504. BODLEVEL1V6 = $07;
  2505. BODLEVEL1V8 = $06;
  2506. BODLEVEL2V0 = $05;
  2507. BODLEVEL2V2 = $04;
  2508. BODLEVEL2V4 = $03;
  2509. BODLEVEL2V6 = $02;
  2510. BODLEVEL2V8 = $01;
  2511. BODLEVEL3V0 = $00;
  2512. end;
  2513. TNVM_LOCKBITS = object //Lock Bits
  2514. LOCKBITS: byte; //Lock Bits
  2515. const
  2516. // FUSE_BLBB
  2517. BLBBmask = $C0;
  2518. BLBB_RWLOCK = $00;
  2519. BLBB_RLOCK = $40;
  2520. BLBB_WLOCK = $80;
  2521. BLBB_NOLOCK = $C0;
  2522. // FUSE_BLBA
  2523. BLBAmask = $30;
  2524. BLBA_RWLOCK = $00;
  2525. BLBA_RLOCK = $10;
  2526. BLBA_WLOCK = $20;
  2527. BLBA_NOLOCK = $30;
  2528. // FUSE_BLBAT
  2529. BLBATmask = $0C;
  2530. BLBAT_RWLOCK = $00;
  2531. BLBAT_RLOCK = $04;
  2532. BLBAT_WLOCK = $08;
  2533. BLBAT_NOLOCK = $0C;
  2534. // FUSE_LB
  2535. LBmask = $03;
  2536. LB_RWLOCK = $00;
  2537. LB_WLOCK = $02;
  2538. LB_NOLOCK = $03;
  2539. end;
  2540. TNVM_PROD_SIGNATURES = object //Production Signatures
  2541. RCOSC2M: byte; //RCOSC 2 MHz Calibration Value B
  2542. RCOSC2MA: byte; //RCOSC 2 MHz Calibration Value A
  2543. RCOSC32K: byte; //RCOSC 32.768 kHz Calibration Value
  2544. RCOSC32M: byte; //RCOSC 32 MHz Calibration Value B
  2545. RCOSC32MA: byte; //RCOSC 32 MHz Calibration Value A
  2546. Reserved5: byte;
  2547. Reserved6: byte;
  2548. Reserved7: byte;
  2549. LOTNUM0: byte; //Lot Number Byte 0, ASCII
  2550. LOTNUM1: byte; //Lot Number Byte 1, ASCII
  2551. LOTNUM2: byte; //Lot Number Byte 2, ASCII
  2552. LOTNUM3: byte; //Lot Number Byte 3, ASCII
  2553. LOTNUM4: byte; //Lot Number Byte 4, ASCII
  2554. LOTNUM5: byte; //Lot Number Byte 5, ASCII
  2555. Reserved14: byte;
  2556. Reserved15: byte;
  2557. WAFNUM: byte; //Wafer Number
  2558. Reserved17: byte;
  2559. COORDX0: byte; //Wafer Coordinate X Byte 0
  2560. COORDX1: byte; //Wafer Coordinate X Byte 1
  2561. COORDY0: byte; //Wafer Coordinate Y Byte 0
  2562. COORDY1: byte; //Wafer Coordinate Y Byte 1
  2563. Reserved22: byte;
  2564. Reserved23: byte;
  2565. Reserved24: byte;
  2566. Reserved25: byte;
  2567. USBCAL0: byte; //USB Calibration Byte 0
  2568. USBCAL1: byte; //USB Calibration Byte 1
  2569. USBRCOSC: byte; //USB RCOSC Calibration Value B
  2570. USBRCOSCA: byte; //USB RCOSC Calibration Value A
  2571. Reserved30: byte;
  2572. Reserved31: byte;
  2573. ADCACAL0: byte; //ADCA Calibration Byte 0
  2574. ADCACAL1: byte; //ADCA Calibration Byte 1
  2575. Reserved34: byte;
  2576. Reserved35: byte;
  2577. Reserved36: byte;
  2578. Reserved37: byte;
  2579. Reserved38: byte;
  2580. Reserved39: byte;
  2581. Reserved40: byte;
  2582. Reserved41: byte;
  2583. Reserved42: byte;
  2584. Reserved43: byte;
  2585. Reserved44: byte;
  2586. Reserved45: byte;
  2587. TEMPSENSE0: byte; //Temperature Sensor Calibration Byte 0
  2588. TEMPSENSE1: byte; //Temperature Sensor Calibration Byte 1
  2589. end;
  2590. const
  2591. Pin0idx = 0; Pin0bm = 1;
  2592. Pin1idx = 1; Pin1bm = 2;
  2593. Pin2idx = 2; Pin2bm = 4;
  2594. Pin3idx = 3; Pin3bm = 8;
  2595. Pin4idx = 4; Pin4bm = 16;
  2596. Pin5idx = 5; Pin5bm = 32;
  2597. Pin6idx = 6; Pin6bm = 64;
  2598. Pin7idx = 7; Pin7bm = 128;
  2599. var
  2600. GPIO: TGPIO absolute $0000;
  2601. VPORT0: TVPORT absolute $0010;
  2602. VPORT1: TVPORT absolute $0014;
  2603. VPORT2: TVPORT absolute $0018;
  2604. VPORT3: TVPORT absolute $001C;
  2605. OCD: TOCD absolute $002E;
  2606. CPU: TCPU absolute $0030;
  2607. CLK: TCLK absolute $0040;
  2608. SLEEP: TSLEEP absolute $0048;
  2609. OSC: TOSC absolute $0050;
  2610. DFLLRC32M: TDFLL absolute $0060;
  2611. DFLLRC2M: TDFLL absolute $0068;
  2612. PR: TPR absolute $0070;
  2613. RST: TRST absolute $0078;
  2614. WDT: TWDT absolute $0080;
  2615. MCU: TMCU absolute $0090;
  2616. PMIC: TPMIC absolute $00A0;
  2617. PORTCFG: TPORTCFG absolute $00B0;
  2618. AES: TAES absolute $00C0;
  2619. CRC: TCRC absolute $00D0;
  2620. DMA: TDMA absolute $0100;
  2621. EVSYS: TEVSYS absolute $0180;
  2622. NVM: TNVM absolute $01C0;
  2623. ADCA: TADC absolute $0200;
  2624. ACA: TAC absolute $0380;
  2625. RTC: TRTC absolute $0400;
  2626. TWIC: TTWI absolute $0480;
  2627. TWIE: TTWI absolute $04A0;
  2628. USB: TUSB absolute $04C0;
  2629. PORTA: TPORT absolute $0600;
  2630. PORTB: TPORT absolute $0620;
  2631. PORTC: TPORT absolute $0640;
  2632. PORTD: TPORT absolute $0660;
  2633. PORTE: TPORT absolute $0680;
  2634. PORTF: TPORT absolute $06A0;
  2635. PORTR: TPORT absolute $07E0;
  2636. TCC0: TTC0 absolute $0800;
  2637. TCC2: TTC2 absolute $0800;
  2638. TCC1: TTC1 absolute $0840;
  2639. AWEXC: TAWEX absolute $0880;
  2640. HIRESC: THIRES absolute $0890;
  2641. USARTC0: TUSART absolute $08A0;
  2642. SPIC: TSPI absolute $08C0;
  2643. IRCOM: TIRCOM absolute $08F8;
  2644. TCD0: TTC0 absolute $0900;
  2645. TCD2: TTC2 absolute $0900;
  2646. USARTD0: TUSART absolute $09A0;
  2647. SPID: TSPI absolute $09C0;
  2648. TCE0: TTC0 absolute $0A00;
  2649. TCE2: TTC2 absolute $0A00;
  2650. USARTE0: TUSART absolute $0AA0;
  2651. TCF0: TTC0 absolute $0B00;
  2652. TCF2: TTC2 absolute $0B00;
  2653. implementation
  2654. {$i avrcommon.inc}
  2655. procedure OSC_OSCF_ISR; external name 'OSC_OSCF_ISR'; // Interrupt 1 Oscillator Failure Interrupt (NMI)
  2656. procedure PORTC_INT0_ISR; external name 'PORTC_INT0_ISR'; // Interrupt 2 External Interrupt 0
  2657. procedure PORTC_INT1_ISR; external name 'PORTC_INT1_ISR'; // Interrupt 3 External Interrupt 1
  2658. procedure PORTR_INT0_ISR; external name 'PORTR_INT0_ISR'; // Interrupt 4 External Interrupt 0
  2659. procedure PORTR_INT1_ISR; external name 'PORTR_INT1_ISR'; // Interrupt 5 External Interrupt 1
  2660. procedure DMA_CH0_ISR; external name 'DMA_CH0_ISR'; // Interrupt 6 Channel 0 Interrupt
  2661. procedure DMA_CH1_ISR; external name 'DMA_CH1_ISR'; // Interrupt 7 Channel 1 Interrupt
  2662. procedure RTC_OVF_ISR; external name 'RTC_OVF_ISR'; // Interrupt 10 Overflow Interrupt
  2663. procedure RTC_COMP_ISR; external name 'RTC_COMP_ISR'; // Interrupt 11 Compare Interrupt
  2664. procedure TWIC_TWIS_ISR; external name 'TWIC_TWIS_ISR'; // Interrupt 12 TWI Slave Interrupt
  2665. procedure TWIC_TWIM_ISR; external name 'TWIC_TWIM_ISR'; // Interrupt 13 TWI Master Interrupt
  2666. procedure TCC2_LUNF_ISR; external name 'TCC2_LUNF_ISR'; // Interrupt 14 Low Byte Underflow Interrupt
  2667. procedure TCC2_HUNF_ISR; external name 'TCC2_HUNF_ISR'; // Interrupt 15 High Byte Underflow Interrupt
  2668. procedure TCC2_LCMPA_ISR; external name 'TCC2_LCMPA_ISR'; // Interrupt 16 Low Byte Compare A Interrupt
  2669. procedure TCC2_LCMPB_ISR; external name 'TCC2_LCMPB_ISR'; // Interrupt 17 Low Byte Compare B Interrupt
  2670. procedure TCC2_LCMPC_ISR; external name 'TCC2_LCMPC_ISR'; // Interrupt 18 Low Byte Compare C Interrupt
  2671. procedure TCC2_LCMPD_ISR; external name 'TCC2_LCMPD_ISR'; // Interrupt 19 Low Byte Compare D Interrupt
  2672. procedure TCC1_OVF_ISR; external name 'TCC1_OVF_ISR'; // Interrupt 20 Overflow Interrupt
  2673. procedure TCC1_ERR_ISR; external name 'TCC1_ERR_ISR'; // Interrupt 21 Error Interrupt
  2674. procedure TCC1_CCA_ISR; external name 'TCC1_CCA_ISR'; // Interrupt 22 Compare or Capture A Interrupt
  2675. procedure TCC1_CCB_ISR; external name 'TCC1_CCB_ISR'; // Interrupt 23 Compare or Capture B Interrupt
  2676. procedure SPIC_INT_ISR; external name 'SPIC_INT_ISR'; // Interrupt 24 SPI Interrupt
  2677. procedure USARTC0_RXC_ISR; external name 'USARTC0_RXC_ISR'; // Interrupt 25 Reception Complete Interrupt
  2678. procedure USARTC0_DRE_ISR; external name 'USARTC0_DRE_ISR'; // Interrupt 26 Data Register Empty Interrupt
  2679. procedure USARTC0_TXC_ISR; external name 'USARTC0_TXC_ISR'; // Interrupt 27 Transmission Complete Interrupt
  2680. procedure AES_INT_ISR; external name 'AES_INT_ISR'; // Interrupt 31 AES Interrupt
  2681. procedure NVM_EE_ISR; external name 'NVM_EE_ISR'; // Interrupt 32 EE Interrupt
  2682. procedure NVM_SPM_ISR; external name 'NVM_SPM_ISR'; // Interrupt 33 SPM Interrupt
  2683. procedure PORTB_INT0_ISR; external name 'PORTB_INT0_ISR'; // Interrupt 34 External Interrupt 0
  2684. procedure PORTB_INT1_ISR; external name 'PORTB_INT1_ISR'; // Interrupt 35 External Interrupt 1
  2685. procedure PORTE_INT0_ISR; external name 'PORTE_INT0_ISR'; // Interrupt 43 External Interrupt 0
  2686. procedure PORTE_INT1_ISR; external name 'PORTE_INT1_ISR'; // Interrupt 44 External Interrupt 1
  2687. procedure TWIE_TWIS_ISR; external name 'TWIE_TWIS_ISR'; // Interrupt 45 TWI Slave Interrupt
  2688. procedure TWIE_TWIM_ISR; external name 'TWIE_TWIM_ISR'; // Interrupt 46 TWI Master Interrupt
  2689. procedure TCE2_LUNF_ISR; external name 'TCE2_LUNF_ISR'; // Interrupt 47 Low Byte Underflow Interrupt
  2690. procedure TCE2_HUNF_ISR; external name 'TCE2_HUNF_ISR'; // Interrupt 48 High Byte Underflow Interrupt
  2691. procedure TCE2_LCMPA_ISR; external name 'TCE2_LCMPA_ISR'; // Interrupt 49 Low Byte Compare A Interrupt
  2692. procedure TCE2_LCMPB_ISR; external name 'TCE2_LCMPB_ISR'; // Interrupt 50 Low Byte Compare B Interrupt
  2693. procedure TCE2_LCMPC_ISR; external name 'TCE2_LCMPC_ISR'; // Interrupt 51 Low Byte Compare C Interrupt
  2694. procedure TCE2_LCMPD_ISR; external name 'TCE2_LCMPD_ISR'; // Interrupt 52 Low Byte Compare D Interrupt
  2695. procedure USARTE0_RXC_ISR; external name 'USARTE0_RXC_ISR'; // Interrupt 58 Reception Complete Interrupt
  2696. procedure USARTE0_DRE_ISR; external name 'USARTE0_DRE_ISR'; // Interrupt 59 Data Register Empty Interrupt
  2697. procedure USARTE0_TXC_ISR; external name 'USARTE0_TXC_ISR'; // Interrupt 60 Transmission Complete Interrupt
  2698. procedure PORTD_INT0_ISR; external name 'PORTD_INT0_ISR'; // Interrupt 64 External Interrupt 0
  2699. procedure PORTD_INT1_ISR; external name 'PORTD_INT1_ISR'; // Interrupt 65 External Interrupt 1
  2700. procedure PORTA_INT0_ISR; external name 'PORTA_INT0_ISR'; // Interrupt 66 External Interrupt 0
  2701. procedure PORTA_INT1_ISR; external name 'PORTA_INT1_ISR'; // Interrupt 67 External Interrupt 1
  2702. procedure ACA_AC0_ISR; external name 'ACA_AC0_ISR'; // Interrupt 68 AC0 Interrupt
  2703. procedure ACA_AC1_ISR; external name 'ACA_AC1_ISR'; // Interrupt 69 AC1 Interrupt
  2704. procedure ACA_ACW_ISR; external name 'ACA_ACW_ISR'; // Interrupt 70 ACW Window Mode Interrupt
  2705. procedure ADCA_CH0_ISR; external name 'ADCA_CH0_ISR'; // Interrupt 71 Interrupt 0
  2706. procedure TCD2_LUNF_ISR; external name 'TCD2_LUNF_ISR'; // Interrupt 77 Low Byte Underflow Interrupt
  2707. procedure TCD2_HUNF_ISR; external name 'TCD2_HUNF_ISR'; // Interrupt 78 High Byte Underflow Interrupt
  2708. procedure TCD2_LCMPA_ISR; external name 'TCD2_LCMPA_ISR'; // Interrupt 79 Low Byte Compare A Interrupt
  2709. procedure TCD2_LCMPB_ISR; external name 'TCD2_LCMPB_ISR'; // Interrupt 80 Low Byte Compare B Interrupt
  2710. procedure TCD2_LCMPC_ISR; external name 'TCD2_LCMPC_ISR'; // Interrupt 81 Low Byte Compare C Interrupt
  2711. procedure TCD2_LCMPD_ISR; external name 'TCD2_LCMPD_ISR'; // Interrupt 82 Low Byte Compare D Interrupt
  2712. procedure SPID_INT_ISR; external name 'SPID_INT_ISR'; // Interrupt 87 SPI Interrupt
  2713. procedure USARTD0_RXC_ISR; external name 'USARTD0_RXC_ISR'; // Interrupt 88 Reception Complete Interrupt
  2714. procedure USARTD0_DRE_ISR; external name 'USARTD0_DRE_ISR'; // Interrupt 89 Data Register Empty Interrupt
  2715. procedure USARTD0_TXC_ISR; external name 'USARTD0_TXC_ISR'; // Interrupt 90 Transmission Complete Interrupt
  2716. procedure PORTF_INT0_ISR; external name 'PORTF_INT0_ISR'; // Interrupt 104 External Interrupt 0
  2717. procedure PORTF_INT1_ISR; external name 'PORTF_INT1_ISR'; // Interrupt 105 External Interrupt 1
  2718. procedure TCF2_LUNF_ISR; external name 'TCF2_LUNF_ISR'; // Interrupt 108 Low Byte Underflow Interrupt
  2719. procedure TCF2_HUNF_ISR; external name 'TCF2_HUNF_ISR'; // Interrupt 109 High Byte Underflow Interrupt
  2720. procedure TCF2_LCMPA_ISR; external name 'TCF2_LCMPA_ISR'; // Interrupt 110 Low Byte Compare A Interrupt
  2721. procedure TCF2_LCMPB_ISR; external name 'TCF2_LCMPB_ISR'; // Interrupt 111 Low Byte Compare B Interrupt
  2722. procedure TCF2_LCMPC_ISR; external name 'TCF2_LCMPC_ISR'; // Interrupt 112 Low Byte Compare C Interrupt
  2723. procedure TCF2_LCMPD_ISR; external name 'TCF2_LCMPD_ISR'; // Interrupt 113 Low Byte Compare D Interrupt
  2724. procedure USB_BUSEVENT_ISR; external name 'USB_BUSEVENT_ISR'; // Interrupt 125 SOF, suspend, resume, reset bus event interrupts, crc, underflow, overflow and stall error interrupts
  2725. procedure USB_TRNCOMPL_ISR; external name 'USB_TRNCOMPL_ISR'; // Interrupt 126 Transaction complete interrupt
  2726. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  2727. asm
  2728. jmp __dtors_end
  2729. jmp OSC_OSCF_ISR
  2730. jmp PORTC_INT0_ISR
  2731. jmp PORTC_INT1_ISR
  2732. jmp PORTR_INT0_ISR
  2733. jmp PORTR_INT1_ISR
  2734. jmp DMA_CH0_ISR
  2735. jmp DMA_CH1_ISR
  2736. jmp RTC_OVF_ISR
  2737. jmp RTC_COMP_ISR
  2738. jmp TWIC_TWIS_ISR
  2739. jmp TWIC_TWIM_ISR
  2740. jmp TCC2_LUNF_ISR
  2741. jmp TCC2_HUNF_ISR
  2742. jmp TCC2_LCMPA_ISR
  2743. jmp TCC2_LCMPB_ISR
  2744. jmp TCC2_LCMPC_ISR
  2745. jmp TCC2_LCMPD_ISR
  2746. jmp TCC1_OVF_ISR
  2747. jmp TCC1_ERR_ISR
  2748. jmp TCC1_CCA_ISR
  2749. jmp TCC1_CCB_ISR
  2750. jmp SPIC_INT_ISR
  2751. jmp USARTC0_RXC_ISR
  2752. jmp USARTC0_DRE_ISR
  2753. jmp USARTC0_TXC_ISR
  2754. jmp AES_INT_ISR
  2755. jmp NVM_EE_ISR
  2756. jmp NVM_SPM_ISR
  2757. jmp PORTB_INT0_ISR
  2758. jmp PORTB_INT1_ISR
  2759. jmp PORTE_INT0_ISR
  2760. jmp PORTE_INT1_ISR
  2761. jmp TWIE_TWIS_ISR
  2762. jmp TWIE_TWIM_ISR
  2763. jmp TCE2_LUNF_ISR
  2764. jmp TCE2_HUNF_ISR
  2765. jmp TCE2_LCMPA_ISR
  2766. jmp TCE2_LCMPB_ISR
  2767. jmp TCE2_LCMPC_ISR
  2768. jmp TCE2_LCMPD_ISR
  2769. jmp USARTE0_RXC_ISR
  2770. jmp USARTE0_DRE_ISR
  2771. jmp USARTE0_TXC_ISR
  2772. jmp PORTD_INT0_ISR
  2773. jmp PORTD_INT1_ISR
  2774. jmp PORTA_INT0_ISR
  2775. jmp PORTA_INT1_ISR
  2776. jmp ACA_AC0_ISR
  2777. jmp ACA_AC1_ISR
  2778. jmp ACA_ACW_ISR
  2779. jmp ADCA_CH0_ISR
  2780. jmp TCD2_LUNF_ISR
  2781. jmp TCD2_HUNF_ISR
  2782. jmp TCD2_LCMPA_ISR
  2783. jmp TCD2_LCMPB_ISR
  2784. jmp TCD2_LCMPC_ISR
  2785. jmp TCD2_LCMPD_ISR
  2786. jmp SPID_INT_ISR
  2787. jmp USARTD0_RXC_ISR
  2788. jmp USARTD0_DRE_ISR
  2789. jmp USARTD0_TXC_ISR
  2790. jmp PORTF_INT0_ISR
  2791. jmp PORTF_INT1_ISR
  2792. jmp TCF2_LUNF_ISR
  2793. jmp TCF2_HUNF_ISR
  2794. jmp TCF2_LCMPA_ISR
  2795. jmp TCF2_LCMPB_ISR
  2796. jmp TCF2_LCMPC_ISR
  2797. jmp TCF2_LCMPD_ISR
  2798. jmp USB_BUSEVENT_ISR
  2799. jmp USB_TRNCOMPL_ISR
  2800. .weak OSC_OSCF_ISR
  2801. .weak PORTC_INT0_ISR
  2802. .weak PORTC_INT1_ISR
  2803. .weak PORTR_INT0_ISR
  2804. .weak PORTR_INT1_ISR
  2805. .weak DMA_CH0_ISR
  2806. .weak DMA_CH1_ISR
  2807. .weak RTC_OVF_ISR
  2808. .weak RTC_COMP_ISR
  2809. .weak TWIC_TWIS_ISR
  2810. .weak TWIC_TWIM_ISR
  2811. .weak TCC2_LUNF_ISR
  2812. .weak TCC2_HUNF_ISR
  2813. .weak TCC2_LCMPA_ISR
  2814. .weak TCC2_LCMPB_ISR
  2815. .weak TCC2_LCMPC_ISR
  2816. .weak TCC2_LCMPD_ISR
  2817. .weak TCC1_OVF_ISR
  2818. .weak TCC1_ERR_ISR
  2819. .weak TCC1_CCA_ISR
  2820. .weak TCC1_CCB_ISR
  2821. .weak SPIC_INT_ISR
  2822. .weak USARTC0_RXC_ISR
  2823. .weak USARTC0_DRE_ISR
  2824. .weak USARTC0_TXC_ISR
  2825. .weak AES_INT_ISR
  2826. .weak NVM_EE_ISR
  2827. .weak NVM_SPM_ISR
  2828. .weak PORTB_INT0_ISR
  2829. .weak PORTB_INT1_ISR
  2830. .weak PORTE_INT0_ISR
  2831. .weak PORTE_INT1_ISR
  2832. .weak TWIE_TWIS_ISR
  2833. .weak TWIE_TWIM_ISR
  2834. .weak TCE2_LUNF_ISR
  2835. .weak TCE2_HUNF_ISR
  2836. .weak TCE2_LCMPA_ISR
  2837. .weak TCE2_LCMPB_ISR
  2838. .weak TCE2_LCMPC_ISR
  2839. .weak TCE2_LCMPD_ISR
  2840. .weak USARTE0_RXC_ISR
  2841. .weak USARTE0_DRE_ISR
  2842. .weak USARTE0_TXC_ISR
  2843. .weak PORTD_INT0_ISR
  2844. .weak PORTD_INT1_ISR
  2845. .weak PORTA_INT0_ISR
  2846. .weak PORTA_INT1_ISR
  2847. .weak ACA_AC0_ISR
  2848. .weak ACA_AC1_ISR
  2849. .weak ACA_ACW_ISR
  2850. .weak ADCA_CH0_ISR
  2851. .weak TCD2_LUNF_ISR
  2852. .weak TCD2_HUNF_ISR
  2853. .weak TCD2_LCMPA_ISR
  2854. .weak TCD2_LCMPB_ISR
  2855. .weak TCD2_LCMPC_ISR
  2856. .weak TCD2_LCMPD_ISR
  2857. .weak SPID_INT_ISR
  2858. .weak USARTD0_RXC_ISR
  2859. .weak USARTD0_DRE_ISR
  2860. .weak USARTD0_TXC_ISR
  2861. .weak PORTF_INT0_ISR
  2862. .weak PORTF_INT1_ISR
  2863. .weak TCF2_LUNF_ISR
  2864. .weak TCF2_HUNF_ISR
  2865. .weak TCF2_LCMPA_ISR
  2866. .weak TCF2_LCMPB_ISR
  2867. .weak TCF2_LCMPC_ISR
  2868. .weak TCF2_LCMPD_ISR
  2869. .weak USB_BUSEVENT_ISR
  2870. .weak USB_TRNCOMPL_ISR
  2871. .set OSC_OSCF_ISR, Default_IRQ_handler
  2872. .set PORTC_INT0_ISR, Default_IRQ_handler
  2873. .set PORTC_INT1_ISR, Default_IRQ_handler
  2874. .set PORTR_INT0_ISR, Default_IRQ_handler
  2875. .set PORTR_INT1_ISR, Default_IRQ_handler
  2876. .set DMA_CH0_ISR, Default_IRQ_handler
  2877. .set DMA_CH1_ISR, Default_IRQ_handler
  2878. .set RTC_OVF_ISR, Default_IRQ_handler
  2879. .set RTC_COMP_ISR, Default_IRQ_handler
  2880. .set TWIC_TWIS_ISR, Default_IRQ_handler
  2881. .set TWIC_TWIM_ISR, Default_IRQ_handler
  2882. .set TCC2_LUNF_ISR, Default_IRQ_handler
  2883. .set TCC2_HUNF_ISR, Default_IRQ_handler
  2884. .set TCC2_LCMPA_ISR, Default_IRQ_handler
  2885. .set TCC2_LCMPB_ISR, Default_IRQ_handler
  2886. .set TCC2_LCMPC_ISR, Default_IRQ_handler
  2887. .set TCC2_LCMPD_ISR, Default_IRQ_handler
  2888. .set TCC1_OVF_ISR, Default_IRQ_handler
  2889. .set TCC1_ERR_ISR, Default_IRQ_handler
  2890. .set TCC1_CCA_ISR, Default_IRQ_handler
  2891. .set TCC1_CCB_ISR, Default_IRQ_handler
  2892. .set SPIC_INT_ISR, Default_IRQ_handler
  2893. .set USARTC0_RXC_ISR, Default_IRQ_handler
  2894. .set USARTC0_DRE_ISR, Default_IRQ_handler
  2895. .set USARTC0_TXC_ISR, Default_IRQ_handler
  2896. .set AES_INT_ISR, Default_IRQ_handler
  2897. .set NVM_EE_ISR, Default_IRQ_handler
  2898. .set NVM_SPM_ISR, Default_IRQ_handler
  2899. .set PORTB_INT0_ISR, Default_IRQ_handler
  2900. .set PORTB_INT1_ISR, Default_IRQ_handler
  2901. .set PORTE_INT0_ISR, Default_IRQ_handler
  2902. .set PORTE_INT1_ISR, Default_IRQ_handler
  2903. .set TWIE_TWIS_ISR, Default_IRQ_handler
  2904. .set TWIE_TWIM_ISR, Default_IRQ_handler
  2905. .set TCE2_LUNF_ISR, Default_IRQ_handler
  2906. .set TCE2_HUNF_ISR, Default_IRQ_handler
  2907. .set TCE2_LCMPA_ISR, Default_IRQ_handler
  2908. .set TCE2_LCMPB_ISR, Default_IRQ_handler
  2909. .set TCE2_LCMPC_ISR, Default_IRQ_handler
  2910. .set TCE2_LCMPD_ISR, Default_IRQ_handler
  2911. .set USARTE0_RXC_ISR, Default_IRQ_handler
  2912. .set USARTE0_DRE_ISR, Default_IRQ_handler
  2913. .set USARTE0_TXC_ISR, Default_IRQ_handler
  2914. .set PORTD_INT0_ISR, Default_IRQ_handler
  2915. .set PORTD_INT1_ISR, Default_IRQ_handler
  2916. .set PORTA_INT0_ISR, Default_IRQ_handler
  2917. .set PORTA_INT1_ISR, Default_IRQ_handler
  2918. .set ACA_AC0_ISR, Default_IRQ_handler
  2919. .set ACA_AC1_ISR, Default_IRQ_handler
  2920. .set ACA_ACW_ISR, Default_IRQ_handler
  2921. .set ADCA_CH0_ISR, Default_IRQ_handler
  2922. .set TCD2_LUNF_ISR, Default_IRQ_handler
  2923. .set TCD2_HUNF_ISR, Default_IRQ_handler
  2924. .set TCD2_LCMPA_ISR, Default_IRQ_handler
  2925. .set TCD2_LCMPB_ISR, Default_IRQ_handler
  2926. .set TCD2_LCMPC_ISR, Default_IRQ_handler
  2927. .set TCD2_LCMPD_ISR, Default_IRQ_handler
  2928. .set SPID_INT_ISR, Default_IRQ_handler
  2929. .set USARTD0_RXC_ISR, Default_IRQ_handler
  2930. .set USARTD0_DRE_ISR, Default_IRQ_handler
  2931. .set USARTD0_TXC_ISR, Default_IRQ_handler
  2932. .set PORTF_INT0_ISR, Default_IRQ_handler
  2933. .set PORTF_INT1_ISR, Default_IRQ_handler
  2934. .set TCF2_LUNF_ISR, Default_IRQ_handler
  2935. .set TCF2_HUNF_ISR, Default_IRQ_handler
  2936. .set TCF2_LCMPA_ISR, Default_IRQ_handler
  2937. .set TCF2_LCMPB_ISR, Default_IRQ_handler
  2938. .set TCF2_LCMPC_ISR, Default_IRQ_handler
  2939. .set TCF2_LCMPD_ISR, Default_IRQ_handler
  2940. .set USB_BUSEVENT_ISR, Default_IRQ_handler
  2941. .set USB_TRNCOMPL_ISR, Default_IRQ_handler
  2942. end;
  2943. end.