atxmega384d3.pp 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497
  1. unit ATxmega384D3;
  2. interface
  3. type
  4. TGPIO = object //General Purpose IO Registers
  5. GPIOR0: byte; //General Purpose IO Register 0
  6. GPIOR1: byte; //General Purpose IO Register 1
  7. GPIOR2: byte; //General Purpose IO Register 2
  8. GPIOR3: byte; //General Purpose IO Register 3
  9. end;
  10. TVPORT = object //Virtual Port
  11. DIR: byte; //I/O Port Data Direction
  12. OUT_: byte; //I/O Port Output
  13. IN_: byte; //I/O Port Input
  14. INTFLAGS: byte; //Interrupt Flag Register
  15. const
  16. // Port Interrupt 1 Flag
  17. INT1IFbm = $02;
  18. // Port Interrupt 0 Flag
  19. INT0IFbm = $01;
  20. end;
  21. TOCD = object //On-Chip Debug System
  22. OCDR0: byte; //OCD Register 0
  23. OCDR1: byte; //OCD Register 1
  24. end;
  25. TCPU = object //CPU registers
  26. Reserved0: byte;
  27. Reserved1: byte;
  28. Reserved2: byte;
  29. Reserved3: byte;
  30. CCP: byte; //Configuration Change Protection
  31. Reserved5: byte;
  32. Reserved6: byte;
  33. Reserved7: byte;
  34. RAMPD: byte; //Ramp D
  35. RAMPX: byte; //Ramp X
  36. RAMPY: byte; //Ramp Y
  37. RAMPZ: byte; //Ramp Z
  38. EIND: byte; //Extended Indirect Jump
  39. SPL: byte; //Stack Pointer Low
  40. SPH: byte; //Stack Pointer High
  41. SREG: byte; //Status Register
  42. const
  43. // CCP
  44. CCPmask = $FF;
  45. CCP_SPM = $9D;
  46. CCP_IOREG = $D8;
  47. // Global Interrupt Enable Flag
  48. Ibm = $80;
  49. // Transfer Bit
  50. Tbm = $40;
  51. // Half Carry Flag
  52. Hbm = $20;
  53. // N Exclusive Or V Flag
  54. Sbm = $10;
  55. // Two's Complement Overflow Flag
  56. Vbm = $08;
  57. // Negative Flag
  58. Nbm = $04;
  59. // Zero Flag
  60. Zbm = $02;
  61. // Carry Flag
  62. Cbm = $01;
  63. end;
  64. TCLK = object //Clock System
  65. CTRL: byte; //Control Register
  66. PSCTRL: byte; //Prescaler Control Register
  67. LOCK: byte; //Lock register
  68. RTCCTRL: byte; //RTC Control Register
  69. const
  70. // CLK_SCLKSEL
  71. SCLKSELmask = $07;
  72. SCLKSEL_RC2M = $00;
  73. SCLKSEL_RC32M = $01;
  74. SCLKSEL_RC32K = $02;
  75. SCLKSEL_XOSC = $03;
  76. SCLKSEL_PLL = $04;
  77. // CLK_PSADIV
  78. PSADIVmask = $7C;
  79. PSADIV_1 = $00;
  80. PSADIV_2 = $04;
  81. PSADIV_4 = $0C;
  82. PSADIV_8 = $14;
  83. PSADIV_16 = $1C;
  84. PSADIV_32 = $24;
  85. PSADIV_64 = $2C;
  86. PSADIV_128 = $34;
  87. PSADIV_256 = $3C;
  88. PSADIV_512 = $44;
  89. // CLK_PSBCDIV
  90. PSBCDIVmask = $03;
  91. PSBCDIV_1_1 = $00;
  92. PSBCDIV_1_2 = $01;
  93. PSBCDIV_4_1 = $02;
  94. PSBCDIV_2_2 = $03;
  95. // Clock System Lock
  96. LOCKbm = $01;
  97. // CLK_RTCSRC
  98. RTCSRCmask = $0E;
  99. RTCSRC_ULP = $00;
  100. RTCSRC_TOSC = $02;
  101. RTCSRC_RCOSC = $04;
  102. RTCSRC_TOSC32 = $0A;
  103. RTCSRC_RCOSC32 = $0C;
  104. RTCSRC_EXTCLK = $0E;
  105. // Clock Source Enable
  106. RTCENbm = $01;
  107. end;
  108. TPR = object //Power Reduction
  109. PRGEN: byte; //General Power Reduction
  110. PRPA: byte; //Power Reduction Port A
  111. Reserved2: byte;
  112. PRPC: byte; //Power Reduction Port C
  113. PRPD: byte; //Power Reduction Port D
  114. PRPE: byte; //Power Reduction Port E
  115. PRPF: byte; //Power Reduction Port F
  116. const
  117. // Real-time Counter
  118. RTCbm = $04;
  119. // Event System
  120. EVSYSbm = $02;
  121. // Port A ADC
  122. ADCbm = $02;
  123. // Port A Analog Comparator
  124. ACbm = $01;
  125. // Port C Two-wire Interface
  126. TWIbm = $40;
  127. // Port C USART0
  128. USART0bm = $10;
  129. // Port C SPI
  130. SPIbm = $08;
  131. // Port C HIRES
  132. HIRESbm = $04;
  133. // Port C Timer/Counter1
  134. TC1bm = $02;
  135. // Port C Timer/Counter0
  136. TC0bm = $01;
  137. end;
  138. TSLEEP = object //Sleep Controller
  139. CTRL: byte; //Control Register
  140. const
  141. // SLEEP_SMODE
  142. SMODEmask = $0E;
  143. SMODE_IDLE = $00;
  144. SMODE_PDOWN = $04;
  145. SMODE_PSAVE = $06;
  146. SMODE_STDBY = $0C;
  147. SMODE_ESTDBY = $0E;
  148. // Sleep Enable
  149. SENbm = $01;
  150. end;
  151. TOSC = object //Oscillator
  152. CTRL: byte; //Control Register
  153. STATUS: byte; //Status Register
  154. XOSCCTRL: byte; //External Oscillator Control Register
  155. XOSCFAIL: byte; //Oscillator Failure Detection Register
  156. RC32KCAL: byte; //32.768 kHz Internal Oscillator Calibration Register
  157. PLLCTRL: byte; //PLL Control Register
  158. DFLLCTRL: byte; //DFLL Control Register
  159. const
  160. // PLL Enable
  161. PLLENbm = $10;
  162. // External Oscillator Enable
  163. XOSCENbm = $08;
  164. // Internal 32.768 kHz RC Oscillator Enable
  165. RC32KENbm = $04;
  166. // Internal 32 MHz RC Oscillator Enable
  167. RC32MENbm = $02;
  168. // Internal 2 MHz RC Oscillator Enable
  169. RC2MENbm = $01;
  170. // PLL Ready
  171. PLLRDYbm = $10;
  172. // External Oscillator Ready
  173. XOSCRDYbm = $08;
  174. // Internal 32.768 kHz RC Oscillator Ready
  175. RC32KRDYbm = $04;
  176. // Internal 32 MHz RC Oscillator Ready
  177. RC32MRDYbm = $02;
  178. // Internal 2 MHz RC Oscillator Ready
  179. RC2MRDYbm = $01;
  180. // OSC_FRQRANGE
  181. FRQRANGEmask = $C0;
  182. FRQRANGE_04TO2 = $00;
  183. FRQRANGE_2TO9 = $40;
  184. FRQRANGE_9TO12 = $80;
  185. FRQRANGE_12TO16 = $C0;
  186. // 32.768 kHz XTAL OSC Low-power Mode
  187. X32KLPMbm = $20;
  188. // 16 MHz Crystal Oscillator High Power mode
  189. XOSCPWRbm = $10;
  190. // OSC_XOSCSEL
  191. XOSCSELmask = $0F;
  192. XOSCSEL_EXTCLK = $00;
  193. XOSCSEL_32KHz = $02;
  194. XOSCSEL_XTAL_256CLK = $03;
  195. XOSCSEL_XTAL_1KCLK = $07;
  196. XOSCSEL_XTAL_16KCLK = $0B;
  197. // PLL Failure Detection Interrupt Flag
  198. PLLFDIFbm = $08;
  199. // PLL Failure Detection Enable
  200. PLLFDENbm = $04;
  201. // XOSC Failure Detection Interrupt Flag
  202. XOSCFDIFbm = $02;
  203. // XOSC Failure Detection Enable
  204. XOSCFDENbm = $01;
  205. // OSC_PLLSRC
  206. PLLSRCmask = $C0;
  207. PLLSRC_RC2M = $00;
  208. PLLSRC_RC32M = $80;
  209. PLLSRC_XOSC = $C0;
  210. // Divide by 2
  211. PLLDIVbm = $20;
  212. // Multiplication Factor
  213. PLLFAC0bm = $01;
  214. PLLFAC1bm = $02;
  215. PLLFAC2bm = $04;
  216. PLLFAC3bm = $08;
  217. PLLFAC4bm = $10;
  218. // OSC_RC32MCREF
  219. RC32MCREFmask = $06;
  220. RC32MCREF_RC32K = $00;
  221. RC32MCREF_XOSC32K = $02;
  222. // OSC_RC2MCREF
  223. RC2MCREFmask = $01;
  224. RC2MCREF_RC32K = $00;
  225. RC2MCREF_XOSC32K = $01;
  226. end;
  227. TDFLL = object //DFLL
  228. CTRL: byte; //Control Register
  229. Reserved1: byte;
  230. CALA: byte; //Calibration Register A
  231. CALB: byte; //Calibration Register B
  232. COMP0: byte; //Oscillator Compare Register 0
  233. COMP1: byte; //Oscillator Compare Register 1
  234. COMP2: byte; //Oscillator Compare Register 2
  235. const
  236. // DFLL Enable
  237. ENABLEbm = $01;
  238. // DFLL Calibration Value A
  239. CALL0bm = $01;
  240. CALL1bm = $02;
  241. CALL2bm = $04;
  242. CALL3bm = $08;
  243. CALL4bm = $10;
  244. CALL5bm = $20;
  245. CALL6bm = $40;
  246. // DFLL Calibration Value B
  247. CALH0bm = $01;
  248. CALH1bm = $02;
  249. CALH2bm = $04;
  250. CALH3bm = $08;
  251. CALH4bm = $10;
  252. CALH5bm = $20;
  253. end;
  254. TRST = object //Reset
  255. STATUS: byte; //Status Register
  256. CTRL: byte; //Control Register
  257. const
  258. // Spike Detection Reset Flag
  259. SDRFbm = $40;
  260. // Software Reset Flag
  261. SRFbm = $20;
  262. // Programming and Debug Interface Interface Reset Flag
  263. PDIRFbm = $10;
  264. // Watchdog Reset Flag
  265. WDRFbm = $08;
  266. // Brown-out Reset Flag
  267. BORFbm = $04;
  268. // External Reset Flag
  269. EXTRFbm = $02;
  270. // Power-on Reset Flag
  271. PORFbm = $01;
  272. // Software Reset
  273. SWRSTbm = $01;
  274. end;
  275. TWDT = object //Watch-Dog Timer
  276. CTRL: byte; //Control
  277. WINCTRL: byte; //Windowed Mode Control
  278. STATUS: byte; //Status
  279. const
  280. // WDT_PER
  281. PERmask = $3C;
  282. PER_8CLK = $00;
  283. PER_16CLK = $04;
  284. PER_32CLK = $08;
  285. PER_64CLK = $0C;
  286. PER_128CLK = $10;
  287. PER_256CLK = $14;
  288. PER_512CLK = $18;
  289. PER_1KCLK = $1C;
  290. PER_2KCLK = $20;
  291. PER_4KCLK = $24;
  292. PER_8KCLK = $28;
  293. // Enable
  294. ENABLEbm = $02;
  295. // Change Enable
  296. CENbm = $01;
  297. // WDT_WPER
  298. WPERmask = $3C;
  299. WPER_8CLK = $00;
  300. WPER_16CLK = $04;
  301. WPER_32CLK = $08;
  302. WPER_64CLK = $0C;
  303. WPER_128CLK = $10;
  304. WPER_256CLK = $14;
  305. WPER_512CLK = $18;
  306. WPER_1KCLK = $1C;
  307. WPER_2KCLK = $20;
  308. WPER_4KCLK = $24;
  309. WPER_8KCLK = $28;
  310. // Windowed Mode Enable
  311. WENbm = $02;
  312. // Windowed Mode Change Enable
  313. WCENbm = $01;
  314. // Synchronization busy
  315. SYNCBUSYbm = $01;
  316. end;
  317. TMCU = object //MCU Control
  318. DEVID0: byte; //Device ID byte 0
  319. DEVID1: byte; //Device ID byte 1
  320. DEVID2: byte; //Device ID byte 2
  321. REVID: byte; //Revision ID
  322. Reserved4: byte;
  323. Reserved5: byte;
  324. Reserved6: byte;
  325. ANAINIT: byte; //Analog Startup Delay
  326. EVSYSLOCK: byte; //Event System Lock
  327. AWEXLOCK: byte; //AWEX Lock
  328. const
  329. // Analog startup delay Port A
  330. STARTUPDLYA0bm = $01;
  331. STARTUPDLYA1bm = $02;
  332. // Event Channel 0-3 Lock
  333. EVSYS0LOCKbm = $01;
  334. // AWeX on T/C C0 Lock
  335. AWEXCLOCKbm = $01;
  336. end;
  337. TPMIC = object //Programmable Multi-level Interrupt Controller
  338. STATUS: byte; //Status Register
  339. INTPRI: byte; //Interrupt Priority
  340. CTRL: byte; //Control Register
  341. const
  342. // Non-maskable Interrupt Executing
  343. NMIEXbm = $80;
  344. // High Level Interrupt Executing
  345. HILVLEXbm = $04;
  346. // Medium Level Interrupt Executing
  347. MEDLVLEXbm = $02;
  348. // Low Level Interrupt Executing
  349. LOLVLEXbm = $01;
  350. // Round-Robin Priority Enable
  351. RRENbm = $80;
  352. // Interrupt Vector Select
  353. IVSELbm = $40;
  354. // High Level Enable
  355. HILVLENbm = $04;
  356. // Medium Level Enable
  357. MEDLVLENbm = $02;
  358. // Low Level Enable
  359. LOLVLENbm = $01;
  360. end;
  361. TPORTCFG = object //I/O port Configuration
  362. MPCMASK: byte; //Multi-pin Configuration Mask
  363. Reserved1: byte;
  364. VPCTRLA: byte; //Virtual Port Control Register A
  365. VPCTRLB: byte; //Virtual Port Control Register B
  366. CLKEVOUT: byte; //Clock and Event Out Register
  367. Reserved5: byte;
  368. EVOUTSEL: byte; //Event Output Select
  369. const
  370. // VP1MAP
  371. VP1MAPmask = $F0;
  372. VP1MAPPORTA = $00;
  373. VP1MAPPORTB = $10;
  374. VP1MAPPORTC = $20;
  375. VP1MAPPORTD = $30;
  376. VP1MAPPORTE = $40;
  377. VP1MAPPORTF = $50;
  378. VP1MAPPORTG = $60;
  379. VP1MAPPORTH = $70;
  380. VP1MAPPORTJ = $80;
  381. VP1MAPPORTK = $90;
  382. VP1MAPPORTL = $A0;
  383. VP1MAPPORTM = $B0;
  384. VP1MAPPORTN = $C0;
  385. VP1MAPPORTP = $D0;
  386. VP1MAPPORTQ = $E0;
  387. VP1MAPPORTR = $F0;
  388. // VP0MAP
  389. VP0MAPmask = $0F;
  390. VP0MAPPORTA = $00;
  391. VP0MAPPORTB = $01;
  392. VP0MAPPORTC = $02;
  393. VP0MAPPORTD = $03;
  394. VP0MAPPORTE = $04;
  395. VP0MAPPORTF = $05;
  396. VP0MAPPORTG = $06;
  397. VP0MAPPORTH = $07;
  398. VP0MAPPORTJ = $08;
  399. VP0MAPPORTK = $09;
  400. VP0MAPPORTL = $0A;
  401. VP0MAPPORTM = $0B;
  402. VP0MAPPORTN = $0C;
  403. VP0MAPPORTP = $0D;
  404. VP0MAPPORTQ = $0E;
  405. VP0MAPPORTR = $0F;
  406. // VP3MAP
  407. VP3MAPmask = $F0;
  408. VP3MAPPORTA = $00;
  409. VP3MAPPORTB = $10;
  410. VP3MAPPORTC = $20;
  411. VP3MAPPORTD = $30;
  412. VP3MAPPORTE = $40;
  413. VP3MAPPORTF = $50;
  414. VP3MAPPORTG = $60;
  415. VP3MAPPORTH = $70;
  416. VP3MAPPORTJ = $80;
  417. VP3MAPPORTK = $90;
  418. VP3MAPPORTL = $A0;
  419. VP3MAPPORTM = $B0;
  420. VP3MAPPORTN = $C0;
  421. VP3MAPPORTP = $D0;
  422. VP3MAPPORTQ = $E0;
  423. VP3MAPPORTR = $F0;
  424. // VP2MAP
  425. VP2MAPmask = $0F;
  426. VP2MAPPORTA = $00;
  427. VP2MAPPORTB = $01;
  428. VP2MAPPORTC = $02;
  429. VP2MAPPORTD = $03;
  430. VP2MAPPORTE = $04;
  431. VP2MAPPORTF = $05;
  432. VP2MAPPORTG = $06;
  433. VP2MAPPORTH = $07;
  434. VP2MAPPORTJ = $08;
  435. VP2MAPPORTK = $09;
  436. VP2MAPPORTL = $0A;
  437. VP2MAPPORTM = $0B;
  438. VP2MAPPORTN = $0C;
  439. VP2MAPPORTP = $0D;
  440. VP2MAPPORTQ = $0E;
  441. VP2MAPPORTR = $0F;
  442. // PORTCFG_CLKOUT
  443. CLKOUTmask = $03;
  444. CLKOUT_OFF = $00;
  445. CLKOUT_PC7 = $01;
  446. CLKOUT_PD7 = $02;
  447. CLKOUT_PE7 = $03;
  448. // PORTCFG_CLKOUTSEL
  449. CLKOUTSELmask = $0C;
  450. CLKOUTSEL_CLK1X = $00;
  451. CLKOUTSEL_CLK2X = $04;
  452. CLKOUTSEL_CLK4X = $08;
  453. // PORTCFG_EVOUT
  454. EVOUTmask = $30;
  455. EVOUT_OFF = $00;
  456. EVOUT_PC7 = $10;
  457. EVOUT_PD7 = $20;
  458. EVOUT_PE7 = $30;
  459. // RTC Clock Output
  460. RTCOUTbm = $40;
  461. // PORTCFG_CLKEVPIN
  462. CLKEVPINmask = $80;
  463. CLKEVPIN_PIN7 = $00;
  464. CLKEVPIN_PIN4 = $80;
  465. // PORTCFG_EVOUTSEL
  466. EVOUTSELmask = $07;
  467. EVOUTSEL_0 = $00;
  468. EVOUTSEL_1 = $01;
  469. EVOUTSEL_2 = $02;
  470. EVOUTSEL_3 = $03;
  471. EVOUTSEL_4 = $04;
  472. EVOUTSEL_5 = $05;
  473. EVOUTSEL_6 = $06;
  474. EVOUTSEL_7 = $07;
  475. end;
  476. TCRC = object //Cyclic Redundancy Checker
  477. CTRL: byte; //Control Register
  478. STATUS: byte; //Status Register
  479. Reserved2: byte;
  480. DATAIN: byte; //Data Input
  481. CHECKSUM0: byte; //Checksum byte 0
  482. CHECKSUM1: byte; //Checksum byte 1
  483. CHECKSUM2: byte; //Checksum byte 2
  484. CHECKSUM3: byte; //Checksum byte 3
  485. const
  486. // CRC_RESET
  487. RESETmask = $C0;
  488. RESET_NO = $00;
  489. RESET_RESET0 = $80;
  490. RESET_RESET1 = $C0;
  491. // CRC Mode
  492. CRC32bm = $20;
  493. // CRC_SOURCE
  494. SOURCEmask = $0F;
  495. SOURCE_DISABLE = $00;
  496. SOURCE_IO = $01;
  497. SOURCE_FLASH = $02;
  498. // Zero detection
  499. ZERObm = $02;
  500. // Busy
  501. BUSYbm = $01;
  502. end;
  503. TEVSYS = object //Event System
  504. CH0MUX: byte; //Event Channel 0 Multiplexer
  505. CH1MUX: byte; //Event Channel 1 Multiplexer
  506. CH2MUX: byte; //Event Channel 2 Multiplexer
  507. CH3MUX: byte; //Event Channel 3 Multiplexer
  508. Reserved4: byte;
  509. Reserved5: byte;
  510. Reserved6: byte;
  511. Reserved7: byte;
  512. CH0CTRL: byte; //Channel 0 Control Register
  513. CH1CTRL: byte; //Channel 1 Control Register
  514. CH2CTRL: byte; //Channel 2 Control Register
  515. CH3CTRL: byte; //Channel 3 Control Register
  516. Reserved12: byte;
  517. Reserved13: byte;
  518. Reserved14: byte;
  519. Reserved15: byte;
  520. STROBE: byte; //Event Strobe
  521. DATA: byte; //Event Data
  522. const
  523. // EVSYS_CHMUX
  524. CHMUXmask = $FF;
  525. CHMUX_OFF = $00;
  526. CHMUX_RTC_OVF = $08;
  527. CHMUX_RTC_CMP = $09;
  528. CHMUX_USB = $0A;
  529. CHMUX_ACA_CH0 = $10;
  530. CHMUX_ACA_CH1 = $11;
  531. CHMUX_ACA_WIN = $12;
  532. CHMUX_ADCA_CH0 = $20;
  533. CHMUX_PORTA_PIN0 = $50;
  534. CHMUX_PORTA_PIN1 = $51;
  535. CHMUX_PORTA_PIN2 = $52;
  536. CHMUX_PORTA_PIN3 = $53;
  537. CHMUX_PORTA_PIN4 = $54;
  538. CHMUX_PORTA_PIN5 = $55;
  539. CHMUX_PORTA_PIN6 = $56;
  540. CHMUX_PORTA_PIN7 = $57;
  541. CHMUX_PORTB_PIN0 = $58;
  542. CHMUX_PORTB_PIN1 = $59;
  543. CHMUX_PORTB_PIN2 = $5A;
  544. CHMUX_PORTB_PIN3 = $5B;
  545. CHMUX_PORTB_PIN4 = $5C;
  546. CHMUX_PORTB_PIN5 = $5D;
  547. CHMUX_PORTB_PIN6 = $5E;
  548. CHMUX_PORTB_PIN7 = $5F;
  549. CHMUX_PORTC_PIN0 = $60;
  550. CHMUX_PORTC_PIN1 = $61;
  551. CHMUX_PORTC_PIN2 = $62;
  552. CHMUX_PORTC_PIN3 = $63;
  553. CHMUX_PORTC_PIN4 = $64;
  554. CHMUX_PORTC_PIN5 = $65;
  555. CHMUX_PORTC_PIN6 = $66;
  556. CHMUX_PORTC_PIN7 = $67;
  557. CHMUX_PORTD_PIN0 = $68;
  558. CHMUX_PORTD_PIN1 = $69;
  559. CHMUX_PORTD_PIN2 = $6A;
  560. CHMUX_PORTD_PIN3 = $6B;
  561. CHMUX_PORTD_PIN4 = $6C;
  562. CHMUX_PORTD_PIN5 = $6D;
  563. CHMUX_PORTD_PIN6 = $6E;
  564. CHMUX_PORTD_PIN7 = $6F;
  565. CHMUX_PORTE_PIN0 = $70;
  566. CHMUX_PORTE_PIN1 = $71;
  567. CHMUX_PORTE_PIN2 = $72;
  568. CHMUX_PORTE_PIN3 = $73;
  569. CHMUX_PORTE_PIN4 = $74;
  570. CHMUX_PORTE_PIN5 = $75;
  571. CHMUX_PORTE_PIN6 = $76;
  572. CHMUX_PORTE_PIN7 = $77;
  573. CHMUX_PORTF_PIN0 = $78;
  574. CHMUX_PORTF_PIN1 = $79;
  575. CHMUX_PORTF_PIN2 = $7A;
  576. CHMUX_PORTF_PIN3 = $7B;
  577. CHMUX_PORTF_PIN4 = $7C;
  578. CHMUX_PORTF_PIN5 = $7D;
  579. CHMUX_PORTF_PIN6 = $7E;
  580. CHMUX_PORTF_PIN7 = $7F;
  581. CHMUX_PRESCALER_1 = $80;
  582. CHMUX_PRESCALER_2 = $81;
  583. CHMUX_PRESCALER_4 = $82;
  584. CHMUX_PRESCALER_8 = $83;
  585. CHMUX_PRESCALER_16 = $84;
  586. CHMUX_PRESCALER_32 = $85;
  587. CHMUX_PRESCALER_64 = $86;
  588. CHMUX_PRESCALER_128 = $87;
  589. CHMUX_PRESCALER_256 = $88;
  590. CHMUX_PRESCALER_512 = $89;
  591. CHMUX_PRESCALER_1024 = $8A;
  592. CHMUX_PRESCALER_2048 = $8B;
  593. CHMUX_PRESCALER_4096 = $8C;
  594. CHMUX_PRESCALER_8192 = $8D;
  595. CHMUX_PRESCALER_16384 = $8E;
  596. CHMUX_PRESCALER_32768 = $8F;
  597. CHMUX_TCC0_OVF = $C0;
  598. CHMUX_TCC0_ERR = $C1;
  599. CHMUX_TCC0_CCA = $C4;
  600. CHMUX_TCC0_CCB = $C5;
  601. CHMUX_TCC0_CCC = $C6;
  602. CHMUX_TCC0_CCD = $C7;
  603. CHMUX_TCC1_OVF = $C8;
  604. CHMUX_TCC1_ERR = $C9;
  605. CHMUX_TCC1_CCA = $CC;
  606. CHMUX_TCC1_CCB = $CD;
  607. CHMUX_TCD0_OVF = $D0;
  608. CHMUX_TCD0_ERR = $D1;
  609. CHMUX_TCD0_CCA = $D4;
  610. CHMUX_TCD0_CCB = $D5;
  611. CHMUX_TCD0_CCC = $D6;
  612. CHMUX_TCD0_CCD = $D7;
  613. CHMUX_TCE0_OVF = $E0;
  614. CHMUX_TCE0_ERR = $E1;
  615. CHMUX_TCE0_CCA = $E4;
  616. CHMUX_TCE0_CCB = $E5;
  617. CHMUX_TCE0_CCC = $E6;
  618. CHMUX_TCE0_CCD = $E7;
  619. CHMUX_TCF0_OVF = $F0;
  620. CHMUX_TCF0_ERR = $F1;
  621. CHMUX_TCF0_CCA = $F4;
  622. CHMUX_TCF0_CCB = $F5;
  623. CHMUX_TCF0_CCC = $F6;
  624. CHMUX_TCF0_CCD = $F7;
  625. // EVSYS_QDIRM
  626. QDIRMmask = $60;
  627. QDIRM_00 = $00;
  628. QDIRM_01 = $20;
  629. QDIRM_10 = $40;
  630. QDIRM_11 = $60;
  631. // Quadrature Decoder Index Enable
  632. QDIENbm = $10;
  633. // Quadrature Decoder Enable
  634. QDENbm = $08;
  635. // EVSYS_DIGFILT
  636. DIGFILTmask = $07;
  637. DIGFILT_1SAMPLE = $00;
  638. DIGFILT_2SAMPLES = $01;
  639. DIGFILT_3SAMPLES = $02;
  640. DIGFILT_4SAMPLES = $03;
  641. DIGFILT_5SAMPLES = $04;
  642. DIGFILT_6SAMPLES = $05;
  643. DIGFILT_7SAMPLES = $06;
  644. DIGFILT_8SAMPLES = $07;
  645. end;
  646. TNVM = object //Non-volatile Memory Controller
  647. ADDR0: byte; //Address Register 0
  648. ADDR1: byte; //Address Register 1
  649. ADDR2: byte; //Address Register 2
  650. Reserved3: byte;
  651. DATA0: byte; //Data Register 0
  652. DATA1: byte; //Data Register 1
  653. DATA2: byte; //Data Register 2
  654. Reserved7: byte;
  655. Reserved8: byte;
  656. Reserved9: byte;
  657. CMD: byte; //Command
  658. CTRLA: byte; //Control Register A
  659. CTRLB: byte; //Control Register B
  660. INTCTRL: byte; //Interrupt Control
  661. Reserved14: byte;
  662. STATUS: byte; //Status
  663. LOCKBITS: byte; //Lock Bits
  664. const
  665. // NVM_CMD
  666. CMDmask = $7F;
  667. CMD_NO_OPERATION = $00;
  668. CMD_READ_USER_SIG_ROW = $01;
  669. CMD_READ_CALIB_ROW = $02;
  670. CMD_READ_EEPROM = $06;
  671. CMD_READ_FUSES = $07;
  672. CMD_WRITE_LOCK_BITS = $08;
  673. CMD_ERASE_USER_SIG_ROW = $18;
  674. CMD_WRITE_USER_SIG_ROW = $1A;
  675. CMD_ERASE_APP = $20;
  676. CMD_ERASE_APP_PAGE = $22;
  677. CMD_LOAD_FLASH_BUFFER = $23;
  678. CMD_WRITE_APP_PAGE = $24;
  679. CMD_ERASE_WRITE_APP_PAGE = $25;
  680. CMD_ERASE_FLASH_BUFFER = $26;
  681. CMD_ERASE_BOOT_PAGE = $2A;
  682. CMD_ERASE_FLASH_PAGE = $2B;
  683. CMD_WRITE_BOOT_PAGE = $2C;
  684. CMD_ERASE_WRITE_BOOT_PAGE = $2D;
  685. CMD_WRITE_FLASH_PAGE = $2E;
  686. CMD_ERASE_WRITE_FLASH_PAGE = $2F;
  687. CMD_ERASE_EEPROM = $30;
  688. CMD_ERASE_EEPROM_PAGE = $32;
  689. CMD_LOAD_EEPROM_BUFFER = $33;
  690. CMD_WRITE_EEPROM_PAGE = $34;
  691. CMD_ERASE_WRITE_EEPROM_PAGE = $35;
  692. CMD_ERASE_EEPROM_BUFFER = $36;
  693. CMD_APP_CRC = $38;
  694. CMD_BOOT_CRC = $39;
  695. CMD_FLASH_RANGE_CRC = $3A;
  696. CMD_CHIP_ERASE = $40;
  697. CMD_READ_NVM = $43;
  698. CMD_WRITE_FUSE = $4C;
  699. CMD_ERASE_BOOT = $68;
  700. CMD_FLASH_CRC = $78;
  701. // Command Execute
  702. CMDEXbm = $01;
  703. // EEPROM Mapping Enable
  704. EEMAPENbm = $08;
  705. // Flash Power Reduction Enable
  706. FPRMbm = $04;
  707. // EEPROM Power Reduction Enable
  708. EPRMbm = $02;
  709. // SPM Lock
  710. SPMLOCKbm = $01;
  711. // NVM_SPMLVL
  712. SPMLVLmask = $0C;
  713. SPMLVL_OFF = $00;
  714. SPMLVL_LO = $04;
  715. SPMLVL_MED = $08;
  716. SPMLVL_HI = $0C;
  717. // NVM_EELVL
  718. EELVLmask = $03;
  719. EELVL_OFF = $00;
  720. EELVL_LO = $01;
  721. EELVL_MED = $02;
  722. EELVL_HI = $03;
  723. // Non-volatile Memory Busy
  724. NVMBUSYbm = $80;
  725. // Flash Memory Busy
  726. FBUSYbm = $40;
  727. // EEPROM Page Buffer Active Loading
  728. EELOADbm = $02;
  729. // Flash Page Buffer Active Loading
  730. FLOADbm = $01;
  731. // NVM_BLBB
  732. BLBBmask = $C0;
  733. BLBB_RWLOCK = $00;
  734. BLBB_RLOCK = $40;
  735. BLBB_WLOCK = $80;
  736. BLBB_NOLOCK = $C0;
  737. // NVM_BLBA
  738. BLBAmask = $30;
  739. BLBA_RWLOCK = $00;
  740. BLBA_RLOCK = $10;
  741. BLBA_WLOCK = $20;
  742. BLBA_NOLOCK = $30;
  743. // NVM_BLBAT
  744. BLBATmask = $0C;
  745. BLBAT_RWLOCK = $00;
  746. BLBAT_RLOCK = $04;
  747. BLBAT_WLOCK = $08;
  748. BLBAT_NOLOCK = $0C;
  749. // NVM_LB
  750. LBmask = $03;
  751. LB_RWLOCK = $00;
  752. LB_WLOCK = $02;
  753. LB_NOLOCK = $03;
  754. end;
  755. TADC_CH = object //ADC Channel
  756. CTRL: byte; //Control Register
  757. MUXCTRL: byte; //MUX Control
  758. INTCTRL: byte; //Channel Interrupt Control Register
  759. INTFLAGS: byte; //Interrupt Flags
  760. RES: word; //Channel Result
  761. SCAN: byte; //Input Channel Scan
  762. const
  763. // Channel Start Conversion
  764. STARTbm = $80;
  765. // GAIN
  766. GAINmask = $1C;
  767. GAIN1X = $00;
  768. GAIN2X = $04;
  769. GAIN4X = $08;
  770. GAIN8X = $0C;
  771. GAIN16X = $10;
  772. GAIN32X = $14;
  773. GAIN64X = $18;
  774. GAINDIV2 = $1C;
  775. // INPUTMODE
  776. INPUTMODEmask = $03;
  777. INPUTMODEINTERNAL = $00;
  778. INPUTMODESINGLEENDED = $01;
  779. INPUTMODEDIFF = $02;
  780. INPUTMODEDIFFWGAIN = $03;
  781. // MUXPOS
  782. MUXPOSmask = $78;
  783. MUXPOSPIN0 = $00;
  784. MUXPOSPIN1 = $08;
  785. MUXPOSPIN2 = $10;
  786. MUXPOSPIN3 = $18;
  787. MUXPOSPIN4 = $20;
  788. MUXPOSPIN5 = $28;
  789. MUXPOSPIN6 = $30;
  790. MUXPOSPIN7 = $38;
  791. MUXPOSPIN8 = $40;
  792. MUXPOSPIN9 = $48;
  793. MUXPOSPIN10 = $50;
  794. MUXPOSPIN11 = $58;
  795. MUXPOSPIN12 = $60;
  796. MUXPOSPIN13 = $68;
  797. MUXPOSPIN14 = $70;
  798. MUXPOSPIN15 = $78;
  799. // MUXINT
  800. MUXINTmask = $78;
  801. MUXINTTEMP = $00;
  802. MUXINTBANDGAP = $08;
  803. MUXINTSCALEDVCC = $10;
  804. // MUXNEG
  805. MUXNEGmask = $07;
  806. MUXNEGPIN0 = $00;
  807. MUXNEGPIN1 = $01;
  808. MUXNEGPIN2 = $02;
  809. MUXNEGPIN3 = $03;
  810. MUXNEGPIN4 = $00;
  811. MUXNEGPIN5 = $01;
  812. MUXNEGPIN6 = $02;
  813. MUXNEGPIN7 = $03;
  814. // MUXNEGL
  815. MUXNEGLmask = $07;
  816. MUXNEGLPIN0 = $00;
  817. MUXNEGLPIN1 = $01;
  818. MUXNEGLPIN2 = $02;
  819. MUXNEGLPIN3 = $03;
  820. MUXNEGLGND = $05;
  821. MUXNEGLINTGND = $07;
  822. // MUXNEGH
  823. MUXNEGHmask = $07;
  824. MUXNEGHPIN4 = $00;
  825. MUXNEGHPIN5 = $01;
  826. MUXNEGHPIN6 = $02;
  827. MUXNEGHPIN7 = $03;
  828. MUXNEGHINTGND = $04;
  829. MUXNEGHGND = $07;
  830. // INTMODE
  831. INTMODEmask = $0C;
  832. INTMODECOMPLETE = $00;
  833. INTMODEBELOW = $04;
  834. INTMODEABOVE = $0C;
  835. // INTLVL
  836. INTLVLmask = $03;
  837. INTLVLOFF = $00;
  838. INTLVLLO = $01;
  839. INTLVLMED = $02;
  840. INTLVLHI = $03;
  841. // Channel Interrupt Flag
  842. CHIFbm = $01;
  843. // Positive MUX setting offset
  844. OFFSET0bm = $10;
  845. OFFSET1bm = $20;
  846. OFFSET2bm = $40;
  847. OFFSET3bm = $80;
  848. // Number of Channels included in scan
  849. COUNT0bm = $01;
  850. COUNT1bm = $02;
  851. COUNT2bm = $04;
  852. COUNT3bm = $08;
  853. end;
  854. TADC = object //Analog-to-Digital Converter
  855. CTRLA: byte; //Control Register A
  856. CTRLB: byte; //Control Register B
  857. REFCTRL: byte; //Reference Control
  858. EVCTRL: byte; //Event Control
  859. PRESCALER: byte; //Clock Prescaler
  860. Reserved5: byte;
  861. INTFLAGS: byte; //Interrupt Flags
  862. TEMP: byte; //Temporary Register
  863. SAMPCTRL: byte; //Sampling Time Control Register
  864. Reserved9: byte;
  865. Reserved10: byte;
  866. Reserved11: byte;
  867. CAL: word; //Calibration Value
  868. Reserved14: byte;
  869. Reserved15: byte;
  870. CH0RES: word; //Channel 0 Result
  871. Reserved18: byte;
  872. Reserved19: byte;
  873. Reserved20: byte;
  874. Reserved21: byte;
  875. Reserved22: byte;
  876. Reserved23: byte;
  877. CMP: word; //Compare Value
  878. Reserved26: byte;
  879. Reserved27: byte;
  880. Reserved28: byte;
  881. Reserved29: byte;
  882. Reserved30: byte;
  883. Reserved31: byte;
  884. CH0: TADC_CH; //ADC Channel 0
  885. const
  886. // Channel 0 Start Conversion
  887. CH0STARTbm = $04;
  888. // ADC Flush
  889. FLUSHbm = $02;
  890. // Enable ADC
  891. ENABLEbm = $01;
  892. // ADC_CURRLIMIT
  893. CURRLIMITmask = $60;
  894. CURRLIMIT_NO = $00;
  895. CURRLIMIT_LOW = $20;
  896. CURRLIMIT_MED = $40;
  897. CURRLIMIT_HIGH = $60;
  898. // Conversion Mode
  899. CONMODEbm = $10;
  900. // Free Running Mode Enable
  901. FREERUNbm = $08;
  902. // ADC_RESOLUTION
  903. RESOLUTIONmask = $06;
  904. RESOLUTION_12BIT = $00;
  905. RESOLUTION_8BIT = $04;
  906. RESOLUTION_LEFT12BIT = $06;
  907. // ADC_REFSEL
  908. REFSELmask = $70;
  909. REFSEL_INT1V = $00;
  910. REFSEL_INTVCC = $10;
  911. REFSEL_AREFA = $20;
  912. REFSEL_AREFB = $30;
  913. REFSEL_INTVCC2 = $40;
  914. // Bandgap enable
  915. BANDGAPbm = $02;
  916. // Temperature Reference Enable
  917. TEMPREFbm = $01;
  918. // ADC_EVSEL
  919. EVSELmask = $18;
  920. EVSEL_0 = $00;
  921. EVSEL_1 = $08;
  922. EVSEL_2 = $10;
  923. EVSEL_3 = $18;
  924. // ADC_EVACT
  925. EVACTmask = $07;
  926. EVACT_NONE = $00;
  927. EVACT_CH0 = $01;
  928. EVACT_SYNCSWEEP = $06;
  929. // ADC_PRESCALER
  930. PRESCALERmask = $07;
  931. PRESCALER_DIV4 = $00;
  932. PRESCALER_DIV8 = $01;
  933. PRESCALER_DIV16 = $02;
  934. PRESCALER_DIV32 = $03;
  935. PRESCALER_DIV64 = $04;
  936. PRESCALER_DIV128 = $05;
  937. PRESCALER_DIV256 = $06;
  938. PRESCALER_DIV512 = $07;
  939. // Channel 0 Interrupt Flag
  940. CH0IFbm = $01;
  941. // Sampling Time Control
  942. SAMPVAL0bm = $01;
  943. SAMPVAL1bm = $02;
  944. SAMPVAL2bm = $04;
  945. SAMPVAL3bm = $08;
  946. SAMPVAL4bm = $10;
  947. SAMPVAL5bm = $20;
  948. end;
  949. TAC = object //Analog Comparator
  950. AC0CTRL: byte; //Analog Comparator 0 Control
  951. AC1CTRL: byte; //Analog Comparator 1 Control
  952. AC0MUXCTRL: byte; //Analog Comparator 0 MUX Control
  953. AC1MUXCTRL: byte; //Analog Comparator 1 MUX Control
  954. CTRLA: byte; //Control Register A
  955. CTRLB: byte; //Control Register B
  956. WINCTRL: byte; //Window Mode Control
  957. STATUS: byte; //Status
  958. const
  959. // AC_INTMODE
  960. INTMODEmask = $C0;
  961. INTMODE_BOTHEDGES = $00;
  962. INTMODE_FALLING = $80;
  963. INTMODE_RISING = $C0;
  964. // AC_INTLVL
  965. INTLVLmask = $30;
  966. INTLVL_OFF = $00;
  967. INTLVL_LO = $10;
  968. INTLVL_MED = $20;
  969. INTLVL_HI = $30;
  970. // AC_HYSMODE
  971. HYSMODEmask = $06;
  972. HYSMODE_NO = $00;
  973. HYSMODE_SMALL = $02;
  974. HYSMODE_LARGE = $04;
  975. // Enable
  976. ENABLEbm = $01;
  977. // AC_MUXPOS
  978. MUXPOSmask = $38;
  979. MUXPOS_PIN0 = $00;
  980. MUXPOS_PIN1 = $08;
  981. MUXPOS_PIN2 = $10;
  982. MUXPOS_PIN3 = $18;
  983. MUXPOS_PIN4 = $20;
  984. MUXPOS_PIN5 = $28;
  985. MUXPOS_PIN6 = $30;
  986. // AC_MUXNEG
  987. MUXNEGmask = $07;
  988. MUXNEG_PIN0 = $00;
  989. MUXNEG_PIN1 = $01;
  990. MUXNEG_PIN3 = $02;
  991. MUXNEG_PIN5 = $03;
  992. MUXNEG_PIN7 = $04;
  993. MUXNEG_BANDGAP = $06;
  994. MUXNEG_SCALER = $07;
  995. // Analog Comparator 1 Output Enable
  996. AC1OUTbm = $02;
  997. // Analog Comparator 0 Output Enable
  998. AC0OUTbm = $01;
  999. // VCC Voltage Scaler Factor
  1000. SCALEFAC0bm = $01;
  1001. SCALEFAC1bm = $02;
  1002. SCALEFAC2bm = $04;
  1003. SCALEFAC3bm = $08;
  1004. SCALEFAC4bm = $10;
  1005. SCALEFAC5bm = $20;
  1006. // Window Mode Enable
  1007. WENbm = $10;
  1008. // AC_WINTMODE
  1009. WINTMODEmask = $0C;
  1010. WINTMODE_ABOVE = $00;
  1011. WINTMODE_INSIDE = $04;
  1012. WINTMODE_BELOW = $08;
  1013. WINTMODE_OUTSIDE = $0C;
  1014. // AC_WINTLVL
  1015. WINTLVLmask = $03;
  1016. WINTLVL_OFF = $00;
  1017. WINTLVL_LO = $01;
  1018. WINTLVL_MED = $02;
  1019. WINTLVL_HI = $03;
  1020. // AC_WSTATE
  1021. WSTATEmask = $C0;
  1022. WSTATE_ABOVE = $00;
  1023. WSTATE_INSIDE = $40;
  1024. WSTATE_BELOW = $80;
  1025. // Analog Comparator 1 State
  1026. AC1STATEbm = $20;
  1027. // Analog Comparator 0 State
  1028. AC0STATEbm = $10;
  1029. // Window Mode Interrupt Flag
  1030. WIFbm = $04;
  1031. // Analog Comparator 1 Interrupt Flag
  1032. AC1IFbm = $02;
  1033. // Analog Comparator 0 Interrupt Flag
  1034. AC0IFbm = $01;
  1035. end;
  1036. TRTC = object //Real-Time Counter
  1037. CTRL: byte; //Control Register
  1038. STATUS: byte; //Status Register
  1039. INTCTRL: byte; //Interrupt Control Register
  1040. INTFLAGS: byte; //Interrupt Flags
  1041. TEMP: byte; //Temporary register
  1042. Reserved5: byte;
  1043. Reserved6: byte;
  1044. Reserved7: byte;
  1045. CNT: word; //Count Register
  1046. PER: word; //Period Register
  1047. COMP: word; //Compare Register
  1048. const
  1049. // RTC_PRESCALER
  1050. PRESCALERmask = $07;
  1051. PRESCALER_OFF = $00;
  1052. PRESCALER_DIV1 = $01;
  1053. PRESCALER_DIV2 = $02;
  1054. PRESCALER_DIV8 = $03;
  1055. PRESCALER_DIV16 = $04;
  1056. PRESCALER_DIV64 = $05;
  1057. PRESCALER_DIV256 = $06;
  1058. PRESCALER_DIV1024 = $07;
  1059. // Synchronization Busy Flag
  1060. SYNCBUSYbm = $01;
  1061. // RTC_COMPINTLVL
  1062. COMPINTLVLmask = $0C;
  1063. COMPINTLVL_OFF = $00;
  1064. COMPINTLVL_LO = $04;
  1065. COMPINTLVL_MED = $08;
  1066. COMPINTLVL_HI = $0C;
  1067. // RTC_OVFINTLVL
  1068. OVFINTLVLmask = $03;
  1069. OVFINTLVL_OFF = $00;
  1070. OVFINTLVL_LO = $01;
  1071. OVFINTLVL_MED = $02;
  1072. OVFINTLVL_HI = $03;
  1073. // Compare Match Interrupt Flag
  1074. COMPIFbm = $02;
  1075. // Overflow Interrupt Flag
  1076. OVFIFbm = $01;
  1077. end;
  1078. TTWI_MASTER = object //
  1079. CTRLA: byte; //Control Register A
  1080. CTRLB: byte; //Control Register B
  1081. CTRLC: byte; //Control Register C
  1082. STATUS: byte; //Status Register
  1083. BAUD: byte; //Baud Rate Control Register
  1084. ADDR: byte; //Address Register
  1085. DATA: byte; //Data Register
  1086. const
  1087. // INTLVL
  1088. INTLVLmask = $C0;
  1089. INTLVLOFF = $00;
  1090. INTLVLLO = $40;
  1091. INTLVLMED = $80;
  1092. INTLVLHI = $C0;
  1093. // Read Interrupt Enable
  1094. RIENbm = $20;
  1095. // Write Interrupt Enable
  1096. WIENbm = $10;
  1097. // Enable TWI Master
  1098. ENABLEbm = $08;
  1099. // TIMEOUT
  1100. TIMEOUTmask = $0C;
  1101. TIMEOUTDISABLED = $00;
  1102. TIMEOUT50US = $04;
  1103. TIMEOUT100US = $08;
  1104. TIMEOUT200US = $0C;
  1105. // Quick Command Enable
  1106. QCENbm = $02;
  1107. // Smart Mode Enable
  1108. SMENbm = $01;
  1109. // Acknowledge Action
  1110. ACKACTbm = $04;
  1111. // CMD
  1112. CMDmask = $03;
  1113. CMDNOACT = $00;
  1114. CMDREPSTART = $01;
  1115. CMDRECVTRANS = $02;
  1116. CMDSTOP = $03;
  1117. // Read Interrupt Flag
  1118. RIFbm = $80;
  1119. // Write Interrupt Flag
  1120. WIFbm = $40;
  1121. // Clock Hold
  1122. CLKHOLDbm = $20;
  1123. // Received Acknowledge
  1124. RXACKbm = $10;
  1125. // Arbitration Lost
  1126. ARBLOSTbm = $08;
  1127. // Bus Error
  1128. BUSERRbm = $04;
  1129. // BUSSTATE
  1130. BUSSTATEmask = $03;
  1131. BUSSTATEUNKNOWN = $00;
  1132. BUSSTATEIDLE = $01;
  1133. BUSSTATEOWNER = $02;
  1134. BUSSTATEBUSY = $03;
  1135. end;
  1136. TTWI_SLAVE = object //
  1137. CTRLA: byte; //Control Register A
  1138. CTRLB: byte; //Control Register B
  1139. STATUS: byte; //Status Register
  1140. ADDR: byte; //Address Register
  1141. DATA: byte; //Data Register
  1142. ADDRMASK: byte; //Address Mask Register
  1143. const
  1144. // INTLVL
  1145. INTLVLmask = $C0;
  1146. INTLVLOFF = $00;
  1147. INTLVLLO = $40;
  1148. INTLVLMED = $80;
  1149. INTLVLHI = $C0;
  1150. // Data Interrupt Enable
  1151. DIENbm = $20;
  1152. // Address/Stop Interrupt Enable
  1153. APIENbm = $10;
  1154. // Enable TWI Slave
  1155. ENABLEbm = $08;
  1156. // Stop Interrupt Enable
  1157. PIENbm = $04;
  1158. // Promiscuous Mode Enable
  1159. PMENbm = $02;
  1160. // Smart Mode Enable
  1161. SMENbm = $01;
  1162. // Acknowledge Action
  1163. ACKACTbm = $04;
  1164. // CMD
  1165. CMDmask = $03;
  1166. CMDNOACT = $00;
  1167. CMDCOMPTRANS = $02;
  1168. CMDRESPONSE = $03;
  1169. // Data Interrupt Flag
  1170. DIFbm = $80;
  1171. // Address/Stop Interrupt Flag
  1172. APIFbm = $40;
  1173. // Clock Hold
  1174. CLKHOLDbm = $20;
  1175. // Received Acknowledge
  1176. RXACKbm = $10;
  1177. // Collision
  1178. COLLbm = $08;
  1179. // Bus Error
  1180. BUSERRbm = $04;
  1181. // Read/Write Direction
  1182. DIRbm = $02;
  1183. // Slave Address or Stop
  1184. APbm = $01;
  1185. // Address Mask
  1186. ADDRMASK0bm = $02;
  1187. ADDRMASK1bm = $04;
  1188. ADDRMASK2bm = $08;
  1189. ADDRMASK3bm = $10;
  1190. ADDRMASK4bm = $20;
  1191. ADDRMASK5bm = $40;
  1192. ADDRMASK6bm = $80;
  1193. // Address Enable
  1194. ADDRENbm = $01;
  1195. end;
  1196. TTWI = object //Two-Wire Interface
  1197. CTRL: byte; //TWI Common Control Register
  1198. MASTER: TTWI_MASTER; //TWI master module
  1199. SLAVE: TTWI_SLAVE; //TWI slave module
  1200. const
  1201. // TWI_SDAHOLD
  1202. SDAHOLDmask = $06;
  1203. SDAHOLD_OFF = $00;
  1204. SDAHOLD_50NS = $02;
  1205. SDAHOLD_300NS = $04;
  1206. SDAHOLD_400NS = $06;
  1207. // External Driver Interface Enable
  1208. EDIENbm = $01;
  1209. end;
  1210. TPORT = object //I/O Ports
  1211. DIR: byte; //I/O Port Data Direction
  1212. DIRSET: byte; //I/O Port Data Direction Set
  1213. DIRCLR: byte; //I/O Port Data Direction Clear
  1214. DIRTGL: byte; //I/O Port Data Direction Toggle
  1215. OUT_: byte; //I/O Port Output
  1216. OUTSET: byte; //I/O Port Output Set
  1217. OUTCLR: byte; //I/O Port Output Clear
  1218. OUTTGL: byte; //I/O Port Output Toggle
  1219. IN_: byte; //I/O port Input
  1220. INTCTRL: byte; //Interrupt Control Register
  1221. INT0MASK: byte; //Port Interrupt 0 Mask
  1222. INT1MASK: byte; //Port Interrupt 1 Mask
  1223. INTFLAGS: byte; //Interrupt Flag Register
  1224. Reserved13: byte;
  1225. REMAP: byte; //I/O Port Pin Remap Register
  1226. Reserved15: byte;
  1227. PIN0CTRL: byte; //Pin 0 Control Register
  1228. PIN1CTRL: byte; //Pin 1 Control Register
  1229. PIN2CTRL: byte; //Pin 2 Control Register
  1230. PIN3CTRL: byte; //Pin 3 Control Register
  1231. PIN4CTRL: byte; //Pin 4 Control Register
  1232. PIN5CTRL: byte; //Pin 5 Control Register
  1233. PIN6CTRL: byte; //Pin 6 Control Register
  1234. PIN7CTRL: byte; //Pin 7 Control Register
  1235. const
  1236. // PORT_INT1LVL
  1237. INT1LVLmask = $0C;
  1238. INT1LVL_OFF = $00;
  1239. INT1LVL_LO = $04;
  1240. INT1LVL_MED = $08;
  1241. INT1LVL_HI = $0C;
  1242. // PORT_INT0LVL
  1243. INT0LVLmask = $03;
  1244. INT0LVL_OFF = $00;
  1245. INT0LVL_LO = $01;
  1246. INT0LVL_MED = $02;
  1247. INT0LVL_HI = $03;
  1248. // Port Interrupt 1 Flag
  1249. INT1IFbm = $02;
  1250. // Port Interrupt 0 Flag
  1251. INT0IFbm = $01;
  1252. // SPI
  1253. SPIbm = $20;
  1254. // USART0
  1255. USART0bm = $10;
  1256. // Timer/Counter 0 Output Compare D
  1257. TC0Dbm = $08;
  1258. // Timer/Counter 0 Output Compare C
  1259. TC0Cbm = $04;
  1260. // Timer/Counter 0 Output Compare B
  1261. TC0Bbm = $02;
  1262. // Timer/Counter 0 Output Compare A
  1263. TC0Abm = $01;
  1264. // Slew Rate Enable
  1265. SRLENbm = $80;
  1266. // Inverted I/O Enable
  1267. INVENbm = $40;
  1268. // PORT_OPC
  1269. OPCmask = $38;
  1270. OPC_TOTEM = $00;
  1271. OPC_BUSKEEPER = $08;
  1272. OPC_PULLDOWN = $10;
  1273. OPC_PULLUP = $18;
  1274. OPC_WIREDOR = $20;
  1275. OPC_WIREDAND = $28;
  1276. OPC_WIREDORPULL = $30;
  1277. OPC_WIREDANDPULL = $38;
  1278. // PORT_ISC
  1279. ISCmask = $07;
  1280. ISC_BOTHEDGES = $00;
  1281. ISC_RISING = $01;
  1282. ISC_FALLING = $02;
  1283. ISC_LEVEL = $03;
  1284. ISC_INPUT_DISABLE = $07;
  1285. end;
  1286. TTC0 = object //16-bit Timer/Counter 0
  1287. CTRLA: byte; //Control Register A
  1288. CTRLB: byte; //Control Register B
  1289. CTRLC: byte; //Control register C
  1290. CTRLD: byte; //Control Register D
  1291. CTRLE: byte; //Control Register E
  1292. Reserved5: byte;
  1293. INTCTRLA: byte; //Interrupt Control Register A
  1294. INTCTRLB: byte; //Interrupt Control Register B
  1295. CTRLFCLR: byte; //Control Register F Clear
  1296. CTRLFSET: byte; //Control Register F Set
  1297. CTRLGCLR: byte; //Control Register G Clear
  1298. CTRLGSET: byte; //Control Register G Set
  1299. INTFLAGS: byte; //Interrupt Flag Register
  1300. Reserved13: byte;
  1301. Reserved14: byte;
  1302. TEMP: byte; //Temporary Register For 16-bit Access
  1303. Reserved16: byte;
  1304. Reserved17: byte;
  1305. Reserved18: byte;
  1306. Reserved19: byte;
  1307. Reserved20: byte;
  1308. Reserved21: byte;
  1309. Reserved22: byte;
  1310. Reserved23: byte;
  1311. Reserved24: byte;
  1312. Reserved25: byte;
  1313. Reserved26: byte;
  1314. Reserved27: byte;
  1315. Reserved28: byte;
  1316. Reserved29: byte;
  1317. Reserved30: byte;
  1318. Reserved31: byte;
  1319. CNT: word; //Count
  1320. Reserved34: byte;
  1321. Reserved35: byte;
  1322. Reserved36: byte;
  1323. Reserved37: byte;
  1324. PER: word; //Period
  1325. CCA: word; //Compare or Capture A
  1326. CCB: word; //Compare or Capture B
  1327. CCC: word; //Compare or Capture C
  1328. CCD: word; //Compare or Capture D
  1329. Reserved48: byte;
  1330. Reserved49: byte;
  1331. Reserved50: byte;
  1332. Reserved51: byte;
  1333. Reserved52: byte;
  1334. Reserved53: byte;
  1335. PERBUF: word; //Period Buffer
  1336. CCABUF: word; //Compare Or Capture A Buffer
  1337. CCBBUF: word; //Compare Or Capture B Buffer
  1338. CCCBUF: word; //Compare Or Capture C Buffer
  1339. CCDBUF: word; //Compare Or Capture D Buffer
  1340. const
  1341. // TC_CLKSEL
  1342. CLKSELmask = $0F;
  1343. CLKSEL_OFF = $00;
  1344. CLKSEL_DIV1 = $01;
  1345. CLKSEL_DIV2 = $02;
  1346. CLKSEL_DIV4 = $03;
  1347. CLKSEL_DIV8 = $04;
  1348. CLKSEL_DIV64 = $05;
  1349. CLKSEL_DIV256 = $06;
  1350. CLKSEL_DIV1024 = $07;
  1351. CLKSEL_EVCH0 = $08;
  1352. CLKSEL_EVCH1 = $09;
  1353. CLKSEL_EVCH2 = $0A;
  1354. CLKSEL_EVCH3 = $0B;
  1355. // Compare or Capture D Enable
  1356. CCDENbm = $80;
  1357. // Compare or Capture C Enable
  1358. CCCENbm = $40;
  1359. // Compare or Capture B Enable
  1360. CCBENbm = $20;
  1361. // Compare or Capture A Enable
  1362. CCAENbm = $10;
  1363. // TC_WGMODE
  1364. WGMODEmask = $07;
  1365. WGMODE_NORMAL = $00;
  1366. WGMODE_FRQ = $01;
  1367. WGMODE_SINGLESLOPE = $03;
  1368. WGMODE_SS = $03;
  1369. WGMODE_DSTOP = $05;
  1370. WGMODE_DS_T = $05;
  1371. WGMODE_DSBOTH = $06;
  1372. WGMODE_DS_TB = $06;
  1373. WGMODE_DSBOTTOM = $07;
  1374. WGMODE_DS_B = $07;
  1375. // Compare D Output Value
  1376. CMPDbm = $08;
  1377. // Compare C Output Value
  1378. CMPCbm = $04;
  1379. // Compare B Output Value
  1380. CMPBbm = $02;
  1381. // Compare A Output Value
  1382. CMPAbm = $01;
  1383. // TC_EVACT
  1384. EVACTmask = $E0;
  1385. EVACT_OFF = $00;
  1386. EVACT_CAPT = $20;
  1387. EVACT_UPDOWN = $40;
  1388. EVACT_QDEC = $60;
  1389. EVACT_RESTART = $80;
  1390. EVACT_FRQ = $A0;
  1391. EVACT_PW = $C0;
  1392. // Event Delay
  1393. EVDLYbm = $10;
  1394. // TC_EVSEL
  1395. EVSELmask = $0F;
  1396. EVSEL_OFF = $00;
  1397. EVSEL_CH0 = $08;
  1398. EVSEL_CH1 = $09;
  1399. EVSEL_CH2 = $0A;
  1400. EVSEL_CH3 = $0B;
  1401. // TC_BYTEM
  1402. BYTEMmask = $03;
  1403. BYTEM_NORMAL = $00;
  1404. BYTEM_BYTEMODE = $01;
  1405. BYTEM_SPLITMODE = $02;
  1406. // TC_ERRINTLVL
  1407. ERRINTLVLmask = $0C;
  1408. ERRINTLVL_OFF = $00;
  1409. ERRINTLVL_LO = $04;
  1410. ERRINTLVL_MED = $08;
  1411. ERRINTLVL_HI = $0C;
  1412. // TC_OVFINTLVL
  1413. OVFINTLVLmask = $03;
  1414. OVFINTLVL_OFF = $00;
  1415. OVFINTLVL_LO = $01;
  1416. OVFINTLVL_MED = $02;
  1417. OVFINTLVL_HI = $03;
  1418. // TC_CCDINTLVL
  1419. CCDINTLVLmask = $C0;
  1420. CCDINTLVL_OFF = $00;
  1421. CCDINTLVL_LO = $40;
  1422. CCDINTLVL_MED = $80;
  1423. CCDINTLVL_HI = $C0;
  1424. // TC_CCCINTLVL
  1425. CCCINTLVLmask = $30;
  1426. CCCINTLVL_OFF = $00;
  1427. CCCINTLVL_LO = $10;
  1428. CCCINTLVL_MED = $20;
  1429. CCCINTLVL_HI = $30;
  1430. // TC_CCBINTLVL
  1431. CCBINTLVLmask = $0C;
  1432. CCBINTLVL_OFF = $00;
  1433. CCBINTLVL_LO = $04;
  1434. CCBINTLVL_MED = $08;
  1435. CCBINTLVL_HI = $0C;
  1436. // TC_CCAINTLVL
  1437. CCAINTLVLmask = $03;
  1438. CCAINTLVL_OFF = $00;
  1439. CCAINTLVL_LO = $01;
  1440. CCAINTLVL_MED = $02;
  1441. CCAINTLVL_HI = $03;
  1442. // Command
  1443. CMD0bm = $04;
  1444. CMD1bm = $08;
  1445. // Lock Update
  1446. LUPDbm = $02;
  1447. // Direction
  1448. DIRbm = $01;
  1449. // Compare or Capture D Buffer Valid
  1450. CCDBVbm = $10;
  1451. // Compare or Capture C Buffer Valid
  1452. CCCBVbm = $08;
  1453. // Compare or Capture B Buffer Valid
  1454. CCBBVbm = $04;
  1455. // Compare or Capture A Buffer Valid
  1456. CCABVbm = $02;
  1457. // Period Buffer Valid
  1458. PERBVbm = $01;
  1459. // Compare or Capture D Interrupt Flag
  1460. CCDIFbm = $80;
  1461. // Compare or Capture C Interrupt Flag
  1462. CCCIFbm = $40;
  1463. // Compare or Capture B Interrupt Flag
  1464. CCBIFbm = $20;
  1465. // Compare or Capture A Interrupt Flag
  1466. CCAIFbm = $10;
  1467. // Error Interrupt Flag
  1468. ERRIFbm = $02;
  1469. // Overflow Interrupt Flag
  1470. OVFIFbm = $01;
  1471. end;
  1472. TTC1 = object //16-bit Timer/Counter 1
  1473. CTRLA: byte; //Control Register A
  1474. CTRLB: byte; //Control Register B
  1475. CTRLC: byte; //Control register C
  1476. CTRLD: byte; //Control Register D
  1477. CTRLE: byte; //Control Register E
  1478. Reserved5: byte;
  1479. INTCTRLA: byte; //Interrupt Control Register A
  1480. INTCTRLB: byte; //Interrupt Control Register B
  1481. CTRLFCLR: byte; //Control Register F Clear
  1482. CTRLFSET: byte; //Control Register F Set
  1483. CTRLGCLR: byte; //Control Register G Clear
  1484. CTRLGSET: byte; //Control Register G Set
  1485. INTFLAGS: byte; //Interrupt Flag Register
  1486. Reserved13: byte;
  1487. Reserved14: byte;
  1488. TEMP: byte; //Temporary Register For 16-bit Access
  1489. Reserved16: byte;
  1490. Reserved17: byte;
  1491. Reserved18: byte;
  1492. Reserved19: byte;
  1493. Reserved20: byte;
  1494. Reserved21: byte;
  1495. Reserved22: byte;
  1496. Reserved23: byte;
  1497. Reserved24: byte;
  1498. Reserved25: byte;
  1499. Reserved26: byte;
  1500. Reserved27: byte;
  1501. Reserved28: byte;
  1502. Reserved29: byte;
  1503. Reserved30: byte;
  1504. Reserved31: byte;
  1505. CNT: word; //Count
  1506. Reserved34: byte;
  1507. Reserved35: byte;
  1508. Reserved36: byte;
  1509. Reserved37: byte;
  1510. PER: word; //Period
  1511. CCA: word; //Compare or Capture A
  1512. CCB: word; //Compare or Capture B
  1513. Reserved44: byte;
  1514. Reserved45: byte;
  1515. Reserved46: byte;
  1516. Reserved47: byte;
  1517. Reserved48: byte;
  1518. Reserved49: byte;
  1519. Reserved50: byte;
  1520. Reserved51: byte;
  1521. Reserved52: byte;
  1522. Reserved53: byte;
  1523. PERBUF: word; //Period Buffer
  1524. CCABUF: word; //Compare Or Capture A Buffer
  1525. CCBBUF: word; //Compare Or Capture B Buffer
  1526. const
  1527. // TC_CLKSEL
  1528. CLKSELmask = $0F;
  1529. CLKSEL_OFF = $00;
  1530. CLKSEL_DIV1 = $01;
  1531. CLKSEL_DIV2 = $02;
  1532. CLKSEL_DIV4 = $03;
  1533. CLKSEL_DIV8 = $04;
  1534. CLKSEL_DIV64 = $05;
  1535. CLKSEL_DIV256 = $06;
  1536. CLKSEL_DIV1024 = $07;
  1537. CLKSEL_EVCH0 = $08;
  1538. CLKSEL_EVCH1 = $09;
  1539. CLKSEL_EVCH2 = $0A;
  1540. CLKSEL_EVCH3 = $0B;
  1541. // Compare or Capture B Enable
  1542. CCBENbm = $20;
  1543. // Compare or Capture A Enable
  1544. CCAENbm = $10;
  1545. // TC_WGMODE
  1546. WGMODEmask = $07;
  1547. WGMODE_NORMAL = $00;
  1548. WGMODE_FRQ = $01;
  1549. WGMODE_SINGLESLOPE = $03;
  1550. WGMODE_SS = $03;
  1551. WGMODE_DSTOP = $05;
  1552. WGMODE_DS_T = $05;
  1553. WGMODE_DSBOTH = $06;
  1554. WGMODE_DS_TB = $06;
  1555. WGMODE_DSBOTTOM = $07;
  1556. WGMODE_DS_B = $07;
  1557. // Compare B Output Value
  1558. CMPBbm = $02;
  1559. // Compare A Output Value
  1560. CMPAbm = $01;
  1561. // TC_EVACT
  1562. EVACTmask = $E0;
  1563. EVACT_OFF = $00;
  1564. EVACT_CAPT = $20;
  1565. EVACT_UPDOWN = $40;
  1566. EVACT_QDEC = $60;
  1567. EVACT_RESTART = $80;
  1568. EVACT_FRQ = $A0;
  1569. EVACT_PW = $C0;
  1570. // Event Delay
  1571. EVDLYbm = $10;
  1572. // TC_EVSEL
  1573. EVSELmask = $0F;
  1574. EVSEL_OFF = $00;
  1575. EVSEL_CH0 = $08;
  1576. EVSEL_CH1 = $09;
  1577. EVSEL_CH2 = $0A;
  1578. EVSEL_CH3 = $0B;
  1579. // Byte Mode
  1580. BYTEMbm = $01;
  1581. // TC_ERRINTLVL
  1582. ERRINTLVLmask = $0C;
  1583. ERRINTLVL_OFF = $00;
  1584. ERRINTLVL_LO = $04;
  1585. ERRINTLVL_MED = $08;
  1586. ERRINTLVL_HI = $0C;
  1587. // TC_OVFINTLVL
  1588. OVFINTLVLmask = $03;
  1589. OVFINTLVL_OFF = $00;
  1590. OVFINTLVL_LO = $01;
  1591. OVFINTLVL_MED = $02;
  1592. OVFINTLVL_HI = $03;
  1593. // TC_CCBINTLVL
  1594. CCBINTLVLmask = $0C;
  1595. CCBINTLVL_OFF = $00;
  1596. CCBINTLVL_LO = $04;
  1597. CCBINTLVL_MED = $08;
  1598. CCBINTLVL_HI = $0C;
  1599. // TC_CCAINTLVL
  1600. CCAINTLVLmask = $03;
  1601. CCAINTLVL_OFF = $00;
  1602. CCAINTLVL_LO = $01;
  1603. CCAINTLVL_MED = $02;
  1604. CCAINTLVL_HI = $03;
  1605. // Command
  1606. CMD0bm = $04;
  1607. CMD1bm = $08;
  1608. // Lock Update
  1609. LUPDbm = $02;
  1610. // Direction
  1611. DIRbm = $01;
  1612. // Compare or Capture B Buffer Valid
  1613. CCBBVbm = $04;
  1614. // Compare or Capture A Buffer Valid
  1615. CCABVbm = $02;
  1616. // Period Buffer Valid
  1617. PERBVbm = $01;
  1618. // Compare or Capture B Interrupt Flag
  1619. CCBIFbm = $20;
  1620. // Compare or Capture A Interrupt Flag
  1621. CCAIFbm = $10;
  1622. // Error Interrupt Flag
  1623. ERRIFbm = $02;
  1624. // Overflow Interrupt Flag
  1625. OVFIFbm = $01;
  1626. end;
  1627. TTC2 = object //16-bit Timer/Counter type 2
  1628. CTRLA: byte; //Control Register A
  1629. CTRLB: byte; //Control Register B
  1630. CTRLC: byte; //Control register C
  1631. Reserved3: byte;
  1632. CTRLE: byte; //Control Register E
  1633. Reserved5: byte;
  1634. INTCTRLA: byte; //Interrupt Control Register A
  1635. INTCTRLB: byte; //Interrupt Control Register B
  1636. Reserved8: byte;
  1637. CTRLF: byte; //Control Register F
  1638. Reserved10: byte;
  1639. Reserved11: byte;
  1640. INTFLAGS: byte; //Interrupt Flag Register
  1641. Reserved13: byte;
  1642. Reserved14: byte;
  1643. Reserved15: byte;
  1644. Reserved16: byte;
  1645. Reserved17: byte;
  1646. Reserved18: byte;
  1647. Reserved19: byte;
  1648. Reserved20: byte;
  1649. Reserved21: byte;
  1650. Reserved22: byte;
  1651. Reserved23: byte;
  1652. Reserved24: byte;
  1653. Reserved25: byte;
  1654. Reserved26: byte;
  1655. Reserved27: byte;
  1656. Reserved28: byte;
  1657. Reserved29: byte;
  1658. Reserved30: byte;
  1659. Reserved31: byte;
  1660. LCNT: byte; //Low Byte Count
  1661. HCNT: byte; //High Byte Count
  1662. Reserved34: byte;
  1663. Reserved35: byte;
  1664. Reserved36: byte;
  1665. Reserved37: byte;
  1666. LPER: byte; //Low Byte Period
  1667. HPER: byte; //High Byte Period
  1668. LCMPA: byte; //Low Byte Compare A
  1669. HCMPA: byte; //High Byte Compare A
  1670. LCMPB: byte; //Low Byte Compare B
  1671. HCMPB: byte; //High Byte Compare B
  1672. LCMPC: byte; //Low Byte Compare C
  1673. HCMPC: byte; //High Byte Compare C
  1674. LCMPD: byte; //Low Byte Compare D
  1675. HCMPD: byte; //High Byte Compare D
  1676. const
  1677. // TC2_CLKSEL
  1678. CLKSELmask = $0F;
  1679. CLKSEL_OFF = $00;
  1680. CLKSEL_DIV1 = $01;
  1681. CLKSEL_DIV2 = $02;
  1682. CLKSEL_DIV4 = $03;
  1683. CLKSEL_DIV8 = $04;
  1684. CLKSEL_DIV64 = $05;
  1685. CLKSEL_DIV256 = $06;
  1686. CLKSEL_DIV1024 = $07;
  1687. CLKSEL_EVCH0 = $08;
  1688. CLKSEL_EVCH1 = $09;
  1689. CLKSEL_EVCH2 = $0A;
  1690. CLKSEL_EVCH3 = $0B;
  1691. // High Byte Compare D Enable
  1692. HCMPDENbm = $80;
  1693. // High Byte Compare C Enable
  1694. HCMPCENbm = $40;
  1695. // High Byte Compare B Enable
  1696. HCMPBENbm = $20;
  1697. // High Byte Compare A Enable
  1698. HCMPAENbm = $10;
  1699. // Low Byte Compare D Enable
  1700. LCMPDENbm = $08;
  1701. // Low Byte Compare C Enable
  1702. LCMPCENbm = $04;
  1703. // Low Byte Compare B Enable
  1704. LCMPBENbm = $02;
  1705. // Low Byte Compare A Enable
  1706. LCMPAENbm = $01;
  1707. // High Byte Compare D Output Value
  1708. HCMPDbm = $80;
  1709. // High Byte Compare C Output Value
  1710. HCMPCbm = $40;
  1711. // High Byte Compare B Output Value
  1712. HCMPBbm = $20;
  1713. // High Byte Compare A Output Value
  1714. HCMPAbm = $10;
  1715. // Low Byte Compare D Output Value
  1716. LCMPDbm = $08;
  1717. // Low Byte Compare C Output Value
  1718. LCMPCbm = $04;
  1719. // Low Byte Compare B Output Value
  1720. LCMPBbm = $02;
  1721. // Low Byte Compare A Output Value
  1722. LCMPAbm = $01;
  1723. // TC2_BYTEM
  1724. BYTEMmask = $03;
  1725. BYTEM_NORMAL = $00;
  1726. BYTEM_BYTEMODE = $01;
  1727. BYTEM_SPLITMODE = $02;
  1728. // TC2_HUNFINTLVL
  1729. HUNFINTLVLmask = $0C;
  1730. HUNFINTLVL_OFF = $00;
  1731. HUNFINTLVL_LO = $04;
  1732. HUNFINTLVL_MED = $08;
  1733. HUNFINTLVL_HI = $0C;
  1734. // TC2_LUNFINTLVL
  1735. LUNFINTLVLmask = $03;
  1736. LUNFINTLVL_OFF = $00;
  1737. LUNFINTLVL_LO = $01;
  1738. LUNFINTLVL_MED = $02;
  1739. LUNFINTLVL_HI = $03;
  1740. // TC2_LCMPDINTLVL
  1741. LCMPDINTLVLmask = $C0;
  1742. LCMPDINTLVL_OFF = $00;
  1743. LCMPDINTLVL_LO = $40;
  1744. LCMPDINTLVL_MED = $80;
  1745. LCMPDINTLVL_HI = $C0;
  1746. // TC2_LCMPCINTLVL
  1747. LCMPCINTLVLmask = $30;
  1748. LCMPCINTLVL_OFF = $00;
  1749. LCMPCINTLVL_LO = $10;
  1750. LCMPCINTLVL_MED = $20;
  1751. LCMPCINTLVL_HI = $30;
  1752. // TC2_LCMPBINTLVL
  1753. LCMPBINTLVLmask = $0C;
  1754. LCMPBINTLVL_OFF = $00;
  1755. LCMPBINTLVL_LO = $04;
  1756. LCMPBINTLVL_MED = $08;
  1757. LCMPBINTLVL_HI = $0C;
  1758. // TC2_LCMPAINTLVL
  1759. LCMPAINTLVLmask = $03;
  1760. LCMPAINTLVL_OFF = $00;
  1761. LCMPAINTLVL_LO = $01;
  1762. LCMPAINTLVL_MED = $02;
  1763. LCMPAINTLVL_HI = $03;
  1764. // TC2_CMD
  1765. CMDmask = $0C;
  1766. CMD_NONE = $00;
  1767. CMD_RESTART = $08;
  1768. CMD_RESET = $0C;
  1769. // TC2_CMDEN
  1770. CMDENmask = $03;
  1771. CMDEN_LOW = $01;
  1772. CMDEN_HIGH = $02;
  1773. CMDEN_BOTH = $03;
  1774. // Low Byte Compare D Interrupt Flag
  1775. LCMPDIFbm = $80;
  1776. // Low Byte Compare C Interrupt Flag
  1777. LCMPCIFbm = $40;
  1778. // Low Byte Compare B Interrupt Flag
  1779. LCMPBIFbm = $20;
  1780. // Low Byte Compare A Interrupt Flag
  1781. LCMPAIFbm = $10;
  1782. // High Byte Underflow Interrupt Flag
  1783. HUNFIFbm = $02;
  1784. // Low Byte Underflow Interrupt Flag
  1785. LUNFIFbm = $01;
  1786. end;
  1787. TAWEX = object //Advanced Waveform Extension
  1788. CTRL: byte; //Control Register
  1789. Reserved1: byte;
  1790. FDEMASK: byte; //Fault Detection Event Mask
  1791. FDCTRL: byte; //Fault Detection Control Register
  1792. STATUS: byte; //Status Register
  1793. STATUSSET: byte; //Status Set Register
  1794. DTBOTH: byte; //Dead Time Both Sides
  1795. DTBOTHBUF: byte; //Dead Time Both Sides Buffer
  1796. DTLS: byte; //Dead Time Low Side
  1797. DTHS: byte; //Dead Time High Side
  1798. DTLSBUF: byte; //Dead Time Low Side Buffer
  1799. DTHSBUF: byte; //Dead Time High Side Buffer
  1800. OUTOVEN: byte; //Output Override Enable
  1801. const
  1802. // Pattern Generation Mode
  1803. PGMbm = $20;
  1804. // Common Waveform Channel Mode
  1805. CWCMbm = $10;
  1806. // Dead Time Insertion Compare Channel D Enable
  1807. DTICCDENbm = $08;
  1808. // Dead Time Insertion Compare Channel C Enable
  1809. DTICCCENbm = $04;
  1810. // Dead Time Insertion Compare Channel B Enable
  1811. DTICCBENbm = $02;
  1812. // Dead Time Insertion Compare Channel A Enable
  1813. DTICCAENbm = $01;
  1814. // Fault Detect on Disable Break Disable
  1815. FDDBDbm = $10;
  1816. // Fault Detect Mode
  1817. FDMODEbm = $04;
  1818. // AWEX_FDACT
  1819. FDACTmask = $03;
  1820. FDACT_NONE = $00;
  1821. FDACT_CLEAROE = $01;
  1822. FDACT_CLEARDIR = $03;
  1823. // Fault Detect Flag
  1824. FDFbm = $04;
  1825. // Dead Time High Side Buffer Valid
  1826. DTHSBUFVbm = $02;
  1827. // Dead Time Low Side Buffer Valid
  1828. DTLSBUFVbm = $01;
  1829. end;
  1830. THIRES = object //High-Resolution Extension
  1831. CTRLA: byte; //Control Register
  1832. const
  1833. // HIRES_HREN
  1834. HRENmask = $03;
  1835. HREN_NONE = $00;
  1836. HREN_TC0 = $01;
  1837. HREN_TC1 = $02;
  1838. HREN_BOTH = $03;
  1839. end;
  1840. TUSART = object //Universal Synchronous/Asynchronous Receiver/Transmitter
  1841. DATA: byte; //Data Register
  1842. STATUS: byte; //Status Register
  1843. Reserved2: byte;
  1844. CTRLA: byte; //Control Register A
  1845. CTRLB: byte; //Control Register B
  1846. CTRLC: byte; //Control Register C
  1847. BAUDCTRLA: byte; //Baud Rate Control Register A
  1848. BAUDCTRLB: byte; //Baud Rate Control Register B
  1849. const
  1850. // Receive Interrupt Flag
  1851. RXCIFbm = $80;
  1852. // Transmit Interrupt Flag
  1853. TXCIFbm = $40;
  1854. // Data Register Empty Flag
  1855. DREIFbm = $20;
  1856. // Frame Error
  1857. FERRbm = $10;
  1858. // Buffer Overflow
  1859. BUFOVFbm = $08;
  1860. // Parity Error
  1861. PERRbm = $04;
  1862. // Receive Bit 8
  1863. RXB8bm = $01;
  1864. // USART_RXCINTLVL
  1865. RXCINTLVLmask = $30;
  1866. RXCINTLVL_OFF = $00;
  1867. RXCINTLVL_LO = $10;
  1868. RXCINTLVL_MED = $20;
  1869. RXCINTLVL_HI = $30;
  1870. // USART_TXCINTLVL
  1871. TXCINTLVLmask = $0C;
  1872. TXCINTLVL_OFF = $00;
  1873. TXCINTLVL_LO = $04;
  1874. TXCINTLVL_MED = $08;
  1875. TXCINTLVL_HI = $0C;
  1876. // USART_DREINTLVL
  1877. DREINTLVLmask = $03;
  1878. DREINTLVL_OFF = $00;
  1879. DREINTLVL_LO = $01;
  1880. DREINTLVL_MED = $02;
  1881. DREINTLVL_HI = $03;
  1882. // Receiver Enable
  1883. RXENbm = $10;
  1884. // Transmitter Enable
  1885. TXENbm = $08;
  1886. // Double transmission speed
  1887. CLK2Xbm = $04;
  1888. // Multi-processor Communication Mode
  1889. MPCMbm = $02;
  1890. // Transmit bit 8
  1891. TXB8bm = $01;
  1892. // USART_CMODE
  1893. CMODEmask = $C0;
  1894. CMODE_ASYNCHRONOUS = $00;
  1895. CMODE_SYNCHRONOUS = $40;
  1896. CMODE_IRDA = $80;
  1897. CMODE_MSPI = $C0;
  1898. // USART_PMODE
  1899. PMODEmask = $30;
  1900. PMODE_DISABLED = $00;
  1901. PMODE_EVEN = $20;
  1902. PMODE_ODD = $30;
  1903. // Stop Bit Mode
  1904. SBMODEbm = $08;
  1905. // USART_CHSIZE
  1906. CHSIZEmask = $07;
  1907. CHSIZE_5BIT = $00;
  1908. CHSIZE_6BIT = $01;
  1909. CHSIZE_7BIT = $02;
  1910. CHSIZE_8BIT = $03;
  1911. CHSIZE_9BIT = $07;
  1912. // Baud Rate Scale
  1913. BSCALE0bm = $10;
  1914. BSCALE1bm = $20;
  1915. BSCALE2bm = $40;
  1916. BSCALE3bm = $80;
  1917. end;
  1918. TSPI = object //Serial Peripheral Interface
  1919. CTRL: byte; //Control Register
  1920. INTCTRL: byte; //Interrupt Control Register
  1921. STATUS: byte; //Status Register
  1922. DATA: byte; //Data Register
  1923. const
  1924. // Enable Double Speed
  1925. CLK2Xbm = $80;
  1926. // Enable Module
  1927. ENABLEbm = $40;
  1928. // Data Order Setting
  1929. DORDbm = $20;
  1930. // Master Operation Enable
  1931. MASTERbm = $10;
  1932. // SPI_MODE
  1933. MODEmask = $0C;
  1934. MODE_0 = $00;
  1935. MODE_1 = $04;
  1936. MODE_2 = $08;
  1937. MODE_3 = $0C;
  1938. // SPI_PRESCALER
  1939. PRESCALERmask = $03;
  1940. PRESCALER_DIV4 = $00;
  1941. PRESCALER_DIV16 = $01;
  1942. PRESCALER_DIV64 = $02;
  1943. PRESCALER_DIV128 = $03;
  1944. // SPI_INTLVL
  1945. INTLVLmask = $03;
  1946. INTLVL_OFF = $00;
  1947. INTLVL_LO = $01;
  1948. INTLVL_MED = $02;
  1949. INTLVL_HI = $03;
  1950. // Interrupt Flag
  1951. IFbm = $80;
  1952. // Write Collision
  1953. WRCOLbm = $40;
  1954. end;
  1955. TIRCOM = object //IR Communication Module
  1956. CTRL: byte; //Control Register
  1957. TXPLCTRL: byte; //IrDA Transmitter Pulse Length Control Register
  1958. RXPLCTRL: byte; //IrDA Receiver Pulse Length Control Register
  1959. const
  1960. // IRDA_EVSEL
  1961. EVSELmask = $0F;
  1962. EVSEL_OFF = $00;
  1963. EVSEL_0 = $08;
  1964. EVSEL_1 = $09;
  1965. EVSEL_2 = $0A;
  1966. EVSEL_3 = $0B;
  1967. end;
  1968. TNVM_FUSES = object //Fuses
  1969. Reserved0: byte;
  1970. FUSEBYTE1: byte; //Watchdog Configuration
  1971. FUSEBYTE2: byte; //Reset Configuration
  1972. Reserved3: byte;
  1973. FUSEBYTE4: byte; //Start-up Configuration
  1974. FUSEBYTE5: byte; //EESAVE and BOD Level
  1975. const
  1976. // WDWPER
  1977. WDWPERmask = $F0;
  1978. WDWPER_8CLK = $00;
  1979. WDWPER_16CLK = $10;
  1980. WDWPER_32CLK = $20;
  1981. WDWPER_64CLK = $30;
  1982. WDWPER_128CLK = $40;
  1983. WDWPER_256CLK = $50;
  1984. WDWPER_512CLK = $60;
  1985. WDWPER_1KCLK = $70;
  1986. WDWPER_2KCLK = $80;
  1987. WDWPER_4KCLK = $90;
  1988. WDWPER_8KCLK = $A0;
  1989. // WDPER
  1990. WDPERmask = $0F;
  1991. WDPER_8CLK = $00;
  1992. WDPER_16CLK = $01;
  1993. WDPER_32CLK = $02;
  1994. WDPER_64CLK = $03;
  1995. WDPER_128CLK = $04;
  1996. WDPER_256CLK = $05;
  1997. WDPER_512CLK = $06;
  1998. WDPER_1KCLK = $07;
  1999. WDPER_2KCLK = $08;
  2000. WDPER_4KCLK = $09;
  2001. WDPER_8KCLK = $0A;
  2002. // BOOTRST
  2003. BOOTRSTmask = $40;
  2004. BOOTRST_BOOTLDR = $00;
  2005. BOOTRST_APPLICATION = $40;
  2006. // TOSCSEL
  2007. TOSCSELmask = $20;
  2008. TOSCSEL_ALTERNATE = $00;
  2009. TOSCSEL_XTAL = $20;
  2010. // BODPD
  2011. BODPDmask = $03;
  2012. BODPD_SAMPLED = $01;
  2013. BODPD_CONTINUOUS = $02;
  2014. BODPD_DISABLED = $03;
  2015. // External Reset Disable
  2016. RSTDISBLbm = $10;
  2017. // STARTUPTIME
  2018. STARTUPTIMEmask = $0C;
  2019. STARTUPTIME0MS = $0C;
  2020. STARTUPTIME4MS = $04;
  2021. STARTUPTIME64MS = $00;
  2022. // Watchdog Timer Lock
  2023. WDLOCKbm = $02;
  2024. // BODACT
  2025. BODACTmask = $30;
  2026. BODACT_SAMPLED = $10;
  2027. BODACT_CONTINUOUS = $20;
  2028. BODACT_DISABLED = $30;
  2029. // Preserve EEPROM Through Chip Erase
  2030. EESAVEbm = $08;
  2031. // BODLEVEL
  2032. BODLEVELmask = $07;
  2033. BODLEVEL1V6 = $07;
  2034. BODLEVEL1V8 = $06;
  2035. BODLEVEL2V0 = $05;
  2036. BODLEVEL2V2 = $04;
  2037. BODLEVEL2V4 = $03;
  2038. BODLEVEL2V6 = $02;
  2039. BODLEVEL2V8 = $01;
  2040. BODLEVEL3V0 = $00;
  2041. end;
  2042. TNVM_LOCKBITS = object //Lock Bits
  2043. LOCKBITS: byte; //Lock Bits
  2044. const
  2045. // FUSE_BLBB
  2046. BLBBmask = $C0;
  2047. BLBB_RWLOCK = $00;
  2048. BLBB_RLOCK = $40;
  2049. BLBB_WLOCK = $80;
  2050. BLBB_NOLOCK = $C0;
  2051. // FUSE_BLBA
  2052. BLBAmask = $30;
  2053. BLBA_RWLOCK = $00;
  2054. BLBA_RLOCK = $10;
  2055. BLBA_WLOCK = $20;
  2056. BLBA_NOLOCK = $30;
  2057. // FUSE_BLBAT
  2058. BLBATmask = $0C;
  2059. BLBAT_RWLOCK = $00;
  2060. BLBAT_RLOCK = $04;
  2061. BLBAT_WLOCK = $08;
  2062. BLBAT_NOLOCK = $0C;
  2063. // FUSE_LB
  2064. LBmask = $03;
  2065. LB_RWLOCK = $00;
  2066. LB_WLOCK = $02;
  2067. LB_NOLOCK = $03;
  2068. end;
  2069. TNVM_PROD_SIGNATURES = object //Production Signatures
  2070. RCOSC2M: byte; //RCOSC 2 MHz Calibration Value B
  2071. RCOSC2MA: byte; //RCOSC 2 MHz Calibration Value A
  2072. RCOSC32K: byte; //RCOSC 32.768 kHz Calibration Value
  2073. RCOSC32M: byte; //RCOSC 32 MHz Calibration Value B
  2074. RCOSC32MA: byte; //RCOSC 32 MHz Calibration Value A
  2075. Reserved5: byte;
  2076. Reserved6: byte;
  2077. Reserved7: byte;
  2078. LOTNUM0: byte; //Lot Number Byte 0, ASCII
  2079. LOTNUM1: byte; //Lot Number Byte 1, ASCII
  2080. LOTNUM2: byte; //Lot Number Byte 2, ASCII
  2081. LOTNUM3: byte; //Lot Number Byte 3, ASCII
  2082. LOTNUM4: byte; //Lot Number Byte 4, ASCII
  2083. LOTNUM5: byte; //Lot Number Byte 5, ASCII
  2084. Reserved14: byte;
  2085. Reserved15: byte;
  2086. WAFNUM: byte; //Wafer Number
  2087. Reserved17: byte;
  2088. COORDX0: byte; //Wafer Coordinate X Byte 0
  2089. COORDX1: byte; //Wafer Coordinate X Byte 1
  2090. COORDY0: byte; //Wafer Coordinate Y Byte 0
  2091. COORDY1: byte; //Wafer Coordinate Y Byte 1
  2092. Reserved22: byte;
  2093. Reserved23: byte;
  2094. Reserved24: byte;
  2095. Reserved25: byte;
  2096. USBCAL0: byte; //USB Calibration Byte 0
  2097. USBCAL1: byte; //USB Calibration Byte 1
  2098. USBRCOSC: byte; //USB RCOSC Calibration Value B
  2099. USBRCOSCA: byte; //USB RCOSC Calibration Value A
  2100. Reserved30: byte;
  2101. Reserved31: byte;
  2102. ADCACAL0: byte; //ADCA Calibration Byte 0
  2103. ADCACAL1: byte; //ADCA Calibration Byte 1
  2104. Reserved34: byte;
  2105. Reserved35: byte;
  2106. Reserved36: byte;
  2107. Reserved37: byte;
  2108. Reserved38: byte;
  2109. Reserved39: byte;
  2110. Reserved40: byte;
  2111. Reserved41: byte;
  2112. Reserved42: byte;
  2113. Reserved43: byte;
  2114. Reserved44: byte;
  2115. Reserved45: byte;
  2116. TEMPSENSE0: byte; //Temperature Sensor Calibration Byte 0
  2117. TEMPSENSE1: byte; //Temperature Sensor Calibration Byte 1
  2118. end;
  2119. const
  2120. Pin0idx = 0; Pin0bm = 1;
  2121. Pin1idx = 1; Pin1bm = 2;
  2122. Pin2idx = 2; Pin2bm = 4;
  2123. Pin3idx = 3; Pin3bm = 8;
  2124. Pin4idx = 4; Pin4bm = 16;
  2125. Pin5idx = 5; Pin5bm = 32;
  2126. Pin6idx = 6; Pin6bm = 64;
  2127. Pin7idx = 7; Pin7bm = 128;
  2128. var
  2129. GPIO: TGPIO absolute $0000;
  2130. VPORT0: TVPORT absolute $0010;
  2131. VPORT1: TVPORT absolute $0014;
  2132. VPORT2: TVPORT absolute $0018;
  2133. VPORT3: TVPORT absolute $001C;
  2134. OCD: TOCD absolute $002E;
  2135. CPU: TCPU absolute $0030;
  2136. CLK: TCLK absolute $0040;
  2137. SLEEP: TSLEEP absolute $0048;
  2138. OSC: TOSC absolute $0050;
  2139. DFLLRC32M: TDFLL absolute $0060;
  2140. DFLLRC2M: TDFLL absolute $0068;
  2141. PR: TPR absolute $0070;
  2142. RST: TRST absolute $0078;
  2143. WDT: TWDT absolute $0080;
  2144. MCU: TMCU absolute $0090;
  2145. PMIC: TPMIC absolute $00A0;
  2146. PORTCFG: TPORTCFG absolute $00B0;
  2147. CRC: TCRC absolute $00D0;
  2148. EVSYS: TEVSYS absolute $0180;
  2149. NVM: TNVM absolute $01C0;
  2150. ADCA: TADC absolute $0200;
  2151. ACA: TAC absolute $0380;
  2152. RTC: TRTC absolute $0400;
  2153. TWIC: TTWI absolute $0480;
  2154. TWIE: TTWI absolute $04A0;
  2155. PORTA: TPORT absolute $0600;
  2156. PORTB: TPORT absolute $0620;
  2157. PORTC: TPORT absolute $0640;
  2158. PORTD: TPORT absolute $0660;
  2159. PORTE: TPORT absolute $0680;
  2160. PORTF: TPORT absolute $06A0;
  2161. PORTR: TPORT absolute $07E0;
  2162. TCC0: TTC0 absolute $0800;
  2163. TCC2: TTC2 absolute $0800;
  2164. TCC1: TTC1 absolute $0840;
  2165. AWEXC: TAWEX absolute $0880;
  2166. HIRESC: THIRES absolute $0890;
  2167. USARTC0: TUSART absolute $08A0;
  2168. SPIC: TSPI absolute $08C0;
  2169. IRCOM: TIRCOM absolute $08F8;
  2170. TCD0: TTC0 absolute $0900;
  2171. TCD2: TTC2 absolute $0900;
  2172. USARTD0: TUSART absolute $09A0;
  2173. SPID: TSPI absolute $09C0;
  2174. TCE0: TTC0 absolute $0A00;
  2175. TCE2: TTC2 absolute $0A00;
  2176. USARTE0: TUSART absolute $0AA0;
  2177. TCF0: TTC0 absolute $0B00;
  2178. TCF2: TTC2 absolute $0B00;
  2179. USARTF0: TUSART absolute $0BA0;
  2180. implementation
  2181. {$i avrcommon.inc}
  2182. procedure OSC_OSCF_ISR; external name 'OSC_OSCF_ISR'; // Interrupt 1 Oscillator Failure Interrupt (NMI)
  2183. procedure PORTC_INT0_ISR; external name 'PORTC_INT0_ISR'; // Interrupt 2 External Interrupt 0
  2184. procedure PORTC_INT1_ISR; external name 'PORTC_INT1_ISR'; // Interrupt 3 External Interrupt 1
  2185. procedure PORTR_INT0_ISR; external name 'PORTR_INT0_ISR'; // Interrupt 4 External Interrupt 0
  2186. procedure PORTR_INT1_ISR; external name 'PORTR_INT1_ISR'; // Interrupt 5 External Interrupt 1
  2187. procedure RTC_OVF_ISR; external name 'RTC_OVF_ISR'; // Interrupt 10 Overflow Interrupt
  2188. procedure RTC_COMP_ISR; external name 'RTC_COMP_ISR'; // Interrupt 11 Compare Interrupt
  2189. procedure TWIC_TWIS_ISR; external name 'TWIC_TWIS_ISR'; // Interrupt 12 TWI Slave Interrupt
  2190. procedure TWIC_TWIM_ISR; external name 'TWIC_TWIM_ISR'; // Interrupt 13 TWI Master Interrupt
  2191. procedure TCC2_LUNF_ISR; external name 'TCC2_LUNF_ISR'; // Interrupt 14 Low Byte Underflow Interrupt
  2192. procedure TCC2_HUNF_ISR; external name 'TCC2_HUNF_ISR'; // Interrupt 15 High Byte Underflow Interrupt
  2193. procedure TCC2_LCMPA_ISR; external name 'TCC2_LCMPA_ISR'; // Interrupt 16 Low Byte Compare A Interrupt
  2194. procedure TCC2_LCMPB_ISR; external name 'TCC2_LCMPB_ISR'; // Interrupt 17 Low Byte Compare B Interrupt
  2195. procedure TCC2_LCMPC_ISR; external name 'TCC2_LCMPC_ISR'; // Interrupt 18 Low Byte Compare C Interrupt
  2196. procedure TCC2_LCMPD_ISR; external name 'TCC2_LCMPD_ISR'; // Interrupt 19 Low Byte Compare D Interrupt
  2197. procedure TCC1_OVF_ISR; external name 'TCC1_OVF_ISR'; // Interrupt 20 Overflow Interrupt
  2198. procedure TCC1_ERR_ISR; external name 'TCC1_ERR_ISR'; // Interrupt 21 Error Interrupt
  2199. procedure TCC1_CCA_ISR; external name 'TCC1_CCA_ISR'; // Interrupt 22 Compare or Capture A Interrupt
  2200. procedure TCC1_CCB_ISR; external name 'TCC1_CCB_ISR'; // Interrupt 23 Compare or Capture B Interrupt
  2201. procedure SPIC_INT_ISR; external name 'SPIC_INT_ISR'; // Interrupt 24 SPI Interrupt
  2202. procedure USARTC0_RXC_ISR; external name 'USARTC0_RXC_ISR'; // Interrupt 25 Reception Complete Interrupt
  2203. procedure USARTC0_DRE_ISR; external name 'USARTC0_DRE_ISR'; // Interrupt 26 Data Register Empty Interrupt
  2204. procedure USARTC0_TXC_ISR; external name 'USARTC0_TXC_ISR'; // Interrupt 27 Transmission Complete Interrupt
  2205. procedure NVM_EE_ISR; external name 'NVM_EE_ISR'; // Interrupt 32 EE Interrupt
  2206. procedure NVM_SPM_ISR; external name 'NVM_SPM_ISR'; // Interrupt 33 SPM Interrupt
  2207. procedure PORTB_INT0_ISR; external name 'PORTB_INT0_ISR'; // Interrupt 34 External Interrupt 0
  2208. procedure PORTB_INT1_ISR; external name 'PORTB_INT1_ISR'; // Interrupt 35 External Interrupt 1
  2209. procedure PORTE_INT0_ISR; external name 'PORTE_INT0_ISR'; // Interrupt 43 External Interrupt 0
  2210. procedure PORTE_INT1_ISR; external name 'PORTE_INT1_ISR'; // Interrupt 44 External Interrupt 1
  2211. procedure TWIE_TWIS_ISR; external name 'TWIE_TWIS_ISR'; // Interrupt 45 TWI Slave Interrupt
  2212. procedure TWIE_TWIM_ISR; external name 'TWIE_TWIM_ISR'; // Interrupt 46 TWI Master Interrupt
  2213. procedure TCE2_LUNF_ISR; external name 'TCE2_LUNF_ISR'; // Interrupt 47 Low Byte Underflow Interrupt
  2214. procedure TCE2_HUNF_ISR; external name 'TCE2_HUNF_ISR'; // Interrupt 48 High Byte Underflow Interrupt
  2215. procedure TCE2_LCMPA_ISR; external name 'TCE2_LCMPA_ISR'; // Interrupt 49 Low Byte Compare A Interrupt
  2216. procedure TCE2_LCMPB_ISR; external name 'TCE2_LCMPB_ISR'; // Interrupt 50 Low Byte Compare B Interrupt
  2217. procedure TCE2_LCMPC_ISR; external name 'TCE2_LCMPC_ISR'; // Interrupt 51 Low Byte Compare C Interrupt
  2218. procedure TCE2_LCMPD_ISR; external name 'TCE2_LCMPD_ISR'; // Interrupt 52 Low Byte Compare D Interrupt
  2219. procedure USARTE0_RXC_ISR; external name 'USARTE0_RXC_ISR'; // Interrupt 58 Reception Complete Interrupt
  2220. procedure USARTE0_DRE_ISR; external name 'USARTE0_DRE_ISR'; // Interrupt 59 Data Register Empty Interrupt
  2221. procedure USARTE0_TXC_ISR; external name 'USARTE0_TXC_ISR'; // Interrupt 60 Transmission Complete Interrupt
  2222. procedure PORTD_INT0_ISR; external name 'PORTD_INT0_ISR'; // Interrupt 64 External Interrupt 0
  2223. procedure PORTD_INT1_ISR; external name 'PORTD_INT1_ISR'; // Interrupt 65 External Interrupt 1
  2224. procedure PORTA_INT0_ISR; external name 'PORTA_INT0_ISR'; // Interrupt 66 External Interrupt 0
  2225. procedure PORTA_INT1_ISR; external name 'PORTA_INT1_ISR'; // Interrupt 67 External Interrupt 1
  2226. procedure ACA_AC0_ISR; external name 'ACA_AC0_ISR'; // Interrupt 68 AC0 Interrupt
  2227. procedure ACA_AC1_ISR; external name 'ACA_AC1_ISR'; // Interrupt 69 AC1 Interrupt
  2228. procedure ACA_ACW_ISR; external name 'ACA_ACW_ISR'; // Interrupt 70 ACW Window Mode Interrupt
  2229. procedure ADCA_CH0_ISR; external name 'ADCA_CH0_ISR'; // Interrupt 71 Interrupt 0
  2230. procedure TCD2_LUNF_ISR; external name 'TCD2_LUNF_ISR'; // Interrupt 77 Low Byte Underflow Interrupt
  2231. procedure TCD2_HUNF_ISR; external name 'TCD2_HUNF_ISR'; // Interrupt 78 High Byte Underflow Interrupt
  2232. procedure TCD2_LCMPA_ISR; external name 'TCD2_LCMPA_ISR'; // Interrupt 79 Low Byte Compare A Interrupt
  2233. procedure TCD2_LCMPB_ISR; external name 'TCD2_LCMPB_ISR'; // Interrupt 80 Low Byte Compare B Interrupt
  2234. procedure TCD2_LCMPC_ISR; external name 'TCD2_LCMPC_ISR'; // Interrupt 81 Low Byte Compare C Interrupt
  2235. procedure TCD2_LCMPD_ISR; external name 'TCD2_LCMPD_ISR'; // Interrupt 82 Low Byte Compare D Interrupt
  2236. procedure SPID_INT_ISR; external name 'SPID_INT_ISR'; // Interrupt 87 SPI Interrupt
  2237. procedure USARTD0_RXC_ISR; external name 'USARTD0_RXC_ISR'; // Interrupt 88 Reception Complete Interrupt
  2238. procedure USARTD0_DRE_ISR; external name 'USARTD0_DRE_ISR'; // Interrupt 89 Data Register Empty Interrupt
  2239. procedure USARTD0_TXC_ISR; external name 'USARTD0_TXC_ISR'; // Interrupt 90 Transmission Complete Interrupt
  2240. procedure PORTF_INT0_ISR; external name 'PORTF_INT0_ISR'; // Interrupt 104 External Interrupt 0
  2241. procedure PORTF_INT1_ISR; external name 'PORTF_INT1_ISR'; // Interrupt 105 External Interrupt 1
  2242. procedure TCF2_LUNF_ISR; external name 'TCF2_LUNF_ISR'; // Interrupt 108 Low Byte Underflow Interrupt
  2243. procedure TCF2_HUNF_ISR; external name 'TCF2_HUNF_ISR'; // Interrupt 109 High Byte Underflow Interrupt
  2244. procedure TCF2_LCMPA_ISR; external name 'TCF2_LCMPA_ISR'; // Interrupt 110 Low Byte Compare A Interrupt
  2245. procedure TCF2_LCMPB_ISR; external name 'TCF2_LCMPB_ISR'; // Interrupt 111 Low Byte Compare B Interrupt
  2246. procedure TCF2_LCMPC_ISR; external name 'TCF2_LCMPC_ISR'; // Interrupt 112 Low Byte Compare C Interrupt
  2247. procedure TCF2_LCMPD_ISR; external name 'TCF2_LCMPD_ISR'; // Interrupt 113 Low Byte Compare D Interrupt
  2248. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  2249. asm
  2250. jmp __dtors_end
  2251. jmp OSC_OSCF_ISR
  2252. jmp PORTC_INT0_ISR
  2253. jmp PORTC_INT1_ISR
  2254. jmp PORTR_INT0_ISR
  2255. jmp PORTR_INT1_ISR
  2256. jmp RTC_OVF_ISR
  2257. jmp RTC_COMP_ISR
  2258. jmp TWIC_TWIS_ISR
  2259. jmp TWIC_TWIM_ISR
  2260. jmp TCC2_LUNF_ISR
  2261. jmp TCC2_HUNF_ISR
  2262. jmp TCC2_LCMPA_ISR
  2263. jmp TCC2_LCMPB_ISR
  2264. jmp TCC2_LCMPC_ISR
  2265. jmp TCC2_LCMPD_ISR
  2266. jmp TCC1_OVF_ISR
  2267. jmp TCC1_ERR_ISR
  2268. jmp TCC1_CCA_ISR
  2269. jmp TCC1_CCB_ISR
  2270. jmp SPIC_INT_ISR
  2271. jmp USARTC0_RXC_ISR
  2272. jmp USARTC0_DRE_ISR
  2273. jmp USARTC0_TXC_ISR
  2274. jmp NVM_EE_ISR
  2275. jmp NVM_SPM_ISR
  2276. jmp PORTB_INT0_ISR
  2277. jmp PORTB_INT1_ISR
  2278. jmp PORTE_INT0_ISR
  2279. jmp PORTE_INT1_ISR
  2280. jmp TWIE_TWIS_ISR
  2281. jmp TWIE_TWIM_ISR
  2282. jmp TCE2_LUNF_ISR
  2283. jmp TCE2_HUNF_ISR
  2284. jmp TCE2_LCMPA_ISR
  2285. jmp TCE2_LCMPB_ISR
  2286. jmp TCE2_LCMPC_ISR
  2287. jmp TCE2_LCMPD_ISR
  2288. jmp USARTE0_RXC_ISR
  2289. jmp USARTE0_DRE_ISR
  2290. jmp USARTE0_TXC_ISR
  2291. jmp PORTD_INT0_ISR
  2292. jmp PORTD_INT1_ISR
  2293. jmp PORTA_INT0_ISR
  2294. jmp PORTA_INT1_ISR
  2295. jmp ACA_AC0_ISR
  2296. jmp ACA_AC1_ISR
  2297. jmp ACA_ACW_ISR
  2298. jmp ADCA_CH0_ISR
  2299. jmp TCD2_LUNF_ISR
  2300. jmp TCD2_HUNF_ISR
  2301. jmp TCD2_LCMPA_ISR
  2302. jmp TCD2_LCMPB_ISR
  2303. jmp TCD2_LCMPC_ISR
  2304. jmp TCD2_LCMPD_ISR
  2305. jmp SPID_INT_ISR
  2306. jmp USARTD0_RXC_ISR
  2307. jmp USARTD0_DRE_ISR
  2308. jmp USARTD0_TXC_ISR
  2309. jmp PORTF_INT0_ISR
  2310. jmp PORTF_INT1_ISR
  2311. jmp TCF2_LUNF_ISR
  2312. jmp TCF2_HUNF_ISR
  2313. jmp TCF2_LCMPA_ISR
  2314. jmp TCF2_LCMPB_ISR
  2315. jmp TCF2_LCMPC_ISR
  2316. jmp TCF2_LCMPD_ISR
  2317. .weak OSC_OSCF_ISR
  2318. .weak PORTC_INT0_ISR
  2319. .weak PORTC_INT1_ISR
  2320. .weak PORTR_INT0_ISR
  2321. .weak PORTR_INT1_ISR
  2322. .weak RTC_OVF_ISR
  2323. .weak RTC_COMP_ISR
  2324. .weak TWIC_TWIS_ISR
  2325. .weak TWIC_TWIM_ISR
  2326. .weak TCC2_LUNF_ISR
  2327. .weak TCC2_HUNF_ISR
  2328. .weak TCC2_LCMPA_ISR
  2329. .weak TCC2_LCMPB_ISR
  2330. .weak TCC2_LCMPC_ISR
  2331. .weak TCC2_LCMPD_ISR
  2332. .weak TCC1_OVF_ISR
  2333. .weak TCC1_ERR_ISR
  2334. .weak TCC1_CCA_ISR
  2335. .weak TCC1_CCB_ISR
  2336. .weak SPIC_INT_ISR
  2337. .weak USARTC0_RXC_ISR
  2338. .weak USARTC0_DRE_ISR
  2339. .weak USARTC0_TXC_ISR
  2340. .weak NVM_EE_ISR
  2341. .weak NVM_SPM_ISR
  2342. .weak PORTB_INT0_ISR
  2343. .weak PORTB_INT1_ISR
  2344. .weak PORTE_INT0_ISR
  2345. .weak PORTE_INT1_ISR
  2346. .weak TWIE_TWIS_ISR
  2347. .weak TWIE_TWIM_ISR
  2348. .weak TCE2_LUNF_ISR
  2349. .weak TCE2_HUNF_ISR
  2350. .weak TCE2_LCMPA_ISR
  2351. .weak TCE2_LCMPB_ISR
  2352. .weak TCE2_LCMPC_ISR
  2353. .weak TCE2_LCMPD_ISR
  2354. .weak USARTE0_RXC_ISR
  2355. .weak USARTE0_DRE_ISR
  2356. .weak USARTE0_TXC_ISR
  2357. .weak PORTD_INT0_ISR
  2358. .weak PORTD_INT1_ISR
  2359. .weak PORTA_INT0_ISR
  2360. .weak PORTA_INT1_ISR
  2361. .weak ACA_AC0_ISR
  2362. .weak ACA_AC1_ISR
  2363. .weak ACA_ACW_ISR
  2364. .weak ADCA_CH0_ISR
  2365. .weak TCD2_LUNF_ISR
  2366. .weak TCD2_HUNF_ISR
  2367. .weak TCD2_LCMPA_ISR
  2368. .weak TCD2_LCMPB_ISR
  2369. .weak TCD2_LCMPC_ISR
  2370. .weak TCD2_LCMPD_ISR
  2371. .weak SPID_INT_ISR
  2372. .weak USARTD0_RXC_ISR
  2373. .weak USARTD0_DRE_ISR
  2374. .weak USARTD0_TXC_ISR
  2375. .weak PORTF_INT0_ISR
  2376. .weak PORTF_INT1_ISR
  2377. .weak TCF2_LUNF_ISR
  2378. .weak TCF2_HUNF_ISR
  2379. .weak TCF2_LCMPA_ISR
  2380. .weak TCF2_LCMPB_ISR
  2381. .weak TCF2_LCMPC_ISR
  2382. .weak TCF2_LCMPD_ISR
  2383. .set OSC_OSCF_ISR, Default_IRQ_handler
  2384. .set PORTC_INT0_ISR, Default_IRQ_handler
  2385. .set PORTC_INT1_ISR, Default_IRQ_handler
  2386. .set PORTR_INT0_ISR, Default_IRQ_handler
  2387. .set PORTR_INT1_ISR, Default_IRQ_handler
  2388. .set RTC_OVF_ISR, Default_IRQ_handler
  2389. .set RTC_COMP_ISR, Default_IRQ_handler
  2390. .set TWIC_TWIS_ISR, Default_IRQ_handler
  2391. .set TWIC_TWIM_ISR, Default_IRQ_handler
  2392. .set TCC2_LUNF_ISR, Default_IRQ_handler
  2393. .set TCC2_HUNF_ISR, Default_IRQ_handler
  2394. .set TCC2_LCMPA_ISR, Default_IRQ_handler
  2395. .set TCC2_LCMPB_ISR, Default_IRQ_handler
  2396. .set TCC2_LCMPC_ISR, Default_IRQ_handler
  2397. .set TCC2_LCMPD_ISR, Default_IRQ_handler
  2398. .set TCC1_OVF_ISR, Default_IRQ_handler
  2399. .set TCC1_ERR_ISR, Default_IRQ_handler
  2400. .set TCC1_CCA_ISR, Default_IRQ_handler
  2401. .set TCC1_CCB_ISR, Default_IRQ_handler
  2402. .set SPIC_INT_ISR, Default_IRQ_handler
  2403. .set USARTC0_RXC_ISR, Default_IRQ_handler
  2404. .set USARTC0_DRE_ISR, Default_IRQ_handler
  2405. .set USARTC0_TXC_ISR, Default_IRQ_handler
  2406. .set NVM_EE_ISR, Default_IRQ_handler
  2407. .set NVM_SPM_ISR, Default_IRQ_handler
  2408. .set PORTB_INT0_ISR, Default_IRQ_handler
  2409. .set PORTB_INT1_ISR, Default_IRQ_handler
  2410. .set PORTE_INT0_ISR, Default_IRQ_handler
  2411. .set PORTE_INT1_ISR, Default_IRQ_handler
  2412. .set TWIE_TWIS_ISR, Default_IRQ_handler
  2413. .set TWIE_TWIM_ISR, Default_IRQ_handler
  2414. .set TCE2_LUNF_ISR, Default_IRQ_handler
  2415. .set TCE2_HUNF_ISR, Default_IRQ_handler
  2416. .set TCE2_LCMPA_ISR, Default_IRQ_handler
  2417. .set TCE2_LCMPB_ISR, Default_IRQ_handler
  2418. .set TCE2_LCMPC_ISR, Default_IRQ_handler
  2419. .set TCE2_LCMPD_ISR, Default_IRQ_handler
  2420. .set USARTE0_RXC_ISR, Default_IRQ_handler
  2421. .set USARTE0_DRE_ISR, Default_IRQ_handler
  2422. .set USARTE0_TXC_ISR, Default_IRQ_handler
  2423. .set PORTD_INT0_ISR, Default_IRQ_handler
  2424. .set PORTD_INT1_ISR, Default_IRQ_handler
  2425. .set PORTA_INT0_ISR, Default_IRQ_handler
  2426. .set PORTA_INT1_ISR, Default_IRQ_handler
  2427. .set ACA_AC0_ISR, Default_IRQ_handler
  2428. .set ACA_AC1_ISR, Default_IRQ_handler
  2429. .set ACA_ACW_ISR, Default_IRQ_handler
  2430. .set ADCA_CH0_ISR, Default_IRQ_handler
  2431. .set TCD2_LUNF_ISR, Default_IRQ_handler
  2432. .set TCD2_HUNF_ISR, Default_IRQ_handler
  2433. .set TCD2_LCMPA_ISR, Default_IRQ_handler
  2434. .set TCD2_LCMPB_ISR, Default_IRQ_handler
  2435. .set TCD2_LCMPC_ISR, Default_IRQ_handler
  2436. .set TCD2_LCMPD_ISR, Default_IRQ_handler
  2437. .set SPID_INT_ISR, Default_IRQ_handler
  2438. .set USARTD0_RXC_ISR, Default_IRQ_handler
  2439. .set USARTD0_DRE_ISR, Default_IRQ_handler
  2440. .set USARTD0_TXC_ISR, Default_IRQ_handler
  2441. .set PORTF_INT0_ISR, Default_IRQ_handler
  2442. .set PORTF_INT1_ISR, Default_IRQ_handler
  2443. .set TCF2_LUNF_ISR, Default_IRQ_handler
  2444. .set TCF2_HUNF_ISR, Default_IRQ_handler
  2445. .set TCF2_LCMPA_ISR, Default_IRQ_handler
  2446. .set TCF2_LCMPB_ISR, Default_IRQ_handler
  2447. .set TCF2_LCMPC_ISR, Default_IRQ_handler
  2448. .set TCF2_LCMPD_ISR, Default_IRQ_handler
  2449. end;
  2450. end.