avr128da28.pp 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461
  1. unit AVR128DA28;
  2. interface
  3. type
  4. TAC = object //Analog Comparator
  5. CTRLA: byte; //Control A
  6. CTRLB: byte; //Control B
  7. MUXCTRL: byte; //Mux Control A
  8. Reserved3: byte;
  9. Reserved4: byte;
  10. DACREF: byte; //DAC Voltage Reference
  11. INTCTRL: byte; //Interrupt Control
  12. STATUS: byte; //Status
  13. const
  14. // Enable
  15. ENABLEbm = $01;
  16. // AC_HYSMODE
  17. HYSMODEmask = $06;
  18. HYSMODE_NONE = $00;
  19. HYSMODE_SMALL = $02;
  20. HYSMODE_MEDIUM = $04;
  21. HYSMODE_LARGE = $06;
  22. // AC_POWER
  23. POWERmask = $18;
  24. POWER_PROFILE0 = $00;
  25. POWER_PROFILE1 = $08;
  26. POWER_PROFILE2 = $10;
  27. // Output Pad Enable
  28. OUTENbm = $40;
  29. // Run in Standby Mode
  30. RUNSTDBYbm = $80;
  31. // AC_WINSEL
  32. WINSELmask = $03;
  33. WINSEL_DISABLED = $00;
  34. WINSEL_UPSEL1 = $01;
  35. WINSEL_UPSEL2 = $02;
  36. // AC_MUXNEG
  37. MUXNEGmask = $07;
  38. MUXNEG_AINN0 = $00;
  39. MUXNEG_AINN1 = $01;
  40. MUXNEG_AINN2 = $02;
  41. MUXNEG_DACREF = $03;
  42. // AC_MUXPOS
  43. MUXPOSmask = $38;
  44. MUXPOS_AINP0 = $00;
  45. MUXPOS_AINP1 = $08;
  46. MUXPOS_AINP2 = $10;
  47. MUXPOS_AINP3 = $18;
  48. // AC_INITVAL
  49. INITVALmask = $40;
  50. INITVAL_LOW = $00;
  51. INITVAL_HIGH = $40;
  52. // Invert AC Output
  53. INVERTbm = $80;
  54. // Analog Comparator Interrupt Flag
  55. CMPIFbm = $01;
  56. // Analog Comparator State
  57. CMPSTATEbm = $10;
  58. // AC_WINSTATE
  59. WINSTATEmask = $C0;
  60. WINSTATE_ABOVE = $00;
  61. WINSTATE_INSIDE = $40;
  62. WINSTATE_BELOW = $80;
  63. end;
  64. TADC = object //Analog to Digital Converter
  65. CTRLA: byte; //Control A
  66. CTRLB: byte; //Control B
  67. CTRLC: byte; //Control C
  68. CTRLD: byte; //Control D
  69. CTRLE: byte; //Control E
  70. SAMPCTRL: byte; //Sample Control
  71. Reserved6: byte;
  72. Reserved7: byte;
  73. MUXPOS: byte; //Positive mux input
  74. MUXNEG: byte; //Negative mux input
  75. COMMAND: byte; //Command
  76. EVCTRL: byte; //Event Control
  77. INTCTRL: byte; //Interrupt Control
  78. INTFLAGS: byte; //Interrupt Flags
  79. DBGCTRL: byte; //Debug Control
  80. TEMP: byte; //Temporary Data
  81. RES: word; //ADC Accumulator Result
  82. WINLT: word; //Window comparator low threshold
  83. WINHT: word; //Window comparator high threshold
  84. const
  85. // ADC Enable
  86. ENABLEbm = $01;
  87. // Free running mode
  88. FREERUNbm = $02;
  89. // ADC_RESSEL
  90. RESSELmask = $0C;
  91. RESSEL_12BIT = $00;
  92. RESSEL_10BIT = $04;
  93. // Left adjust result
  94. LEFTADJbm = $10;
  95. // ADC_CONVMODE
  96. CONVMODEmask = $20;
  97. CONVMODE_SINGLEENDED = $00;
  98. CONVMODE_DIFF = $20;
  99. // Run standby mode
  100. RUNSTBYbm = $80;
  101. // ADC_SAMPNUM
  102. SAMPNUMmask = $07;
  103. SAMPNUM_NONE = $00;
  104. SAMPNUM_ACC2 = $01;
  105. SAMPNUM_ACC4 = $02;
  106. SAMPNUM_ACC8 = $03;
  107. SAMPNUM_ACC16 = $04;
  108. SAMPNUM_ACC32 = $05;
  109. SAMPNUM_ACC64 = $06;
  110. SAMPNUM_ACC128 = $07;
  111. // ADC_PRESC
  112. PRESCmask = $0F;
  113. PRESC_DIV2 = $00;
  114. PRESC_DIV4 = $01;
  115. PRESC_DIV8 = $02;
  116. PRESC_DIV12 = $03;
  117. PRESC_DIV16 = $04;
  118. PRESC_DIV20 = $05;
  119. PRESC_DIV24 = $06;
  120. PRESC_DIV28 = $07;
  121. PRESC_DIV32 = $08;
  122. PRESC_DIV48 = $09;
  123. PRESC_DIV64 = $0A;
  124. PRESC_DIV96 = $0B;
  125. PRESC_DIV128 = $0C;
  126. PRESC_DIV256 = $0D;
  127. // ADC_SAMPDLY
  128. SAMPDLYmask = $0F;
  129. SAMPDLY_DLY0 = $00;
  130. SAMPDLY_DLY1 = $01;
  131. SAMPDLY_DLY2 = $02;
  132. SAMPDLY_DLY3 = $03;
  133. SAMPDLY_DLY4 = $04;
  134. SAMPDLY_DLY5 = $05;
  135. SAMPDLY_DLY6 = $06;
  136. SAMPDLY_DLY7 = $07;
  137. SAMPDLY_DLY8 = $08;
  138. SAMPDLY_DLY9 = $09;
  139. SAMPDLY_DLY10 = $0A;
  140. SAMPDLY_DLY11 = $0B;
  141. SAMPDLY_DLY12 = $0C;
  142. SAMPDLY_DLY13 = $0D;
  143. SAMPDLY_DLY14 = $0E;
  144. SAMPDLY_DLY15 = $0F;
  145. // ADC_INITDLY
  146. INITDLYmask = $E0;
  147. INITDLY_DLY0 = $00;
  148. INITDLY_DLY16 = $20;
  149. INITDLY_DLY32 = $40;
  150. INITDLY_DLY64 = $60;
  151. INITDLY_DLY128 = $80;
  152. INITDLY_DLY256 = $A0;
  153. // ADC_WINCM
  154. WINCMmask = $07;
  155. WINCM_NONE = $00;
  156. WINCM_BELOW = $01;
  157. WINCM_ABOVE = $02;
  158. WINCM_INSIDE = $03;
  159. WINCM_OUTSIDE = $04;
  160. // ADC_MUXPOS
  161. MUXPOSmask = $7F;
  162. MUXPOS_AIN0 = $00;
  163. MUXPOS_AIN1 = $01;
  164. MUXPOS_AIN2 = $02;
  165. MUXPOS_AIN3 = $03;
  166. MUXPOS_AIN4 = $04;
  167. MUXPOS_AIN5 = $05;
  168. MUXPOS_AIN6 = $06;
  169. MUXPOS_AIN7 = $07;
  170. MUXPOS_AIN16 = $10;
  171. MUXPOS_AIN17 = $11;
  172. MUXPOS_GND = $40;
  173. MUXPOS_TEMPSENSE = $42;
  174. MUXPOS_DAC0 = $48;
  175. MUXPOS_DACREF0 = $49;
  176. MUXPOS_DACREF1 = $4A;
  177. MUXPOS_DACREF2 = $4B;
  178. // ADC_MUXNEG
  179. MUXNEGmask = $7F;
  180. MUXNEG_AIN0 = $00;
  181. MUXNEG_AIN1 = $01;
  182. MUXNEG_AIN2 = $02;
  183. MUXNEG_AIN3 = $03;
  184. MUXNEG_AIN4 = $04;
  185. MUXNEG_AIN5 = $05;
  186. MUXNEG_AIN6 = $06;
  187. MUXNEG_AIN7 = $07;
  188. MUXNEG_GND = $40;
  189. MUXNEG_DAC0 = $48;
  190. // Start Conversion
  191. STCONVbm = $01;
  192. // Stop Conversion
  193. SPCONVbm = $02;
  194. // Start Event Input Enable
  195. STARTEIbm = $01;
  196. // Result Ready Interrupt Enable
  197. RESRDYbm = $01;
  198. // Window Comparator Interrupt Enable
  199. WCMPbm = $02;
  200. // Debug run
  201. DBGRUNbm = $01;
  202. end;
  203. TBOD = object //Bod interface
  204. CTRLA: byte; //Control A
  205. CTRLB: byte; //Control B
  206. Reserved2: byte;
  207. Reserved3: byte;
  208. Reserved4: byte;
  209. Reserved5: byte;
  210. Reserved6: byte;
  211. Reserved7: byte;
  212. VLMCTRLA: byte; //Voltage level monitor Control
  213. INTCTRL: byte; //Voltage level monitor interrupt Control
  214. INTFLAGS: byte; //Voltage level monitor interrupt Flags
  215. STATUS: byte; //Voltage level monitor status
  216. const
  217. // BOD_SLEEP
  218. SLEEPmask = $03;
  219. SLEEP_DIS = $00;
  220. SLEEP_ENABLED = $01;
  221. SLEEP_SAMPLED = $02;
  222. // BOD_ACTIVE
  223. ACTIVEmask = $0C;
  224. ACTIVE_DIS = $00;
  225. ACTIVE_ENABLED = $04;
  226. ACTIVE_SAMPLED = $08;
  227. ACTIVE_ENWAKE = $0C;
  228. // BOD_SAMPFREQ
  229. SAMPFREQmask = $10;
  230. SAMPFREQ_128HZ = $00;
  231. SAMPFREQ_32HZ = $10;
  232. // BOD_LVL
  233. LVLmask = $07;
  234. LVL_BODLEVEL0 = $00;
  235. LVL_BODLEVEL1 = $01;
  236. LVL_BODLEVEL2 = $02;
  237. LVL_BODLEVEL3 = $03;
  238. // BOD_VLMLVL
  239. VLMLVLmask = $03;
  240. VLMLVL_OFF = $00;
  241. VLMLVL_5ABOVE = $01;
  242. VLMLVL_15ABOVE = $02;
  243. VLMLVL_25ABOVE = $03;
  244. // voltage level monitor interrrupt enable
  245. VLMIEbm = $01;
  246. // BOD_VLMCFG
  247. VLMCFGmask = $06;
  248. VLMCFG_FALLING = $00;
  249. VLMCFG_RISING = $02;
  250. VLMCFG_BOTH = $04;
  251. // Voltage level monitor interrupt flag
  252. VLMIFbm = $01;
  253. // BOD_VLMS
  254. VLMSmask = $01;
  255. VLMS_ABOVE = $00;
  256. VLMS_BELOW = $01;
  257. end;
  258. TCCL = object //Configurable Custom Logic
  259. CTRLA: byte; //Control Register A
  260. SEQCTRL0: byte; //Sequential Control 0
  261. SEQCTRL1: byte; //Sequential Control 1
  262. Reserved3: byte;
  263. Reserved4: byte;
  264. INTCTRL0: byte; //Interrupt Control 0
  265. Reserved6: byte;
  266. INTFLAGS: byte; //Interrupt Flags
  267. LUT0CTRLA: byte; //LUT 0 Control A
  268. LUT0CTRLB: byte; //LUT 0 Control B
  269. LUT0CTRLC: byte; //LUT 0 Control C
  270. TRUTH0: byte; //Truth 0
  271. LUT1CTRLA: byte; //LUT 1 Control A
  272. LUT1CTRLB: byte; //LUT 1 Control B
  273. LUT1CTRLC: byte; //LUT 1 Control C
  274. TRUTH1: byte; //Truth 1
  275. LUT2CTRLA: byte; //LUT 2 Control A
  276. LUT2CTRLB: byte; //LUT 2 Control B
  277. LUT2CTRLC: byte; //LUT 2 Control C
  278. TRUTH2: byte; //Truth 2
  279. LUT3CTRLA: byte; //LUT 3 Control A
  280. LUT3CTRLB: byte; //LUT 3 Control B
  281. LUT3CTRLC: byte; //LUT 3 Control C
  282. TRUTH3: byte; //Truth 3
  283. const
  284. // Enable
  285. ENABLEbm = $01;
  286. // Run in Standby
  287. RUNSTDBYbm = $40;
  288. // CCL_SEQSEL
  289. SEQSELmask = $0F;
  290. SEQSEL_DISABLE = $00;
  291. SEQSEL_DFF = $01;
  292. SEQSEL_JK = $02;
  293. SEQSEL_LATCH = $03;
  294. SEQSEL_RS = $04;
  295. // CCL_INTMODE0
  296. INTMODE0mask = $03;
  297. INTMODE0_INTDISABLE = $00;
  298. INTMODE0_RISING = $01;
  299. INTMODE0_FALLING = $02;
  300. INTMODE0_BOTH = $03;
  301. // CCL_INTMODE1
  302. INTMODE1mask = $0C;
  303. INTMODE1_INTDISABLE = $00;
  304. INTMODE1_RISING = $04;
  305. INTMODE1_FALLING = $08;
  306. INTMODE1_BOTH = $0C;
  307. // CCL_INTMODE2
  308. INTMODE2mask = $30;
  309. INTMODE2_INTDISABLE = $00;
  310. INTMODE2_RISING = $10;
  311. INTMODE2_FALLING = $20;
  312. INTMODE2_BOTH = $30;
  313. // CCL_INTMODE3
  314. INTMODE3mask = $C0;
  315. INTMODE3_INTDISABLE = $00;
  316. INTMODE3_RISING = $40;
  317. INTMODE3_FALLING = $80;
  318. INTMODE3_BOTH = $C0;
  319. // Interrupt Flag
  320. INT0bm = $01;
  321. INT1bm = $02;
  322. INT2bm = $04;
  323. INT3bm = $08;
  324. // CCL_CLKSRC
  325. CLKSRCmask = $0E;
  326. CLKSRC_CLKPER = $00;
  327. CLKSRC_IN2 = $02;
  328. CLKSRC_OSCHF = $08;
  329. CLKSRC_OSC32K = $0A;
  330. CLKSRC_OSC1K = $0C;
  331. // CCL_FILTSEL
  332. FILTSELmask = $30;
  333. FILTSEL_DISABLE = $00;
  334. FILTSEL_SYNCH = $10;
  335. FILTSEL_FILTER = $20;
  336. // Output Enable
  337. OUTENbm = $40;
  338. // CCL_EDGEDET
  339. EDGEDETmask = $80;
  340. EDGEDET_DIS = $00;
  341. EDGEDET_EN = $80;
  342. // CCL_INSEL0
  343. INSEL0mask = $0F;
  344. INSEL0_MASK = $00;
  345. INSEL0_FEEDBACK = $01;
  346. INSEL0_LINK = $02;
  347. INSEL0_EVENTA = $03;
  348. INSEL0_EVENTB = $04;
  349. INSEL0_IN0 = $05;
  350. INSEL0_AC0 = $06;
  351. INSEL0_ZCD0 = $07;
  352. INSEL0_USART0 = $08;
  353. INSEL0_SPI0 = $09;
  354. INSEL0_TCA0 = $0A;
  355. INSEL0_TCB0 = $0C;
  356. INSEL0_TCD0 = $0D;
  357. // CCL_INSEL1
  358. INSEL1mask = $F0;
  359. INSEL1_MASK = $00;
  360. INSEL1_FEEDBACK = $10;
  361. INSEL1_LINK = $20;
  362. INSEL1_EVENTA = $30;
  363. INSEL1_EVENTB = $40;
  364. INSEL1_IN1 = $50;
  365. INSEL1_AC1 = $60;
  366. INSEL1_USART1 = $80;
  367. INSEL1_SPI0 = $90;
  368. INSEL1_TCA0 = $A0;
  369. INSEL1_TCB1 = $C0;
  370. INSEL1_TCD0 = $D0;
  371. // CCL_INSEL2
  372. INSEL2mask = $0F;
  373. INSEL2_MASK = $00;
  374. INSEL2_FEEDBACK = $01;
  375. INSEL2_LINK = $02;
  376. INSEL2_EVENTA = $03;
  377. INSEL2_EVENTB = $04;
  378. INSEL2_IN2 = $05;
  379. INSEL2_AC2 = $06;
  380. INSEL2_USART2 = $08;
  381. INSEL2_SPI0 = $09;
  382. INSEL2_TCA0 = $0A;
  383. INSEL2_TCB2 = $0C;
  384. INSEL2_TCD0 = $0D;
  385. end;
  386. TCLKCTRL = object //Clock controller
  387. MCLKCTRLA: byte; //MCLK Control A
  388. MCLKCTRLB: byte; //MCLK Control B
  389. MCLKLOCK: byte; //MCLK Lock
  390. MCLKSTATUS: byte; //MCLK Status
  391. Reserved4: byte;
  392. Reserved5: byte;
  393. Reserved6: byte;
  394. Reserved7: byte;
  395. OSCHFCTRLA: byte; //OSCHF Control A
  396. OSCHFTUNE: byte; //OSCHF Tune
  397. Reserved10: byte;
  398. Reserved11: byte;
  399. Reserved12: byte;
  400. Reserved13: byte;
  401. Reserved14: byte;
  402. Reserved15: byte;
  403. PLLCTRLA: byte; //PLL Control A
  404. Reserved17: byte;
  405. Reserved18: byte;
  406. Reserved19: byte;
  407. Reserved20: byte;
  408. Reserved21: byte;
  409. Reserved22: byte;
  410. Reserved23: byte;
  411. OSC32KCTRLA: byte; //OSC32K Control A
  412. Reserved25: byte;
  413. Reserved26: byte;
  414. Reserved27: byte;
  415. XOSC32KCTRLA: byte; //XOSC32K Control A
  416. const
  417. // CLKCTRL_CLKSEL
  418. CLKSELmask = $07;
  419. CLKSEL_OSCHF = $00;
  420. CLKSEL_OSC32K = $01;
  421. CLKSEL_XOSC32K = $02;
  422. CLKSEL_EXTCLK = $03;
  423. // System clock out
  424. CLKOUTbm = $80;
  425. // Prescaler enable
  426. PENbm = $01;
  427. // CLKCTRL_PDIV
  428. PDIVmask = $1E;
  429. PDIV_2X = $00;
  430. PDIV_4X = $02;
  431. PDIV_8X = $04;
  432. PDIV_16X = $06;
  433. PDIV_32X = $08;
  434. PDIV_64X = $0A;
  435. PDIV_6X = $10;
  436. PDIV_10X = $12;
  437. PDIV_12X = $14;
  438. PDIV_24X = $16;
  439. PDIV_48X = $18;
  440. // lock ebable
  441. LOCKENbm = $01;
  442. // System Oscillator changing
  443. SOSCbm = $01;
  444. // High frequency oscillator status
  445. OSCHFSbm = $02;
  446. // 32KHz oscillator status
  447. OSC32KSbm = $04;
  448. // 32.768 kHz Crystal Oscillator status
  449. XOSC32KSbm = $08;
  450. // External Clock status
  451. EXTSbm = $10;
  452. // PLL oscillator status
  453. PLLSbm = $20;
  454. // Autotune
  455. AUTOTUNEbm = $01;
  456. // CLKCTRL_FRQSEL
  457. FRQSELmask = $3C;
  458. FRQSEL_1M = $00;
  459. FRQSEL_2M = $04;
  460. FRQSEL_3M = $08;
  461. FRQSEL_4M = $0C;
  462. FRQSEL_8M = $14;
  463. FRQSEL_12M = $18;
  464. FRQSEL_16M = $1C;
  465. FRQSEL_20M = $20;
  466. FRQSEL_24M = $24;
  467. // Run standby
  468. RUNSTDBYbm = $80;
  469. // CLKCTRL_MULFAC
  470. MULFACmask = $03;
  471. MULFAC_DISABLE = $00;
  472. MULFAC_2x = $01;
  473. MULFAC_3x = $02;
  474. // Source
  475. SOURCEbm = $40;
  476. // Enable
  477. ENABLEbm = $01;
  478. // Low power mode
  479. LPMODEbm = $02;
  480. // Select
  481. SELbm = $04;
  482. // CLKCTRL_CSUT
  483. CSUTmask = $30;
  484. CSUT_1K = $00;
  485. CSUT_16K = $10;
  486. CSUT_32K = $20;
  487. CSUT_64K = $30;
  488. end;
  489. TCPU = object //CPU
  490. Reserved0: byte;
  491. Reserved1: byte;
  492. Reserved2: byte;
  493. Reserved3: byte;
  494. CCP: byte; //Configuration Change Protection
  495. Reserved5: byte;
  496. Reserved6: byte;
  497. Reserved7: byte;
  498. Reserved8: byte;
  499. Reserved9: byte;
  500. Reserved10: byte;
  501. RAMPZ: byte; //Extended Z-pointer Register
  502. Reserved12: byte;
  503. SP: word; //Stack Pointer
  504. SREG: byte; //Status Register
  505. const
  506. // CPU_CCP
  507. CCPmask = $FF;
  508. CCP_SPM = $9D;
  509. CCP_IOREG = $D8;
  510. // Extended Z-Pointer Address bits
  511. RAMPZbm = $01;
  512. // Carry Flag
  513. Cbm = $01;
  514. // Zero Flag
  515. Zbm = $02;
  516. // Negative Flag
  517. Nbm = $04;
  518. // Two's Complement Overflow Flag
  519. Vbm = $08;
  520. // N Exclusive Or V Flag
  521. Sbm = $10;
  522. // Half Carry Flag
  523. Hbm = $20;
  524. // Transfer Bit
  525. Tbm = $40;
  526. // Global Interrupt Enable Flag
  527. Ibm = $80;
  528. end;
  529. TCPUINT = object //Interrupt Controller
  530. CTRLA: byte; //Control A
  531. STATUS: byte; //Status
  532. LVL0PRI: byte; //Interrupt Level 0 Priority
  533. LVL1VEC: byte; //Interrupt Level 1 Priority Vector
  534. const
  535. // Round-robin Scheduling Enable
  536. LVL0RRbm = $01;
  537. // Compact Vector Table
  538. CVTbm = $20;
  539. // Interrupt Vector Select
  540. IVSELbm = $40;
  541. // Level 0 Interrupt Executing
  542. LVL0EXbm = $01;
  543. // Level 1 Interrupt Executing
  544. LVL1EXbm = $02;
  545. // Non-maskable Interrupt Executing
  546. NMIEXbm = $80;
  547. end;
  548. TCRCSCAN = object //CRCSCAN
  549. CTRLA: byte; //Control A
  550. CTRLB: byte; //Control B
  551. STATUS: byte; //Status
  552. const
  553. // Enable CRC scan
  554. ENABLEbm = $01;
  555. // Enable NMI Trigger
  556. NMIENbm = $02;
  557. // Reset CRC scan
  558. RESETbm = $80;
  559. // CRCSCAN_SRC
  560. SRCmask = $03;
  561. SRC_FLASH = $00;
  562. SRC_APPLICATION = $01;
  563. SRC_BOOT = $02;
  564. // CRC Busy
  565. BUSYbm = $01;
  566. // CRC Ok
  567. OKbm = $02;
  568. end;
  569. TDAC = object //Digital to Analog Converter
  570. CTRLA: byte; //Control Register A
  571. Reserved1: byte;
  572. DATA: word; //DATA Register
  573. const
  574. // DAC Enable
  575. ENABLEbm = $01;
  576. // Output Buffer Enable
  577. OUTENbm = $40;
  578. // Run in Standby Mode
  579. RUNSTDBYbm = $80;
  580. end;
  581. TEVSYS = object //Event System
  582. SWEVENTA: byte; //Software Event A
  583. Reserved1: byte;
  584. Reserved2: byte;
  585. Reserved3: byte;
  586. Reserved4: byte;
  587. Reserved5: byte;
  588. Reserved6: byte;
  589. Reserved7: byte;
  590. Reserved8: byte;
  591. Reserved9: byte;
  592. Reserved10: byte;
  593. Reserved11: byte;
  594. Reserved12: byte;
  595. Reserved13: byte;
  596. Reserved14: byte;
  597. Reserved15: byte;
  598. CHANNEL0: byte; //Multiplexer Channel 0
  599. CHANNEL1: byte; //Multiplexer Channel 1
  600. CHANNEL2: byte; //Multiplexer Channel 2
  601. CHANNEL3: byte; //Multiplexer Channel 3
  602. CHANNEL4: byte; //Multiplexer Channel 4
  603. CHANNEL5: byte; //Multiplexer Channel 5
  604. CHANNEL6: byte; //Multiplexer Channel 6
  605. CHANNEL7: byte; //Multiplexer Channel 7
  606. Reserved24: byte;
  607. Reserved25: byte;
  608. Reserved26: byte;
  609. Reserved27: byte;
  610. Reserved28: byte;
  611. Reserved29: byte;
  612. Reserved30: byte;
  613. Reserved31: byte;
  614. USERCCLLUT0A: byte; //User 0 - CCL0 Event A
  615. USERCCLLUT0B: byte; //User 1 - CCL0 Event B
  616. USERCCLLUT1A: byte; //User 2 - CCL1 Event A
  617. USERCCLLUT1B: byte; //User 3 - CCL1 Event B
  618. USERCCLLUT2A: byte; //User 4 - CCL2 Event A
  619. USERCCLLUT2B: byte; //User 5 - CCL2 Event B
  620. USERCCLLUT3A: byte; //User 6 - CCL3 Event A
  621. USERCCLLUT3B: byte; //User 7 - CCL3 Event B
  622. Reserved40: byte;
  623. Reserved41: byte;
  624. Reserved42: byte;
  625. Reserved43: byte;
  626. USERADC0START: byte; //User 12 - ADC0
  627. USERPTCSTART: byte; //User 13 - PTC
  628. USEREVSYSEVOUTA: byte; //User 14 - EVOUTA
  629. Reserved47: byte;
  630. USEREVSYSEVOUTC: byte; //User 16 - EVOUTC
  631. USEREVSYSEVOUTD: byte; //User 17 - EVOUTD
  632. Reserved50: byte;
  633. USEREVSYSEVOUTF: byte; //User 19 - EVOUTF
  634. Reserved52: byte;
  635. USERUSART0IRDA: byte; //User 21 - USART0
  636. USERUSART1IRDA: byte; //User 22 - USART1
  637. USERUSART2IRDA: byte; //User 23 - USART2
  638. Reserved56: byte;
  639. Reserved57: byte;
  640. Reserved58: byte;
  641. USERTCA0CNTA: byte; //User 27 - TCA0 Event A
  642. USERTCA0CNTB: byte; //User 28 - TCA0 Event B
  643. Reserved61: byte;
  644. Reserved62: byte;
  645. USERTCB0CAPT: byte; //User 31 - TCB0 Event A
  646. USERTCB0COUNT: byte; //User 32 - TCB0 Event B
  647. USERTCB1CAPT: byte; //User 33 - TCB1 Event A
  648. USERTCB1COUNT: byte; //User 34 - TCB1 Event B
  649. USERTCB2CAPT: byte; //User 35 - TCB2 Event A
  650. USERTCB2COUNT: byte; //User 36 - TCB2 Event B
  651. Reserved69: byte;
  652. Reserved70: byte;
  653. Reserved71: byte;
  654. Reserved72: byte;
  655. USERTCD0INPUTA: byte; //User 41 - TCD0 Event A
  656. USERTCD0INPUTB: byte; //User 42 - TCD0 Event B
  657. const
  658. // EVSYS_SWEVENTA
  659. SWEVENTAmask = $FF;
  660. SWEVENTA_CH0 = $01;
  661. SWEVENTA_CH1 = $02;
  662. SWEVENTA_CH2 = $04;
  663. SWEVENTA_CH3 = $08;
  664. SWEVENTA_CH4 = $10;
  665. SWEVENTA_CH5 = $20;
  666. SWEVENTA_CH6 = $40;
  667. SWEVENTA_CH7 = $80;
  668. // EVSYS_CHANNEL0
  669. CHANNEL0mask = $FF;
  670. CHANNEL0_OFF = $00;
  671. CHANNEL0_UPDI_SYNCH = $01;
  672. CHANNEL0_RTC_OVF = $06;
  673. CHANNEL0_RTC_CMP = $07;
  674. CHANNEL0_RTC_PIT_DIV8192 = $08;
  675. CHANNEL0_RTC_PIT_DIV4096 = $09;
  676. CHANNEL0_RTC_PIT_DIV2048 = $0A;
  677. CHANNEL0_RTC_PIT_DIV1024 = $0B;
  678. CHANNEL0_CCL_LUT0 = $10;
  679. CHANNEL0_CCL_LUT1 = $11;
  680. CHANNEL0_CCL_LUT2 = $12;
  681. CHANNEL0_CCL_LUT3 = $13;
  682. CHANNEL0_AC0_OUT = $20;
  683. CHANNEL0_AC1_OUT = $21;
  684. CHANNEL0_AC2_OUT = $22;
  685. CHANNEL0_ADC0_RESRDY = $24;
  686. CHANNEL0_PTC_RESRDY = $28;
  687. CHANNEL0_ZCD0 = $30;
  688. CHANNEL0_PORTA_PIN0 = $40;
  689. CHANNEL0_PORTA_PIN1 = $41;
  690. CHANNEL0_PORTA_PIN2 = $42;
  691. CHANNEL0_PORTA_PIN3 = $43;
  692. CHANNEL0_PORTA_PIN4 = $44;
  693. CHANNEL0_PORTA_PIN5 = $45;
  694. CHANNEL0_PORTA_PIN6 = $46;
  695. CHANNEL0_PORTA_PIN7 = $47;
  696. CHANNEL0_USART0_XCK = $60;
  697. CHANNEL0_USART1_XCK = $61;
  698. CHANNEL0_USART2_XCK = $62;
  699. CHANNEL0_SPI0_SCK = $68;
  700. CHANNEL0_SPI1_SCK = $69;
  701. CHANNEL0_TCA0_OVF_LUNF = $80;
  702. CHANNEL0_TCA0_HUNF = $81;
  703. CHANNEL0_TCA0_CMP0_LCMP0 = $84;
  704. CHANNEL0_TCA0_CMP1_LCMP1 = $85;
  705. CHANNEL0_TCA0_CMP2_LCMP2 = $86;
  706. CHANNEL0_TCA1_OVF_LUNF = $88;
  707. CHANNEL0_TCB0_CAPT = $A0;
  708. CHANNEL0_TCB0_OVF = $A1;
  709. CHANNEL0_TCB1_CAPT = $A2;
  710. CHANNEL0_TCB1_OVF = $A3;
  711. CHANNEL0_TCB2_CAPT = $A4;
  712. CHANNEL0_TCB2_OVF = $A5;
  713. CHANNEL0_TCD0_CMPBCLR = $B0;
  714. CHANNEL0_TCD0_CMPASET = $B1;
  715. CHANNEL0_TCD0_CMPBSET = $B2;
  716. CHANNEL0_TCD0_PROGEV = $B3;
  717. // EVSYS_CHANNEL1
  718. CHANNEL1mask = $FF;
  719. CHANNEL1_OFF = $00;
  720. CHANNEL1_UPDI_SYNCH = $01;
  721. CHANNEL1_RTC_OVF = $06;
  722. CHANNEL1_RTC_CMP = $07;
  723. CHANNEL1_RTC_PIT_DIV512 = $08;
  724. CHANNEL1_RTC_PIT_DIV256 = $09;
  725. CHANNEL1_RTC_PIT_DIV128 = $0A;
  726. CHANNEL1_RTC_PIT_DIV64 = $0B;
  727. CHANNEL1_CCL_LUT0 = $10;
  728. CHANNEL1_CCL_LUT1 = $11;
  729. CHANNEL1_CCL_LUT2 = $12;
  730. CHANNEL1_CCL_LUT3 = $13;
  731. CHANNEL1_AC0_OUT = $20;
  732. CHANNEL1_AC1_OUT = $21;
  733. CHANNEL1_AC2_OUT = $22;
  734. CHANNEL1_ADC0_RESRDY = $24;
  735. CHANNEL1_PTC_RESRDY = $28;
  736. CHANNEL1_ZCD0 = $30;
  737. CHANNEL1_PORTA_PIN0 = $40;
  738. CHANNEL1_PORTA_PIN1 = $41;
  739. CHANNEL1_PORTA_PIN2 = $42;
  740. CHANNEL1_PORTA_PIN3 = $43;
  741. CHANNEL1_PORTA_PIN4 = $44;
  742. CHANNEL1_PORTA_PIN5 = $45;
  743. CHANNEL1_PORTA_PIN6 = $46;
  744. CHANNEL1_PORTA_PIN7 = $47;
  745. CHANNEL1_USART0_XCK = $60;
  746. CHANNEL1_USART1_XCK = $61;
  747. CHANNEL1_USART2_XCK = $62;
  748. CHANNEL1_SPI0_SCK = $68;
  749. CHANNEL1_SPI1_SCK = $69;
  750. CHANNEL1_TCA0_OVF_LUNF = $80;
  751. CHANNEL1_TCA0_HUNF = $81;
  752. CHANNEL1_TCA0_CMP0_LCMP0 = $84;
  753. CHANNEL1_TCA0_CMP1_LCMP1 = $85;
  754. CHANNEL1_TCA0_CMP2_LCMP2 = $86;
  755. CHANNEL1_TCB0_CAPT = $A0;
  756. CHANNEL1_TCB0_OVF = $A1;
  757. CHANNEL1_TCB1_CAPT = $A2;
  758. CHANNEL1_TCB1_OVF = $A3;
  759. CHANNEL1_TCB2_CAPT = $A4;
  760. CHANNEL1_TCB2_OVF = $A5;
  761. CHANNEL1_TCD0_CMPBCLR = $B0;
  762. CHANNEL1_TCD0_CMPASET = $B1;
  763. CHANNEL1_TCD0_CMPBSET = $B2;
  764. CHANNEL1_TCD0_PROGEV = $B3;
  765. // EVSYS_CHANNEL2
  766. CHANNEL2mask = $FF;
  767. CHANNEL2_OFF = $00;
  768. CHANNEL2_UPDI_SYNCH = $01;
  769. CHANNEL2_RTC_OVF = $06;
  770. CHANNEL2_RTC_CMP = $07;
  771. CHANNEL2_RTC_PIT_DIV8192 = $08;
  772. CHANNEL2_RTC_PIT_DIV4096 = $09;
  773. CHANNEL2_RTC_PIT_DIV2048 = $0A;
  774. CHANNEL2_RTC_PIT_DIV1024 = $0B;
  775. CHANNEL2_CCL_LUT0 = $10;
  776. CHANNEL2_CCL_LUT1 = $11;
  777. CHANNEL2_CCL_LUT2 = $12;
  778. CHANNEL2_CCL_LUT3 = $13;
  779. CHANNEL2_AC0_OUT = $20;
  780. CHANNEL2_AC1_OUT = $21;
  781. CHANNEL2_AC2_OUT = $22;
  782. CHANNEL2_ADC0_RESRDY = $24;
  783. CHANNEL2_PTC_RESRDY = $28;
  784. CHANNEL2_ZCD0 = $30;
  785. CHANNEL2_PORTC_PIN0 = $40;
  786. CHANNEL2_PORTC_PIN1 = $41;
  787. CHANNEL2_PORTC_PIN2 = $42;
  788. CHANNEL2_PORTC_PIN3 = $43;
  789. CHANNEL2_PORTD_PIN0 = $48;
  790. CHANNEL2_PORTD_PIN1 = $49;
  791. CHANNEL2_PORTD_PIN2 = $4A;
  792. CHANNEL2_PORTD_PIN3 = $4B;
  793. CHANNEL2_PORTD_PIN4 = $4C;
  794. CHANNEL2_PORTD_PIN5 = $4D;
  795. CHANNEL2_PORTD_PIN6 = $4E;
  796. CHANNEL2_PORTD_PIN7 = $4F;
  797. CHANNEL2_USART0_XCK = $60;
  798. CHANNEL2_USART1_XCK = $61;
  799. CHANNEL2_USART2_XCK = $62;
  800. CHANNEL2_SPI0_SCK = $68;
  801. CHANNEL2_SPI1_SCK = $69;
  802. CHANNEL2_TCA0_OVF_LUNF = $80;
  803. CHANNEL2_TCA0_HUNF = $81;
  804. CHANNEL2_TCA0_CMP0_LCMP0 = $84;
  805. CHANNEL2_TCA0_CMP1_LCMP1 = $85;
  806. CHANNEL2_TCA0_CMP2_LCMP2 = $86;
  807. CHANNEL2_TCB0_CAPT = $A0;
  808. CHANNEL2_TCB0_OVF = $A1;
  809. CHANNEL2_TCB1_CAPT = $A2;
  810. CHANNEL2_TCB1_OVF = $A3;
  811. CHANNEL2_TCB2_CAPT = $A4;
  812. CHANNEL2_TCB2_OVF = $A5;
  813. CHANNEL2_TCD0_CMPBCLR = $B0;
  814. CHANNEL2_TCD0_CMPASET = $B1;
  815. CHANNEL2_TCD0_CMPBSET = $B2;
  816. CHANNEL2_TCD0_PROGEV = $B3;
  817. // EVSYS_CHANNEL3
  818. CHANNEL3mask = $FF;
  819. CHANNEL3_OFF = $00;
  820. CHANNEL3_UPDI_SYNCH = $01;
  821. CHANNEL3_RTC_OVF = $06;
  822. CHANNEL3_RTC_CMP = $07;
  823. CHANNEL3_RTC_PIT_DIV512 = $08;
  824. CHANNEL3_RTC_PIT_DIV256 = $09;
  825. CHANNEL3_RTC_PIT_DIV128 = $0A;
  826. CHANNEL3_RTC_PIT_DIV64 = $0B;
  827. CHANNEL3_CCL_LUT0 = $10;
  828. CHANNEL3_CCL_LUT1 = $11;
  829. CHANNEL3_CCL_LUT2 = $12;
  830. CHANNEL3_CCL_LUT3 = $13;
  831. CHANNEL3_AC0_OUT = $20;
  832. CHANNEL3_AC1_OUT = $21;
  833. CHANNEL3_AC2_OUT = $22;
  834. CHANNEL3_ADC0_RESRDY = $24;
  835. CHANNEL3_PTC_RESRDY = $28;
  836. CHANNEL3_ZCD0 = $30;
  837. CHANNEL3_PORTC_PIN0 = $40;
  838. CHANNEL3_PORTC_PIN1 = $41;
  839. CHANNEL3_PORTC_PIN2 = $42;
  840. CHANNEL3_PORTC_PIN3 = $43;
  841. CHANNEL3_PORTD_PIN0 = $48;
  842. CHANNEL3_PORTD_PIN1 = $49;
  843. CHANNEL3_PORTD_PIN2 = $4A;
  844. CHANNEL3_PORTD_PIN3 = $4B;
  845. CHANNEL3_PORTD_PIN4 = $4C;
  846. CHANNEL3_PORTD_PIN5 = $4D;
  847. CHANNEL3_PORTD_PIN6 = $4E;
  848. CHANNEL3_PORTD_PIN7 = $4F;
  849. CHANNEL3_USART0_XCK = $60;
  850. CHANNEL3_USART1_XCK = $61;
  851. CHANNEL3_USART2_XCK = $62;
  852. CHANNEL3_SPI0_SCK = $68;
  853. CHANNEL3_SPI1_SCK = $69;
  854. CHANNEL3_TCA0_OVF_LUNF = $80;
  855. CHANNEL3_TCA0_HUNF = $81;
  856. CHANNEL3_TCA0_CMP0_LCMP0 = $84;
  857. CHANNEL3_TCA0_CMP1_LCMP1 = $85;
  858. CHANNEL3_TCA0_CMP2_LCMP2 = $86;
  859. CHANNEL3_TCB0_CAPT = $A0;
  860. CHANNEL3_TCB0_OVF = $A1;
  861. CHANNEL3_TCB1_CAPT = $A2;
  862. CHANNEL3_TCB1_OVF = $A3;
  863. CHANNEL3_TCB2_CAPT = $A4;
  864. CHANNEL3_TCB2_OVF = $A5;
  865. CHANNEL3_TCD0_CMPBCLR = $B0;
  866. CHANNEL3_TCD0_CMPASET = $B1;
  867. CHANNEL3_TCD0_CMPBSET = $B2;
  868. CHANNEL3_TCD0_PROGEV = $B3;
  869. // EVSYS_CHANNEL4
  870. CHANNEL4mask = $FF;
  871. CHANNEL4_OFF = $00;
  872. CHANNEL4_UPDI_SYNCH = $01;
  873. CHANNEL4_RTC_OVF = $06;
  874. CHANNEL4_RTC_CMP = $07;
  875. CHANNEL4_RTC_PIT_DIV8192 = $08;
  876. CHANNEL4_RTC_PIT_DIV4096 = $09;
  877. CHANNEL4_RTC_PIT_DIV2048 = $0A;
  878. CHANNEL4_RTC_PIT_DIV1024 = $0B;
  879. CHANNEL4_CCL_LUT0 = $10;
  880. CHANNEL4_CCL_LUT1 = $11;
  881. CHANNEL4_CCL_LUT2 = $12;
  882. CHANNEL4_CCL_LUT3 = $13;
  883. CHANNEL4_AC0_OUT = $20;
  884. CHANNEL4_AC1_OUT = $21;
  885. CHANNEL4_AC2_OUT = $22;
  886. CHANNEL4_ADC0_RESRDY = $24;
  887. CHANNEL4_PTC_RESRDY = $28;
  888. CHANNEL4_ZCD0 = $30;
  889. CHANNEL4_PORTF_PIN0 = $48;
  890. CHANNEL4_PORTF_PIN1 = $49;
  891. CHANNEL4_PORTF_PIN6 = $4E;
  892. CHANNEL4_USART0_XCK = $60;
  893. CHANNEL4_USART1_XCK = $61;
  894. CHANNEL4_USART2_XCK = $62;
  895. CHANNEL4_SPI0_SCK = $68;
  896. CHANNEL4_SPI1_SCK = $69;
  897. CHANNEL4_TCA0_OVF_LUNF = $80;
  898. CHANNEL4_TCA0_HUNF = $81;
  899. CHANNEL4_TCA0_CMP0_LCMP0 = $84;
  900. CHANNEL4_TCA0_CMP1_LCMP1 = $85;
  901. CHANNEL4_TCA0_CMP2_LCMP2 = $86;
  902. CHANNEL4_TCB0_CAPT = $A0;
  903. CHANNEL4_TCB0_OVF = $A1;
  904. CHANNEL4_TCB1_CAPT = $A2;
  905. CHANNEL4_TCB1_OVF = $A3;
  906. CHANNEL4_TCB2_CAPT = $A4;
  907. CHANNEL4_TCB2_OVF = $A5;
  908. CHANNEL4_TCD0_CMPBCLR = $B0;
  909. CHANNEL4_TCD0_CMPASET = $B1;
  910. CHANNEL4_TCD0_CMPBSET = $B2;
  911. CHANNEL4_TCD0_PROGEV = $B3;
  912. // EVSYS_CHANNEL5
  913. CHANNEL5mask = $FF;
  914. CHANNEL5_OFF = $00;
  915. CHANNEL5_UPDI_SYNCH = $01;
  916. CHANNEL5_RTC_OVF = $06;
  917. CHANNEL5_RTC_CMP = $07;
  918. CHANNEL5_RTC_PIT_DIV512 = $08;
  919. CHANNEL5_RTC_PIT_DIV256 = $09;
  920. CHANNEL5_RTC_PIT_DIV128 = $0A;
  921. CHANNEL5_RTC_PIT_DIV64 = $0B;
  922. CHANNEL5_CCL_LUT0 = $10;
  923. CHANNEL5_CCL_LUT1 = $11;
  924. CHANNEL5_CCL_LUT2 = $12;
  925. CHANNEL5_CCL_LUT3 = $13;
  926. CHANNEL5_AC0_OUT = $20;
  927. CHANNEL5_AC1_OUT = $21;
  928. CHANNEL5_AC2_OUT = $22;
  929. CHANNEL5_ADC0_RESRDY = $24;
  930. CHANNEL5_PTC_RESRDY = $28;
  931. CHANNEL5_ZCD0 = $30;
  932. CHANNEL5_PORTF_PIN0 = $48;
  933. CHANNEL5_PORTF_PIN1 = $49;
  934. CHANNEL5_PORTF_PIN6 = $4E;
  935. CHANNEL5_USART0_XCK = $60;
  936. CHANNEL5_USART1_XCK = $61;
  937. CHANNEL5_USART2_XCK = $62;
  938. CHANNEL5_SPI0_SCK = $68;
  939. CHANNEL5_SPI1_SCK = $69;
  940. CHANNEL5_TCA0_OVF_LUNF = $80;
  941. CHANNEL5_TCA0_HUNF = $81;
  942. CHANNEL5_TCA0_CMP0_LCMP0 = $84;
  943. CHANNEL5_TCA0_CMP1_LCMP1 = $85;
  944. CHANNEL5_TCA0_CMP2_LCMP2 = $86;
  945. CHANNEL5_TCB0_CAPT = $A0;
  946. CHANNEL5_TCB0_OVF = $A1;
  947. CHANNEL5_TCB1_CAPT = $A2;
  948. CHANNEL5_TCB1_OVF = $A3;
  949. CHANNEL5_TCB2_CAPT = $A4;
  950. CHANNEL5_TCB2_OVF = $A5;
  951. CHANNEL5_TCD0_CMPBCLR = $B0;
  952. CHANNEL5_TCD0_CMPASET = $B1;
  953. CHANNEL5_TCD0_CMPBSET = $B2;
  954. CHANNEL5_TCD0_PROGEV = $B3;
  955. // EVSYS_CHANNEL6
  956. CHANNEL6mask = $FF;
  957. CHANNEL6_OFF = $00;
  958. CHANNEL6_UPDI_SYNCH = $01;
  959. CHANNEL6_RTC_OVF = $06;
  960. CHANNEL6_RTC_CMP = $07;
  961. CHANNEL6_RTC_PIT_DIV8192 = $08;
  962. CHANNEL6_RTC_PIT_DIV4096 = $09;
  963. CHANNEL6_RTC_PIT_DIV2048 = $0A;
  964. CHANNEL6_RTC_PIT_DIV1024 = $0B;
  965. CHANNEL6_CCL_LUT0 = $10;
  966. CHANNEL6_CCL_LUT1 = $11;
  967. CHANNEL6_CCL_LUT2 = $12;
  968. CHANNEL6_CCL_LUT3 = $13;
  969. CHANNEL6_AC0_OUT = $20;
  970. CHANNEL6_AC1_OUT = $21;
  971. CHANNEL6_AC2_OUT = $22;
  972. CHANNEL6_ADC0_RESRDY = $24;
  973. CHANNEL6_PTC_RESRDY = $28;
  974. CHANNEL6_ZCD0 = $30;
  975. CHANNEL6_USART0_XCK = $60;
  976. CHANNEL6_USART1_XCK = $61;
  977. CHANNEL6_USART2_XCK = $62;
  978. CHANNEL6_SPI0_SCK = $68;
  979. CHANNEL6_SPI1_SCK = $69;
  980. CHANNEL6_TCA0_OVF_LUNF = $80;
  981. CHANNEL6_TCA0_HUNF = $81;
  982. CHANNEL6_TCA0_CMP0_LCMP0 = $84;
  983. CHANNEL6_TCA0_CMP1_LCMP1 = $85;
  984. CHANNEL6_TCA0_CMP2_LCMP2 = $86;
  985. CHANNEL6_TCB0_CAPT = $A0;
  986. CHANNEL6_TCB0_OVF = $A1;
  987. CHANNEL6_TCB1_CAPT = $A2;
  988. CHANNEL6_TCB1_OVF = $A3;
  989. CHANNEL6_TCB2_CAPT = $A4;
  990. CHANNEL6_TCB2_OVF = $A5;
  991. CHANNEL6_TCD0_CMPBCLR = $B0;
  992. CHANNEL6_TCD0_CMPASET = $B1;
  993. CHANNEL6_TCD0_CMPBSET = $B2;
  994. CHANNEL6_TCD0_PROGEV = $B3;
  995. // EVSYS_CHANNEL7
  996. CHANNEL7mask = $FF;
  997. CHANNEL7_OFF = $00;
  998. CHANNEL7_UPDI_SYNCH = $01;
  999. CHANNEL7_RTC_OVF = $06;
  1000. CHANNEL7_RTC_CMP = $07;
  1001. CHANNEL7_RTC_PIT_DIV512 = $08;
  1002. CHANNEL7_RTC_PIT_DIV256 = $09;
  1003. CHANNEL7_RTC_PIT_DIV128 = $0A;
  1004. CHANNEL7_RTC_PIT_DIV64 = $0B;
  1005. CHANNEL7_CCL_LUT0 = $10;
  1006. CHANNEL7_CCL_LUT1 = $11;
  1007. CHANNEL7_CCL_LUT2 = $12;
  1008. CHANNEL7_CCL_LUT3 = $13;
  1009. CHANNEL7_AC0_OUT = $20;
  1010. CHANNEL7_AC1_OUT = $21;
  1011. CHANNEL7_AC2_OUT = $22;
  1012. CHANNEL7_ADC0_RESRDY = $24;
  1013. CHANNEL7_PTC_RESRDY = $28;
  1014. CHANNEL7_ZCD0 = $30;
  1015. CHANNEL7_USART0_XCK = $60;
  1016. CHANNEL7_USART1_XCK = $61;
  1017. CHANNEL7_USART2_XCK = $62;
  1018. CHANNEL7_SPI0_SCK = $68;
  1019. CHANNEL7_SPI1_SCK = $69;
  1020. CHANNEL7_TCA0_OVF_LUNF = $80;
  1021. CHANNEL7_TCA0_HUNF = $81;
  1022. CHANNEL7_TCA0_CMP0_LCMP0 = $84;
  1023. CHANNEL7_TCA0_CMP1_LCMP1 = $85;
  1024. CHANNEL7_TCA0_CMP2_LCMP2 = $86;
  1025. CHANNEL7_TCB0_CAPT = $A0;
  1026. CHANNEL7_TCB0_OVF = $A1;
  1027. CHANNEL7_TCB1_CAPT = $A2;
  1028. CHANNEL7_TCB1_OVF = $A3;
  1029. CHANNEL7_TCB2_CAPT = $A4;
  1030. CHANNEL7_TCB2_OVF = $A5;
  1031. CHANNEL7_TCD0_CMPBCLR = $B0;
  1032. CHANNEL7_TCD0_CMPASET = $B1;
  1033. CHANNEL7_TCD0_CMPBSET = $B2;
  1034. CHANNEL7_TCD0_PROGEV = $B3;
  1035. // EVSYS_USER
  1036. USERmask = $FF;
  1037. USER_OFF = $00;
  1038. USER_CHANNEL0 = $01;
  1039. USER_CHANNEL1 = $02;
  1040. USER_CHANNEL2 = $03;
  1041. USER_CHANNEL3 = $04;
  1042. USER_CHANNEL4 = $05;
  1043. USER_CHANNEL5 = $06;
  1044. USER_CHANNEL6 = $07;
  1045. USER_CHANNEL7 = $08;
  1046. end;
  1047. TFUSE = object //Fuses
  1048. WDTCFG: byte; //Watchdog Configuration
  1049. BODCFG: byte; //BOD Configuration
  1050. OSCCFG: byte; //Oscillator Configuration
  1051. Reserved3: byte;
  1052. Reserved4: byte;
  1053. SYSCFG0: byte; //System Configuration 0
  1054. SYSCFG1: byte; //System Configuration 1
  1055. CODESIZE: byte; //Code Section Size
  1056. BOOTSIZE: byte; //Boot Section Size
  1057. const
  1058. // FUSE_PERIOD
  1059. PERIODmask = $0F;
  1060. PERIOD_OFF = $00;
  1061. PERIOD_8CLK = $01;
  1062. PERIOD_16CLK = $02;
  1063. PERIOD_32CLK = $03;
  1064. PERIOD_64CLK = $04;
  1065. PERIOD_128CLK = $05;
  1066. PERIOD_256CLK = $06;
  1067. PERIOD_512CLK = $07;
  1068. PERIOD_1KCLK = $08;
  1069. PERIOD_2KCLK = $09;
  1070. PERIOD_4KCLK = $0A;
  1071. PERIOD_8KCLK = $0B;
  1072. // FUSE_WINDOW
  1073. WINDOWmask = $F0;
  1074. WINDOW_OFF = $00;
  1075. WINDOW_8CLK = $10;
  1076. WINDOW_16CLK = $20;
  1077. WINDOW_32CLK = $30;
  1078. WINDOW_64CLK = $40;
  1079. WINDOW_128CLK = $50;
  1080. WINDOW_256CLK = $60;
  1081. WINDOW_512CLK = $70;
  1082. WINDOW_1KCLK = $80;
  1083. WINDOW_2KCLK = $90;
  1084. WINDOW_4KCLK = $A0;
  1085. WINDOW_8KCLK = $B0;
  1086. // FUSE_SLEEP
  1087. SLEEPmask = $03;
  1088. SLEEP_DISABLE = $00;
  1089. SLEEP_ENABLE = $01;
  1090. SLEEP_SAMPLE = $02;
  1091. // FUSE_ACTIVE
  1092. ACTIVEmask = $0C;
  1093. ACTIVE_DISABLE = $00;
  1094. ACTIVE_ENABLE = $04;
  1095. ACTIVE_SAMPLE = $08;
  1096. ACTIVE_ENABLEWAIT = $0C;
  1097. // FUSE_SAMPFREQ
  1098. SAMPFREQmask = $10;
  1099. SAMPFREQ_128Hz = $00;
  1100. SAMPFREQ_32Hz = $10;
  1101. // FUSE_LVL
  1102. LVLmask = $E0;
  1103. LVL_BODLEVEL0 = $00;
  1104. LVL_BODLEVEL1 = $20;
  1105. LVL_BODLEVEL2 = $40;
  1106. LVL_BODLEVEL3 = $60;
  1107. // FUSE_CLKSEL
  1108. CLKSELmask = $07;
  1109. CLKSEL_OSCHF = $00;
  1110. CLKSEL_OSC32K = $01;
  1111. // EEPROM Save
  1112. EESAVEbm = $01;
  1113. // FUSE_RSTPINCFG
  1114. RSTPINCFGmask = $0C;
  1115. RSTPINCFG_GPIO = $00;
  1116. RSTPINCFG_RST = $08;
  1117. // FUSE_CRCSEL
  1118. CRCSELmask = $20;
  1119. CRCSEL_CRC16 = $00;
  1120. CRCSEL_CRC32 = $20;
  1121. // FUSE_CRCSRC
  1122. CRCSRCmask = $C0;
  1123. CRCSRC_FLASH = $00;
  1124. CRCSRC_BOOT = $40;
  1125. CRCSRC_BOOTAPP = $80;
  1126. CRCSRC_NOCRC = $C0;
  1127. // FUSE_SUT
  1128. SUTmask = $07;
  1129. SUT_0MS = $00;
  1130. SUT_1MS = $01;
  1131. SUT_2MS = $02;
  1132. SUT_4MS = $03;
  1133. SUT_8MS = $04;
  1134. SUT_16MS = $05;
  1135. SUT_32MS = $06;
  1136. SUT_64MS = $07;
  1137. end;
  1138. TGPR = object //General Purpose Registers
  1139. GPR0: byte; //General Purpose Register 0
  1140. GPR1: byte; //General Purpose Register 1
  1141. GPR2: byte; //General Purpose Register 2
  1142. GPR3: byte; //General Purpose Register 3
  1143. end;
  1144. TLOCK = object //Lockbits
  1145. KEY: dword; //Lock Key Bits
  1146. const
  1147. // LOCK_KEY
  1148. KEYmask = $FFFFFFFF;
  1149. KEY_NOLOCK = $5CC5C55C;
  1150. KEY_RWLOCK = $A33A3AA3;
  1151. end;
  1152. TNVMCTRL = object //Non-volatile Memory Controller
  1153. CTRLA: byte; //Control A
  1154. CTRLB: byte; //Control B
  1155. STATUS: byte; //Status
  1156. INTCTRL: byte; //Interrupt Control
  1157. INTFLAGS: byte; //Interrupt Flags
  1158. Reserved5: byte;
  1159. DATA: word; //Data
  1160. ADDR: dword; //Address
  1161. const
  1162. // NVMCTRL_CMD
  1163. CMDmask = $7F;
  1164. CMD_NONE = $00;
  1165. CMD_NOOP = $01;
  1166. CMD_FLWR = $02;
  1167. CMD_FLPER = $08;
  1168. CMD_FLMPER2 = $09;
  1169. CMD_FLMPER4 = $0A;
  1170. CMD_FLMPER8 = $0B;
  1171. CMD_FLMPER16 = $0C;
  1172. CMD_FLMPER32 = $0D;
  1173. CMD_EEWR = $12;
  1174. CMD_EEERWR = $13;
  1175. CMD_EEBER = $18;
  1176. CMD_EEMBER2 = $19;
  1177. CMD_EEMBER4 = $1A;
  1178. CMD_EEMBER8 = $1B;
  1179. CMD_EEMBER16 = $1C;
  1180. CMD_EEMBER32 = $1D;
  1181. CMD_CHER = $20;
  1182. CMD_EECHER = $30;
  1183. // Application Code Write Protect
  1184. APPCODEWPbm = $01;
  1185. // Boot Read Protect
  1186. BOOTRPbm = $02;
  1187. // Application Data Write Protect
  1188. APPDATAWPbm = $04;
  1189. // NVMCTRL_FLMAP
  1190. FLMAPmask = $30;
  1191. FLMAP_SECTION0 = $00;
  1192. FLMAP_SECTION1 = $10;
  1193. FLMAP_SECTION2 = $20;
  1194. FLMAP_SECTION3 = $30;
  1195. // Flash Mapping Lock
  1196. FLMAPLOCKbm = $80;
  1197. // Flash busy
  1198. FBUSYbm = $01;
  1199. // EEPROM busy
  1200. EEBUSYbm = $02;
  1201. // NVMCTRL_ERROR
  1202. ERRORmask = $70;
  1203. ERROR_NOERROR = $00;
  1204. ERROR_ILLEGALCMD = $10;
  1205. ERROR_ILLEGALSADDR = $20;
  1206. ERROR_DOUBLESELECT = $30;
  1207. ERROR_ONGOINGPROG = $40;
  1208. // EEPROM Ready
  1209. EEREADYbm = $01;
  1210. end;
  1211. TPORT = object //I/O Ports
  1212. DIR: byte; //Data Direction
  1213. DIRSET: byte; //Data Direction Set
  1214. DIRCLR: byte; //Data Direction Clear
  1215. DIRTGL: byte; //Data Direction Toggle
  1216. OUT_: byte; //Output Value
  1217. OUTSET: byte; //Output Value Set
  1218. OUTCLR: byte; //Output Value Clear
  1219. OUTTGL: byte; //Output Value Toggle
  1220. IN_: byte; //Input Value
  1221. INTFLAGS: byte; //Interrupt Flags
  1222. PORTCTRL: byte; //Port Control
  1223. PINCONFIG: byte; //Pin Control Config
  1224. PINCTRLUPD: byte; //Pin Control Update
  1225. PINCTRLSET: byte; //Pin Control Set
  1226. PINCTRLCLR: byte; //Pin Control Clear
  1227. Reserved15: byte;
  1228. PIN0CTRL: byte; //Pin 0 Control
  1229. PIN1CTRL: byte; //Pin 1 Control
  1230. PIN2CTRL: byte; //Pin 2 Control
  1231. PIN3CTRL: byte; //Pin 3 Control
  1232. PIN4CTRL: byte; //Pin 4 Control
  1233. PIN5CTRL: byte; //Pin 5 Control
  1234. PIN6CTRL: byte; //Pin 6 Control
  1235. PIN7CTRL: byte; //Pin 7 Control
  1236. const
  1237. // Slew Rate Limit Enable
  1238. SRLbm = $01;
  1239. // PORT_ISC
  1240. ISCmask = $07;
  1241. ISC_INTDISABLE = $00;
  1242. ISC_BOTHEDGES = $01;
  1243. ISC_RISING = $02;
  1244. ISC_FALLING = $03;
  1245. ISC_INPUT_DISABLE = $04;
  1246. ISC_LEVEL = $05;
  1247. // Pullup enable
  1248. PULLUPENbm = $08;
  1249. // Inverted I/O Enable
  1250. INVENbm = $80;
  1251. end;
  1252. TPORTMUX = object //Port Multiplexer
  1253. EVSYSROUTEA: byte; //EVSYS route A
  1254. CCLROUTEA: byte; //CCL route A
  1255. USARTROUTEA: byte; //USART route A
  1256. Reserved3: byte;
  1257. SPIROUTEA: byte; //SPI route A
  1258. TWIROUTEA: byte; //TWI route A
  1259. TCAROUTEA: byte; //TCA route A
  1260. TCBROUTEA: byte; //TCB route A
  1261. TCDROUTEA: byte; //TCD route A
  1262. ACROUTEA: byte; //AC route A
  1263. ZCDROUTEA: byte; //ZCD route A
  1264. const
  1265. // PORTMUX_EVOUTA
  1266. EVOUTAmask = $01;
  1267. EVOUTA_DEFAULT = $00;
  1268. EVOUTA_ALT1 = $01;
  1269. // PORTMUX_EVOUTC
  1270. EVOUTCmask = $04;
  1271. EVOUTC_DEFAULT = $00;
  1272. // PORTMUX_EVOUTD
  1273. EVOUTDmask = $08;
  1274. EVOUTD_DEFAULT = $00;
  1275. EVOUTD_ALT1 = $08;
  1276. // PORTMUX_LUT0
  1277. LUT0mask = $01;
  1278. LUT0_DEFAULT = $00;
  1279. LUT0_ALT1 = $01;
  1280. // PORTMUX_LUT1
  1281. LUT1mask = $02;
  1282. LUT1_DEFAULT = $00;
  1283. LUT1_ALT1 = $02;
  1284. // PORTMUX_LUT2
  1285. LUT2mask = $04;
  1286. LUT2_DEFAULT = $00;
  1287. LUT2_ALT1 = $04;
  1288. // PORTMUX_LUT3
  1289. LUT3mask = $08;
  1290. LUT3_DEFAULT = $00;
  1291. // PORTMUX_USART0
  1292. USART0mask = $03;
  1293. USART0_DEFAULT = $00;
  1294. USART0_ALT1 = $01;
  1295. USART0_NONE = $03;
  1296. // PORTMUX_USART1
  1297. USART1mask = $0C;
  1298. USART1_DEFAULT = $00;
  1299. USART1_NONE = $0C;
  1300. // PORTMUX_USART2
  1301. USART2mask = $30;
  1302. USART2_DEFAULT = $00;
  1303. USART2_NONE = $30;
  1304. // PORTMUX_SPI0
  1305. SPI0mask = $03;
  1306. SPI0_DEFAULT = $00;
  1307. SPI0_NONE = $03;
  1308. // PORTMUX_SPI1
  1309. SPI1mask = $0C;
  1310. SPI1_DEFAULT = $00;
  1311. SPI1_NONE = $0C;
  1312. // PORTMUX_TWI0
  1313. TWI0mask = $03;
  1314. TWI0_DEFAULT = $00;
  1315. TWI0_ALT1 = $01;
  1316. TWI0_ALT2 = $02;
  1317. // PORTMUX_TCA0
  1318. TCA0mask = $07;
  1319. TCA0_PORTA = $00;
  1320. TCA0_PORTC = $02;
  1321. TCA0_PORTD = $03;
  1322. TCA0_PORTF = $05;
  1323. // PORTMUX_TCB0
  1324. TCB0mask = $01;
  1325. TCB0_DEFAULT = $00;
  1326. // PORTMUX_TCB1
  1327. TCB1mask = $02;
  1328. TCB1_DEFAULT = $00;
  1329. // PORTMUX_TCB2
  1330. TCB2mask = $04;
  1331. TCB2_DEFAULT = $00;
  1332. // PORTMUX_TCD0
  1333. TCD0mask = $07;
  1334. TCD0_DEFAULT = $00;
  1335. TCD0_ALT2 = $02;
  1336. // PORTMUX_AC0
  1337. AC0mask = $01;
  1338. AC0_DEFAULT = $00;
  1339. // PORTMUX_AC1
  1340. AC1mask = $02;
  1341. AC1_DEFAULT = $00;
  1342. // PORTMUX_AC2
  1343. AC2mask = $04;
  1344. AC2_DEFAULT = $00;
  1345. // PORTMUX_ZCD0
  1346. ZCD0mask = $01;
  1347. ZCD0_DEFAULT = $00;
  1348. end;
  1349. TRSTCTRL = object //Reset controller
  1350. RSTFR: byte; //Reset Flags
  1351. SWRR: byte; //Software Reset
  1352. const
  1353. // Power on Reset flag
  1354. PORFbm = $01;
  1355. // Brown out detector Reset flag
  1356. BORFbm = $02;
  1357. // External Reset flag
  1358. EXTRFbm = $04;
  1359. // Watch dog Reset flag
  1360. WDRFbm = $08;
  1361. // Software Reset flag
  1362. SWRFbm = $10;
  1363. // UPDI Reset flag
  1364. UPDIRFbm = $20;
  1365. // Software reset enable
  1366. SWRSTbm = $01;
  1367. end;
  1368. TRTC = object //Real-Time Counter
  1369. CTRLA: byte; //Control A
  1370. STATUS: byte; //Status
  1371. INTCTRL: byte; //Interrupt Control
  1372. INTFLAGS: byte; //Interrupt Flags
  1373. TEMP: byte; //Temporary
  1374. DBGCTRL: byte; //Debug control
  1375. CALIB: byte; //Calibration
  1376. CLKSEL: byte; //Clock Select
  1377. CNT: word; //Counter
  1378. PER: word; //Period
  1379. CMP: word; //Compare
  1380. Reserved14: byte;
  1381. Reserved15: byte;
  1382. PITCTRLA: byte; //PIT Control A
  1383. PITSTATUS: byte; //PIT Status
  1384. PITINTCTRL: byte; //PIT Interrupt Control
  1385. PITINTFLAGS: byte; //PIT Interrupt Flags
  1386. Reserved20: byte;
  1387. PITDBGCTRL: byte; //PIT Debug control
  1388. const
  1389. // Enable
  1390. RTCENbm = $01;
  1391. // Correction enable
  1392. CORRENbm = $04;
  1393. // RTC_PRESCALER
  1394. PRESCALERmask = $78;
  1395. PRESCALER_DIV1 = $00;
  1396. PRESCALER_DIV2 = $08;
  1397. PRESCALER_DIV4 = $10;
  1398. PRESCALER_DIV8 = $18;
  1399. PRESCALER_DIV16 = $20;
  1400. PRESCALER_DIV32 = $28;
  1401. PRESCALER_DIV64 = $30;
  1402. PRESCALER_DIV128 = $38;
  1403. PRESCALER_DIV256 = $40;
  1404. PRESCALER_DIV512 = $48;
  1405. PRESCALER_DIV1024 = $50;
  1406. PRESCALER_DIV2048 = $58;
  1407. PRESCALER_DIV4096 = $60;
  1408. PRESCALER_DIV8192 = $68;
  1409. PRESCALER_DIV16384 = $70;
  1410. PRESCALER_DIV32768 = $78;
  1411. // Run In Standby
  1412. RUNSTDBYbm = $80;
  1413. // CTRLA Synchronization Busy Flag
  1414. CTRLABUSYbm = $01;
  1415. // Count Synchronization Busy Flag
  1416. CNTBUSYbm = $02;
  1417. // Period Synchronization Busy Flag
  1418. PERBUSYbm = $04;
  1419. // Comparator Synchronization Busy Flag
  1420. CMPBUSYbm = $08;
  1421. // Overflow Interrupt enable
  1422. OVFbm = $01;
  1423. // Compare Match Interrupt enable
  1424. CMPbm = $02;
  1425. // Run in debug
  1426. DBGRUNbm = $01;
  1427. // Error Correction Value
  1428. ERROR0bm = $01;
  1429. ERROR1bm = $02;
  1430. ERROR2bm = $04;
  1431. ERROR3bm = $08;
  1432. ERROR4bm = $10;
  1433. ERROR5bm = $20;
  1434. ERROR6bm = $40;
  1435. // Error Correction Sign Bit
  1436. SIGNbm = $80;
  1437. // RTC_CLKSEL
  1438. CLKSELmask = $03;
  1439. CLKSEL_OSC32K = $00;
  1440. CLKSEL_OSC1K = $01;
  1441. CLKSEL_XOSC32K = $02;
  1442. CLKSEL_EXTCLK = $03;
  1443. // Enable
  1444. PITENbm = $01;
  1445. // RTC_PERIOD
  1446. PERIODmask = $78;
  1447. PERIOD_OFF = $00;
  1448. PERIOD_CYC4 = $08;
  1449. PERIOD_CYC8 = $10;
  1450. PERIOD_CYC16 = $18;
  1451. PERIOD_CYC32 = $20;
  1452. PERIOD_CYC64 = $28;
  1453. PERIOD_CYC128 = $30;
  1454. PERIOD_CYC256 = $38;
  1455. PERIOD_CYC512 = $40;
  1456. PERIOD_CYC1024 = $48;
  1457. PERIOD_CYC2048 = $50;
  1458. PERIOD_CYC4096 = $58;
  1459. PERIOD_CYC8192 = $60;
  1460. PERIOD_CYC16384 = $68;
  1461. PERIOD_CYC32768 = $70;
  1462. // CTRLA Synchronization Busy Flag
  1463. CTRLBUSYbm = $01;
  1464. // Periodic Interrupt
  1465. PIbm = $01;
  1466. end;
  1467. TSIGROW = object //Signature row
  1468. DEVICEID0: byte; //Device ID Byte 0
  1469. DEVICEID1: byte; //Device ID Byte 1
  1470. DEVICEID2: byte; //Device ID Byte 2
  1471. Reserved3: byte;
  1472. TEMPSENSE0: word; //Temperature Calibration 0
  1473. TEMPSENSE1: word; //Temperature Calibration 1
  1474. Reserved8: byte;
  1475. Reserved9: byte;
  1476. Reserved10: byte;
  1477. Reserved11: byte;
  1478. Reserved12: byte;
  1479. Reserved13: byte;
  1480. Reserved14: byte;
  1481. Reserved15: byte;
  1482. SERNUM0: byte; //LOTNUM0
  1483. SERNUM1: byte; //LOTNUM1
  1484. SERNUM2: byte; //LOTNUM2
  1485. SERNUM3: byte; //LOTNUM3
  1486. SERNUM4: byte; //LOTNUM4
  1487. SERNUM5: byte; //LOTNUM5
  1488. SERNUM6: byte; //RANDOM
  1489. SERNUM7: byte; //SCRIBE
  1490. SERNUM8: byte; //XPOS0
  1491. SERNUM9: byte; //XPOS1
  1492. SERNUM10: byte; //YPOS0
  1493. SERNUM11: byte; //YPOS1
  1494. SERNUM12: byte; //RES0
  1495. SERNUM13: byte; //RES1
  1496. SERNUM14: byte; //RES2
  1497. SERNUM15: byte; //RES3
  1498. end;
  1499. TSLPCTRL = object //Sleep Controller
  1500. CTRLA: byte; //Control A
  1501. VREGCTRL: byte; //Control B
  1502. const
  1503. // Sleep enable
  1504. SENbm = $01;
  1505. // SLPCTRL_SMODE
  1506. SMODEmask = $06;
  1507. SMODE_IDLE = $00;
  1508. SMODE_STDBY = $02;
  1509. SMODE_PDOWN = $04;
  1510. // SLPCTRL_PMODE
  1511. PMODEmask = $07;
  1512. PMODE_AUTO = $00;
  1513. PMODE_FULL = $01;
  1514. // SLPCTRL_HTLLEN
  1515. HTLLENmask = $10;
  1516. HTLLEN_OFF = $00;
  1517. HTLLEN_ON = $10;
  1518. end;
  1519. TSPI = object //Serial Peripheral Interface
  1520. CTRLA: byte; //Control A
  1521. CTRLB: byte; //Control B
  1522. INTCTRL: byte; //Interrupt Control
  1523. INTFLAGS: byte; //Interrupt Flags
  1524. DATA: byte; //Data
  1525. const
  1526. // Enable Module
  1527. ENABLEbm = $01;
  1528. // SPI_PRESC
  1529. PRESCmask = $06;
  1530. PRESC_DIV4 = $00;
  1531. PRESC_DIV16 = $02;
  1532. PRESC_DIV64 = $04;
  1533. PRESC_DIV128 = $06;
  1534. // Enable Double Speed
  1535. CLK2Xbm = $10;
  1536. // Host Operation Enable
  1537. MASTERbm = $20;
  1538. // Data Order Setting
  1539. DORDbm = $40;
  1540. // SPI_MODE
  1541. MODEmask = $03;
  1542. MODE_0 = $00;
  1543. MODE_1 = $01;
  1544. MODE_2 = $02;
  1545. MODE_3 = $03;
  1546. // SPI Select Disable
  1547. SSDbm = $04;
  1548. // Buffer Mode Wait for Receive
  1549. BUFWRbm = $40;
  1550. // Buffer Mode Enable
  1551. BUFENbm = $80;
  1552. // Interrupt Enable
  1553. IEbm = $01;
  1554. // SPI Select Trigger Interrupt Enable
  1555. SSIEbm = $10;
  1556. // Data Register Empty Interrupt Enable
  1557. DREIEbm = $20;
  1558. // Transfer Complete Interrupt Enable
  1559. TXCIEbm = $40;
  1560. // Receive Complete Interrupt Enable
  1561. RXCIEbm = $80;
  1562. end;
  1563. TSYSCFG = object //System Configuration Registers
  1564. Reserved0: byte;
  1565. REVID: byte; //Revision ID
  1566. Reserved2: byte;
  1567. Reserved3: byte;
  1568. Reserved4: byte;
  1569. Reserved5: byte;
  1570. Reserved6: byte;
  1571. Reserved7: byte;
  1572. Reserved8: byte;
  1573. Reserved9: byte;
  1574. Reserved10: byte;
  1575. Reserved11: byte;
  1576. Reserved12: byte;
  1577. Reserved13: byte;
  1578. Reserved14: byte;
  1579. Reserved15: byte;
  1580. Reserved16: byte;
  1581. Reserved17: byte;
  1582. Reserved18: byte;
  1583. Reserved19: byte;
  1584. Reserved20: byte;
  1585. Reserved21: byte;
  1586. Reserved22: byte;
  1587. Reserved23: byte;
  1588. OCDMCTRL: byte; //OCD Message Control
  1589. OCDMSTATUS: byte; //OCD Message Status
  1590. const
  1591. // OCD Message Read
  1592. OCDMRbm = $01;
  1593. end;
  1594. TTCA = object //16-bit Timer/Counter Type A
  1595. end;
  1596. TTCB = object //16-bit Timer Type B
  1597. CTRLA: byte; //Control A
  1598. CTRLB: byte; //Control Register B
  1599. Reserved2: byte;
  1600. Reserved3: byte;
  1601. EVCTRL: byte; //Event Control
  1602. INTCTRL: byte; //Interrupt Control
  1603. INTFLAGS: byte; //Interrupt Flags
  1604. STATUS: byte; //Status
  1605. DBGCTRL: byte; //Debug Control
  1606. TEMP: byte; //Temporary Value
  1607. CNT: word; //Count
  1608. CCMP: word; //Compare or Capture
  1609. const
  1610. // Enable
  1611. ENABLEbm = $01;
  1612. // TCB_CLKSEL
  1613. CLKSELmask = $0E;
  1614. CLKSEL_DIV1 = $00;
  1615. CLKSEL_DIV2 = $02;
  1616. CLKSEL_TCA0 = $04;
  1617. CLKSEL_EVENT = $0E;
  1618. // Synchronize Update
  1619. SYNCUPDbm = $10;
  1620. // Cascade two timers
  1621. CASCADEbm = $20;
  1622. // Run Standby
  1623. RUNSTDBYbm = $40;
  1624. // TCB_CNTMODE
  1625. CNTMODEmask = $07;
  1626. CNTMODE_INT = $00;
  1627. CNTMODE_TIMEOUT = $01;
  1628. CNTMODE_CAPT = $02;
  1629. CNTMODE_FRQ = $03;
  1630. CNTMODE_PW = $04;
  1631. CNTMODE_FRQPW = $05;
  1632. CNTMODE_SINGLE = $06;
  1633. CNTMODE_PWM8 = $07;
  1634. // Pin Output Enable
  1635. CCMPENbm = $10;
  1636. // Pin Initial State
  1637. CCMPINITbm = $20;
  1638. // Asynchronous Enable
  1639. ASYNCbm = $40;
  1640. // Event Input Enable
  1641. CAPTEIbm = $01;
  1642. // Event Edge
  1643. EDGEbm = $10;
  1644. // Input Capture Noise Cancellation Filter
  1645. FILTERbm = $40;
  1646. // Capture or Timeout
  1647. CAPTbm = $01;
  1648. // Overflow
  1649. OVFbm = $02;
  1650. // Run
  1651. RUNbm = $01;
  1652. // Debug Run
  1653. DBGRUNbm = $01;
  1654. end;
  1655. TTCD = object //Timer Counter D
  1656. CTRLA: byte; //Control A
  1657. CTRLB: byte; //Control B
  1658. CTRLC: byte; //Control C
  1659. CTRLD: byte; //Control D
  1660. CTRLE: byte; //Control E
  1661. Reserved5: byte;
  1662. Reserved6: byte;
  1663. Reserved7: byte;
  1664. EVCTRLA: byte; //EVCTRLA
  1665. EVCTRLB: byte; //EVCTRLB
  1666. Reserved10: byte;
  1667. Reserved11: byte;
  1668. INTCTRL: byte; //Interrupt Control
  1669. INTFLAGS: byte; //Interrupt Flags
  1670. STATUS: byte; //Status
  1671. Reserved15: byte;
  1672. INPUTCTRLA: byte; //Input Control A
  1673. INPUTCTRLB: byte; //Input Control B
  1674. FAULTCTRL: byte; //Fault Control
  1675. Reserved19: byte;
  1676. DLYCTRL: byte; //Delay Control
  1677. DLYVAL: byte; //Delay value
  1678. Reserved22: byte;
  1679. Reserved23: byte;
  1680. DITCTRL: byte; //Dither Control A
  1681. DITVAL: byte; //Dither value
  1682. Reserved26: byte;
  1683. Reserved27: byte;
  1684. Reserved28: byte;
  1685. Reserved29: byte;
  1686. DBGCTRL: byte; //Debug Control
  1687. Reserved31: byte;
  1688. Reserved32: byte;
  1689. Reserved33: byte;
  1690. CAPTUREA: word; //Capture A
  1691. CAPTUREB: word; //Capture B
  1692. Reserved38: byte;
  1693. Reserved39: byte;
  1694. CMPASET: word; //Compare A Set
  1695. CMPACLR: word; //Compare A Clear
  1696. CMPBSET: word; //Compare B Set
  1697. CMPBCLR: word; //Compare B Clear
  1698. const
  1699. // Enable
  1700. ENABLEbm = $01;
  1701. // TCD_SYNCPRES
  1702. SYNCPRESmask = $06;
  1703. SYNCPRES_DIV1 = $00;
  1704. SYNCPRES_DIV2 = $02;
  1705. SYNCPRES_DIV4 = $04;
  1706. SYNCPRES_DIV8 = $06;
  1707. // TCD_CNTPRES
  1708. CNTPRESmask = $18;
  1709. CNTPRES_DIV1 = $00;
  1710. CNTPRES_DIV4 = $08;
  1711. CNTPRES_DIV32 = $10;
  1712. // TCD_CLKSEL
  1713. CLKSELmask = $60;
  1714. CLKSEL_OSCHF = $00;
  1715. CLKSEL_PLL = $20;
  1716. CLKSEL_EXTCLK = $40;
  1717. CLKSEL_CLKPER = $60;
  1718. // TCD_WGMODE
  1719. WGMODEmask = $03;
  1720. WGMODE_ONERAMP = $00;
  1721. WGMODE_TWORAMP = $01;
  1722. WGMODE_FOURRAMP = $02;
  1723. WGMODE_DS = $03;
  1724. // Compare output value override
  1725. CMPOVRbm = $01;
  1726. // Auto update
  1727. AUPDATEbm = $02;
  1728. // Fifty percent waveform
  1729. FIFTYbm = $08;
  1730. // TCD_CMPCSEL
  1731. CMPCSELmask = $40;
  1732. CMPCSEL_PWMA = $00;
  1733. CMPCSEL_PWMB = $40;
  1734. // TCD_CMPDSEL
  1735. CMPDSELmask = $80;
  1736. CMPDSEL_PWMA = $00;
  1737. CMPDSEL_PWMB = $80;
  1738. // Compare A value
  1739. CMPAVAL0bm = $01;
  1740. CMPAVAL1bm = $02;
  1741. CMPAVAL2bm = $04;
  1742. CMPAVAL3bm = $08;
  1743. // Compare B value
  1744. CMPBVAL0bm = $10;
  1745. CMPBVAL1bm = $20;
  1746. CMPBVAL2bm = $40;
  1747. CMPBVAL3bm = $80;
  1748. // Synchronize end of cycle strobe
  1749. SYNCEOCbm = $01;
  1750. // synchronize strobe
  1751. SYNCbm = $02;
  1752. // Restart strobe
  1753. RESTARTbm = $04;
  1754. // Software Capture A Strobe
  1755. SCAPTUREAbm = $08;
  1756. // Software Capture B Strobe
  1757. SCAPTUREBbm = $10;
  1758. // Disable at end of cycle
  1759. DISEOCbm = $80;
  1760. // Trigger event enable
  1761. TRIGEIbm = $01;
  1762. // TCD_ACTION
  1763. ACTIONmask = $04;
  1764. ACTION_FAULT = $00;
  1765. ACTION_CAPTURE = $04;
  1766. // TCD_EDGE
  1767. EDGEmask = $10;
  1768. EDGE_FALL_LOW = $00;
  1769. EDGE_RISE_HIGH = $10;
  1770. // TCD_CFG
  1771. CFGmask = $C0;
  1772. CFG_NEITHER = $00;
  1773. CFG_FILTER = $40;
  1774. CFG_ASYNC = $80;
  1775. // Overflow interrupt enable
  1776. OVFbm = $01;
  1777. // Trigger A interrupt enable
  1778. TRIGAbm = $04;
  1779. // Trigger B interrupt enable
  1780. TRIGBbm = $08;
  1781. // Enable ready
  1782. ENRDYbm = $01;
  1783. // Command ready
  1784. CMDRDYbm = $02;
  1785. // PWM activity on A
  1786. PWMACTAbm = $40;
  1787. // PWM activity on B
  1788. PWMACTBbm = $80;
  1789. // TCD_INPUTMODE
  1790. INPUTMODEmask = $0F;
  1791. INPUTMODE_NONE = $00;
  1792. INPUTMODE_JMPWAIT = $01;
  1793. INPUTMODE_EXECWAIT = $02;
  1794. INPUTMODE_EXECFAULT = $03;
  1795. INPUTMODE_FREQ = $04;
  1796. INPUTMODE_EXECDT = $05;
  1797. INPUTMODE_WAIT = $06;
  1798. INPUTMODE_WAITSW = $07;
  1799. INPUTMODE_EDGETRIG = $08;
  1800. INPUTMODE_EDGETRIGFREQ = $09;
  1801. INPUTMODE_LVLTRIGFREQ = $0A;
  1802. // Compare A value
  1803. CMPAbm = $01;
  1804. // Compare B value
  1805. CMPBbm = $02;
  1806. // Compare C value
  1807. CMPCbm = $04;
  1808. // Compare D vaule
  1809. CMPDbm = $08;
  1810. // Compare A enable
  1811. CMPAENbm = $10;
  1812. // Compare B enable
  1813. CMPBENbm = $20;
  1814. // Compare C enable
  1815. CMPCENbm = $40;
  1816. // Compare D enable
  1817. CMPDENbm = $80;
  1818. // TCD_DLYSEL
  1819. DLYSELmask = $03;
  1820. DLYSEL_OFF = $00;
  1821. DLYSEL_INBLANK = $01;
  1822. DLYSEL_EVENT = $02;
  1823. // TCD_DLYTRIG
  1824. DLYTRIGmask = $0C;
  1825. DLYTRIG_CMPASET = $00;
  1826. DLYTRIG_CMPACLR = $04;
  1827. DLYTRIG_CMPBSET = $08;
  1828. DLYTRIG_CMPBCLR = $0C;
  1829. // TCD_DLYPRESC
  1830. DLYPRESCmask = $30;
  1831. DLYPRESC_DIV1 = $00;
  1832. DLYPRESC_DIV2 = $10;
  1833. DLYPRESC_DIV4 = $20;
  1834. DLYPRESC_DIV8 = $30;
  1835. // TCD_DITHERSEL
  1836. DITHERSELmask = $03;
  1837. DITHERSEL_ONTIMEB = $00;
  1838. DITHERSEL_ONTIMEAB = $01;
  1839. DITHERSEL_DEADTIMEB = $02;
  1840. DITHERSEL_DEADTIMEAB = $03;
  1841. // Dither value
  1842. DITHER0bm = $01;
  1843. DITHER1bm = $02;
  1844. DITHER2bm = $04;
  1845. DITHER3bm = $08;
  1846. // Debug run
  1847. DBGRUNbm = $01;
  1848. // Fault detection
  1849. FAULTDETbm = $04;
  1850. end;
  1851. TTWI = object //Two-Wire Interface
  1852. CTRLA: byte; //Control A
  1853. DUALCTRL: byte; //Dual Control
  1854. DBGCTRL: byte; //Debug Control Register
  1855. MCTRLA: byte; //Host Control A
  1856. MCTRLB: byte; //Host Control B
  1857. MSTATUS: byte; //Host Status
  1858. MBAUD: byte; //Host Baud Rate Control
  1859. MADDR: byte; //Host Address
  1860. MDATA: byte; //Host Data
  1861. SCTRLA: byte; //Client Control A
  1862. SCTRLB: byte; //Client Control B
  1863. SSTATUS: byte; //Client Status
  1864. SADDR: byte; //Client Address
  1865. SDATA: byte; //Client Data
  1866. SADDRMASK: byte; //Client Address Mask
  1867. const
  1868. // TWI_FMPEN
  1869. FMPENmask = $02;
  1870. FMPEN_OFF = $00;
  1871. FMPEN_ON = $02;
  1872. // TWI_SDAHOLD
  1873. SDAHOLDmask = $0C;
  1874. SDAHOLD_OFF = $00;
  1875. SDAHOLD_50NS = $04;
  1876. SDAHOLD_300NS = $08;
  1877. SDAHOLD_500NS = $0C;
  1878. // TWI_SDASETUP
  1879. SDASETUPmask = $10;
  1880. SDASETUP_4CYC = $00;
  1881. SDASETUP_8CYC = $10;
  1882. // TWI_INPUTLVL
  1883. INPUTLVLmask = $40;
  1884. INPUTLVL_I2C = $00;
  1885. INPUTLVL_SMBUS = $40;
  1886. // Dual Control Enable
  1887. ENABLEbm = $01;
  1888. // Debug Run
  1889. DBGRUNbm = $01;
  1890. // Smart Mode Enable
  1891. SMENbm = $02;
  1892. // TWI_TIMEOUT
  1893. TIMEOUTmask = $0C;
  1894. TIMEOUT_DISABLED = $00;
  1895. TIMEOUT_50US = $04;
  1896. TIMEOUT_100US = $08;
  1897. TIMEOUT_200US = $0C;
  1898. // Quick Command Enable
  1899. QCENbm = $10;
  1900. // Write Interrupt Enable
  1901. WIENbm = $40;
  1902. // Read Interrupt Enable
  1903. RIENbm = $80;
  1904. // TWI_MCMD
  1905. MCMDmask = $03;
  1906. MCMD_NOACT = $00;
  1907. MCMD_REPSTART = $01;
  1908. MCMD_RECVTRANS = $02;
  1909. MCMD_STOP = $03;
  1910. // TWI_ACKACT
  1911. ACKACTmask = $04;
  1912. ACKACT_ACK = $00;
  1913. ACKACT_NACK = $04;
  1914. // Flush
  1915. FLUSHbm = $08;
  1916. // TWI_BUSSTATE
  1917. BUSSTATEmask = $03;
  1918. BUSSTATE_UNKNOWN = $00;
  1919. BUSSTATE_IDLE = $01;
  1920. BUSSTATE_OWNER = $02;
  1921. BUSSTATE_BUSY = $03;
  1922. // Bus Error
  1923. BUSERRbm = $04;
  1924. // Arbitration Lost
  1925. ARBLOSTbm = $08;
  1926. // Received Acknowledge
  1927. RXACKbm = $10;
  1928. // Clock Hold
  1929. CLKHOLDbm = $20;
  1930. // Write Interrupt Flag
  1931. WIFbm = $40;
  1932. // Read Interrupt Flag
  1933. RIFbm = $80;
  1934. // Promiscuous Mode Enable
  1935. PMENbm = $04;
  1936. // Stop Interrupt Enable
  1937. PIENbm = $20;
  1938. // Address/Stop Interrupt Enable
  1939. APIENbm = $40;
  1940. // Data Interrupt Enable
  1941. DIENbm = $80;
  1942. // TWI_SCMD
  1943. SCMDmask = $03;
  1944. SCMD_NOACT = $00;
  1945. SCMD_COMPTRANS = $02;
  1946. SCMD_RESPONSE = $03;
  1947. // TWI_AP
  1948. APmask = $01;
  1949. AP_STOP = $00;
  1950. AP_ADR = $01;
  1951. // Read/Write Direction
  1952. DIRbm = $02;
  1953. // Collision
  1954. COLLbm = $08;
  1955. // Address/Stop Interrupt Flag
  1956. APIFbm = $40;
  1957. // Data Interrupt Flag
  1958. DIFbm = $80;
  1959. // Address Enable
  1960. ADDRENbm = $01;
  1961. // Address Mask
  1962. ADDRMASK0bm = $02;
  1963. ADDRMASK1bm = $04;
  1964. ADDRMASK2bm = $08;
  1965. ADDRMASK3bm = $10;
  1966. ADDRMASK4bm = $20;
  1967. ADDRMASK5bm = $40;
  1968. ADDRMASK6bm = $80;
  1969. end;
  1970. TUSART = object //Universal Synchronous and Asynchronous Receiver and Transmitter
  1971. RXDATAL: byte; //Receive Data Low Byte
  1972. RXDATAH: byte; //Receive Data High Byte
  1973. TXDATAL: byte; //Transmit Data Low Byte
  1974. TXDATAH: byte; //Transmit Data High Byte
  1975. STATUS: byte; //Status
  1976. CTRLA: byte; //Control A
  1977. CTRLB: byte; //Control B
  1978. CTRLC: byte; //Control C
  1979. BAUD: word; //Baud Rate
  1980. CTRLD: byte; //Control D
  1981. DBGCTRL: byte; //Debug Control
  1982. EVCTRL: byte; //Event Control
  1983. TXPLCTRL: byte; //IRCOM Transmitter Pulse Length Control
  1984. RXPLCTRL: byte; //IRCOM Receiver Pulse Length Control
  1985. const
  1986. // Receiver Data Register
  1987. DATA8bm = $01;
  1988. // Parity Error
  1989. PERRbm = $02;
  1990. // Frame Error
  1991. FERRbm = $04;
  1992. // Buffer Overflow
  1993. BUFOVFbm = $40;
  1994. // Receive Complete Interrupt Flag
  1995. RXCIFbm = $80;
  1996. // Wait For Break
  1997. WFBbm = $01;
  1998. // Break Detected Flag
  1999. BDFbm = $02;
  2000. // Inconsistent Sync Field Interrupt Flag
  2001. ISFIFbm = $08;
  2002. // Receive Start Interrupt
  2003. RXSIFbm = $10;
  2004. // Data Register Empty Flag
  2005. DREIFbm = $20;
  2006. // Transmit Interrupt Flag
  2007. TXCIFbm = $40;
  2008. // USART_RS485
  2009. RS485mask = $01;
  2010. RS485_DISABLE = $00;
  2011. RS485_ENABLE = $01;
  2012. // Auto-baud Error Interrupt Enable
  2013. ABEIEbm = $04;
  2014. // Loop-back Mode Enable
  2015. LBMEbm = $08;
  2016. // Receiver Start Frame Interrupt Enable
  2017. RXSIEbm = $10;
  2018. // Data Register Empty Interrupt Enable
  2019. DREIEbm = $20;
  2020. // Transmit Complete Interrupt Enable
  2021. TXCIEbm = $40;
  2022. // Receive Complete Interrupt Enable
  2023. RXCIEbm = $80;
  2024. // Multi-processor Communication Mode
  2025. MPCMbm = $01;
  2026. // USART_RXMODE
  2027. RXMODEmask = $06;
  2028. RXMODE_NORMAL = $00;
  2029. RXMODE_CLK2X = $02;
  2030. RXMODE_GENAUTO = $04;
  2031. RXMODE_LINAUTO = $06;
  2032. // Open Drain Mode Enable
  2033. ODMEbm = $08;
  2034. // Start Frame Detection Enable
  2035. SFDENbm = $10;
  2036. // Transmitter Enable
  2037. TXENbm = $40;
  2038. // Reciever enable
  2039. RXENbm = $80;
  2040. // USART_ABW
  2041. ABWmask = $C0;
  2042. ABW_WDW0 = $00;
  2043. ABW_WDW1 = $40;
  2044. ABW_WDW2 = $80;
  2045. ABW_WDW3 = $C0;
  2046. // Debug Run
  2047. DBGRUNbm = $01;
  2048. // IrDA Event Input Enable
  2049. IREIbm = $01;
  2050. // Receiver Pulse Lenght
  2051. RXPL0bm = $01;
  2052. RXPL1bm = $02;
  2053. RXPL2bm = $04;
  2054. RXPL3bm = $08;
  2055. RXPL4bm = $10;
  2056. RXPL5bm = $20;
  2057. RXPL6bm = $40;
  2058. end;
  2059. TUSERROW = object //User Row
  2060. USERROW0: byte; //User Row Byte 0
  2061. USERROW1: byte; //User Row Byte 1
  2062. USERROW2: byte; //User Row Byte 2
  2063. USERROW3: byte; //User Row Byte 3
  2064. USERROW4: byte; //User Row Byte 4
  2065. USERROW5: byte; //User Row Byte 5
  2066. USERROW6: byte; //User Row Byte 6
  2067. USERROW7: byte; //User Row Byte 7
  2068. USERROW8: byte; //User Row Byte 8
  2069. USERROW9: byte; //User Row Byte 9
  2070. USERROW10: byte; //User Row Byte 10
  2071. USERROW11: byte; //User Row Byte 11
  2072. USERROW12: byte; //User Row Byte 12
  2073. USERROW13: byte; //User Row Byte 13
  2074. USERROW14: byte; //User Row Byte 14
  2075. USERROW15: byte; //User Row Byte 15
  2076. USERROW16: byte; //User Row Byte 16
  2077. USERROW17: byte; //User Row Byte 17
  2078. USERROW18: byte; //User Row Byte 18
  2079. USERROW19: byte; //User Row Byte 19
  2080. USERROW20: byte; //User Row Byte 20
  2081. USERROW21: byte; //User Row Byte 21
  2082. USERROW22: byte; //User Row Byte 22
  2083. USERROW23: byte; //User Row Byte 23
  2084. USERROW24: byte; //User Row Byte 24
  2085. USERROW25: byte; //User Row Byte 25
  2086. USERROW26: byte; //User Row Byte 26
  2087. USERROW27: byte; //User Row Byte 27
  2088. USERROW28: byte; //User Row Byte 28
  2089. USERROW29: byte; //User Row Byte 29
  2090. USERROW30: byte; //User Row Byte 30
  2091. USERROW31: byte; //User Row Byte 31
  2092. end;
  2093. TVPORT = object //Virtual Ports
  2094. DIR: byte; //Data Direction
  2095. OUT_: byte; //Output Value
  2096. IN_: byte; //Input Value
  2097. INTFLAGS: byte; //Interrupt Flags
  2098. end;
  2099. TVREF = object //Voltage reference
  2100. ADC0REF: byte; //ADC0 Reference
  2101. Reserved1: byte;
  2102. DAC0REF: byte; //DAC0 Reference
  2103. Reserved3: byte;
  2104. ACREF: byte; //AC Reference
  2105. const
  2106. // VREF_REFSEL
  2107. REFSELmask = $07;
  2108. REFSEL_1V024 = $00;
  2109. REFSEL_2V048 = $01;
  2110. REFSEL_4V096 = $02;
  2111. REFSEL_2V500 = $03;
  2112. REFSEL_VDD = $05;
  2113. REFSEL_VREFA = $06;
  2114. // Always on
  2115. ALWAYSONbm = $80;
  2116. end;
  2117. TWDT = object //Watch-Dog Timer
  2118. CTRLA: byte; //Control A
  2119. STATUS: byte; //Status
  2120. const
  2121. // WDT_PERIOD
  2122. PERIODmask = $0F;
  2123. PERIOD_OFF = $00;
  2124. PERIOD_8CLK = $01;
  2125. PERIOD_16CLK = $02;
  2126. PERIOD_32CLK = $03;
  2127. PERIOD_64CLK = $04;
  2128. PERIOD_128CLK = $05;
  2129. PERIOD_256CLK = $06;
  2130. PERIOD_512CLK = $07;
  2131. PERIOD_1KCLK = $08;
  2132. PERIOD_2KCLK = $09;
  2133. PERIOD_4KCLK = $0A;
  2134. PERIOD_8KCLK = $0B;
  2135. // WDT_WINDOW
  2136. WINDOWmask = $F0;
  2137. WINDOW_OFF = $00;
  2138. WINDOW_8CLK = $10;
  2139. WINDOW_16CLK = $20;
  2140. WINDOW_32CLK = $30;
  2141. WINDOW_64CLK = $40;
  2142. WINDOW_128CLK = $50;
  2143. WINDOW_256CLK = $60;
  2144. WINDOW_512CLK = $70;
  2145. WINDOW_1KCLK = $80;
  2146. WINDOW_2KCLK = $90;
  2147. WINDOW_4KCLK = $A0;
  2148. WINDOW_8KCLK = $B0;
  2149. // Syncronization busy
  2150. SYNCBUSYbm = $01;
  2151. // Lock enable
  2152. LOCKbm = $80;
  2153. end;
  2154. TZCD = object //Zero Cross Detect
  2155. CTRLA: byte; //Control A
  2156. Reserved1: byte;
  2157. INTCTRL: byte; //Interrupt Control
  2158. STATUS: byte; //Status
  2159. const
  2160. // Enable
  2161. ENABLEbm = $01;
  2162. // Invert signal from pin
  2163. INVERTbm = $08;
  2164. // Output Pad Enable
  2165. OUTENbm = $40;
  2166. // Run in Standby Mode
  2167. RUNSTDBYbm = $80;
  2168. // ZCD_INTMODE
  2169. INTMODEmask = $03;
  2170. INTMODE_NONE = $00;
  2171. INTMODE_RISING = $01;
  2172. INTMODE_FALLING = $02;
  2173. INTMODE_BOTH = $03;
  2174. // ZCD Interrupt Flag
  2175. CROSSIFbm = $01;
  2176. // ZCD_STATE
  2177. STATEmask = $10;
  2178. STATE_LOW = $00;
  2179. STATE_HIGH = $10;
  2180. end;
  2181. const
  2182. Pin0idx = 0; Pin0bm = 1;
  2183. Pin1idx = 1; Pin1bm = 2;
  2184. Pin2idx = 2; Pin2bm = 4;
  2185. Pin3idx = 3; Pin3bm = 8;
  2186. Pin4idx = 4; Pin4bm = 16;
  2187. Pin5idx = 5; Pin5bm = 32;
  2188. Pin6idx = 6; Pin6bm = 64;
  2189. Pin7idx = 7; Pin7bm = 128;
  2190. var
  2191. VPORTA: TVPORT absolute $0000;
  2192. VPORTC: TVPORT absolute $0008;
  2193. VPORTD: TVPORT absolute $000C;
  2194. VPORTF: TVPORT absolute $0014;
  2195. GPR: TGPR absolute $001C;
  2196. CPU: TCPU absolute $0030;
  2197. RSTCTRL: TRSTCTRL absolute $0040;
  2198. SLPCTRL: TSLPCTRL absolute $0050;
  2199. CLKCTRL: TCLKCTRL absolute $0060;
  2200. BOD: TBOD absolute $0080;
  2201. VREF: TVREF absolute $00A0;
  2202. WDT: TWDT absolute $0100;
  2203. CPUINT: TCPUINT absolute $0110;
  2204. CRCSCAN: TCRCSCAN absolute $0120;
  2205. RTC: TRTC absolute $0140;
  2206. CCL: TCCL absolute $01C0;
  2207. EVSYS: TEVSYS absolute $0200;
  2208. PORTA: TPORT absolute $0400;
  2209. PORTC: TPORT absolute $0440;
  2210. PORTD: TPORT absolute $0460;
  2211. PORTF: TPORT absolute $04A0;
  2212. PORTMUX: TPORTMUX absolute $05E0;
  2213. ADC0: TADC absolute $0600;
  2214. AC0: TAC absolute $0680;
  2215. AC1: TAC absolute $0688;
  2216. AC2: TAC absolute $0690;
  2217. DAC0: TDAC absolute $06A0;
  2218. ZCD0: TZCD absolute $06C0;
  2219. USART0: TUSART absolute $0800;
  2220. USART1: TUSART absolute $0820;
  2221. USART2: TUSART absolute $0840;
  2222. TWI0: TTWI absolute $0900;
  2223. SPI0: TSPI absolute $0940;
  2224. SPI1: TSPI absolute $0960;
  2225. TCA0: TTCA absolute $0A00;
  2226. TCB0: TTCB absolute $0B00;
  2227. TCB1: TTCB absolute $0B10;
  2228. TCB2: TTCB absolute $0B20;
  2229. TCD0: TTCD absolute $0B80;
  2230. SYSCFG: TSYSCFG absolute $0F00;
  2231. NVMCTRL: TNVMCTRL absolute $1000;
  2232. LOCK: TLOCK absolute $1040;
  2233. FUSE: TFUSE absolute $1050;
  2234. USERROW: TUSERROW absolute $1080;
  2235. SIGROW: TSIGROW absolute $1100;
  2236. implementation
  2237. {$i avrcommon.inc}
  2238. procedure CRCSCAN_NMI_ISR; external name 'CRCSCAN_NMI_ISR'; // Interrupt 1
  2239. procedure BOD_VLM_ISR; external name 'BOD_VLM_ISR'; // Interrupt 2
  2240. procedure RTC_CNT_ISR; external name 'RTC_CNT_ISR'; // Interrupt 3
  2241. procedure RTC_PIT_ISR; external name 'RTC_PIT_ISR'; // Interrupt 4
  2242. procedure CCL_CCL_ISR; external name 'CCL_CCL_ISR'; // Interrupt 5
  2243. procedure PORTA_PORT_ISR; external name 'PORTA_PORT_ISR'; // Interrupt 6
  2244. procedure TCA0_LUNF_ISR; external name 'TCA0_LUNF_ISR'; // Interrupt 7
  2245. //procedure TCA0_OVF_ISR; external name 'TCA0_OVF_ISR'; // Interrupt 7
  2246. procedure TCA0_HUNF_ISR; external name 'TCA0_HUNF_ISR'; // Interrupt 8
  2247. procedure TCA0_CMP0_ISR; external name 'TCA0_CMP0_ISR'; // Interrupt 9
  2248. //procedure TCA0_LCMP0_ISR; external name 'TCA0_LCMP0_ISR'; // Interrupt 9
  2249. procedure TCA0_CMP1_ISR; external name 'TCA0_CMP1_ISR'; // Interrupt 10
  2250. //procedure TCA0_LCMP1_ISR; external name 'TCA0_LCMP1_ISR'; // Interrupt 10
  2251. procedure TCA0_CMP2_ISR; external name 'TCA0_CMP2_ISR'; // Interrupt 11
  2252. //procedure TCA0_LCMP2_ISR; external name 'TCA0_LCMP2_ISR'; // Interrupt 11
  2253. procedure TCB0_INT_ISR; external name 'TCB0_INT_ISR'; // Interrupt 12
  2254. procedure TCB1_INT_ISR; external name 'TCB1_INT_ISR'; // Interrupt 13
  2255. procedure TCD0_OVF_ISR; external name 'TCD0_OVF_ISR'; // Interrupt 14
  2256. procedure TCD0_TRIG_ISR; external name 'TCD0_TRIG_ISR'; // Interrupt 15
  2257. procedure TWI0_TWIS_ISR; external name 'TWI0_TWIS_ISR'; // Interrupt 16
  2258. procedure TWI0_TWIM_ISR; external name 'TWI0_TWIM_ISR'; // Interrupt 17
  2259. procedure SPI0_INT_ISR; external name 'SPI0_INT_ISR'; // Interrupt 18
  2260. procedure USART0_RXC_ISR; external name 'USART0_RXC_ISR'; // Interrupt 19
  2261. procedure USART0_DRE_ISR; external name 'USART0_DRE_ISR'; // Interrupt 20
  2262. procedure USART0_TXC_ISR; external name 'USART0_TXC_ISR'; // Interrupt 21
  2263. procedure PORTD_PORT_ISR; external name 'PORTD_PORT_ISR'; // Interrupt 22
  2264. procedure AC0_AC_ISR; external name 'AC0_AC_ISR'; // Interrupt 23
  2265. procedure ADC0_RESRDY_ISR; external name 'ADC0_RESRDY_ISR'; // Interrupt 24
  2266. procedure ADC0_WCMP_ISR; external name 'ADC0_WCMP_ISR'; // Interrupt 25
  2267. procedure ZCD0_ZCD_ISR; external name 'ZCD0_ZCD_ISR'; // Interrupt 26
  2268. procedure PTC_PTC_ISR; external name 'PTC_PTC_ISR'; // Interrupt 27
  2269. procedure AC1_AC_ISR; external name 'AC1_AC_ISR'; // Interrupt 28
  2270. procedure PORTC_PORT_ISR; external name 'PORTC_PORT_ISR'; // Interrupt 29
  2271. procedure TCB2_INT_ISR; external name 'TCB2_INT_ISR'; // Interrupt 30
  2272. procedure USART1_RXC_ISR; external name 'USART1_RXC_ISR'; // Interrupt 31
  2273. procedure USART1_DRE_ISR; external name 'USART1_DRE_ISR'; // Interrupt 32
  2274. procedure USART1_TXC_ISR; external name 'USART1_TXC_ISR'; // Interrupt 33
  2275. procedure PORTF_PORT_ISR; external name 'PORTF_PORT_ISR'; // Interrupt 34
  2276. procedure NVMCTRL_EE_ISR; external name 'NVMCTRL_EE_ISR'; // Interrupt 35
  2277. procedure SPI1_INT_ISR; external name 'SPI1_INT_ISR'; // Interrupt 36
  2278. procedure USART2_RXC_ISR; external name 'USART2_RXC_ISR'; // Interrupt 37
  2279. procedure USART2_DRE_ISR; external name 'USART2_DRE_ISR'; // Interrupt 38
  2280. procedure USART2_TXC_ISR; external name 'USART2_TXC_ISR'; // Interrupt 39
  2281. procedure AC2_AC_ISR; external name 'AC2_AC_ISR'; // Interrupt 40
  2282. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  2283. asm
  2284. jmp __dtors_end
  2285. jmp CRCSCAN_NMI_ISR
  2286. jmp BOD_VLM_ISR
  2287. jmp RTC_CNT_ISR
  2288. jmp RTC_PIT_ISR
  2289. jmp CCL_CCL_ISR
  2290. jmp PORTA_PORT_ISR
  2291. jmp TCA0_LUNF_ISR
  2292. // jmp TCA0_OVF_ISR
  2293. jmp TCA0_HUNF_ISR
  2294. jmp TCA0_CMP0_ISR
  2295. // jmp TCA0_LCMP0_ISR
  2296. jmp TCA0_CMP1_ISR
  2297. // jmp TCA0_LCMP1_ISR
  2298. jmp TCA0_CMP2_ISR
  2299. // jmp TCA0_LCMP2_ISR
  2300. jmp TCB0_INT_ISR
  2301. jmp TCB1_INT_ISR
  2302. jmp TCD0_OVF_ISR
  2303. jmp TCD0_TRIG_ISR
  2304. jmp TWI0_TWIS_ISR
  2305. jmp TWI0_TWIM_ISR
  2306. jmp SPI0_INT_ISR
  2307. jmp USART0_RXC_ISR
  2308. jmp USART0_DRE_ISR
  2309. jmp USART0_TXC_ISR
  2310. jmp PORTD_PORT_ISR
  2311. jmp AC0_AC_ISR
  2312. jmp ADC0_RESRDY_ISR
  2313. jmp ADC0_WCMP_ISR
  2314. jmp ZCD0_ZCD_ISR
  2315. jmp PTC_PTC_ISR
  2316. jmp AC1_AC_ISR
  2317. jmp PORTC_PORT_ISR
  2318. jmp TCB2_INT_ISR
  2319. jmp USART1_RXC_ISR
  2320. jmp USART1_DRE_ISR
  2321. jmp USART1_TXC_ISR
  2322. jmp PORTF_PORT_ISR
  2323. jmp NVMCTRL_EE_ISR
  2324. jmp SPI1_INT_ISR
  2325. jmp USART2_RXC_ISR
  2326. jmp USART2_DRE_ISR
  2327. jmp USART2_TXC_ISR
  2328. jmp AC2_AC_ISR
  2329. .weak CRCSCAN_NMI_ISR
  2330. .weak BOD_VLM_ISR
  2331. .weak RTC_CNT_ISR
  2332. .weak RTC_PIT_ISR
  2333. .weak CCL_CCL_ISR
  2334. .weak PORTA_PORT_ISR
  2335. .weak TCA0_LUNF_ISR
  2336. // .weak TCA0_OVF_ISR
  2337. .weak TCA0_HUNF_ISR
  2338. .weak TCA0_CMP0_ISR
  2339. // .weak TCA0_LCMP0_ISR
  2340. .weak TCA0_CMP1_ISR
  2341. // .weak TCA0_LCMP1_ISR
  2342. .weak TCA0_CMP2_ISR
  2343. // .weak TCA0_LCMP2_ISR
  2344. .weak TCB0_INT_ISR
  2345. .weak TCB1_INT_ISR
  2346. .weak TCD0_OVF_ISR
  2347. .weak TCD0_TRIG_ISR
  2348. .weak TWI0_TWIS_ISR
  2349. .weak TWI0_TWIM_ISR
  2350. .weak SPI0_INT_ISR
  2351. .weak USART0_RXC_ISR
  2352. .weak USART0_DRE_ISR
  2353. .weak USART0_TXC_ISR
  2354. .weak PORTD_PORT_ISR
  2355. .weak AC0_AC_ISR
  2356. .weak ADC0_RESRDY_ISR
  2357. .weak ADC0_WCMP_ISR
  2358. .weak ZCD0_ZCD_ISR
  2359. .weak PTC_PTC_ISR
  2360. .weak AC1_AC_ISR
  2361. .weak PORTC_PORT_ISR
  2362. .weak TCB2_INT_ISR
  2363. .weak USART1_RXC_ISR
  2364. .weak USART1_DRE_ISR
  2365. .weak USART1_TXC_ISR
  2366. .weak PORTF_PORT_ISR
  2367. .weak NVMCTRL_EE_ISR
  2368. .weak SPI1_INT_ISR
  2369. .weak USART2_RXC_ISR
  2370. .weak USART2_DRE_ISR
  2371. .weak USART2_TXC_ISR
  2372. .weak AC2_AC_ISR
  2373. .set CRCSCAN_NMI_ISR, Default_IRQ_handler
  2374. .set BOD_VLM_ISR, Default_IRQ_handler
  2375. .set RTC_CNT_ISR, Default_IRQ_handler
  2376. .set RTC_PIT_ISR, Default_IRQ_handler
  2377. .set CCL_CCL_ISR, Default_IRQ_handler
  2378. .set PORTA_PORT_ISR, Default_IRQ_handler
  2379. .set TCA0_LUNF_ISR, Default_IRQ_handler
  2380. // .set TCA0_OVF_ISR, Default_IRQ_handler
  2381. .set TCA0_HUNF_ISR, Default_IRQ_handler
  2382. .set TCA0_CMP0_ISR, Default_IRQ_handler
  2383. // .set TCA0_LCMP0_ISR, Default_IRQ_handler
  2384. .set TCA0_CMP1_ISR, Default_IRQ_handler
  2385. // .set TCA0_LCMP1_ISR, Default_IRQ_handler
  2386. .set TCA0_CMP2_ISR, Default_IRQ_handler
  2387. // .set TCA0_LCMP2_ISR, Default_IRQ_handler
  2388. .set TCB0_INT_ISR, Default_IRQ_handler
  2389. .set TCB1_INT_ISR, Default_IRQ_handler
  2390. .set TCD0_OVF_ISR, Default_IRQ_handler
  2391. .set TCD0_TRIG_ISR, Default_IRQ_handler
  2392. .set TWI0_TWIS_ISR, Default_IRQ_handler
  2393. .set TWI0_TWIM_ISR, Default_IRQ_handler
  2394. .set SPI0_INT_ISR, Default_IRQ_handler
  2395. .set USART0_RXC_ISR, Default_IRQ_handler
  2396. .set USART0_DRE_ISR, Default_IRQ_handler
  2397. .set USART0_TXC_ISR, Default_IRQ_handler
  2398. .set PORTD_PORT_ISR, Default_IRQ_handler
  2399. .set AC0_AC_ISR, Default_IRQ_handler
  2400. .set ADC0_RESRDY_ISR, Default_IRQ_handler
  2401. .set ADC0_WCMP_ISR, Default_IRQ_handler
  2402. .set ZCD0_ZCD_ISR, Default_IRQ_handler
  2403. .set PTC_PTC_ISR, Default_IRQ_handler
  2404. .set AC1_AC_ISR, Default_IRQ_handler
  2405. .set PORTC_PORT_ISR, Default_IRQ_handler
  2406. .set TCB2_INT_ISR, Default_IRQ_handler
  2407. .set USART1_RXC_ISR, Default_IRQ_handler
  2408. .set USART1_DRE_ISR, Default_IRQ_handler
  2409. .set USART1_TXC_ISR, Default_IRQ_handler
  2410. .set PORTF_PORT_ISR, Default_IRQ_handler
  2411. .set NVMCTRL_EE_ISR, Default_IRQ_handler
  2412. .set SPI1_INT_ISR, Default_IRQ_handler
  2413. .set USART2_RXC_ISR, Default_IRQ_handler
  2414. .set USART2_DRE_ISR, Default_IRQ_handler
  2415. .set USART2_TXC_ISR, Default_IRQ_handler
  2416. .set AC2_AC_ISR, Default_IRQ_handler
  2417. end;
  2418. end.