avr32ea28.pp 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101
  1. unit AVR32EA28;
  2. interface
  3. type
  4. TAC = object //Analog Comparator
  5. CTRLA: byte; //Control A
  6. CTRLB: byte; //Control B
  7. MUXCTRL: byte; //Mux Control A
  8. Reserved3: byte;
  9. Reserved4: byte;
  10. DACREF: byte; //DAC Voltage Reference
  11. INTCTRL: byte; //Interrupt Control
  12. STATUS: byte; //Status
  13. const
  14. // Enable
  15. ENABLEbm = $01;
  16. // AC_HYSMODE
  17. HYSMODEmask = $06;
  18. HYSMODE_NONE = $00;
  19. HYSMODE_SMALL = $02;
  20. HYSMODE_MEDIUM = $04;
  21. HYSMODE_LARGE = $06;
  22. // AC_POWER
  23. POWERmask = $18;
  24. POWER_PROFILE0 = $00;
  25. POWER_PROFILE1 = $08;
  26. // Output Pad Enable
  27. OUTENbm = $40;
  28. // Run in Standby Mode
  29. RUNSTDBYbm = $80;
  30. // AC_WINSEL
  31. WINSELmask = $03;
  32. WINSEL_DISABLED = $00;
  33. WINSEL_UPSEL1 = $01;
  34. // AC_MUXNEG
  35. MUXNEGmask = $07;
  36. MUXNEG_AINN0 = $00;
  37. MUXNEG_AINN1 = $01;
  38. MUXNEG_AINN2 = $02;
  39. MUXNEG_AINN3 = $03;
  40. MUXNEG_DACREF = $04;
  41. // AC_MUXPOS
  42. MUXPOSmask = $38;
  43. MUXPOS_AINP0 = $00;
  44. MUXPOS_AINP1 = $08;
  45. MUXPOS_AINP2 = $10;
  46. MUXPOS_AINP3 = $18;
  47. MUXPOS_AINP4 = $20;
  48. // AC_INITVAL
  49. INITVALmask = $40;
  50. INITVAL_LOW = $00;
  51. INITVAL_HIGH = $40;
  52. // Invert AC Output
  53. INVERTbm = $80;
  54. // Analog Comparator Interrupt Flag
  55. CMPIFbm = $01;
  56. // Analog Comparator State
  57. CMPSTATEbm = $10;
  58. // AC_WINSTATE
  59. WINSTATEmask = $C0;
  60. WINSTATE_ABOVE = $00;
  61. WINSTATE_INSIDE = $40;
  62. WINSTATE_BELOW = $80;
  63. end;
  64. TADC = object //Analog to Digital Converter
  65. CTRLA: byte; //Control A
  66. CTRLB: byte; //Control B
  67. CTRLC: byte; //Control C
  68. CTRLD: byte; //Control D
  69. INTCTRL: byte; //Interrupt Control
  70. INTFLAGS: byte; //Interrupt Flags
  71. STATUS: byte; //Status register
  72. DBGCTRL: byte; //Debug Control
  73. CTRLE: byte; //Control E
  74. CTRLF: byte; //Control F
  75. COMMAND: byte; //Command register
  76. PGACTRL: byte; //PGA Control
  77. MUXPOS: byte; //Positive Input Multiplexer
  78. MUXNEG: byte; //Negative Input Multiplexer
  79. Reserved14: byte;
  80. Reserved15: byte;
  81. RESULT: dword; //Result
  82. SAMPLE: word; //Sample
  83. Reserved22: byte;
  84. Reserved23: byte;
  85. TEMP0: byte; //Temporary Data 0
  86. TEMP1: byte; //Temporary Data 1
  87. TEMP2: byte; //Temporary Data 2
  88. Reserved27: byte;
  89. WINLT: word; //Window Low Threshold
  90. WINHT: word; //Window High Threshold
  91. const
  92. // ADC Enable
  93. ENABLEbm = $01;
  94. // Low Latency
  95. LOWLATbm = $20;
  96. // Run in Standby
  97. RUNSTDBYbm = $80;
  98. // ADC_PRESC
  99. PRESCmask = $0F;
  100. PRESC_DIV2 = $00;
  101. PRESC_DIV4 = $01;
  102. PRESC_DIV6 = $02;
  103. PRESC_DIV8 = $03;
  104. PRESC_DIV10 = $04;
  105. PRESC_DIV12 = $05;
  106. PRESC_DIV14 = $06;
  107. PRESC_DIV16 = $07;
  108. PRESC_DIV20 = $08;
  109. PRESC_DIV24 = $09;
  110. PRESC_DIV28 = $0A;
  111. PRESC_DIV32 = $0B;
  112. PRESC_DIV40 = $0C;
  113. PRESC_DIV48 = $0D;
  114. PRESC_DIV56 = $0E;
  115. PRESC_DIV64 = $0F;
  116. // ADC_REFSEL
  117. REFSELmask = $07;
  118. REFSEL_VDD = $00;
  119. REFSEL_VREFA = $02;
  120. REFSEL_1V024 = $04;
  121. REFSEL_2V048 = $05;
  122. REFSEL_4V096 = $06;
  123. REFSEL_2V500 = $07;
  124. // ADC_WINCM
  125. WINCMmask = $07;
  126. WINCM_NONE = $00;
  127. WINCM_BELOW = $01;
  128. WINCM_ABOVE = $02;
  129. WINCM_INSIDE = $03;
  130. WINCM_OUTSIDE = $04;
  131. // ADC_WINSRC
  132. WINSRCmask = $08;
  133. WINSRC_RESULT = $00;
  134. WINSRC_SAMPLE = $08;
  135. // Result Ready Interrupt Enable
  136. RESRDYbm = $01;
  137. // Sample Ready Interrupt Enable
  138. SAMPRDYbm = $02;
  139. // Window Comparator Interrupt Enable
  140. WCMPbm = $04;
  141. // Result Overwrite Interrupt Enable
  142. RESOVRbm = $08;
  143. // Sample Overwrite Interrupt Enable
  144. SAMPOVRbm = $10;
  145. // Trigger Overrun Interrupt Enable
  146. TRIGOVRbm = $20;
  147. // ADC Busy
  148. ADCBUSYbm = $01;
  149. // Run in Debug Mode
  150. DBGRUNbm = $01;
  151. // ADC_SAMPNUM
  152. SAMPNUMmask = $0F;
  153. SAMPNUM_NONE = $00;
  154. SAMPNUM_ACC2 = $01;
  155. SAMPNUM_ACC4 = $02;
  156. SAMPNUM_ACC8 = $03;
  157. SAMPNUM_ACC16 = $04;
  158. SAMPNUM_ACC32 = $05;
  159. SAMPNUM_ACC64 = $06;
  160. SAMPNUM_ACC128 = $07;
  161. SAMPNUM_ACC256 = $08;
  162. SAMPNUM_ACC512 = $09;
  163. SAMPNUM_ACC1024 = $0A;
  164. // Left Adjust
  165. LEFTADJbm = $10;
  166. // Free-Running mode
  167. FREERUNbm = $20;
  168. // ADC_CHOPPING
  169. CHOPPINGmask = $40;
  170. CHOPPING_DISABLE = $00;
  171. CHOPPING_ENABLE = $40;
  172. // ADC_START
  173. STARTmask = $07;
  174. START_STOP = $00;
  175. START_IMMEDIATE = $01;
  176. START_MUXPOS_WRITE = $02;
  177. START_MUXNEG_WRITE = $03;
  178. START_EVENT_TRIGGER = $04;
  179. // ADC_MODE
  180. MODEmask = $70;
  181. MODE_SINGLE_8BIT = $00;
  182. MODE_SINGLE_12BIT = $10;
  183. MODE_SERIES = $20;
  184. MODE_SERIES_SCALING = $30;
  185. MODE_BURST = $40;
  186. MODE_BURST_SCALING = $50;
  187. // Differential mode
  188. DIFFbm = $80;
  189. // PGA Enable
  190. PGAENbm = $01;
  191. // ADC_PGABIASSEL
  192. PGABIASSELmask = $18;
  193. PGABIASSEL_100PCT = $00;
  194. PGABIASSEL_75PCT = $08;
  195. PGABIASSEL_50PCT = $10;
  196. PGABIASSEL_25PCT = $18;
  197. // ADC_GAIN
  198. GAINmask = $E0;
  199. GAIN_1X = $00;
  200. GAIN_2X = $20;
  201. GAIN_4X = $40;
  202. GAIN_8X = $60;
  203. GAIN_16X = $80;
  204. // ADC_MUXPOS
  205. MUXPOSmask = $3F;
  206. MUXPOS_AIN0 = $00;
  207. MUXPOS_AIN1 = $01;
  208. MUXPOS_AIN2 = $02;
  209. MUXPOS_AIN3 = $03;
  210. MUXPOS_AIN4 = $04;
  211. MUXPOS_AIN5 = $05;
  212. MUXPOS_AIN6 = $06;
  213. MUXPOS_AIN7 = $07;
  214. MUXPOS_AIN16 = $10;
  215. MUXPOS_AIN17 = $11;
  216. MUXPOS_AIN22 = $16;
  217. MUXPOS_AIN23 = $17;
  218. MUXPOS_AIN24 = $18;
  219. MUXPOS_AIN25 = $19;
  220. MUXPOS_AIN26 = $1A;
  221. MUXPOS_AIN27 = $1B;
  222. MUXPOS_AIN28 = $1C;
  223. MUXPOS_AIN29 = $1D;
  224. MUXPOS_AIN30 = $1E;
  225. MUXPOS_AIN31 = $1F;
  226. MUXPOS_GND = $30;
  227. MUXPOS_VDD10 = $31;
  228. MUXPOS_TEMPSENSE = $32;
  229. MUXPOS_DAC0 = $38;
  230. // ADC_VIA
  231. VIAmask = $C0;
  232. VIA_DIRECT = $00;
  233. VIA_PGA = $40;
  234. // ADC_MUXNEG
  235. MUXNEGmask = $3F;
  236. MUXNEG_AIN0 = $00;
  237. MUXNEG_AIN1 = $01;
  238. MUXNEG_AIN2 = $02;
  239. MUXNEG_AIN3 = $03;
  240. MUXNEG_AIN4 = $04;
  241. MUXNEG_AIN5 = $05;
  242. MUXNEG_AIN6 = $06;
  243. MUXNEG_AIN7 = $07;
  244. MUXNEG_AIN16 = $10;
  245. MUXNEG_AIN17 = $11;
  246. MUXNEG_AIN22 = $16;
  247. MUXNEG_AIN23 = $17;
  248. MUXNEG_AIN24 = $18;
  249. MUXNEG_AIN25 = $19;
  250. MUXNEG_AIN26 = $1A;
  251. MUXNEG_AIN27 = $1B;
  252. MUXNEG_AIN28 = $1C;
  253. MUXNEG_AIN29 = $1D;
  254. MUXNEG_AIN30 = $1E;
  255. MUXNEG_AIN31 = $1F;
  256. MUXNEG_GND = $30;
  257. MUXNEG_DAC0 = $38;
  258. MUXNEG_DACREF0 = $39;
  259. MUXNEG_DACREF1 = $3A;
  260. end;
  261. TBOD = object //Bod interface
  262. CTRLA: byte; //Control A
  263. CTRLB: byte; //Control B
  264. Reserved2: byte;
  265. Reserved3: byte;
  266. Reserved4: byte;
  267. Reserved5: byte;
  268. Reserved6: byte;
  269. Reserved7: byte;
  270. VLMCTRLA: byte; //Voltage level monitor Control
  271. INTCTRL: byte; //Voltage level monitor interrupt Control
  272. INTFLAGS: byte; //Voltage level monitor interrupt Flags
  273. STATUS: byte; //Voltage level monitor status
  274. const
  275. // BOD_SLEEP
  276. SLEEPmask = $03;
  277. SLEEP_DISABLE = $00;
  278. SLEEP_ENABLE = $01;
  279. SLEEP_SAMPLE = $02;
  280. // BOD_ACTIVE
  281. ACTIVEmask = $0C;
  282. ACTIVE_DISABLE = $00;
  283. ACTIVE_ENABLED = $04;
  284. ACTIVE_SAMPLED = $08;
  285. ACTIVE_ENABLEWAIT = $0C;
  286. // BOD_SAMPFREQ
  287. SAMPFREQmask = $10;
  288. SAMPFREQ_128HZ = $00;
  289. SAMPFREQ_32HZ = $10;
  290. // BOD_LVL
  291. LVLmask = $07;
  292. LVL_BODLEVEL0 = $00;
  293. LVL_BODLEVEL1 = $01;
  294. LVL_BODLEVEL2 = $02;
  295. LVL_BODLEVEL3 = $03;
  296. // BOD_VLMLVL
  297. VLMLVLmask = $03;
  298. VLMLVL_OFF = $00;
  299. VLMLVL_5ABOVE = $01;
  300. VLMLVL_15ABOVE = $02;
  301. VLMLVL_25ABOVE = $03;
  302. // voltage level monitor interrrupt enable
  303. VLMIEbm = $01;
  304. // BOD_VLMCFG
  305. VLMCFGmask = $06;
  306. VLMCFG_FALLING = $00;
  307. VLMCFG_RISING = $02;
  308. VLMCFG_BOTH = $04;
  309. // Voltage level monitor interrupt flag
  310. VLMIFbm = $01;
  311. // BOD_VLMS
  312. VLMSmask = $01;
  313. VLMS_ABOVE = $00;
  314. VLMS_BELOW = $01;
  315. end;
  316. TCCL = object //Configurable Custom Logic
  317. CTRLA: byte; //Control Register A
  318. SEQCTRL0: byte; //Sequential Control 0
  319. SEQCTRL1: byte; //Sequential Control 1
  320. Reserved3: byte;
  321. Reserved4: byte;
  322. INTCTRL0: byte; //Interrupt Control 0
  323. Reserved6: byte;
  324. INTFLAGS: byte; //Interrupt Flags
  325. LUT0CTRLA: byte; //LUT 0 Control A
  326. LUT0CTRLB: byte; //LUT 0 Control B
  327. LUT0CTRLC: byte; //LUT 0 Control C
  328. TRUTH0: byte; //Truth 0
  329. LUT1CTRLA: byte; //LUT 1 Control A
  330. LUT1CTRLB: byte; //LUT 1 Control B
  331. LUT1CTRLC: byte; //LUT 1 Control C
  332. TRUTH1: byte; //Truth 1
  333. LUT2CTRLA: byte; //LUT 2 Control A
  334. LUT2CTRLB: byte; //LUT 2 Control B
  335. LUT2CTRLC: byte; //LUT 2 Control C
  336. TRUTH2: byte; //Truth 2
  337. LUT3CTRLA: byte; //LUT 3 Control A
  338. LUT3CTRLB: byte; //LUT 3 Control B
  339. LUT3CTRLC: byte; //LUT 3 Control C
  340. TRUTH3: byte; //Truth 3
  341. const
  342. // Enable
  343. ENABLEbm = $01;
  344. // Run in Standby
  345. RUNSTDBYbm = $40;
  346. // CCL_SEQSEL
  347. SEQSELmask = $0F;
  348. SEQSEL_DISABLE = $00;
  349. SEQSEL_DFF = $01;
  350. SEQSEL_JK = $02;
  351. SEQSEL_LATCH = $03;
  352. SEQSEL_RS = $04;
  353. // CCL_INTMODE0
  354. INTMODE0mask = $03;
  355. INTMODE0_INTDISABLE = $00;
  356. INTMODE0_RISING = $01;
  357. INTMODE0_FALLING = $02;
  358. INTMODE0_BOTH = $03;
  359. // CCL_INTMODE1
  360. INTMODE1mask = $0C;
  361. INTMODE1_INTDISABLE = $00;
  362. INTMODE1_RISING = $04;
  363. INTMODE1_FALLING = $08;
  364. INTMODE1_BOTH = $0C;
  365. // CCL_INTMODE2
  366. INTMODE2mask = $30;
  367. INTMODE2_INTDISABLE = $00;
  368. INTMODE2_RISING = $10;
  369. INTMODE2_FALLING = $20;
  370. INTMODE2_BOTH = $30;
  371. // CCL_INTMODE3
  372. INTMODE3mask = $C0;
  373. INTMODE3_INTDISABLE = $00;
  374. INTMODE3_RISING = $40;
  375. INTMODE3_FALLING = $80;
  376. INTMODE3_BOTH = $C0;
  377. // Interrupt Flag
  378. INT0bm = $01;
  379. INT1bm = $02;
  380. INT2bm = $04;
  381. INT3bm = $08;
  382. // CCL_CLKSRC
  383. CLKSRCmask = $0E;
  384. CLKSRC_CLKPER = $00;
  385. CLKSRC_IN2 = $02;
  386. CLKSRC_OSCHF = $08;
  387. CLKSRC_OSC32K = $0A;
  388. CLKSRC_OSC1K = $0C;
  389. // CCL_FILTSEL
  390. FILTSELmask = $30;
  391. FILTSEL_DISABLE = $00;
  392. FILTSEL_SYNCH = $10;
  393. FILTSEL_FILTER = $20;
  394. // Output Enable
  395. OUTENbm = $40;
  396. // CCL_EDGEDET
  397. EDGEDETmask = $80;
  398. EDGEDET_DIS = $00;
  399. EDGEDET_EN = $80;
  400. // CCL_INSEL0
  401. INSEL0mask = $0F;
  402. INSEL0_MASK = $00;
  403. INSEL0_FEEDBACK = $01;
  404. INSEL0_LINK = $02;
  405. INSEL0_EVENTA = $03;
  406. INSEL0_EVENTB = $04;
  407. INSEL0_IO = $05;
  408. INSEL0_AC0 = $06;
  409. INSEL0_USART0 = $07;
  410. INSEL0_SPI0 = $08;
  411. INSEL0_TCA0 = $09;
  412. INSEL0_TCA1 = $0A;
  413. INSEL0_TCB0 = $0B;
  414. // CCL_INSEL1
  415. INSEL1mask = $F0;
  416. INSEL1_MASK = $00;
  417. INSEL1_FEEDBACK = $10;
  418. INSEL1_LINK = $20;
  419. INSEL1_EVENTA = $30;
  420. INSEL1_EVENTB = $40;
  421. INSEL1_IO = $50;
  422. INSEL1_AC1 = $60;
  423. INSEL1_USART1 = $70;
  424. INSEL1_SPI0 = $80;
  425. INSEL1_TCA0 = $90;
  426. INSEL1_TCA1 = $A0;
  427. INSEL1_TCB1 = $B0;
  428. // CCL_INSEL2
  429. INSEL2mask = $0F;
  430. INSEL2_MASK = $00;
  431. INSEL2_FEEDBACK = $01;
  432. INSEL2_LINK = $02;
  433. INSEL2_EVENTA = $03;
  434. INSEL2_EVENTB = $04;
  435. INSEL2_IO = $05;
  436. INSEL2_AC1 = $06;
  437. INSEL2_USART2 = $07;
  438. INSEL2_SPI0 = $08;
  439. INSEL2_TCA0 = $09;
  440. INSEL2_TCA1 = $0A;
  441. INSEL2_TCB2 = $0B;
  442. end;
  443. TCLKCTRL = object //Clock controller
  444. MCLKCTRLA: byte; //MCLK Control A
  445. MCLKCTRLB: byte; //MCLK Control B
  446. MCLKCTRLC: byte; //MCLK Control C
  447. MCLKINTCTRL: byte; //MCLK Interrupt Control
  448. MCLKINTFLAGS: byte; //MCLK Interrupt Flags
  449. MCLKSTATUS: byte; //MCLK Status
  450. MCLKTIMEBASE: byte; //MCLK Timebase
  451. Reserved7: byte;
  452. OSCHFCTRLA: byte; //OSCHF Control A
  453. OSCHFTUNE: byte; //OSCHF Tune
  454. Reserved10: byte;
  455. Reserved11: byte;
  456. Reserved12: byte;
  457. Reserved13: byte;
  458. Reserved14: byte;
  459. Reserved15: byte;
  460. Reserved16: byte;
  461. Reserved17: byte;
  462. Reserved18: byte;
  463. Reserved19: byte;
  464. Reserved20: byte;
  465. Reserved21: byte;
  466. Reserved22: byte;
  467. Reserved23: byte;
  468. OSC32KCTRLA: byte; //OSC32K Control A
  469. Reserved25: byte;
  470. Reserved26: byte;
  471. Reserved27: byte;
  472. XOSC32KCTRLA: byte; //XOSC32K Control A
  473. Reserved29: byte;
  474. Reserved30: byte;
  475. Reserved31: byte;
  476. XOSCHFCTRLA: byte; //XOSCHF Control A
  477. const
  478. // CLKCTRL_CLKSEL
  479. CLKSELmask = $07;
  480. CLKSEL_OSCHF = $00;
  481. CLKSEL_OSC32K = $01;
  482. CLKSEL_XOSC32K = $02;
  483. CLKSEL_EXTCLK = $03;
  484. // System clock out
  485. CLKOUTbm = $80;
  486. // Prescaler enable
  487. PENbm = $01;
  488. // CLKCTRL_PDIV
  489. PDIVmask = $1E;
  490. PDIV_DIV2 = $00;
  491. PDIV_DIV4 = $02;
  492. PDIV_DIV8 = $04;
  493. PDIV_DIV16 = $06;
  494. PDIV_DIV32 = $08;
  495. PDIV_DIV64 = $0A;
  496. PDIV_DIV6 = $10;
  497. PDIV_DIV10 = $12;
  498. PDIV_DIV12 = $14;
  499. PDIV_DIV24 = $16;
  500. PDIV_DIV48 = $18;
  501. // Clock Failure Detect Enable
  502. CFDENbm = $01;
  503. // CFD Test
  504. CFDTSTbm = $02;
  505. // CLKCTRL_CFDSRC
  506. CFDSRCmask = $0C;
  507. CFDSRC_CLKMAIN = $00;
  508. CFDSRC_XOSCHF = $04;
  509. CFDSRC_XOSC32K = $08;
  510. // Interrupt Enable
  511. CFDbm = $01;
  512. // CLKCTRL_INTTYPE
  513. INTTYPEmask = $80;
  514. INTTYPE_INT = $00;
  515. INTTYPE_NMI = $80;
  516. // System Oscillator changing
  517. SOSCbm = $01;
  518. // High frequency oscillator status
  519. OSCHFSbm = $02;
  520. // 32KHz oscillator status
  521. OSC32KSbm = $04;
  522. // 32.768 kHz Crystal Oscillator status
  523. XOSC32KSbm = $08;
  524. // External Clock status / XOSCHF status
  525. EXTSbm = $10;
  526. // Timebase
  527. TIMEBASE0bm = $01;
  528. TIMEBASE1bm = $02;
  529. TIMEBASE2bm = $04;
  530. TIMEBASE3bm = $08;
  531. TIMEBASE4bm = $10;
  532. // CLKCTRL_AUTOTUNE
  533. AUTOTUNEmask = $03;
  534. AUTOTUNE_OFF = $00;
  535. AUTOTUNE_XOSC32K = $01;
  536. // Run in standby
  537. RUNSTDBYbm = $80;
  538. // Enable
  539. ENABLEbm = $01;
  540. // Low power mode
  541. LPMODEbm = $02;
  542. // Select
  543. SELbm = $04;
  544. // CLKCTRL_CSUT
  545. CSUTmask = $30;
  546. CSUT_1K = $00;
  547. CSUT_16K = $10;
  548. CSUT_32K = $20;
  549. CSUT_64K = $30;
  550. // CLKCTRL_SELHF
  551. SELHFmask = $02;
  552. SELHF_CRYSTAL = $00;
  553. SELHF_EXTCLK = $02;
  554. // CLKCTRL_CSUTHF
  555. CSUTHFmask = $30;
  556. CSUTHF_256CYC = $00;
  557. CSUTHF_1KCYC = $10;
  558. CSUTHF_4KCYC = $20;
  559. end;
  560. TCPU = object //CPU
  561. Reserved0: byte;
  562. Reserved1: byte;
  563. Reserved2: byte;
  564. Reserved3: byte;
  565. CCP: byte; //Configuration Change Protection
  566. Reserved5: byte;
  567. Reserved6: byte;
  568. Reserved7: byte;
  569. Reserved8: byte;
  570. Reserved9: byte;
  571. Reserved10: byte;
  572. Reserved11: byte;
  573. Reserved12: byte;
  574. SP: word; //Stack Pointer
  575. SREG: byte; //Status Register
  576. const
  577. // CPU_CCP
  578. CCPmask = $FF;
  579. CCP_SPM = $9D;
  580. CCP_IOREG = $D8;
  581. // Carry Flag
  582. Cbm = $01;
  583. // Zero Flag
  584. Zbm = $02;
  585. // Negative Flag
  586. Nbm = $04;
  587. // Two's Complement Overflow Flag
  588. Vbm = $08;
  589. // N Exclusive Or V Flag
  590. Sbm = $10;
  591. // Half Carry Flag
  592. Hbm = $20;
  593. // Transfer Bit
  594. Tbm = $40;
  595. // Global Interrupt Enable Flag
  596. Ibm = $80;
  597. end;
  598. TCPUINT = object //Interrupt Controller
  599. CTRLA: byte; //Control A
  600. STATUS: byte; //Status
  601. LVL0PRI: byte; //Interrupt Level 0 Priority
  602. LVL1VEC: byte; //Interrupt Level 1 Priority Vector
  603. const
  604. // Round-robin Scheduling Enable
  605. LVL0RRbm = $01;
  606. // Compact Vector Table
  607. CVTbm = $20;
  608. // Interrupt Vector Select
  609. IVSELbm = $40;
  610. // Level 0 Interrupt Executing
  611. LVL0EXbm = $01;
  612. // Level 1 Interrupt Executing
  613. LVL1EXbm = $02;
  614. // Non-maskable Interrupt Executing
  615. NMIEXbm = $80;
  616. end;
  617. TCRCSCAN = object //CRCSCAN
  618. CTRLA: byte; //Control A
  619. CTRLB: byte; //Control B
  620. STATUS: byte; //Status
  621. const
  622. // Enable CRC scan
  623. ENABLEbm = $01;
  624. // Enable NMI Trigger
  625. NMIENbm = $02;
  626. // Reset CRC scan
  627. RESETbm = $80;
  628. // CRCSCAN_SRC
  629. SRCmask = $03;
  630. SRC_FLASH = $00;
  631. SRC_APPLICATION = $01;
  632. SRC_BOOT = $02;
  633. // CRC Busy
  634. BUSYbm = $01;
  635. // CRC Ok
  636. OKbm = $02;
  637. end;
  638. TDAC = object //Digital to Analog Converter
  639. CTRLA: byte; //Control Register A
  640. Reserved1: byte;
  641. DATA: word; //DATA Register
  642. const
  643. // DAC Enable
  644. ENABLEbm = $01;
  645. // DAC_OUTRANGE
  646. OUTRANGEmask = $30;
  647. OUTRANGE_AUTO = $00;
  648. OUTRANGE_LOW = $20;
  649. OUTRANGE_HIGH = $30;
  650. // Output Buffer Enable
  651. OUTENbm = $40;
  652. // Run in Standby Mode
  653. RUNSTDBYbm = $80;
  654. end;
  655. TEVSYS = object //Event System
  656. SWEVENTA: byte; //Software Event A
  657. Reserved1: byte;
  658. Reserved2: byte;
  659. Reserved3: byte;
  660. Reserved4: byte;
  661. Reserved5: byte;
  662. Reserved6: byte;
  663. Reserved7: byte;
  664. Reserved8: byte;
  665. Reserved9: byte;
  666. Reserved10: byte;
  667. Reserved11: byte;
  668. Reserved12: byte;
  669. Reserved13: byte;
  670. Reserved14: byte;
  671. Reserved15: byte;
  672. CHANNEL0: byte; //Multiplexer Channel 0
  673. CHANNEL1: byte; //Multiplexer Channel 1
  674. CHANNEL2: byte; //Multiplexer Channel 2
  675. CHANNEL3: byte; //Multiplexer Channel 3
  676. CHANNEL4: byte; //Multiplexer Channel 4
  677. CHANNEL5: byte; //Multiplexer Channel 5
  678. Reserved22: byte;
  679. Reserved23: byte;
  680. Reserved24: byte;
  681. Reserved25: byte;
  682. Reserved26: byte;
  683. Reserved27: byte;
  684. Reserved28: byte;
  685. Reserved29: byte;
  686. Reserved30: byte;
  687. Reserved31: byte;
  688. USERCCLLUT0A: byte; //CCL0 Event A
  689. USERCCLLUT0B: byte; //CCL0 Event B
  690. USERCCLLUT1A: byte; //CCL1 Event A
  691. USERCCLLUT1B: byte; //CCL1 Event B
  692. USERCCLLUT2A: byte; //CCL2 Event A
  693. USERCCLLUT2B: byte; //CCL2 Event B
  694. USERCCLLUT3A: byte; //CCL3 Event A
  695. USERCCLLUT3B: byte; //CCL3 Event B
  696. USERADC0START: byte; //ADC0
  697. USEREVSYSEVOUTA: byte; //EVOUTA
  698. Reserved42: byte;
  699. USEREVSYSEVOUTC: byte; //EVOUTC
  700. USEREVSYSEVOUTD: byte; //EVOUTD
  701. Reserved45: byte;
  702. USEREVSYSEVOUTF: byte; //EVOUTF
  703. USERUSART0IRDA: byte; //USART0
  704. USERUSART1IRDA: byte; //USART1
  705. USERUSART2IRDA: byte; //USART2
  706. USERTCA0CNTA: byte; //TCA0 Event A
  707. USERTCA0CNTB: byte; //TCA0 Event B
  708. USERTCA1CNTA: byte; //TCA1 Event A
  709. USERTCA1CNTB: byte; //TCA1 Event B
  710. USERTCB0CAPT: byte; //TCB0 Event A
  711. USERTCB0COUNT: byte; //TCB0 Event B
  712. USERTCB1CAPT: byte; //TCB1 Event A
  713. USERTCB1COUNT: byte; //TCB1 Event B
  714. USERTCB2CAPT: byte; //TCB2 Event A
  715. USERTCB2COUNT: byte; //TCB2 Event B
  716. USERTCB3CAPT: byte; //TCB3 Event A
  717. USERTCB3COUNT: byte; //TCB3 Event B
  718. const
  719. // EVSYS_SWEVENTA
  720. SWEVENTAmask = $FF;
  721. SWEVENTA_CH0 = $01;
  722. SWEVENTA_CH1 = $02;
  723. SWEVENTA_CH2 = $04;
  724. SWEVENTA_CH3 = $08;
  725. SWEVENTA_CH4 = $10;
  726. SWEVENTA_CH5 = $20;
  727. SWEVENTA_CH6 = $40;
  728. SWEVENTA_CH7 = $80;
  729. // EVSYS_CHANNEL
  730. CHANNELmask = $FF;
  731. CHANNEL_OFF = $00;
  732. CHANNEL_UPDI_SYNCH = $01;
  733. CHANNEL_RTC_OVF = $06;
  734. CHANNEL_RTC_CMP = $07;
  735. CHANNEL_RTC_PITEV0 = $08;
  736. CHANNEL_RTC_PITEV1 = $09;
  737. CHANNEL_CCL_LUT0 = $10;
  738. CHANNEL_CCL_LUT1 = $11;
  739. CHANNEL_CCL_LUT2 = $12;
  740. CHANNEL_CCL_LUT3 = $13;
  741. CHANNEL_AC0_OUT = $20;
  742. CHANNEL_AC1_OUT = $21;
  743. CHANNEL_ADC0_RES = $24;
  744. CHANNEL_ADC0_SAMP = $25;
  745. CHANNEL_ADC0_WCMP = $26;
  746. CHANNEL_PORTA_EV0 = $40;
  747. CHANNEL_PORTA_EV1 = $41;
  748. CHANNEL_PORTC_EV0 = $44;
  749. CHANNEL_PORTC_EV1 = $45;
  750. CHANNEL_PORTD_EV0 = $46;
  751. CHANNEL_PORTD_EV1 = $47;
  752. CHANNEL_PORTF_EV0 = $4A;
  753. CHANNEL_PORTF_EV1 = $4B;
  754. CHANNEL_USART0_XCK = $60;
  755. CHANNEL_USART1_XCK = $61;
  756. CHANNEL_USART2_XCK = $62;
  757. CHANNEL_SPI0_SCK = $68;
  758. CHANNEL_TCA0_OVF_LUNF = $80;
  759. CHANNEL_TCA0_HUNF = $81;
  760. CHANNEL_TCA0_CMP0_LCMP0 = $84;
  761. CHANNEL_TCA0_CMP1_LCMP1 = $85;
  762. CHANNEL_TCA0_CMP2_LCMP2 = $86;
  763. CHANNEL_TCA1_OVF_LUNF = $88;
  764. CHANNEL_TCA1_HUNF = $89;
  765. CHANNEL_TCA1_CMP0_LCMP0 = $8C;
  766. CHANNEL_TCA1_CMP1_LCMP1 = $8D;
  767. CHANNEL_TCA1_CMP2_LCMP2 = $8E;
  768. CHANNEL_TCB0_CAPT = $A0;
  769. CHANNEL_TCB0_OVF = $A1;
  770. CHANNEL_TCB1_CAPT = $A2;
  771. CHANNEL_TCB1_OVF = $A3;
  772. CHANNEL_TCB2_CAPT = $A4;
  773. CHANNEL_TCB2_OVF = $A5;
  774. CHANNEL_TCB3_CAPT = $A6;
  775. CHANNEL_TCB3_OVF = $A7;
  776. // EVSYS_USER
  777. USERmask = $FF;
  778. USER_OFF = $00;
  779. USER_CHANNEL0 = $01;
  780. USER_CHANNEL1 = $02;
  781. USER_CHANNEL2 = $03;
  782. USER_CHANNEL3 = $04;
  783. USER_CHANNEL4 = $05;
  784. USER_CHANNEL5 = $06;
  785. end;
  786. TFUSE = object //Fuses
  787. WDTCFG: byte; //Watchdog Configuration
  788. BODCFG: byte; //BOD Configuration
  789. OSCCFG: byte; //Oscillator Configuration
  790. Reserved3: byte;
  791. Reserved4: byte;
  792. SYSCFG0: byte; //System Configuration 0
  793. SYSCFG1: byte; //System Configuration 1
  794. CODESIZE: byte; //Code Section Size
  795. BOOTSIZE: byte; //Boot Section Size
  796. const
  797. // FUSE_PERIOD
  798. PERIODmask = $0F;
  799. PERIOD_OFF = $00;
  800. PERIOD_8CLK = $01;
  801. PERIOD_16CLK = $02;
  802. PERIOD_32CLK = $03;
  803. PERIOD_64CLK = $04;
  804. PERIOD_128CLK = $05;
  805. PERIOD_256CLK = $06;
  806. PERIOD_512CLK = $07;
  807. PERIOD_1KCLK = $08;
  808. PERIOD_2KCLK = $09;
  809. PERIOD_4KCLK = $0A;
  810. PERIOD_8KCLK = $0B;
  811. // FUSE_WINDOW
  812. WINDOWmask = $F0;
  813. WINDOW_OFF = $00;
  814. WINDOW_8CLK = $10;
  815. WINDOW_16CLK = $20;
  816. WINDOW_32CLK = $30;
  817. WINDOW_64CLK = $40;
  818. WINDOW_128CLK = $50;
  819. WINDOW_256CLK = $60;
  820. WINDOW_512CLK = $70;
  821. WINDOW_1KCLK = $80;
  822. WINDOW_2KCLK = $90;
  823. WINDOW_4KCLK = $A0;
  824. WINDOW_8KCLK = $B0;
  825. // FUSE_SLEEP
  826. SLEEPmask = $03;
  827. SLEEP_DISABLE = $00;
  828. SLEEP_ENABLE = $01;
  829. SLEEP_SAMPLE = $02;
  830. // FUSE_ACTIVE
  831. ACTIVEmask = $0C;
  832. ACTIVE_DISABLE = $00;
  833. ACTIVE_ENABLED = $04;
  834. ACTIVE_SAMPLED = $08;
  835. ACTIVE_ENABLEWAIT = $0C;
  836. // FUSE_SAMPFREQ
  837. SAMPFREQmask = $10;
  838. SAMPFREQ_128HZ = $00;
  839. SAMPFREQ_32HZ = $10;
  840. // FUSE_LVL
  841. LVLmask = $E0;
  842. LVL_BODLEVEL0 = $00;
  843. LVL_BODLEVEL1 = $20;
  844. LVL_BODLEVEL2 = $40;
  845. LVL_BODLEVEL3 = $60;
  846. // FUSE_OSCHFFRQ
  847. OSCHFFRQmask = $08;
  848. OSCHFFRQ_20M = $00;
  849. OSCHFFRQ_16M = $08;
  850. // FUSE_EESAVE
  851. EESAVEmask = $01;
  852. EESAVE_DISABLE = $00;
  853. EESAVE_ENABLE = $01;
  854. // FUSE_RSTPINCFG
  855. RSTPINCFGmask = $08;
  856. RSTPINCFG_NONE = $00;
  857. RSTPINCFG_RESET = $08;
  858. // FUSE_UPDIPINCFG
  859. UPDIPINCFGmask = $10;
  860. UPDIPINCFG_GPIO = $00;
  861. UPDIPINCFG_UPDI = $10;
  862. // FUSE_CRCSEL
  863. CRCSELmask = $20;
  864. CRCSEL_CRC16 = $00;
  865. CRCSEL_CRC32 = $20;
  866. // FUSE_CRCSRC
  867. CRCSRCmask = $C0;
  868. CRCSRC_FLASH = $00;
  869. CRCSRC_BOOT = $40;
  870. CRCSRC_BOOTAPP = $80;
  871. CRCSRC_NOCRC = $C0;
  872. // FUSE_SUT
  873. SUTmask = $07;
  874. SUT_0MS = $00;
  875. SUT_1MS = $01;
  876. SUT_2MS = $02;
  877. SUT_4MS = $03;
  878. SUT_8MS = $04;
  879. SUT_16MS = $05;
  880. SUT_32MS = $06;
  881. SUT_64MS = $07;
  882. end;
  883. TGPR = object //General Purpose Registers
  884. GPR0: byte; //General Purpose Register 0
  885. GPR1: byte; //General Purpose Register 1
  886. GPR2: byte; //General Purpose Register 2
  887. GPR3: byte; //General Purpose Register 3
  888. end;
  889. TLOCK = object //Lockbits
  890. KEY: dword; //Lock Key Bits
  891. const
  892. // LOCK_KEY
  893. KEYmask = $FFFFFFFF;
  894. KEY_NOLOCK = $5CC5C55C;
  895. KEY_RWLOCK = $A33A3AA3;
  896. end;
  897. TNVMCTRL = object //Non-volatile Memory Controller
  898. CTRLA: byte; //Control A
  899. CTRLB: byte; //Control B
  900. Reserved2: byte;
  901. Reserved3: byte;
  902. INTCTRL: byte; //Interrupt Control
  903. INTFLAGS: byte; //Interrupt Flags
  904. STATUS: byte; //Status
  905. Reserved7: byte;
  906. DATA: word; //Data
  907. Reserved10: byte;
  908. Reserved11: byte;
  909. ADDR: dword; //Address
  910. const
  911. // NVMCTRL_CMD
  912. CMDmask = $7F;
  913. CMD_NOCMD = $00;
  914. CMD_NOOP = $01;
  915. CMD_FLPW = $04;
  916. CMD_FLPERW = $05;
  917. CMD_FLPER = $08;
  918. CMD_FLMPER2 = $09;
  919. CMD_FLMPER4 = $0A;
  920. CMD_FLMPER8 = $0B;
  921. CMD_FLMPER16 = $0C;
  922. CMD_FLMPER32 = $0D;
  923. CMD_FLPBCLR = $0F;
  924. CMD_EEPW = $14;
  925. CMD_EEPERW = $15;
  926. CMD_EEPER = $17;
  927. CMD_EEPBCLR = $1F;
  928. CMD_CHER = $20;
  929. CMD_EECHER = $30;
  930. // Application Code Write Protect
  931. APPCODEWPbm = $01;
  932. // Boot Read Protect
  933. BOOTRPbm = $02;
  934. // Application Data Write Protect
  935. APPDATAWPbm = $04;
  936. // EEPROM Write Protect
  937. EEWPbm = $08;
  938. // NVMCTRL_FLMAP
  939. FLMAPmask = $30;
  940. FLMAP_SECTION0 = $00;
  941. FLMAP_SECTION1 = $10;
  942. FLMAP_SECTION2 = $20;
  943. FLMAP_SECTION3 = $30;
  944. // Flash Mapping Lock
  945. FLMAPLOCKbm = $80;
  946. // EEPROM Ready
  947. EEREADYbm = $01;
  948. // Flash Ready
  949. FLREADYbm = $02;
  950. // EEPROM busy
  951. EEBUSYbm = $01;
  952. // Flash busy
  953. FLBUSYbm = $02;
  954. // NVMCTRL_ERROR
  955. ERRORmask = $70;
  956. ERROR_NOERROR = $00;
  957. ERROR_WRITEPROTECT = $20;
  958. ERROR_CMDCOLLISION = $30;
  959. ERROR_WRONGSECTION = $40;
  960. end;
  961. TPORT = object //I/O Ports
  962. DIR: byte; //Data Direction
  963. DIRSET: byte; //Data Direction Set
  964. DIRCLR: byte; //Data Direction Clear
  965. DIRTGL: byte; //Data Direction Toggle
  966. OUT_: byte; //Output Value
  967. OUTSET: byte; //Output Value Set
  968. OUTCLR: byte; //Output Value Clear
  969. OUTTGL: byte; //Output Value Toggle
  970. IN_: byte; //Input Value
  971. INTFLAGS: byte; //Interrupt Flags
  972. PORTCTRL: byte; //Port Control
  973. PINCONFIG: byte; //Pin Control Config
  974. PINCTRLUPD: byte; //Pin Control Update
  975. PINCTRLSET: byte; //Pin Control Set
  976. PINCTRLCLR: byte; //Pin Control Clear
  977. Reserved15: byte;
  978. PIN0CTRL: byte; //Pin 0 Control
  979. PIN1CTRL: byte; //Pin 1 Control
  980. PIN2CTRL: byte; //Pin 2 Control
  981. PIN3CTRL: byte; //Pin 3 Control
  982. PIN4CTRL: byte; //Pin 4 Control
  983. PIN5CTRL: byte; //Pin 5 Control
  984. PIN6CTRL: byte; //Pin 6 Control
  985. PIN7CTRL: byte; //Pin 7 Control
  986. EVGENCTRLA: byte; //Event Generation Control A
  987. const
  988. // Slew Rate Limit Enable
  989. SRLbm = $01;
  990. // PORT_ISC
  991. ISCmask = $07;
  992. ISC_INTDISABLE = $00;
  993. ISC_BOTHEDGES = $01;
  994. ISC_RISING = $02;
  995. ISC_FALLING = $03;
  996. ISC_INPUT_DISABLE = $04;
  997. ISC_LEVEL = $05;
  998. // Pullup enable
  999. PULLUPENbm = $08;
  1000. // PORT_INLVL
  1001. INLVLmask = $40;
  1002. INLVL_ST = $00;
  1003. INLVL_TTL = $40;
  1004. // Inverted I/O Enable
  1005. INVENbm = $80;
  1006. // PORT_EVGEN0SEL
  1007. EVGEN0SELmask = $07;
  1008. EVGEN0SEL_PIN0 = $00;
  1009. EVGEN0SEL_PIN1 = $01;
  1010. EVGEN0SEL_PIN2 = $02;
  1011. EVGEN0SEL_PIN3 = $03;
  1012. EVGEN0SEL_PIN4 = $04;
  1013. EVGEN0SEL_PIN5 = $05;
  1014. EVGEN0SEL_PIN6 = $06;
  1015. EVGEN0SEL_PIN7 = $07;
  1016. // PORT_EVGEN1SEL
  1017. EVGEN1SELmask = $70;
  1018. EVGEN1SEL_PIN0 = $00;
  1019. EVGEN1SEL_PIN1 = $10;
  1020. EVGEN1SEL_PIN2 = $20;
  1021. EVGEN1SEL_PIN3 = $30;
  1022. EVGEN1SEL_PIN4 = $40;
  1023. EVGEN1SEL_PIN5 = $50;
  1024. EVGEN1SEL_PIN6 = $60;
  1025. EVGEN1SEL_PIN7 = $70;
  1026. end;
  1027. TPORTMUX = object //Port Multiplexer
  1028. EVSYSROUTEA: byte; //EVSYS route A
  1029. CCLROUTEA: byte; //CCL route A
  1030. USARTROUTEA: byte; //USART route A
  1031. USARTROUTEB: byte; //USART route B
  1032. Reserved4: byte;
  1033. SPIROUTEA: byte; //SPI route A
  1034. TWIROUTEA: byte; //TWI route A
  1035. TCAROUTEA: byte; //TCA route A
  1036. TCBROUTEA: byte; //TCB route A
  1037. Reserved9: byte;
  1038. ACROUTEA: byte; //AC route A
  1039. const
  1040. // PORTMUX_EVOUTA
  1041. EVOUTAmask = $01;
  1042. EVOUTA_DEFAULT = $00;
  1043. EVOUTA_ALT1 = $01;
  1044. // PORTMUX_EVOUTC
  1045. EVOUTCmask = $04;
  1046. EVOUTC_DEFAULT = $00;
  1047. // PORTMUX_EVOUTD
  1048. EVOUTDmask = $08;
  1049. EVOUTD_DEFAULT = $00;
  1050. EVOUTD_ALT1 = $08;
  1051. // PORTMUX_EVOUTF
  1052. EVOUTFmask = $20;
  1053. EVOUTF_DEFAULT = $00;
  1054. EVOUTF_ALT1 = $20;
  1055. // PORTMUX_LUT0
  1056. LUT0mask = $01;
  1057. LUT0_DEFAULT = $00;
  1058. LUT0_ALT1 = $01;
  1059. // PORTMUX_LUT1
  1060. LUT1mask = $02;
  1061. LUT1_DEFAULT = $00;
  1062. LUT1_ALT1 = $02;
  1063. // PORTMUX_LUT2
  1064. LUT2mask = $04;
  1065. LUT2_DEFAULT = $00;
  1066. LUT2_ALT1 = $04;
  1067. // PORTMUX_USART0
  1068. USART0mask = $07;
  1069. USART0_DEFAULT = $00;
  1070. USART0_ALT1 = $01;
  1071. USART0_ALT2 = $02;
  1072. USART0_ALT3 = $03;
  1073. USART0_ALT4 = $04;
  1074. USART0_NONE = $05;
  1075. // PORTMUX_USART1
  1076. USART1mask = $18;
  1077. USART1_DEFAULT = $00;
  1078. USART1_ALT2 = $10;
  1079. USART1_NONE = $18;
  1080. // PORTMUX_USART2
  1081. USART2mask = $03;
  1082. USART2_DEFAULT = $00;
  1083. USART2_NONE = $03;
  1084. // PORTMUX_SPI0
  1085. SPI0mask = $07;
  1086. SPI0_DEFAULT = $00;
  1087. SPI0_ALT3 = $03;
  1088. SPI0_ALT4 = $04;
  1089. SPI0_ALT5 = $05;
  1090. SPI0_ALT6 = $06;
  1091. SPI0_NONE = $07;
  1092. // PORTMUX_TWI0
  1093. TWI0mask = $03;
  1094. TWI0_DEFAULT = $00;
  1095. TWI0_ALT1 = $01;
  1096. TWI0_ALT2 = $02;
  1097. TWI0_ALT3 = $03;
  1098. // PORTMUX_TCA0
  1099. TCA0mask = $07;
  1100. TCA0_PORTA = $00;
  1101. TCA0_PORTC = $02;
  1102. TCA0_PORTD = $03;
  1103. TCA0_PORTF = $05;
  1104. // PORTMUX_TCA1
  1105. TCA1mask = $38;
  1106. TCA1_PORTB = $00;
  1107. TCA1_PORTA = $20;
  1108. TCA1_PORTD = $28;
  1109. // PORTMUX_TCB0
  1110. TCB0mask = $01;
  1111. TCB0_DEFAULT = $00;
  1112. // PORTMUX_TCB1
  1113. TCB1mask = $02;
  1114. TCB1_DEFAULT = $00;
  1115. // PORTMUX_TCB2
  1116. TCB2mask = $04;
  1117. TCB2_DEFAULT = $00;
  1118. // PORTMUX_TCB3
  1119. TCB3mask = $08;
  1120. TCB3_DEFAULT = $00;
  1121. TCB3_ALT1 = $08;
  1122. // PORTMUX_AC0
  1123. AC0mask = $01;
  1124. AC0_DEFAULT = $00;
  1125. // PORTMUX_AC1
  1126. AC1mask = $02;
  1127. AC1_DEFAULT = $00;
  1128. end;
  1129. TRSTCTRL = object //Reset controller
  1130. RSTFR: byte; //Reset Flags
  1131. SWRR: byte; //Software Reset
  1132. const
  1133. // Power on Reset flag
  1134. PORFbm = $01;
  1135. // Brown out detector Reset flag
  1136. BORFbm = $02;
  1137. // External Reset flag
  1138. EXTRFbm = $04;
  1139. // Watch dog Reset flag
  1140. WDRFbm = $08;
  1141. // Software Reset flag
  1142. SWRFbm = $10;
  1143. // UPDI Reset flag
  1144. UPDIRFbm = $20;
  1145. // Software Reset Enable
  1146. SWREbm = $01;
  1147. end;
  1148. TRTC = object //Real-Time Counter
  1149. CTRLA: byte; //Control A
  1150. STATUS: byte; //Status
  1151. INTCTRL: byte; //Interrupt Control
  1152. INTFLAGS: byte; //Interrupt Flags
  1153. TEMP: byte; //Temporary
  1154. DBGCTRL: byte; //Debug control
  1155. CALIB: byte; //Calibration
  1156. CLKSEL: byte; //Clock Select
  1157. CNT: word; //Counter
  1158. PER: word; //Period
  1159. CMP: word; //Compare
  1160. Reserved14: byte;
  1161. Reserved15: byte;
  1162. PITCTRLA: byte; //PIT Control A
  1163. PITSTATUS: byte; //PIT Status
  1164. PITINTCTRL: byte; //PIT Interrupt Control
  1165. PITINTFLAGS: byte; //PIT Interrupt Flags
  1166. Reserved20: byte;
  1167. PITDBGCTRL: byte; //PIT Debug control
  1168. PITEVGENCTRLA: byte; //PIT Event Generation Control A
  1169. const
  1170. // Enable
  1171. RTCENbm = $01;
  1172. // Correction enable
  1173. CORRENbm = $04;
  1174. // RTC_PRESCALER
  1175. PRESCALERmask = $78;
  1176. PRESCALER_DIV1 = $00;
  1177. PRESCALER_DIV2 = $08;
  1178. PRESCALER_DIV4 = $10;
  1179. PRESCALER_DIV8 = $18;
  1180. PRESCALER_DIV16 = $20;
  1181. PRESCALER_DIV32 = $28;
  1182. PRESCALER_DIV64 = $30;
  1183. PRESCALER_DIV128 = $38;
  1184. PRESCALER_DIV256 = $40;
  1185. PRESCALER_DIV512 = $48;
  1186. PRESCALER_DIV1024 = $50;
  1187. PRESCALER_DIV2048 = $58;
  1188. PRESCALER_DIV4096 = $60;
  1189. PRESCALER_DIV8192 = $68;
  1190. PRESCALER_DIV16384 = $70;
  1191. PRESCALER_DIV32768 = $78;
  1192. // Run In Standby
  1193. RUNSTDBYbm = $80;
  1194. // CTRLA Synchronization Busy Flag
  1195. CTRLABUSYbm = $01;
  1196. // Count Synchronization Busy Flag
  1197. CNTBUSYbm = $02;
  1198. // Period Synchronization Busy Flag
  1199. PERBUSYbm = $04;
  1200. // Comparator Synchronization Busy Flag
  1201. CMPBUSYbm = $08;
  1202. // Overflow Interrupt enable
  1203. OVFbm = $01;
  1204. // Compare Match Interrupt enable
  1205. CMPbm = $02;
  1206. // Run in debug
  1207. DBGRUNbm = $01;
  1208. // Error Correction Value
  1209. ERROR0bm = $01;
  1210. ERROR1bm = $02;
  1211. ERROR2bm = $04;
  1212. ERROR3bm = $08;
  1213. ERROR4bm = $10;
  1214. ERROR5bm = $20;
  1215. ERROR6bm = $40;
  1216. // Error Correction Sign Bit
  1217. SIGNbm = $80;
  1218. // RTC_CLKSEL
  1219. CLKSELmask = $03;
  1220. CLKSEL_OSC32K = $00;
  1221. CLKSEL_OSC1K = $01;
  1222. CLKSEL_XOSC32K = $02;
  1223. CLKSEL_EXTCLK = $03;
  1224. // Enable
  1225. PITENbm = $01;
  1226. // RTC_PERIOD
  1227. PERIODmask = $78;
  1228. PERIOD_OFF = $00;
  1229. PERIOD_CYC4 = $08;
  1230. PERIOD_CYC8 = $10;
  1231. PERIOD_CYC16 = $18;
  1232. PERIOD_CYC32 = $20;
  1233. PERIOD_CYC64 = $28;
  1234. PERIOD_CYC128 = $30;
  1235. PERIOD_CYC256 = $38;
  1236. PERIOD_CYC512 = $40;
  1237. PERIOD_CYC1024 = $48;
  1238. PERIOD_CYC2048 = $50;
  1239. PERIOD_CYC4096 = $58;
  1240. PERIOD_CYC8192 = $60;
  1241. PERIOD_CYC16384 = $68;
  1242. PERIOD_CYC32768 = $70;
  1243. // CTRLA Synchronization Busy Flag
  1244. CTRLBUSYbm = $01;
  1245. // Periodic Interrupt
  1246. PIbm = $01;
  1247. // RTC_EVGEN0SEL
  1248. EVGEN0SELmask = $0F;
  1249. EVGEN0SEL_OFF = $00;
  1250. EVGEN0SEL_DIV4 = $01;
  1251. EVGEN0SEL_DIV8 = $02;
  1252. EVGEN0SEL_DIV16 = $03;
  1253. EVGEN0SEL_DIV32 = $04;
  1254. EVGEN0SEL_DIV64 = $05;
  1255. EVGEN0SEL_DIV128 = $06;
  1256. EVGEN0SEL_DIV256 = $07;
  1257. EVGEN0SEL_DIV512 = $08;
  1258. EVGEN0SEL_DIV1024 = $09;
  1259. EVGEN0SEL_DIV2048 = $0A;
  1260. EVGEN0SEL_DIV4096 = $0B;
  1261. EVGEN0SEL_DIV8192 = $0C;
  1262. EVGEN0SEL_DIV16384 = $0D;
  1263. EVGEN0SEL_DIV32768 = $0E;
  1264. // RTC_EVGEN1SEL
  1265. EVGEN1SELmask = $F0;
  1266. EVGEN1SEL_OFF = $00;
  1267. EVGEN1SEL_DIV4 = $10;
  1268. EVGEN1SEL_DIV8 = $20;
  1269. EVGEN1SEL_DIV16 = $30;
  1270. EVGEN1SEL_DIV32 = $40;
  1271. EVGEN1SEL_DIV64 = $50;
  1272. EVGEN1SEL_DIV128 = $60;
  1273. EVGEN1SEL_DIV256 = $70;
  1274. EVGEN1SEL_DIV512 = $80;
  1275. EVGEN1SEL_DIV1024 = $90;
  1276. EVGEN1SEL_DIV2048 = $A0;
  1277. EVGEN1SEL_DIV4096 = $B0;
  1278. EVGEN1SEL_DIV8192 = $C0;
  1279. EVGEN1SEL_DIV16384 = $D0;
  1280. EVGEN1SEL_DIV32768 = $E0;
  1281. end;
  1282. TSIGROW = object //Signature row
  1283. DEVICEID0: byte; //Device ID Byte 0
  1284. DEVICEID1: byte; //Device ID Byte 1
  1285. DEVICEID2: byte; //Device ID Byte 2
  1286. Reserved3: byte;
  1287. TEMPSENSE0: word; //Temperature Calibration 0
  1288. TEMPSENSE1: word; //Temperature Calibration 1
  1289. Reserved8: byte;
  1290. Reserved9: byte;
  1291. Reserved10: byte;
  1292. Reserved11: byte;
  1293. Reserved12: byte;
  1294. Reserved13: byte;
  1295. Reserved14: byte;
  1296. Reserved15: byte;
  1297. SERNUM0: byte; //Serial Number Byte 0
  1298. SERNUM1: byte; //Serial Number Byte 1
  1299. SERNUM2: byte; //Serial Number Byte 2
  1300. SERNUM3: byte; //Serial Number Byte 3
  1301. SERNUM4: byte; //Serial Number Byte 4
  1302. SERNUM5: byte; //Serial Number Byte 5
  1303. SERNUM6: byte; //Serial Number Byte 6
  1304. SERNUM7: byte; //Serial Number Byte 7
  1305. SERNUM8: byte; //Serial Number Byte 8
  1306. SERNUM9: byte; //Serial Number Byte 9
  1307. SERNUM10: byte; //Serial Number Byte 10
  1308. SERNUM11: byte; //Serial Number Byte 11
  1309. SERNUM12: byte; //Serial Number Byte 12
  1310. SERNUM13: byte; //Serial Number Byte 13
  1311. SERNUM14: byte; //Serial Number Byte 14
  1312. SERNUM15: byte; //Serial Number Byte 15
  1313. end;
  1314. TSLPCTRL = object //Sleep Controller
  1315. CTRLA: byte; //Control A
  1316. const
  1317. // Sleep enable
  1318. SENbm = $01;
  1319. // SLPCTRL_SMODE
  1320. SMODEmask = $06;
  1321. SMODE_IDLE = $00;
  1322. SMODE_STDBY = $02;
  1323. SMODE_PDOWN = $04;
  1324. end;
  1325. TSPI = object //Serial Peripheral Interface
  1326. CTRLA: byte; //Control A
  1327. CTRLB: byte; //Control B
  1328. INTCTRL: byte; //Interrupt Control
  1329. INTFLAGS: byte; //Interrupt Flags
  1330. DATA: byte; //Data
  1331. const
  1332. // Enable Module
  1333. ENABLEbm = $01;
  1334. // SPI_PRESC
  1335. PRESCmask = $06;
  1336. PRESC_DIV4 = $00;
  1337. PRESC_DIV16 = $02;
  1338. PRESC_DIV64 = $04;
  1339. PRESC_DIV128 = $06;
  1340. // Enable Double Speed
  1341. CLK2Xbm = $10;
  1342. // Host Operation Enable
  1343. MASTERbm = $20;
  1344. // Data Order Setting
  1345. DORDbm = $40;
  1346. // SPI_MODE
  1347. MODEmask = $03;
  1348. MODE_0 = $00;
  1349. MODE_1 = $01;
  1350. MODE_2 = $02;
  1351. MODE_3 = $03;
  1352. // SPI Select Disable
  1353. SSDbm = $04;
  1354. // Buffer Mode Wait for Receive
  1355. BUFWRbm = $40;
  1356. // Buffer Mode Enable
  1357. BUFENbm = $80;
  1358. // Interrupt Enable
  1359. IEbm = $01;
  1360. // SPI Select Trigger Interrupt Enable
  1361. SSIEbm = $10;
  1362. // Data Register Empty Interrupt Enable
  1363. DREIEbm = $20;
  1364. // Transfer Complete Interrupt Enable
  1365. TXCIEbm = $40;
  1366. // Receive Complete Interrupt Enable
  1367. RXCIEbm = $80;
  1368. end;
  1369. TSYSCFG = object //System Configuration Registers
  1370. Reserved0: byte;
  1371. REVID: byte; //Revision ID
  1372. Reserved2: byte;
  1373. Reserved3: byte;
  1374. OCDMCTRL: byte; //OCD Message Control
  1375. OCDMSTATUS: byte; //OCD Message Status
  1376. const
  1377. // Minor Revision
  1378. MINOR0bm = $01;
  1379. MINOR1bm = $02;
  1380. MINOR2bm = $04;
  1381. MINOR3bm = $08;
  1382. // Major Revision
  1383. MAJOR0bm = $10;
  1384. MAJOR1bm = $20;
  1385. MAJOR2bm = $40;
  1386. MAJOR3bm = $80;
  1387. // OCD Message Valid
  1388. VALIDbm = $01;
  1389. end;
  1390. TTCA = object //16-bit Timer/Counter Type A
  1391. end;
  1392. TTCB = object //16-bit Timer Type B
  1393. CTRLA: byte; //Control A
  1394. CTRLB: byte; //Control Register B
  1395. Reserved2: byte;
  1396. Reserved3: byte;
  1397. EVCTRL: byte; //Event Control
  1398. INTCTRL: byte; //Interrupt Control
  1399. INTFLAGS: byte; //Interrupt Flags
  1400. STATUS: byte; //Status
  1401. DBGCTRL: byte; //Debug Control
  1402. TEMP: byte; //Temporary Value
  1403. CNT: word; //Count
  1404. CCMP: word; //Compare or Capture
  1405. const
  1406. // Enable
  1407. ENABLEbm = $01;
  1408. // TCB_CLKSEL
  1409. CLKSELmask = $0E;
  1410. CLKSEL_DIV1 = $00;
  1411. CLKSEL_DIV2 = $02;
  1412. CLKSEL_TCA0 = $04;
  1413. CLKSEL_TCA1 = $06;
  1414. CLKSEL_EVENT = $0E;
  1415. // Synchronize Update
  1416. SYNCUPDbm = $10;
  1417. // Cascade two timers
  1418. CASCADEbm = $20;
  1419. // Run Standby
  1420. RUNSTDBYbm = $40;
  1421. // TCB_CNTMODE
  1422. CNTMODEmask = $07;
  1423. CNTMODE_INT = $00;
  1424. CNTMODE_TIMEOUT = $01;
  1425. CNTMODE_CAPT = $02;
  1426. CNTMODE_FRQ = $03;
  1427. CNTMODE_PW = $04;
  1428. CNTMODE_FRQPW = $05;
  1429. CNTMODE_SINGLE = $06;
  1430. CNTMODE_PWM8 = $07;
  1431. // Pin Output Enable
  1432. CCMPENbm = $10;
  1433. // Pin Initial State
  1434. CCMPINITbm = $20;
  1435. // Asynchronous Enable
  1436. ASYNCbm = $40;
  1437. // Event Input Enable
  1438. CAPTEIbm = $01;
  1439. // Event Edge
  1440. EDGEbm = $10;
  1441. // Input Capture Noise Cancellation Filter
  1442. FILTERbm = $40;
  1443. // Capture or Timeout
  1444. CAPTbm = $01;
  1445. // Overflow
  1446. OVFbm = $02;
  1447. // Run
  1448. RUNbm = $01;
  1449. // Debug Run
  1450. DBGRUNbm = $01;
  1451. end;
  1452. TTWI = object //Two-Wire Interface
  1453. CTRLA: byte; //Control A
  1454. DUALCTRL: byte; //Dual Mode Control
  1455. DBGCTRL: byte; //Debug Control
  1456. MCTRLA: byte; //Host Control A
  1457. MCTRLB: byte; //Host Control B
  1458. MSTATUS: byte; //Host STATUS
  1459. MBAUD: byte; //Host Baud Rate
  1460. MADDR: byte; //Host Address
  1461. MDATA: byte; //Host Data
  1462. SCTRLA: byte; //Client Control A
  1463. SCTRLB: byte; //Client Control B
  1464. SSTATUS: byte; //Client Status
  1465. SADDR: byte; //Client Address
  1466. SDATA: byte; //Client Data
  1467. SADDRMASK: byte; //Client Address Mask
  1468. const
  1469. // TWI_FMEN
  1470. FMENmask = $01;
  1471. FMEN_OFF = $00;
  1472. FMEN_ON = $01;
  1473. // TWI_FMPEN
  1474. FMPENmask = $02;
  1475. FMPEN_OFF = $00;
  1476. FMPEN_ON = $02;
  1477. // TWI_SDAHOLD
  1478. SDAHOLDmask = $0C;
  1479. SDAHOLD_OFF = $00;
  1480. SDAHOLD_50NS = $04;
  1481. SDAHOLD_300NS = $08;
  1482. SDAHOLD_500NS = $0C;
  1483. // TWI_SDASETUP
  1484. SDASETUPmask = $10;
  1485. SDASETUP_4CYC = $00;
  1486. SDASETUP_8CYC = $10;
  1487. // TWI_INPUTLVL
  1488. INPUTLVLmask = $40;
  1489. INPUTLVL_I2C = $00;
  1490. INPUTLVL_SMBUS = $40;
  1491. // Enable
  1492. ENABLEbm = $01;
  1493. // TWI_DBGRUN
  1494. DBGRUNmask = $01;
  1495. DBGRUN_HALT = $00;
  1496. DBGRUN_RUN = $01;
  1497. // Smart Mode Enable
  1498. SMENbm = $02;
  1499. // TWI_TIMEOUT
  1500. TIMEOUTmask = $0C;
  1501. TIMEOUT_DISABLED = $00;
  1502. TIMEOUT_50US = $04;
  1503. TIMEOUT_100US = $08;
  1504. TIMEOUT_200US = $0C;
  1505. // Quick Command Enable
  1506. QCENbm = $10;
  1507. // Write Interrupt Enable
  1508. WIENbm = $40;
  1509. // Read Interrupt Enable
  1510. RIENbm = $80;
  1511. // TWI_MCMD
  1512. MCMDmask = $03;
  1513. MCMD_NOACT = $00;
  1514. MCMD_REPSTART = $01;
  1515. MCMD_RECVTRANS = $02;
  1516. MCMD_STOP = $03;
  1517. // TWI_ACKACT
  1518. ACKACTmask = $04;
  1519. ACKACT_ACK = $00;
  1520. ACKACT_NACK = $04;
  1521. // Flush
  1522. FLUSHbm = $08;
  1523. // TWI_BUSSTATE
  1524. BUSSTATEmask = $03;
  1525. BUSSTATE_UNKNOWN = $00;
  1526. BUSSTATE_IDLE = $01;
  1527. BUSSTATE_OWNER = $02;
  1528. BUSSTATE_BUSY = $03;
  1529. // Bus Error
  1530. BUSERRbm = $04;
  1531. // Arbitration Lost
  1532. ARBLOSTbm = $08;
  1533. // Received Acknowledge
  1534. RXACKbm = $10;
  1535. // Clock Hold
  1536. CLKHOLDbm = $20;
  1537. // Write Interrupt Flag
  1538. WIFbm = $40;
  1539. // Read Interrupt Flag
  1540. RIFbm = $80;
  1541. // Address Recognition Mode
  1542. PMENbm = $04;
  1543. // Stop Interrupt Enable
  1544. PIENbm = $20;
  1545. // Address or Stop Interrupt Enable
  1546. APIENbm = $40;
  1547. // Data Interrupt Enable
  1548. DIENbm = $80;
  1549. // TWI_SCMD
  1550. SCMDmask = $03;
  1551. SCMD_NOACT = $00;
  1552. SCMD_COMPTRANS = $02;
  1553. SCMD_RESPONSE = $03;
  1554. // TWI_AP
  1555. APmask = $01;
  1556. AP_STOP = $00;
  1557. AP_ADR = $01;
  1558. // Read/Write Direction
  1559. DIRbm = $02;
  1560. // Collision
  1561. COLLbm = $08;
  1562. // Address or Stop Interrupt Flag
  1563. APIFbm = $40;
  1564. // Data Interrupt Flag
  1565. DIFbm = $80;
  1566. // Address Mask Enable
  1567. ADDRENbm = $01;
  1568. // Address Mask
  1569. ADDRMASK0bm = $02;
  1570. ADDRMASK1bm = $04;
  1571. ADDRMASK2bm = $08;
  1572. ADDRMASK3bm = $10;
  1573. ADDRMASK4bm = $20;
  1574. ADDRMASK5bm = $40;
  1575. ADDRMASK6bm = $80;
  1576. end;
  1577. TUSART = object //Universal Synchronous and Asynchronous Receiver and Transmitter
  1578. RXDATAL: byte; //Receive Data Low Byte
  1579. RXDATAH: byte; //Receive Data High Byte
  1580. TXDATAL: byte; //Transmit Data Low Byte
  1581. TXDATAH: byte; //Transmit Data High Byte
  1582. STATUS: byte; //Status
  1583. CTRLA: byte; //Control A
  1584. CTRLB: byte; //Control B
  1585. CTRLC: byte; //Control C
  1586. BAUD: word; //Baud Rate
  1587. CTRLD: byte; //Control D
  1588. DBGCTRL: byte; //Debug Control
  1589. EVCTRL: byte; //Event Control
  1590. TXPLCTRL: byte; //IRCOM Transmitter Pulse Length Control
  1591. RXPLCTRL: byte; //IRCOM Receiver Pulse Length Control
  1592. const
  1593. // Receiver Data Register
  1594. DATA8bm = $01;
  1595. // Parity Error
  1596. PERRbm = $02;
  1597. // Frame Error
  1598. FERRbm = $04;
  1599. // Buffer Overflow
  1600. BUFOVFbm = $40;
  1601. // Receive Complete Interrupt Flag
  1602. RXCIFbm = $80;
  1603. // Wait For Break
  1604. WFBbm = $01;
  1605. // Break Detected Flag
  1606. BDFbm = $02;
  1607. // Inconsistent Sync Field Interrupt Flag
  1608. ISFIFbm = $08;
  1609. // Receive Start Interrupt
  1610. RXSIFbm = $10;
  1611. // Data Register Empty Flag
  1612. DREIFbm = $20;
  1613. // Transmit Interrupt Flag
  1614. TXCIFbm = $40;
  1615. // USART_RS485
  1616. RS485mask = $01;
  1617. RS485_DISABLE = $00;
  1618. RS485_ENABLE = $01;
  1619. // Auto-baud Error Interrupt Enable
  1620. ABEIEbm = $04;
  1621. // Loop-back Mode Enable
  1622. LBMEbm = $08;
  1623. // Receiver Start Frame Interrupt Enable
  1624. RXSIEbm = $10;
  1625. // Data Register Empty Interrupt Enable
  1626. DREIEbm = $20;
  1627. // Transmit Complete Interrupt Enable
  1628. TXCIEbm = $40;
  1629. // Receive Complete Interrupt Enable
  1630. RXCIEbm = $80;
  1631. // Multi-processor Communication Mode
  1632. MPCMbm = $01;
  1633. // USART_RXMODE
  1634. RXMODEmask = $06;
  1635. RXMODE_NORMAL = $00;
  1636. RXMODE_CLK2X = $02;
  1637. RXMODE_GENAUTO = $04;
  1638. RXMODE_LINAUTO = $06;
  1639. // Open Drain Mode Enable
  1640. ODMEbm = $08;
  1641. // Start Frame Detection Enable
  1642. SFDENbm = $10;
  1643. // Transmitter Enable
  1644. TXENbm = $40;
  1645. // Reciever enable
  1646. RXENbm = $80;
  1647. // USART_ABW
  1648. ABWmask = $C0;
  1649. ABW_WDW0 = $00;
  1650. ABW_WDW1 = $40;
  1651. ABW_WDW2 = $80;
  1652. ABW_WDW3 = $C0;
  1653. // Debug Run
  1654. DBGRUNbm = $01;
  1655. // IrDA Event Input Enable
  1656. IREIbm = $01;
  1657. // Receiver Pulse Lenght
  1658. RXPL0bm = $01;
  1659. RXPL1bm = $02;
  1660. RXPL2bm = $04;
  1661. RXPL3bm = $08;
  1662. RXPL4bm = $10;
  1663. RXPL5bm = $20;
  1664. RXPL6bm = $40;
  1665. end;
  1666. TUSERROW = object //User Row
  1667. USERROW0: byte; //User Row Byte 0
  1668. USERROW1: byte; //User Row Byte 1
  1669. USERROW2: byte; //User Row Byte 2
  1670. USERROW3: byte; //User Row Byte 3
  1671. USERROW4: byte; //User Row Byte 4
  1672. USERROW5: byte; //User Row Byte 5
  1673. USERROW6: byte; //User Row Byte 6
  1674. USERROW7: byte; //User Row Byte 7
  1675. USERROW8: byte; //User Row Byte 8
  1676. USERROW9: byte; //User Row Byte 9
  1677. USERROW10: byte; //User Row Byte 10
  1678. USERROW11: byte; //User Row Byte 11
  1679. USERROW12: byte; //User Row Byte 12
  1680. USERROW13: byte; //User Row Byte 13
  1681. USERROW14: byte; //User Row Byte 14
  1682. USERROW15: byte; //User Row Byte 15
  1683. USERROW16: byte; //User Row Byte 16
  1684. USERROW17: byte; //User Row Byte 17
  1685. USERROW18: byte; //User Row Byte 18
  1686. USERROW19: byte; //User Row Byte 19
  1687. USERROW20: byte; //User Row Byte 20
  1688. USERROW21: byte; //User Row Byte 21
  1689. USERROW22: byte; //User Row Byte 22
  1690. USERROW23: byte; //User Row Byte 23
  1691. USERROW24: byte; //User Row Byte 24
  1692. USERROW25: byte; //User Row Byte 25
  1693. USERROW26: byte; //User Row Byte 26
  1694. USERROW27: byte; //User Row Byte 27
  1695. USERROW28: byte; //User Row Byte 28
  1696. USERROW29: byte; //User Row Byte 29
  1697. USERROW30: byte; //User Row Byte 30
  1698. USERROW31: byte; //User Row Byte 31
  1699. USERROW32: byte; //User Row Byte 32
  1700. USERROW33: byte; //User Row Byte 33
  1701. USERROW34: byte; //User Row Byte 34
  1702. USERROW35: byte; //User Row Byte 35
  1703. USERROW36: byte; //User Row Byte 36
  1704. USERROW37: byte; //User Row Byte 37
  1705. USERROW38: byte; //User Row Byte 38
  1706. USERROW39: byte; //User Row Byte 39
  1707. USERROW40: byte; //User Row Byte 40
  1708. USERROW41: byte; //User Row Byte 41
  1709. USERROW42: byte; //User Row Byte 42
  1710. USERROW43: byte; //User Row Byte 43
  1711. USERROW44: byte; //User Row Byte 44
  1712. USERROW45: byte; //User Row Byte 45
  1713. USERROW46: byte; //User Row Byte 46
  1714. USERROW47: byte; //User Row Byte 47
  1715. USERROW48: byte; //User Row Byte 48
  1716. USERROW49: byte; //User Row Byte 49
  1717. USERROW50: byte; //User Row Byte 50
  1718. USERROW51: byte; //User Row Byte 51
  1719. USERROW52: byte; //User Row Byte 52
  1720. USERROW53: byte; //User Row Byte 53
  1721. USERROW54: byte; //User Row Byte 54
  1722. USERROW55: byte; //User Row Byte 55
  1723. USERROW56: byte; //User Row Byte 56
  1724. USERROW57: byte; //User Row Byte 57
  1725. USERROW58: byte; //User Row Byte 58
  1726. USERROW59: byte; //User Row Byte 59
  1727. USERROW60: byte; //User Row Byte 60
  1728. USERROW61: byte; //User Row Byte 61
  1729. USERROW62: byte; //User Row Byte 62
  1730. USERROW63: byte; //User Row Byte 63
  1731. end;
  1732. TVPORT = object //Virtual Ports
  1733. DIR: byte; //Data Direction
  1734. OUT_: byte; //Output Value
  1735. IN_: byte; //Input Value
  1736. INTFLAGS: byte; //Interrupt Flags
  1737. end;
  1738. TVREF = object //Voltage reference
  1739. Reserved0: byte;
  1740. Reserved1: byte;
  1741. DAC0REF: byte; //DAC0 Reference
  1742. Reserved3: byte;
  1743. ACREF: byte; //AC Reference
  1744. const
  1745. // VREF_REFSEL
  1746. REFSELmask = $07;
  1747. REFSEL_1V024 = $00;
  1748. REFSEL_2V048 = $01;
  1749. REFSEL_4V096 = $02;
  1750. REFSEL_2V500 = $03;
  1751. REFSEL_VDD = $05;
  1752. REFSEL_VREFA = $06;
  1753. // Always on
  1754. ALWAYSONbm = $80;
  1755. end;
  1756. TWDT = object //Watch-Dog Timer
  1757. CTRLA: byte; //Control A
  1758. STATUS: byte; //Status
  1759. const
  1760. // WDT_PERIOD
  1761. PERIODmask = $0F;
  1762. PERIOD_OFF = $00;
  1763. PERIOD_8CLK = $01;
  1764. PERIOD_16CLK = $02;
  1765. PERIOD_32CLK = $03;
  1766. PERIOD_64CLK = $04;
  1767. PERIOD_128CLK = $05;
  1768. PERIOD_256CLK = $06;
  1769. PERIOD_512CLK = $07;
  1770. PERIOD_1KCLK = $08;
  1771. PERIOD_2KCLK = $09;
  1772. PERIOD_4KCLK = $0A;
  1773. PERIOD_8KCLK = $0B;
  1774. // WDT_WINDOW
  1775. WINDOWmask = $F0;
  1776. WINDOW_OFF = $00;
  1777. WINDOW_8CLK = $10;
  1778. WINDOW_16CLK = $20;
  1779. WINDOW_32CLK = $30;
  1780. WINDOW_64CLK = $40;
  1781. WINDOW_128CLK = $50;
  1782. WINDOW_256CLK = $60;
  1783. WINDOW_512CLK = $70;
  1784. WINDOW_1KCLK = $80;
  1785. WINDOW_2KCLK = $90;
  1786. WINDOW_4KCLK = $A0;
  1787. WINDOW_8KCLK = $B0;
  1788. // Syncronization busy
  1789. SYNCBUSYbm = $01;
  1790. // Lock enable
  1791. LOCKbm = $80;
  1792. end;
  1793. const
  1794. Pin0idx = 0; Pin0bm = 1;
  1795. Pin1idx = 1; Pin1bm = 2;
  1796. Pin2idx = 2; Pin2bm = 4;
  1797. Pin3idx = 3; Pin3bm = 8;
  1798. Pin4idx = 4; Pin4bm = 16;
  1799. Pin5idx = 5; Pin5bm = 32;
  1800. Pin6idx = 6; Pin6bm = 64;
  1801. Pin7idx = 7; Pin7bm = 128;
  1802. var
  1803. VPORTA: TVPORT absolute $0000;
  1804. VPORTC: TVPORT absolute $0008;
  1805. VPORTD: TVPORT absolute $000C;
  1806. VPORTF: TVPORT absolute $0014;
  1807. GPR: TGPR absolute $001C;
  1808. CPU: TCPU absolute $0030;
  1809. RSTCTRL: TRSTCTRL absolute $0040;
  1810. SLPCTRL: TSLPCTRL absolute $0050;
  1811. CLKCTRL: TCLKCTRL absolute $0060;
  1812. BOD: TBOD absolute $00A0;
  1813. VREF: TVREF absolute $00B0;
  1814. WDT: TWDT absolute $0100;
  1815. CPUINT: TCPUINT absolute $0110;
  1816. CRCSCAN: TCRCSCAN absolute $0120;
  1817. RTC: TRTC absolute $0140;
  1818. CCL: TCCL absolute $01C0;
  1819. EVSYS: TEVSYS absolute $0200;
  1820. PORTA: TPORT absolute $0400;
  1821. PORTC: TPORT absolute $0440;
  1822. PORTD: TPORT absolute $0460;
  1823. PORTF: TPORT absolute $04A0;
  1824. PORTMUX: TPORTMUX absolute $05E0;
  1825. ADC0: TADC absolute $0600;
  1826. AC0: TAC absolute $0680;
  1827. AC1: TAC absolute $0688;
  1828. DAC0: TDAC absolute $06A0;
  1829. USART0: TUSART absolute $0800;
  1830. USART1: TUSART absolute $0820;
  1831. USART2: TUSART absolute $0840;
  1832. TWI0: TTWI absolute $0900;
  1833. SPI0: TSPI absolute $0940;
  1834. TCA0: TTCA absolute $0A00;
  1835. TCA1: TTCA absolute $0A40;
  1836. TCB0: TTCB absolute $0B00;
  1837. TCB1: TTCB absolute $0B10;
  1838. TCB2: TTCB absolute $0B20;
  1839. TCB3: TTCB absolute $0B30;
  1840. SYSCFG: TSYSCFG absolute $0F00;
  1841. NVMCTRL: TNVMCTRL absolute $1000;
  1842. LOCK: TLOCK absolute $1040;
  1843. FUSE: TFUSE absolute $1050;
  1844. USERROW: TUSERROW absolute $1080;
  1845. SIGROW: TSIGROW absolute $1100;
  1846. implementation
  1847. {$i avrcommon.inc}
  1848. procedure CRCSCAN_NMI_ISR; external name 'CRCSCAN_NMI_ISR'; // Interrupt 1
  1849. procedure BOD_VLM_ISR; external name 'BOD_VLM_ISR'; // Interrupt 2
  1850. procedure CLKCTRL_CFD_ISR; external name 'CLKCTRL_CFD_ISR'; // Interrupt 3
  1851. procedure RTC_CNT_ISR; external name 'RTC_CNT_ISR'; // Interrupt 4
  1852. procedure RTC_PIT_ISR; external name 'RTC_PIT_ISR'; // Interrupt 5
  1853. procedure CCL_CCL_ISR; external name 'CCL_CCL_ISR'; // Interrupt 6
  1854. procedure PORTA_PORT_ISR; external name 'PORTA_PORT_ISR'; // Interrupt 7
  1855. procedure TCA0_LUNF_ISR; external name 'TCA0_LUNF_ISR'; // Interrupt 8
  1856. //procedure TCA0_OVF_ISR; external name 'TCA0_OVF_ISR'; // Interrupt 8
  1857. procedure TCA0_HUNF_ISR; external name 'TCA0_HUNF_ISR'; // Interrupt 9
  1858. procedure TCA0_CMP0_ISR; external name 'TCA0_CMP0_ISR'; // Interrupt 10
  1859. //procedure TCA0_LCMP0_ISR; external name 'TCA0_LCMP0_ISR'; // Interrupt 10
  1860. procedure TCA0_CMP1_ISR; external name 'TCA0_CMP1_ISR'; // Interrupt 11
  1861. //procedure TCA0_LCMP1_ISR; external name 'TCA0_LCMP1_ISR'; // Interrupt 11
  1862. procedure TCA0_CMP2_ISR; external name 'TCA0_CMP2_ISR'; // Interrupt 12
  1863. //procedure TCA0_LCMP2_ISR; external name 'TCA0_LCMP2_ISR'; // Interrupt 12
  1864. procedure TCB0_INT_ISR; external name 'TCB0_INT_ISR'; // Interrupt 13
  1865. procedure TCB1_INT_ISR; external name 'TCB1_INT_ISR'; // Interrupt 14
  1866. procedure TWI0_TWIS_ISR; external name 'TWI0_TWIS_ISR'; // Interrupt 15
  1867. procedure TWI0_TWIM_ISR; external name 'TWI0_TWIM_ISR'; // Interrupt 16
  1868. procedure SPI0_INT_ISR; external name 'SPI0_INT_ISR'; // Interrupt 17
  1869. procedure USART0_RXC_ISR; external name 'USART0_RXC_ISR'; // Interrupt 18
  1870. procedure USART0_DRE_ISR; external name 'USART0_DRE_ISR'; // Interrupt 19
  1871. procedure USART0_TXC_ISR; external name 'USART0_TXC_ISR'; // Interrupt 20
  1872. procedure PORTD_PORT_ISR; external name 'PORTD_PORT_ISR'; // Interrupt 21
  1873. procedure AC0_AC_ISR; external name 'AC0_AC_ISR'; // Interrupt 22
  1874. procedure ADC0_ERROR_ISR; external name 'ADC0_ERROR_ISR'; // Interrupt 23
  1875. procedure ADC0_RESRDY_ISR; external name 'ADC0_RESRDY_ISR'; // Interrupt 24
  1876. procedure ADC0_SAMPRDY_ISR; external name 'ADC0_SAMPRDY_ISR'; // Interrupt 25
  1877. procedure AC1_AC_ISR; external name 'AC1_AC_ISR'; // Interrupt 26
  1878. procedure PORTC_PORT_ISR; external name 'PORTC_PORT_ISR'; // Interrupt 27
  1879. procedure TCB2_INT_ISR; external name 'TCB2_INT_ISR'; // Interrupt 28
  1880. procedure USART1_RXC_ISR; external name 'USART1_RXC_ISR'; // Interrupt 29
  1881. procedure USART1_DRE_ISR; external name 'USART1_DRE_ISR'; // Interrupt 30
  1882. procedure USART1_TXC_ISR; external name 'USART1_TXC_ISR'; // Interrupt 31
  1883. procedure PORTF_PORT_ISR; external name 'PORTF_PORT_ISR'; // Interrupt 32
  1884. procedure NVMCTRL_EEREADY_ISR; external name 'NVMCTRL_EEREADY_ISR'; // Interrupt 33
  1885. //procedure NVMCTRL_FLREADY_ISR; external name 'NVMCTRL_FLREADY_ISR'; // Interrupt 33
  1886. //procedure NVMCTRL_NVMREADY_ISR; external name 'NVMCTRL_NVMREADY_ISR'; // Interrupt 33
  1887. procedure USART2_RXC_ISR; external name 'USART2_RXC_ISR'; // Interrupt 34
  1888. procedure USART2_DRE_ISR; external name 'USART2_DRE_ISR'; // Interrupt 35
  1889. procedure USART2_TXC_ISR; external name 'USART2_TXC_ISR'; // Interrupt 36
  1890. procedure TCB3_INT_ISR; external name 'TCB3_INT_ISR'; // Interrupt 37
  1891. procedure TCA1_LUNF_ISR; external name 'TCA1_LUNF_ISR'; // Interrupt 38
  1892. //procedure TCA1_OVF_ISR; external name 'TCA1_OVF_ISR'; // Interrupt 38
  1893. procedure TCA1_HUNF_ISR; external name 'TCA1_HUNF_ISR'; // Interrupt 39
  1894. procedure TCA1_CMP0_ISR; external name 'TCA1_CMP0_ISR'; // Interrupt 40
  1895. //procedure TCA1_LCMP0_ISR; external name 'TCA1_LCMP0_ISR'; // Interrupt 40
  1896. procedure TCA1_CMP1_ISR; external name 'TCA1_CMP1_ISR'; // Interrupt 41
  1897. //procedure TCA1_LCMP1_ISR; external name 'TCA1_LCMP1_ISR'; // Interrupt 41
  1898. procedure TCA1_CMP2_ISR; external name 'TCA1_CMP2_ISR'; // Interrupt 42
  1899. //procedure TCA1_LCMP2_ISR; external name 'TCA1_LCMP2_ISR'; // Interrupt 42
  1900. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  1901. asm
  1902. jmp __dtors_end
  1903. jmp CRCSCAN_NMI_ISR
  1904. jmp BOD_VLM_ISR
  1905. jmp CLKCTRL_CFD_ISR
  1906. jmp RTC_CNT_ISR
  1907. jmp RTC_PIT_ISR
  1908. jmp CCL_CCL_ISR
  1909. jmp PORTA_PORT_ISR
  1910. jmp TCA0_LUNF_ISR
  1911. // jmp TCA0_OVF_ISR
  1912. jmp TCA0_HUNF_ISR
  1913. jmp TCA0_CMP0_ISR
  1914. // jmp TCA0_LCMP0_ISR
  1915. jmp TCA0_CMP1_ISR
  1916. // jmp TCA0_LCMP1_ISR
  1917. jmp TCA0_CMP2_ISR
  1918. // jmp TCA0_LCMP2_ISR
  1919. jmp TCB0_INT_ISR
  1920. jmp TCB1_INT_ISR
  1921. jmp TWI0_TWIS_ISR
  1922. jmp TWI0_TWIM_ISR
  1923. jmp SPI0_INT_ISR
  1924. jmp USART0_RXC_ISR
  1925. jmp USART0_DRE_ISR
  1926. jmp USART0_TXC_ISR
  1927. jmp PORTD_PORT_ISR
  1928. jmp AC0_AC_ISR
  1929. jmp ADC0_ERROR_ISR
  1930. jmp ADC0_RESRDY_ISR
  1931. jmp ADC0_SAMPRDY_ISR
  1932. jmp AC1_AC_ISR
  1933. jmp PORTC_PORT_ISR
  1934. jmp TCB2_INT_ISR
  1935. jmp USART1_RXC_ISR
  1936. jmp USART1_DRE_ISR
  1937. jmp USART1_TXC_ISR
  1938. jmp PORTF_PORT_ISR
  1939. jmp NVMCTRL_EEREADY_ISR
  1940. // jmp NVMCTRL_FLREADY_ISR
  1941. // jmp NVMCTRL_NVMREADY_ISR
  1942. jmp USART2_RXC_ISR
  1943. jmp USART2_DRE_ISR
  1944. jmp USART2_TXC_ISR
  1945. jmp TCB3_INT_ISR
  1946. jmp TCA1_LUNF_ISR
  1947. // jmp TCA1_OVF_ISR
  1948. jmp TCA1_HUNF_ISR
  1949. jmp TCA1_CMP0_ISR
  1950. // jmp TCA1_LCMP0_ISR
  1951. jmp TCA1_CMP1_ISR
  1952. // jmp TCA1_LCMP1_ISR
  1953. jmp TCA1_CMP2_ISR
  1954. // jmp TCA1_LCMP2_ISR
  1955. .weak CRCSCAN_NMI_ISR
  1956. .weak BOD_VLM_ISR
  1957. .weak CLKCTRL_CFD_ISR
  1958. .weak RTC_CNT_ISR
  1959. .weak RTC_PIT_ISR
  1960. .weak CCL_CCL_ISR
  1961. .weak PORTA_PORT_ISR
  1962. .weak TCA0_LUNF_ISR
  1963. // .weak TCA0_OVF_ISR
  1964. .weak TCA0_HUNF_ISR
  1965. .weak TCA0_CMP0_ISR
  1966. // .weak TCA0_LCMP0_ISR
  1967. .weak TCA0_CMP1_ISR
  1968. // .weak TCA0_LCMP1_ISR
  1969. .weak TCA0_CMP2_ISR
  1970. // .weak TCA0_LCMP2_ISR
  1971. .weak TCB0_INT_ISR
  1972. .weak TCB1_INT_ISR
  1973. .weak TWI0_TWIS_ISR
  1974. .weak TWI0_TWIM_ISR
  1975. .weak SPI0_INT_ISR
  1976. .weak USART0_RXC_ISR
  1977. .weak USART0_DRE_ISR
  1978. .weak USART0_TXC_ISR
  1979. .weak PORTD_PORT_ISR
  1980. .weak AC0_AC_ISR
  1981. .weak ADC0_ERROR_ISR
  1982. .weak ADC0_RESRDY_ISR
  1983. .weak ADC0_SAMPRDY_ISR
  1984. .weak AC1_AC_ISR
  1985. .weak PORTC_PORT_ISR
  1986. .weak TCB2_INT_ISR
  1987. .weak USART1_RXC_ISR
  1988. .weak USART1_DRE_ISR
  1989. .weak USART1_TXC_ISR
  1990. .weak PORTF_PORT_ISR
  1991. .weak NVMCTRL_EEREADY_ISR
  1992. // .weak NVMCTRL_FLREADY_ISR
  1993. // .weak NVMCTRL_NVMREADY_ISR
  1994. .weak USART2_RXC_ISR
  1995. .weak USART2_DRE_ISR
  1996. .weak USART2_TXC_ISR
  1997. .weak TCB3_INT_ISR
  1998. .weak TCA1_LUNF_ISR
  1999. // .weak TCA1_OVF_ISR
  2000. .weak TCA1_HUNF_ISR
  2001. .weak TCA1_CMP0_ISR
  2002. // .weak TCA1_LCMP0_ISR
  2003. .weak TCA1_CMP1_ISR
  2004. // .weak TCA1_LCMP1_ISR
  2005. .weak TCA1_CMP2_ISR
  2006. // .weak TCA1_LCMP2_ISR
  2007. .set CRCSCAN_NMI_ISR, Default_IRQ_handler
  2008. .set BOD_VLM_ISR, Default_IRQ_handler
  2009. .set CLKCTRL_CFD_ISR, Default_IRQ_handler
  2010. .set RTC_CNT_ISR, Default_IRQ_handler
  2011. .set RTC_PIT_ISR, Default_IRQ_handler
  2012. .set CCL_CCL_ISR, Default_IRQ_handler
  2013. .set PORTA_PORT_ISR, Default_IRQ_handler
  2014. .set TCA0_LUNF_ISR, Default_IRQ_handler
  2015. // .set TCA0_OVF_ISR, Default_IRQ_handler
  2016. .set TCA0_HUNF_ISR, Default_IRQ_handler
  2017. .set TCA0_CMP0_ISR, Default_IRQ_handler
  2018. // .set TCA0_LCMP0_ISR, Default_IRQ_handler
  2019. .set TCA0_CMP1_ISR, Default_IRQ_handler
  2020. // .set TCA0_LCMP1_ISR, Default_IRQ_handler
  2021. .set TCA0_CMP2_ISR, Default_IRQ_handler
  2022. // .set TCA0_LCMP2_ISR, Default_IRQ_handler
  2023. .set TCB0_INT_ISR, Default_IRQ_handler
  2024. .set TCB1_INT_ISR, Default_IRQ_handler
  2025. .set TWI0_TWIS_ISR, Default_IRQ_handler
  2026. .set TWI0_TWIM_ISR, Default_IRQ_handler
  2027. .set SPI0_INT_ISR, Default_IRQ_handler
  2028. .set USART0_RXC_ISR, Default_IRQ_handler
  2029. .set USART0_DRE_ISR, Default_IRQ_handler
  2030. .set USART0_TXC_ISR, Default_IRQ_handler
  2031. .set PORTD_PORT_ISR, Default_IRQ_handler
  2032. .set AC0_AC_ISR, Default_IRQ_handler
  2033. .set ADC0_ERROR_ISR, Default_IRQ_handler
  2034. .set ADC0_RESRDY_ISR, Default_IRQ_handler
  2035. .set ADC0_SAMPRDY_ISR, Default_IRQ_handler
  2036. .set AC1_AC_ISR, Default_IRQ_handler
  2037. .set PORTC_PORT_ISR, Default_IRQ_handler
  2038. .set TCB2_INT_ISR, Default_IRQ_handler
  2039. .set USART1_RXC_ISR, Default_IRQ_handler
  2040. .set USART1_DRE_ISR, Default_IRQ_handler
  2041. .set USART1_TXC_ISR, Default_IRQ_handler
  2042. .set PORTF_PORT_ISR, Default_IRQ_handler
  2043. .set NVMCTRL_EEREADY_ISR, Default_IRQ_handler
  2044. // .set NVMCTRL_FLREADY_ISR, Default_IRQ_handler
  2045. // .set NVMCTRL_NVMREADY_ISR, Default_IRQ_handler
  2046. .set USART2_RXC_ISR, Default_IRQ_handler
  2047. .set USART2_DRE_ISR, Default_IRQ_handler
  2048. .set USART2_TXC_ISR, Default_IRQ_handler
  2049. .set TCB3_INT_ISR, Default_IRQ_handler
  2050. .set TCA1_LUNF_ISR, Default_IRQ_handler
  2051. // .set TCA1_OVF_ISR, Default_IRQ_handler
  2052. .set TCA1_HUNF_ISR, Default_IRQ_handler
  2053. .set TCA1_CMP0_ISR, Default_IRQ_handler
  2054. // .set TCA1_LCMP0_ISR, Default_IRQ_handler
  2055. .set TCA1_CMP1_ISR, Default_IRQ_handler
  2056. // .set TCA1_LCMP1_ISR, Default_IRQ_handler
  2057. .set TCA1_CMP2_ISR, Default_IRQ_handler
  2058. // .set TCA1_LCMP2_ISR, Default_IRQ_handler
  2059. end;
  2060. end.