avr32ea48.pp 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151
  1. unit AVR32EA48;
  2. interface
  3. type
  4. TAC = object //Analog Comparator
  5. CTRLA: byte; //Control A
  6. CTRLB: byte; //Control B
  7. MUXCTRL: byte; //Mux Control A
  8. Reserved3: byte;
  9. Reserved4: byte;
  10. DACREF: byte; //DAC Voltage Reference
  11. INTCTRL: byte; //Interrupt Control
  12. STATUS: byte; //Status
  13. const
  14. // Enable
  15. ENABLEbm = $01;
  16. // AC_HYSMODE
  17. HYSMODEmask = $06;
  18. HYSMODE_NONE = $00;
  19. HYSMODE_SMALL = $02;
  20. HYSMODE_MEDIUM = $04;
  21. HYSMODE_LARGE = $06;
  22. // AC_POWER
  23. POWERmask = $18;
  24. POWER_PROFILE0 = $00;
  25. POWER_PROFILE1 = $08;
  26. // Output Pad Enable
  27. OUTENbm = $40;
  28. // Run in Standby Mode
  29. RUNSTDBYbm = $80;
  30. // AC_WINSEL
  31. WINSELmask = $03;
  32. WINSEL_DISABLED = $00;
  33. WINSEL_UPSEL1 = $01;
  34. // AC_MUXNEG
  35. MUXNEGmask = $07;
  36. MUXNEG_AINN0 = $00;
  37. MUXNEG_AINN1 = $01;
  38. MUXNEG_AINN2 = $02;
  39. MUXNEG_AINN3 = $03;
  40. MUXNEG_DACREF = $04;
  41. // AC_MUXPOS
  42. MUXPOSmask = $38;
  43. MUXPOS_AINP0 = $00;
  44. MUXPOS_AINP1 = $08;
  45. MUXPOS_AINP2 = $10;
  46. MUXPOS_AINP3 = $18;
  47. MUXPOS_AINP4 = $20;
  48. // AC_INITVAL
  49. INITVALmask = $40;
  50. INITVAL_LOW = $00;
  51. INITVAL_HIGH = $40;
  52. // Invert AC Output
  53. INVERTbm = $80;
  54. // Analog Comparator Interrupt Flag
  55. CMPIFbm = $01;
  56. // Analog Comparator State
  57. CMPSTATEbm = $10;
  58. // AC_WINSTATE
  59. WINSTATEmask = $C0;
  60. WINSTATE_ABOVE = $00;
  61. WINSTATE_INSIDE = $40;
  62. WINSTATE_BELOW = $80;
  63. end;
  64. TADC = object //Analog to Digital Converter
  65. CTRLA: byte; //Control A
  66. CTRLB: byte; //Control B
  67. CTRLC: byte; //Control C
  68. CTRLD: byte; //Control D
  69. INTCTRL: byte; //Interrupt Control
  70. INTFLAGS: byte; //Interrupt Flags
  71. STATUS: byte; //Status register
  72. DBGCTRL: byte; //Debug Control
  73. CTRLE: byte; //Control E
  74. CTRLF: byte; //Control F
  75. COMMAND: byte; //Command register
  76. PGACTRL: byte; //PGA Control
  77. MUXPOS: byte; //Positive Input Multiplexer
  78. MUXNEG: byte; //Negative Input Multiplexer
  79. Reserved14: byte;
  80. Reserved15: byte;
  81. RESULT: dword; //Result
  82. SAMPLE: word; //Sample
  83. Reserved22: byte;
  84. Reserved23: byte;
  85. TEMP0: byte; //Temporary Data 0
  86. TEMP1: byte; //Temporary Data 1
  87. TEMP2: byte; //Temporary Data 2
  88. Reserved27: byte;
  89. WINLT: word; //Window Low Threshold
  90. WINHT: word; //Window High Threshold
  91. const
  92. // ADC Enable
  93. ENABLEbm = $01;
  94. // Low Latency
  95. LOWLATbm = $20;
  96. // Run in Standby
  97. RUNSTDBYbm = $80;
  98. // ADC_PRESC
  99. PRESCmask = $0F;
  100. PRESC_DIV2 = $00;
  101. PRESC_DIV4 = $01;
  102. PRESC_DIV6 = $02;
  103. PRESC_DIV8 = $03;
  104. PRESC_DIV10 = $04;
  105. PRESC_DIV12 = $05;
  106. PRESC_DIV14 = $06;
  107. PRESC_DIV16 = $07;
  108. PRESC_DIV20 = $08;
  109. PRESC_DIV24 = $09;
  110. PRESC_DIV28 = $0A;
  111. PRESC_DIV32 = $0B;
  112. PRESC_DIV40 = $0C;
  113. PRESC_DIV48 = $0D;
  114. PRESC_DIV56 = $0E;
  115. PRESC_DIV64 = $0F;
  116. // ADC_REFSEL
  117. REFSELmask = $07;
  118. REFSEL_VDD = $00;
  119. REFSEL_VREFA = $02;
  120. REFSEL_1V024 = $04;
  121. REFSEL_2V048 = $05;
  122. REFSEL_4V096 = $06;
  123. REFSEL_2V500 = $07;
  124. // ADC_WINCM
  125. WINCMmask = $07;
  126. WINCM_NONE = $00;
  127. WINCM_BELOW = $01;
  128. WINCM_ABOVE = $02;
  129. WINCM_INSIDE = $03;
  130. WINCM_OUTSIDE = $04;
  131. // ADC_WINSRC
  132. WINSRCmask = $08;
  133. WINSRC_RESULT = $00;
  134. WINSRC_SAMPLE = $08;
  135. // Result Ready Interrupt Enable
  136. RESRDYbm = $01;
  137. // Sample Ready Interrupt Enable
  138. SAMPRDYbm = $02;
  139. // Window Comparator Interrupt Enable
  140. WCMPbm = $04;
  141. // Result Overwrite Interrupt Enable
  142. RESOVRbm = $08;
  143. // Sample Overwrite Interrupt Enable
  144. SAMPOVRbm = $10;
  145. // Trigger Overrun Interrupt Enable
  146. TRIGOVRbm = $20;
  147. // ADC Busy
  148. ADCBUSYbm = $01;
  149. // Run in Debug Mode
  150. DBGRUNbm = $01;
  151. // ADC_SAMPNUM
  152. SAMPNUMmask = $0F;
  153. SAMPNUM_NONE = $00;
  154. SAMPNUM_ACC2 = $01;
  155. SAMPNUM_ACC4 = $02;
  156. SAMPNUM_ACC8 = $03;
  157. SAMPNUM_ACC16 = $04;
  158. SAMPNUM_ACC32 = $05;
  159. SAMPNUM_ACC64 = $06;
  160. SAMPNUM_ACC128 = $07;
  161. SAMPNUM_ACC256 = $08;
  162. SAMPNUM_ACC512 = $09;
  163. SAMPNUM_ACC1024 = $0A;
  164. // Left Adjust
  165. LEFTADJbm = $10;
  166. // Free-Running mode
  167. FREERUNbm = $20;
  168. // ADC_CHOPPING
  169. CHOPPINGmask = $40;
  170. CHOPPING_DISABLE = $00;
  171. CHOPPING_ENABLE = $40;
  172. // ADC_START
  173. STARTmask = $07;
  174. START_STOP = $00;
  175. START_IMMEDIATE = $01;
  176. START_MUXPOS_WRITE = $02;
  177. START_MUXNEG_WRITE = $03;
  178. START_EVENT_TRIGGER = $04;
  179. // ADC_MODE
  180. MODEmask = $70;
  181. MODE_SINGLE_8BIT = $00;
  182. MODE_SINGLE_12BIT = $10;
  183. MODE_SERIES = $20;
  184. MODE_SERIES_SCALING = $30;
  185. MODE_BURST = $40;
  186. MODE_BURST_SCALING = $50;
  187. // Differential mode
  188. DIFFbm = $80;
  189. // PGA Enable
  190. PGAENbm = $01;
  191. // ADC_PGABIASSEL
  192. PGABIASSELmask = $18;
  193. PGABIASSEL_100PCT = $00;
  194. PGABIASSEL_75PCT = $08;
  195. PGABIASSEL_50PCT = $10;
  196. PGABIASSEL_25PCT = $18;
  197. // ADC_GAIN
  198. GAINmask = $E0;
  199. GAIN_1X = $00;
  200. GAIN_2X = $20;
  201. GAIN_4X = $40;
  202. GAIN_8X = $60;
  203. GAIN_16X = $80;
  204. // ADC_MUXPOS
  205. MUXPOSmask = $3F;
  206. MUXPOS_AIN0 = $00;
  207. MUXPOS_AIN1 = $01;
  208. MUXPOS_AIN2 = $02;
  209. MUXPOS_AIN3 = $03;
  210. MUXPOS_AIN4 = $04;
  211. MUXPOS_AIN5 = $05;
  212. MUXPOS_AIN6 = $06;
  213. MUXPOS_AIN7 = $07;
  214. MUXPOS_AIN8 = $08;
  215. MUXPOS_AIN9 = $09;
  216. MUXPOS_AIN10 = $0A;
  217. MUXPOS_AIN11 = $0B;
  218. MUXPOS_AIN16 = $10;
  219. MUXPOS_AIN17 = $11;
  220. MUXPOS_AIN18 = $12;
  221. MUXPOS_AIN19 = $13;
  222. MUXPOS_AIN20 = $14;
  223. MUXPOS_AIN21 = $15;
  224. MUXPOS_AIN22 = $16;
  225. MUXPOS_AIN23 = $17;
  226. MUXPOS_AIN24 = $18;
  227. MUXPOS_AIN25 = $19;
  228. MUXPOS_AIN26 = $1A;
  229. MUXPOS_AIN27 = $1B;
  230. MUXPOS_AIN28 = $1C;
  231. MUXPOS_AIN29 = $1D;
  232. MUXPOS_AIN30 = $1E;
  233. MUXPOS_AIN31 = $1F;
  234. MUXPOS_GND = $30;
  235. MUXPOS_VDD10 = $31;
  236. MUXPOS_TEMPSENSE = $32;
  237. MUXPOS_DAC0 = $38;
  238. // ADC_VIA
  239. VIAmask = $C0;
  240. VIA_DIRECT = $00;
  241. VIA_PGA = $40;
  242. // ADC_MUXNEG
  243. MUXNEGmask = $3F;
  244. MUXNEG_AIN0 = $00;
  245. MUXNEG_AIN1 = $01;
  246. MUXNEG_AIN2 = $02;
  247. MUXNEG_AIN3 = $03;
  248. MUXNEG_AIN4 = $04;
  249. MUXNEG_AIN5 = $05;
  250. MUXNEG_AIN6 = $06;
  251. MUXNEG_AIN7 = $07;
  252. MUXNEG_AIN8 = $08;
  253. MUXNEG_AIN9 = $09;
  254. MUXNEG_AIN10 = $0A;
  255. MUXNEG_AIN11 = $0B;
  256. MUXNEG_AIN16 = $10;
  257. MUXNEG_AIN17 = $11;
  258. MUXNEG_AIN18 = $12;
  259. MUXNEG_AIN19 = $13;
  260. MUXNEG_AIN20 = $14;
  261. MUXNEG_AIN21 = $15;
  262. MUXNEG_AIN22 = $16;
  263. MUXNEG_AIN23 = $17;
  264. MUXNEG_AIN24 = $18;
  265. MUXNEG_AIN25 = $19;
  266. MUXNEG_AIN26 = $1A;
  267. MUXNEG_AIN27 = $1B;
  268. MUXNEG_AIN28 = $1C;
  269. MUXNEG_AIN29 = $1D;
  270. MUXNEG_AIN30 = $1E;
  271. MUXNEG_AIN31 = $1F;
  272. MUXNEG_GND = $30;
  273. MUXNEG_DAC0 = $38;
  274. MUXNEG_DACREF0 = $39;
  275. MUXNEG_DACREF1 = $3A;
  276. end;
  277. TBOD = object //Bod interface
  278. CTRLA: byte; //Control A
  279. CTRLB: byte; //Control B
  280. Reserved2: byte;
  281. Reserved3: byte;
  282. Reserved4: byte;
  283. Reserved5: byte;
  284. Reserved6: byte;
  285. Reserved7: byte;
  286. VLMCTRLA: byte; //Voltage level monitor Control
  287. INTCTRL: byte; //Voltage level monitor interrupt Control
  288. INTFLAGS: byte; //Voltage level monitor interrupt Flags
  289. STATUS: byte; //Voltage level monitor status
  290. const
  291. // BOD_SLEEP
  292. SLEEPmask = $03;
  293. SLEEP_DISABLE = $00;
  294. SLEEP_ENABLE = $01;
  295. SLEEP_SAMPLE = $02;
  296. // BOD_ACTIVE
  297. ACTIVEmask = $0C;
  298. ACTIVE_DISABLE = $00;
  299. ACTIVE_ENABLED = $04;
  300. ACTIVE_SAMPLED = $08;
  301. ACTIVE_ENABLEWAIT = $0C;
  302. // BOD_SAMPFREQ
  303. SAMPFREQmask = $10;
  304. SAMPFREQ_128HZ = $00;
  305. SAMPFREQ_32HZ = $10;
  306. // BOD_LVL
  307. LVLmask = $07;
  308. LVL_BODLEVEL0 = $00;
  309. LVL_BODLEVEL1 = $01;
  310. LVL_BODLEVEL2 = $02;
  311. LVL_BODLEVEL3 = $03;
  312. // BOD_VLMLVL
  313. VLMLVLmask = $03;
  314. VLMLVL_OFF = $00;
  315. VLMLVL_5ABOVE = $01;
  316. VLMLVL_15ABOVE = $02;
  317. VLMLVL_25ABOVE = $03;
  318. // voltage level monitor interrrupt enable
  319. VLMIEbm = $01;
  320. // BOD_VLMCFG
  321. VLMCFGmask = $06;
  322. VLMCFG_FALLING = $00;
  323. VLMCFG_RISING = $02;
  324. VLMCFG_BOTH = $04;
  325. // Voltage level monitor interrupt flag
  326. VLMIFbm = $01;
  327. // BOD_VLMS
  328. VLMSmask = $01;
  329. VLMS_ABOVE = $00;
  330. VLMS_BELOW = $01;
  331. end;
  332. TCCL = object //Configurable Custom Logic
  333. CTRLA: byte; //Control Register A
  334. SEQCTRL0: byte; //Sequential Control 0
  335. SEQCTRL1: byte; //Sequential Control 1
  336. Reserved3: byte;
  337. Reserved4: byte;
  338. INTCTRL0: byte; //Interrupt Control 0
  339. Reserved6: byte;
  340. INTFLAGS: byte; //Interrupt Flags
  341. LUT0CTRLA: byte; //LUT 0 Control A
  342. LUT0CTRLB: byte; //LUT 0 Control B
  343. LUT0CTRLC: byte; //LUT 0 Control C
  344. TRUTH0: byte; //Truth 0
  345. LUT1CTRLA: byte; //LUT 1 Control A
  346. LUT1CTRLB: byte; //LUT 1 Control B
  347. LUT1CTRLC: byte; //LUT 1 Control C
  348. TRUTH1: byte; //Truth 1
  349. LUT2CTRLA: byte; //LUT 2 Control A
  350. LUT2CTRLB: byte; //LUT 2 Control B
  351. LUT2CTRLC: byte; //LUT 2 Control C
  352. TRUTH2: byte; //Truth 2
  353. LUT3CTRLA: byte; //LUT 3 Control A
  354. LUT3CTRLB: byte; //LUT 3 Control B
  355. LUT3CTRLC: byte; //LUT 3 Control C
  356. TRUTH3: byte; //Truth 3
  357. const
  358. // Enable
  359. ENABLEbm = $01;
  360. // Run in Standby
  361. RUNSTDBYbm = $40;
  362. // CCL_SEQSEL
  363. SEQSELmask = $0F;
  364. SEQSEL_DISABLE = $00;
  365. SEQSEL_DFF = $01;
  366. SEQSEL_JK = $02;
  367. SEQSEL_LATCH = $03;
  368. SEQSEL_RS = $04;
  369. // CCL_INTMODE0
  370. INTMODE0mask = $03;
  371. INTMODE0_INTDISABLE = $00;
  372. INTMODE0_RISING = $01;
  373. INTMODE0_FALLING = $02;
  374. INTMODE0_BOTH = $03;
  375. // CCL_INTMODE1
  376. INTMODE1mask = $0C;
  377. INTMODE1_INTDISABLE = $00;
  378. INTMODE1_RISING = $04;
  379. INTMODE1_FALLING = $08;
  380. INTMODE1_BOTH = $0C;
  381. // CCL_INTMODE2
  382. INTMODE2mask = $30;
  383. INTMODE2_INTDISABLE = $00;
  384. INTMODE2_RISING = $10;
  385. INTMODE2_FALLING = $20;
  386. INTMODE2_BOTH = $30;
  387. // CCL_INTMODE3
  388. INTMODE3mask = $C0;
  389. INTMODE3_INTDISABLE = $00;
  390. INTMODE3_RISING = $40;
  391. INTMODE3_FALLING = $80;
  392. INTMODE3_BOTH = $C0;
  393. // Interrupt Flag
  394. INT0bm = $01;
  395. INT1bm = $02;
  396. INT2bm = $04;
  397. INT3bm = $08;
  398. // CCL_CLKSRC
  399. CLKSRCmask = $0E;
  400. CLKSRC_CLKPER = $00;
  401. CLKSRC_IN2 = $02;
  402. CLKSRC_OSCHF = $08;
  403. CLKSRC_OSC32K = $0A;
  404. CLKSRC_OSC1K = $0C;
  405. // CCL_FILTSEL
  406. FILTSELmask = $30;
  407. FILTSEL_DISABLE = $00;
  408. FILTSEL_SYNCH = $10;
  409. FILTSEL_FILTER = $20;
  410. // Output Enable
  411. OUTENbm = $40;
  412. // CCL_EDGEDET
  413. EDGEDETmask = $80;
  414. EDGEDET_DIS = $00;
  415. EDGEDET_EN = $80;
  416. // CCL_INSEL0
  417. INSEL0mask = $0F;
  418. INSEL0_MASK = $00;
  419. INSEL0_FEEDBACK = $01;
  420. INSEL0_LINK = $02;
  421. INSEL0_EVENTA = $03;
  422. INSEL0_EVENTB = $04;
  423. INSEL0_IO = $05;
  424. INSEL0_AC0 = $06;
  425. INSEL0_USART0 = $07;
  426. INSEL0_SPI0 = $08;
  427. INSEL0_TCA0 = $09;
  428. INSEL0_TCA1 = $0A;
  429. INSEL0_TCB0 = $0B;
  430. // CCL_INSEL1
  431. INSEL1mask = $F0;
  432. INSEL1_MASK = $00;
  433. INSEL1_FEEDBACK = $10;
  434. INSEL1_LINK = $20;
  435. INSEL1_EVENTA = $30;
  436. INSEL1_EVENTB = $40;
  437. INSEL1_IO = $50;
  438. INSEL1_AC1 = $60;
  439. INSEL1_USART1 = $70;
  440. INSEL1_SPI0 = $80;
  441. INSEL1_TCA0 = $90;
  442. INSEL1_TCA1 = $A0;
  443. INSEL1_TCB1 = $B0;
  444. // CCL_INSEL2
  445. INSEL2mask = $0F;
  446. INSEL2_MASK = $00;
  447. INSEL2_FEEDBACK = $01;
  448. INSEL2_LINK = $02;
  449. INSEL2_EVENTA = $03;
  450. INSEL2_EVENTB = $04;
  451. INSEL2_IO = $05;
  452. INSEL2_AC1 = $06;
  453. INSEL2_USART2 = $07;
  454. INSEL2_SPI0 = $08;
  455. INSEL2_TCA0 = $09;
  456. INSEL2_TCA1 = $0A;
  457. INSEL2_TCB2 = $0B;
  458. end;
  459. TCLKCTRL = object //Clock controller
  460. MCLKCTRLA: byte; //MCLK Control A
  461. MCLKCTRLB: byte; //MCLK Control B
  462. MCLKCTRLC: byte; //MCLK Control C
  463. MCLKINTCTRL: byte; //MCLK Interrupt Control
  464. MCLKINTFLAGS: byte; //MCLK Interrupt Flags
  465. MCLKSTATUS: byte; //MCLK Status
  466. MCLKTIMEBASE: byte; //MCLK Timebase
  467. Reserved7: byte;
  468. OSCHFCTRLA: byte; //OSCHF Control A
  469. OSCHFTUNE: byte; //OSCHF Tune
  470. Reserved10: byte;
  471. Reserved11: byte;
  472. Reserved12: byte;
  473. Reserved13: byte;
  474. Reserved14: byte;
  475. Reserved15: byte;
  476. Reserved16: byte;
  477. Reserved17: byte;
  478. Reserved18: byte;
  479. Reserved19: byte;
  480. Reserved20: byte;
  481. Reserved21: byte;
  482. Reserved22: byte;
  483. Reserved23: byte;
  484. OSC32KCTRLA: byte; //OSC32K Control A
  485. Reserved25: byte;
  486. Reserved26: byte;
  487. Reserved27: byte;
  488. XOSC32KCTRLA: byte; //XOSC32K Control A
  489. Reserved29: byte;
  490. Reserved30: byte;
  491. Reserved31: byte;
  492. XOSCHFCTRLA: byte; //XOSCHF Control A
  493. const
  494. // CLKCTRL_CLKSEL
  495. CLKSELmask = $07;
  496. CLKSEL_OSCHF = $00;
  497. CLKSEL_OSC32K = $01;
  498. CLKSEL_XOSC32K = $02;
  499. CLKSEL_EXTCLK = $03;
  500. // System clock out
  501. CLKOUTbm = $80;
  502. // Prescaler enable
  503. PENbm = $01;
  504. // CLKCTRL_PDIV
  505. PDIVmask = $1E;
  506. PDIV_DIV2 = $00;
  507. PDIV_DIV4 = $02;
  508. PDIV_DIV8 = $04;
  509. PDIV_DIV16 = $06;
  510. PDIV_DIV32 = $08;
  511. PDIV_DIV64 = $0A;
  512. PDIV_DIV6 = $10;
  513. PDIV_DIV10 = $12;
  514. PDIV_DIV12 = $14;
  515. PDIV_DIV24 = $16;
  516. PDIV_DIV48 = $18;
  517. // Clock Failure Detect Enable
  518. CFDENbm = $01;
  519. // CFD Test
  520. CFDTSTbm = $02;
  521. // CLKCTRL_CFDSRC
  522. CFDSRCmask = $0C;
  523. CFDSRC_CLKMAIN = $00;
  524. CFDSRC_XOSCHF = $04;
  525. CFDSRC_XOSC32K = $08;
  526. // Interrupt Enable
  527. CFDbm = $01;
  528. // CLKCTRL_INTTYPE
  529. INTTYPEmask = $80;
  530. INTTYPE_INT = $00;
  531. INTTYPE_NMI = $80;
  532. // System Oscillator changing
  533. SOSCbm = $01;
  534. // High frequency oscillator status
  535. OSCHFSbm = $02;
  536. // 32KHz oscillator status
  537. OSC32KSbm = $04;
  538. // 32.768 kHz Crystal Oscillator status
  539. XOSC32KSbm = $08;
  540. // External Clock status / XOSCHF status
  541. EXTSbm = $10;
  542. // Timebase
  543. TIMEBASE0bm = $01;
  544. TIMEBASE1bm = $02;
  545. TIMEBASE2bm = $04;
  546. TIMEBASE3bm = $08;
  547. TIMEBASE4bm = $10;
  548. // CLKCTRL_AUTOTUNE
  549. AUTOTUNEmask = $03;
  550. AUTOTUNE_OFF = $00;
  551. AUTOTUNE_XOSC32K = $01;
  552. // Run in standby
  553. RUNSTDBYbm = $80;
  554. // Enable
  555. ENABLEbm = $01;
  556. // Low power mode
  557. LPMODEbm = $02;
  558. // Select
  559. SELbm = $04;
  560. // CLKCTRL_CSUT
  561. CSUTmask = $30;
  562. CSUT_1K = $00;
  563. CSUT_16K = $10;
  564. CSUT_32K = $20;
  565. CSUT_64K = $30;
  566. // CLKCTRL_SELHF
  567. SELHFmask = $02;
  568. SELHF_CRYSTAL = $00;
  569. SELHF_EXTCLK = $02;
  570. // CLKCTRL_CSUTHF
  571. CSUTHFmask = $30;
  572. CSUTHF_256CYC = $00;
  573. CSUTHF_1KCYC = $10;
  574. CSUTHF_4KCYC = $20;
  575. end;
  576. TCPU = object //CPU
  577. Reserved0: byte;
  578. Reserved1: byte;
  579. Reserved2: byte;
  580. Reserved3: byte;
  581. CCP: byte; //Configuration Change Protection
  582. Reserved5: byte;
  583. Reserved6: byte;
  584. Reserved7: byte;
  585. Reserved8: byte;
  586. Reserved9: byte;
  587. Reserved10: byte;
  588. Reserved11: byte;
  589. Reserved12: byte;
  590. SP: word; //Stack Pointer
  591. SREG: byte; //Status Register
  592. const
  593. // CPU_CCP
  594. CCPmask = $FF;
  595. CCP_SPM = $9D;
  596. CCP_IOREG = $D8;
  597. // Carry Flag
  598. Cbm = $01;
  599. // Zero Flag
  600. Zbm = $02;
  601. // Negative Flag
  602. Nbm = $04;
  603. // Two's Complement Overflow Flag
  604. Vbm = $08;
  605. // N Exclusive Or V Flag
  606. Sbm = $10;
  607. // Half Carry Flag
  608. Hbm = $20;
  609. // Transfer Bit
  610. Tbm = $40;
  611. // Global Interrupt Enable Flag
  612. Ibm = $80;
  613. end;
  614. TCPUINT = object //Interrupt Controller
  615. CTRLA: byte; //Control A
  616. STATUS: byte; //Status
  617. LVL0PRI: byte; //Interrupt Level 0 Priority
  618. LVL1VEC: byte; //Interrupt Level 1 Priority Vector
  619. const
  620. // Round-robin Scheduling Enable
  621. LVL0RRbm = $01;
  622. // Compact Vector Table
  623. CVTbm = $20;
  624. // Interrupt Vector Select
  625. IVSELbm = $40;
  626. // Level 0 Interrupt Executing
  627. LVL0EXbm = $01;
  628. // Level 1 Interrupt Executing
  629. LVL1EXbm = $02;
  630. // Non-maskable Interrupt Executing
  631. NMIEXbm = $80;
  632. end;
  633. TCRCSCAN = object //CRCSCAN
  634. CTRLA: byte; //Control A
  635. CTRLB: byte; //Control B
  636. STATUS: byte; //Status
  637. const
  638. // Enable CRC scan
  639. ENABLEbm = $01;
  640. // Enable NMI Trigger
  641. NMIENbm = $02;
  642. // Reset CRC scan
  643. RESETbm = $80;
  644. // CRCSCAN_SRC
  645. SRCmask = $03;
  646. SRC_FLASH = $00;
  647. SRC_APPLICATION = $01;
  648. SRC_BOOT = $02;
  649. // CRC Busy
  650. BUSYbm = $01;
  651. // CRC Ok
  652. OKbm = $02;
  653. end;
  654. TDAC = object //Digital to Analog Converter
  655. CTRLA: byte; //Control Register A
  656. Reserved1: byte;
  657. DATA: word; //DATA Register
  658. const
  659. // DAC Enable
  660. ENABLEbm = $01;
  661. // DAC_OUTRANGE
  662. OUTRANGEmask = $30;
  663. OUTRANGE_AUTO = $00;
  664. OUTRANGE_LOW = $20;
  665. OUTRANGE_HIGH = $30;
  666. // Output Buffer Enable
  667. OUTENbm = $40;
  668. // Run in Standby Mode
  669. RUNSTDBYbm = $80;
  670. end;
  671. TEVSYS = object //Event System
  672. SWEVENTA: byte; //Software Event A
  673. Reserved1: byte;
  674. Reserved2: byte;
  675. Reserved3: byte;
  676. Reserved4: byte;
  677. Reserved5: byte;
  678. Reserved6: byte;
  679. Reserved7: byte;
  680. Reserved8: byte;
  681. Reserved9: byte;
  682. Reserved10: byte;
  683. Reserved11: byte;
  684. Reserved12: byte;
  685. Reserved13: byte;
  686. Reserved14: byte;
  687. Reserved15: byte;
  688. CHANNEL0: byte; //Multiplexer Channel 0
  689. CHANNEL1: byte; //Multiplexer Channel 1
  690. CHANNEL2: byte; //Multiplexer Channel 2
  691. CHANNEL3: byte; //Multiplexer Channel 3
  692. CHANNEL4: byte; //Multiplexer Channel 4
  693. CHANNEL5: byte; //Multiplexer Channel 5
  694. Reserved22: byte;
  695. Reserved23: byte;
  696. Reserved24: byte;
  697. Reserved25: byte;
  698. Reserved26: byte;
  699. Reserved27: byte;
  700. Reserved28: byte;
  701. Reserved29: byte;
  702. Reserved30: byte;
  703. Reserved31: byte;
  704. USERCCLLUT0A: byte; //CCL0 Event A
  705. USERCCLLUT0B: byte; //CCL0 Event B
  706. USERCCLLUT1A: byte; //CCL1 Event A
  707. USERCCLLUT1B: byte; //CCL1 Event B
  708. USERCCLLUT2A: byte; //CCL2 Event A
  709. USERCCLLUT2B: byte; //CCL2 Event B
  710. USERCCLLUT3A: byte; //CCL3 Event A
  711. USERCCLLUT3B: byte; //CCL3 Event B
  712. USERADC0START: byte; //ADC0
  713. USEREVSYSEVOUTA: byte; //EVOUTA
  714. USEREVSYSEVOUTB: byte; //EVOUTB
  715. USEREVSYSEVOUTC: byte; //EVOUTC
  716. USEREVSYSEVOUTD: byte; //EVOUTD
  717. USEREVSYSEVOUTE: byte; //EVOUTE
  718. USEREVSYSEVOUTF: byte; //EVOUTF
  719. USERUSART0IRDA: byte; //USART0
  720. USERUSART1IRDA: byte; //USART1
  721. USERUSART2IRDA: byte; //USART2
  722. USERTCA0CNTA: byte; //TCA0 Event A
  723. USERTCA0CNTB: byte; //TCA0 Event B
  724. USERTCA1CNTA: byte; //TCA1 Event A
  725. USERTCA1CNTB: byte; //TCA1 Event B
  726. USERTCB0CAPT: byte; //TCB0 Event A
  727. USERTCB0COUNT: byte; //TCB0 Event B
  728. USERTCB1CAPT: byte; //TCB1 Event A
  729. USERTCB1COUNT: byte; //TCB1 Event B
  730. USERTCB2CAPT: byte; //TCB2 Event A
  731. USERTCB2COUNT: byte; //TCB2 Event B
  732. USERTCB3CAPT: byte; //TCB3 Event A
  733. USERTCB3COUNT: byte; //TCB3 Event B
  734. const
  735. // EVSYS_SWEVENTA
  736. SWEVENTAmask = $FF;
  737. SWEVENTA_CH0 = $01;
  738. SWEVENTA_CH1 = $02;
  739. SWEVENTA_CH2 = $04;
  740. SWEVENTA_CH3 = $08;
  741. SWEVENTA_CH4 = $10;
  742. SWEVENTA_CH5 = $20;
  743. SWEVENTA_CH6 = $40;
  744. SWEVENTA_CH7 = $80;
  745. // EVSYS_CHANNEL
  746. CHANNELmask = $FF;
  747. CHANNEL_OFF = $00;
  748. CHANNEL_UPDI_SYNCH = $01;
  749. CHANNEL_RTC_OVF = $06;
  750. CHANNEL_RTC_CMP = $07;
  751. CHANNEL_RTC_PITEV0 = $08;
  752. CHANNEL_RTC_PITEV1 = $09;
  753. CHANNEL_CCL_LUT0 = $10;
  754. CHANNEL_CCL_LUT1 = $11;
  755. CHANNEL_CCL_LUT2 = $12;
  756. CHANNEL_CCL_LUT3 = $13;
  757. CHANNEL_AC0_OUT = $20;
  758. CHANNEL_AC1_OUT = $21;
  759. CHANNEL_ADC0_RES = $24;
  760. CHANNEL_ADC0_SAMP = $25;
  761. CHANNEL_ADC0_WCMP = $26;
  762. CHANNEL_PORTA_EV0 = $40;
  763. CHANNEL_PORTA_EV1 = $41;
  764. CHANNEL_PORTB_EV0 = $42;
  765. CHANNEL_PORTB_EV1 = $43;
  766. CHANNEL_PORTC_EV0 = $44;
  767. CHANNEL_PORTC_EV1 = $45;
  768. CHANNEL_PORTD_EV0 = $46;
  769. CHANNEL_PORTD_EV1 = $47;
  770. CHANNEL_PORTE_EV0 = $48;
  771. CHANNEL_PORTE_EV1 = $49;
  772. CHANNEL_PORTF_EV0 = $4A;
  773. CHANNEL_PORTF_EV1 = $4B;
  774. CHANNEL_USART0_XCK = $60;
  775. CHANNEL_USART1_XCK = $61;
  776. CHANNEL_USART2_XCK = $62;
  777. CHANNEL_SPI0_SCK = $68;
  778. CHANNEL_TCA0_OVF_LUNF = $80;
  779. CHANNEL_TCA0_HUNF = $81;
  780. CHANNEL_TCA0_CMP0_LCMP0 = $84;
  781. CHANNEL_TCA0_CMP1_LCMP1 = $85;
  782. CHANNEL_TCA0_CMP2_LCMP2 = $86;
  783. CHANNEL_TCA1_OVF_LUNF = $88;
  784. CHANNEL_TCA1_HUNF = $89;
  785. CHANNEL_TCA1_CMP0_LCMP0 = $8C;
  786. CHANNEL_TCA1_CMP1_LCMP1 = $8D;
  787. CHANNEL_TCA1_CMP2_LCMP2 = $8E;
  788. CHANNEL_TCB0_CAPT = $A0;
  789. CHANNEL_TCB0_OVF = $A1;
  790. CHANNEL_TCB1_CAPT = $A2;
  791. CHANNEL_TCB1_OVF = $A3;
  792. CHANNEL_TCB2_CAPT = $A4;
  793. CHANNEL_TCB2_OVF = $A5;
  794. CHANNEL_TCB3_CAPT = $A6;
  795. CHANNEL_TCB3_OVF = $A7;
  796. // EVSYS_USER
  797. USERmask = $FF;
  798. USER_OFF = $00;
  799. USER_CHANNEL0 = $01;
  800. USER_CHANNEL1 = $02;
  801. USER_CHANNEL2 = $03;
  802. USER_CHANNEL3 = $04;
  803. USER_CHANNEL4 = $05;
  804. USER_CHANNEL5 = $06;
  805. end;
  806. TFUSE = object //Fuses
  807. WDTCFG: byte; //Watchdog Configuration
  808. BODCFG: byte; //BOD Configuration
  809. OSCCFG: byte; //Oscillator Configuration
  810. Reserved3: byte;
  811. Reserved4: byte;
  812. SYSCFG0: byte; //System Configuration 0
  813. SYSCFG1: byte; //System Configuration 1
  814. CODESIZE: byte; //Code Section Size
  815. BOOTSIZE: byte; //Boot Section Size
  816. const
  817. // FUSE_PERIOD
  818. PERIODmask = $0F;
  819. PERIOD_OFF = $00;
  820. PERIOD_8CLK = $01;
  821. PERIOD_16CLK = $02;
  822. PERIOD_32CLK = $03;
  823. PERIOD_64CLK = $04;
  824. PERIOD_128CLK = $05;
  825. PERIOD_256CLK = $06;
  826. PERIOD_512CLK = $07;
  827. PERIOD_1KCLK = $08;
  828. PERIOD_2KCLK = $09;
  829. PERIOD_4KCLK = $0A;
  830. PERIOD_8KCLK = $0B;
  831. // FUSE_WINDOW
  832. WINDOWmask = $F0;
  833. WINDOW_OFF = $00;
  834. WINDOW_8CLK = $10;
  835. WINDOW_16CLK = $20;
  836. WINDOW_32CLK = $30;
  837. WINDOW_64CLK = $40;
  838. WINDOW_128CLK = $50;
  839. WINDOW_256CLK = $60;
  840. WINDOW_512CLK = $70;
  841. WINDOW_1KCLK = $80;
  842. WINDOW_2KCLK = $90;
  843. WINDOW_4KCLK = $A0;
  844. WINDOW_8KCLK = $B0;
  845. // FUSE_SLEEP
  846. SLEEPmask = $03;
  847. SLEEP_DISABLE = $00;
  848. SLEEP_ENABLE = $01;
  849. SLEEP_SAMPLE = $02;
  850. // FUSE_ACTIVE
  851. ACTIVEmask = $0C;
  852. ACTIVE_DISABLE = $00;
  853. ACTIVE_ENABLED = $04;
  854. ACTIVE_SAMPLED = $08;
  855. ACTIVE_ENABLEWAIT = $0C;
  856. // FUSE_SAMPFREQ
  857. SAMPFREQmask = $10;
  858. SAMPFREQ_128HZ = $00;
  859. SAMPFREQ_32HZ = $10;
  860. // FUSE_LVL
  861. LVLmask = $E0;
  862. LVL_BODLEVEL0 = $00;
  863. LVL_BODLEVEL1 = $20;
  864. LVL_BODLEVEL2 = $40;
  865. LVL_BODLEVEL3 = $60;
  866. // FUSE_OSCHFFRQ
  867. OSCHFFRQmask = $08;
  868. OSCHFFRQ_20M = $00;
  869. OSCHFFRQ_16M = $08;
  870. // FUSE_EESAVE
  871. EESAVEmask = $01;
  872. EESAVE_DISABLE = $00;
  873. EESAVE_ENABLE = $01;
  874. // FUSE_RSTPINCFG
  875. RSTPINCFGmask = $08;
  876. RSTPINCFG_NONE = $00;
  877. RSTPINCFG_RESET = $08;
  878. // FUSE_UPDIPINCFG
  879. UPDIPINCFGmask = $10;
  880. UPDIPINCFG_GPIO = $00;
  881. UPDIPINCFG_UPDI = $10;
  882. // FUSE_CRCSEL
  883. CRCSELmask = $20;
  884. CRCSEL_CRC16 = $00;
  885. CRCSEL_CRC32 = $20;
  886. // FUSE_CRCSRC
  887. CRCSRCmask = $C0;
  888. CRCSRC_FLASH = $00;
  889. CRCSRC_BOOT = $40;
  890. CRCSRC_BOOTAPP = $80;
  891. CRCSRC_NOCRC = $C0;
  892. // FUSE_SUT
  893. SUTmask = $07;
  894. SUT_0MS = $00;
  895. SUT_1MS = $01;
  896. SUT_2MS = $02;
  897. SUT_4MS = $03;
  898. SUT_8MS = $04;
  899. SUT_16MS = $05;
  900. SUT_32MS = $06;
  901. SUT_64MS = $07;
  902. end;
  903. TGPR = object //General Purpose Registers
  904. GPR0: byte; //General Purpose Register 0
  905. GPR1: byte; //General Purpose Register 1
  906. GPR2: byte; //General Purpose Register 2
  907. GPR3: byte; //General Purpose Register 3
  908. end;
  909. TLOCK = object //Lockbits
  910. KEY: dword; //Lock Key Bits
  911. const
  912. // LOCK_KEY
  913. KEYmask = $FFFFFFFF;
  914. KEY_NOLOCK = $5CC5C55C;
  915. KEY_RWLOCK = $A33A3AA3;
  916. end;
  917. TNVMCTRL = object //Non-volatile Memory Controller
  918. CTRLA: byte; //Control A
  919. CTRLB: byte; //Control B
  920. Reserved2: byte;
  921. Reserved3: byte;
  922. INTCTRL: byte; //Interrupt Control
  923. INTFLAGS: byte; //Interrupt Flags
  924. STATUS: byte; //Status
  925. Reserved7: byte;
  926. DATA: word; //Data
  927. Reserved10: byte;
  928. Reserved11: byte;
  929. ADDR: dword; //Address
  930. const
  931. // NVMCTRL_CMD
  932. CMDmask = $7F;
  933. CMD_NOCMD = $00;
  934. CMD_NOOP = $01;
  935. CMD_FLPW = $04;
  936. CMD_FLPERW = $05;
  937. CMD_FLPER = $08;
  938. CMD_FLMPER2 = $09;
  939. CMD_FLMPER4 = $0A;
  940. CMD_FLMPER8 = $0B;
  941. CMD_FLMPER16 = $0C;
  942. CMD_FLMPER32 = $0D;
  943. CMD_FLPBCLR = $0F;
  944. CMD_EEPW = $14;
  945. CMD_EEPERW = $15;
  946. CMD_EEPER = $17;
  947. CMD_EEPBCLR = $1F;
  948. CMD_CHER = $20;
  949. CMD_EECHER = $30;
  950. // Application Code Write Protect
  951. APPCODEWPbm = $01;
  952. // Boot Read Protect
  953. BOOTRPbm = $02;
  954. // Application Data Write Protect
  955. APPDATAWPbm = $04;
  956. // EEPROM Write Protect
  957. EEWPbm = $08;
  958. // NVMCTRL_FLMAP
  959. FLMAPmask = $30;
  960. FLMAP_SECTION0 = $00;
  961. FLMAP_SECTION1 = $10;
  962. FLMAP_SECTION2 = $20;
  963. FLMAP_SECTION3 = $30;
  964. // Flash Mapping Lock
  965. FLMAPLOCKbm = $80;
  966. // EEPROM Ready
  967. EEREADYbm = $01;
  968. // Flash Ready
  969. FLREADYbm = $02;
  970. // EEPROM busy
  971. EEBUSYbm = $01;
  972. // Flash busy
  973. FLBUSYbm = $02;
  974. // NVMCTRL_ERROR
  975. ERRORmask = $70;
  976. ERROR_NOERROR = $00;
  977. ERROR_WRITEPROTECT = $20;
  978. ERROR_CMDCOLLISION = $30;
  979. ERROR_WRONGSECTION = $40;
  980. end;
  981. TPORT = object //I/O Ports
  982. DIR: byte; //Data Direction
  983. DIRSET: byte; //Data Direction Set
  984. DIRCLR: byte; //Data Direction Clear
  985. DIRTGL: byte; //Data Direction Toggle
  986. OUT_: byte; //Output Value
  987. OUTSET: byte; //Output Value Set
  988. OUTCLR: byte; //Output Value Clear
  989. OUTTGL: byte; //Output Value Toggle
  990. IN_: byte; //Input Value
  991. INTFLAGS: byte; //Interrupt Flags
  992. PORTCTRL: byte; //Port Control
  993. PINCONFIG: byte; //Pin Control Config
  994. PINCTRLUPD: byte; //Pin Control Update
  995. PINCTRLSET: byte; //Pin Control Set
  996. PINCTRLCLR: byte; //Pin Control Clear
  997. Reserved15: byte;
  998. PIN0CTRL: byte; //Pin 0 Control
  999. PIN1CTRL: byte; //Pin 1 Control
  1000. PIN2CTRL: byte; //Pin 2 Control
  1001. PIN3CTRL: byte; //Pin 3 Control
  1002. PIN4CTRL: byte; //Pin 4 Control
  1003. PIN5CTRL: byte; //Pin 5 Control
  1004. PIN6CTRL: byte; //Pin 6 Control
  1005. PIN7CTRL: byte; //Pin 7 Control
  1006. EVGENCTRLA: byte; //Event Generation Control A
  1007. const
  1008. // Slew Rate Limit Enable
  1009. SRLbm = $01;
  1010. // PORT_ISC
  1011. ISCmask = $07;
  1012. ISC_INTDISABLE = $00;
  1013. ISC_BOTHEDGES = $01;
  1014. ISC_RISING = $02;
  1015. ISC_FALLING = $03;
  1016. ISC_INPUT_DISABLE = $04;
  1017. ISC_LEVEL = $05;
  1018. // Pullup enable
  1019. PULLUPENbm = $08;
  1020. // PORT_INLVL
  1021. INLVLmask = $40;
  1022. INLVL_ST = $00;
  1023. INLVL_TTL = $40;
  1024. // Inverted I/O Enable
  1025. INVENbm = $80;
  1026. // PORT_EVGEN0SEL
  1027. EVGEN0SELmask = $07;
  1028. EVGEN0SEL_PIN0 = $00;
  1029. EVGEN0SEL_PIN1 = $01;
  1030. EVGEN0SEL_PIN2 = $02;
  1031. EVGEN0SEL_PIN3 = $03;
  1032. EVGEN0SEL_PIN4 = $04;
  1033. EVGEN0SEL_PIN5 = $05;
  1034. EVGEN0SEL_PIN6 = $06;
  1035. EVGEN0SEL_PIN7 = $07;
  1036. // PORT_EVGEN1SEL
  1037. EVGEN1SELmask = $70;
  1038. EVGEN1SEL_PIN0 = $00;
  1039. EVGEN1SEL_PIN1 = $10;
  1040. EVGEN1SEL_PIN2 = $20;
  1041. EVGEN1SEL_PIN3 = $30;
  1042. EVGEN1SEL_PIN4 = $40;
  1043. EVGEN1SEL_PIN5 = $50;
  1044. EVGEN1SEL_PIN6 = $60;
  1045. EVGEN1SEL_PIN7 = $70;
  1046. end;
  1047. TPORTMUX = object //Port Multiplexer
  1048. EVSYSROUTEA: byte; //EVSYS route A
  1049. CCLROUTEA: byte; //CCL route A
  1050. USARTROUTEA: byte; //USART route A
  1051. USARTROUTEB: byte; //USART route B
  1052. Reserved4: byte;
  1053. SPIROUTEA: byte; //SPI route A
  1054. TWIROUTEA: byte; //TWI route A
  1055. TCAROUTEA: byte; //TCA route A
  1056. TCBROUTEA: byte; //TCB route A
  1057. Reserved9: byte;
  1058. ACROUTEA: byte; //AC route A
  1059. const
  1060. // PORTMUX_EVOUTA
  1061. EVOUTAmask = $01;
  1062. EVOUTA_DEFAULT = $00;
  1063. EVOUTA_ALT1 = $01;
  1064. // PORTMUX_EVOUTB
  1065. EVOUTBmask = $02;
  1066. EVOUTB_DEFAULT = $00;
  1067. // PORTMUX_EVOUTC
  1068. EVOUTCmask = $04;
  1069. EVOUTC_DEFAULT = $00;
  1070. EVOUTC_ALT1 = $04;
  1071. // PORTMUX_EVOUTD
  1072. EVOUTDmask = $08;
  1073. EVOUTD_DEFAULT = $00;
  1074. EVOUTD_ALT1 = $08;
  1075. // PORTMUX_EVOUTE
  1076. EVOUTEmask = $10;
  1077. EVOUTE_DEFAULT = $00;
  1078. // PORTMUX_EVOUTF
  1079. EVOUTFmask = $20;
  1080. EVOUTF_DEFAULT = $00;
  1081. EVOUTF_ALT1 = $20;
  1082. // PORTMUX_LUT0
  1083. LUT0mask = $01;
  1084. LUT0_DEFAULT = $00;
  1085. LUT0_ALT1 = $01;
  1086. // PORTMUX_LUT1
  1087. LUT1mask = $02;
  1088. LUT1_DEFAULT = $00;
  1089. LUT1_ALT1 = $02;
  1090. // PORTMUX_LUT2
  1091. LUT2mask = $04;
  1092. LUT2_DEFAULT = $00;
  1093. LUT2_ALT1 = $04;
  1094. // PORTMUX_USART0
  1095. USART0mask = $07;
  1096. USART0_DEFAULT = $00;
  1097. USART0_ALT1 = $01;
  1098. USART0_ALT2 = $02;
  1099. USART0_ALT3 = $03;
  1100. USART0_ALT4 = $04;
  1101. USART0_NONE = $05;
  1102. // PORTMUX_USART1
  1103. USART1mask = $18;
  1104. USART1_DEFAULT = $00;
  1105. USART1_ALT1 = $08;
  1106. USART1_ALT2 = $10;
  1107. USART1_NONE = $18;
  1108. // PORTMUX_USART2
  1109. USART2mask = $03;
  1110. USART2_DEFAULT = $00;
  1111. USART2_ALT1 = $01;
  1112. USART2_NONE = $03;
  1113. // PORTMUX_SPI0
  1114. SPI0mask = $07;
  1115. SPI0_DEFAULT = $00;
  1116. SPI0_ALT1 = $01;
  1117. SPI0_ALT3 = $03;
  1118. SPI0_ALT4 = $04;
  1119. SPI0_ALT5 = $05;
  1120. SPI0_ALT6 = $06;
  1121. SPI0_NONE = $07;
  1122. // PORTMUX_TWI0
  1123. TWI0mask = $03;
  1124. TWI0_DEFAULT = $00;
  1125. TWI0_ALT1 = $01;
  1126. TWI0_ALT2 = $02;
  1127. TWI0_ALT3 = $03;
  1128. // PORTMUX_TCA0
  1129. TCA0mask = $07;
  1130. TCA0_PORTA = $00;
  1131. TCA0_PORTB = $01;
  1132. TCA0_PORTC = $02;
  1133. TCA0_PORTD = $03;
  1134. TCA0_PORTE = $04;
  1135. TCA0_PORTF = $05;
  1136. // PORTMUX_TCA1
  1137. TCA1mask = $38;
  1138. TCA1_PORTB = $00;
  1139. TCA1_PORTC = $08;
  1140. TCA1_PORTA = $20;
  1141. TCA1_PORTD = $28;
  1142. // PORTMUX_TCB0
  1143. TCB0mask = $01;
  1144. TCB0_DEFAULT = $00;
  1145. TCB0_ALT1 = $01;
  1146. // PORTMUX_TCB1
  1147. TCB1mask = $02;
  1148. TCB1_DEFAULT = $00;
  1149. TCB1_ALT1 = $02;
  1150. // PORTMUX_TCB2
  1151. TCB2mask = $04;
  1152. TCB2_DEFAULT = $00;
  1153. TCB2_ALT1 = $04;
  1154. // PORTMUX_TCB3
  1155. TCB3mask = $08;
  1156. TCB3_DEFAULT = $00;
  1157. TCB3_ALT1 = $08;
  1158. // PORTMUX_AC0
  1159. AC0mask = $01;
  1160. AC0_DEFAULT = $00;
  1161. AC0_ALT1 = $01;
  1162. // PORTMUX_AC1
  1163. AC1mask = $02;
  1164. AC1_DEFAULT = $00;
  1165. AC1_ALT1 = $02;
  1166. end;
  1167. TRSTCTRL = object //Reset controller
  1168. RSTFR: byte; //Reset Flags
  1169. SWRR: byte; //Software Reset
  1170. const
  1171. // Power on Reset flag
  1172. PORFbm = $01;
  1173. // Brown out detector Reset flag
  1174. BORFbm = $02;
  1175. // External Reset flag
  1176. EXTRFbm = $04;
  1177. // Watch dog Reset flag
  1178. WDRFbm = $08;
  1179. // Software Reset flag
  1180. SWRFbm = $10;
  1181. // UPDI Reset flag
  1182. UPDIRFbm = $20;
  1183. // Software Reset Enable
  1184. SWREbm = $01;
  1185. end;
  1186. TRTC = object //Real-Time Counter
  1187. CTRLA: byte; //Control A
  1188. STATUS: byte; //Status
  1189. INTCTRL: byte; //Interrupt Control
  1190. INTFLAGS: byte; //Interrupt Flags
  1191. TEMP: byte; //Temporary
  1192. DBGCTRL: byte; //Debug control
  1193. CALIB: byte; //Calibration
  1194. CLKSEL: byte; //Clock Select
  1195. CNT: word; //Counter
  1196. PER: word; //Period
  1197. CMP: word; //Compare
  1198. Reserved14: byte;
  1199. Reserved15: byte;
  1200. PITCTRLA: byte; //PIT Control A
  1201. PITSTATUS: byte; //PIT Status
  1202. PITINTCTRL: byte; //PIT Interrupt Control
  1203. PITINTFLAGS: byte; //PIT Interrupt Flags
  1204. Reserved20: byte;
  1205. PITDBGCTRL: byte; //PIT Debug control
  1206. PITEVGENCTRLA: byte; //PIT Event Generation Control A
  1207. const
  1208. // Enable
  1209. RTCENbm = $01;
  1210. // Correction enable
  1211. CORRENbm = $04;
  1212. // RTC_PRESCALER
  1213. PRESCALERmask = $78;
  1214. PRESCALER_DIV1 = $00;
  1215. PRESCALER_DIV2 = $08;
  1216. PRESCALER_DIV4 = $10;
  1217. PRESCALER_DIV8 = $18;
  1218. PRESCALER_DIV16 = $20;
  1219. PRESCALER_DIV32 = $28;
  1220. PRESCALER_DIV64 = $30;
  1221. PRESCALER_DIV128 = $38;
  1222. PRESCALER_DIV256 = $40;
  1223. PRESCALER_DIV512 = $48;
  1224. PRESCALER_DIV1024 = $50;
  1225. PRESCALER_DIV2048 = $58;
  1226. PRESCALER_DIV4096 = $60;
  1227. PRESCALER_DIV8192 = $68;
  1228. PRESCALER_DIV16384 = $70;
  1229. PRESCALER_DIV32768 = $78;
  1230. // Run In Standby
  1231. RUNSTDBYbm = $80;
  1232. // CTRLA Synchronization Busy Flag
  1233. CTRLABUSYbm = $01;
  1234. // Count Synchronization Busy Flag
  1235. CNTBUSYbm = $02;
  1236. // Period Synchronization Busy Flag
  1237. PERBUSYbm = $04;
  1238. // Comparator Synchronization Busy Flag
  1239. CMPBUSYbm = $08;
  1240. // Overflow Interrupt enable
  1241. OVFbm = $01;
  1242. // Compare Match Interrupt enable
  1243. CMPbm = $02;
  1244. // Run in debug
  1245. DBGRUNbm = $01;
  1246. // Error Correction Value
  1247. ERROR0bm = $01;
  1248. ERROR1bm = $02;
  1249. ERROR2bm = $04;
  1250. ERROR3bm = $08;
  1251. ERROR4bm = $10;
  1252. ERROR5bm = $20;
  1253. ERROR6bm = $40;
  1254. // Error Correction Sign Bit
  1255. SIGNbm = $80;
  1256. // RTC_CLKSEL
  1257. CLKSELmask = $03;
  1258. CLKSEL_OSC32K = $00;
  1259. CLKSEL_OSC1K = $01;
  1260. CLKSEL_XOSC32K = $02;
  1261. CLKSEL_EXTCLK = $03;
  1262. // Enable
  1263. PITENbm = $01;
  1264. // RTC_PERIOD
  1265. PERIODmask = $78;
  1266. PERIOD_OFF = $00;
  1267. PERIOD_CYC4 = $08;
  1268. PERIOD_CYC8 = $10;
  1269. PERIOD_CYC16 = $18;
  1270. PERIOD_CYC32 = $20;
  1271. PERIOD_CYC64 = $28;
  1272. PERIOD_CYC128 = $30;
  1273. PERIOD_CYC256 = $38;
  1274. PERIOD_CYC512 = $40;
  1275. PERIOD_CYC1024 = $48;
  1276. PERIOD_CYC2048 = $50;
  1277. PERIOD_CYC4096 = $58;
  1278. PERIOD_CYC8192 = $60;
  1279. PERIOD_CYC16384 = $68;
  1280. PERIOD_CYC32768 = $70;
  1281. // CTRLA Synchronization Busy Flag
  1282. CTRLBUSYbm = $01;
  1283. // Periodic Interrupt
  1284. PIbm = $01;
  1285. // RTC_EVGEN0SEL
  1286. EVGEN0SELmask = $0F;
  1287. EVGEN0SEL_OFF = $00;
  1288. EVGEN0SEL_DIV4 = $01;
  1289. EVGEN0SEL_DIV8 = $02;
  1290. EVGEN0SEL_DIV16 = $03;
  1291. EVGEN0SEL_DIV32 = $04;
  1292. EVGEN0SEL_DIV64 = $05;
  1293. EVGEN0SEL_DIV128 = $06;
  1294. EVGEN0SEL_DIV256 = $07;
  1295. EVGEN0SEL_DIV512 = $08;
  1296. EVGEN0SEL_DIV1024 = $09;
  1297. EVGEN0SEL_DIV2048 = $0A;
  1298. EVGEN0SEL_DIV4096 = $0B;
  1299. EVGEN0SEL_DIV8192 = $0C;
  1300. EVGEN0SEL_DIV16384 = $0D;
  1301. EVGEN0SEL_DIV32768 = $0E;
  1302. // RTC_EVGEN1SEL
  1303. EVGEN1SELmask = $F0;
  1304. EVGEN1SEL_OFF = $00;
  1305. EVGEN1SEL_DIV4 = $10;
  1306. EVGEN1SEL_DIV8 = $20;
  1307. EVGEN1SEL_DIV16 = $30;
  1308. EVGEN1SEL_DIV32 = $40;
  1309. EVGEN1SEL_DIV64 = $50;
  1310. EVGEN1SEL_DIV128 = $60;
  1311. EVGEN1SEL_DIV256 = $70;
  1312. EVGEN1SEL_DIV512 = $80;
  1313. EVGEN1SEL_DIV1024 = $90;
  1314. EVGEN1SEL_DIV2048 = $A0;
  1315. EVGEN1SEL_DIV4096 = $B0;
  1316. EVGEN1SEL_DIV8192 = $C0;
  1317. EVGEN1SEL_DIV16384 = $D0;
  1318. EVGEN1SEL_DIV32768 = $E0;
  1319. end;
  1320. TSIGROW = object //Signature row
  1321. DEVICEID0: byte; //Device ID Byte 0
  1322. DEVICEID1: byte; //Device ID Byte 1
  1323. DEVICEID2: byte; //Device ID Byte 2
  1324. Reserved3: byte;
  1325. TEMPSENSE0: word; //Temperature Calibration 0
  1326. TEMPSENSE1: word; //Temperature Calibration 1
  1327. Reserved8: byte;
  1328. Reserved9: byte;
  1329. Reserved10: byte;
  1330. Reserved11: byte;
  1331. Reserved12: byte;
  1332. Reserved13: byte;
  1333. Reserved14: byte;
  1334. Reserved15: byte;
  1335. SERNUM0: byte; //Serial Number Byte 0
  1336. SERNUM1: byte; //Serial Number Byte 1
  1337. SERNUM2: byte; //Serial Number Byte 2
  1338. SERNUM3: byte; //Serial Number Byte 3
  1339. SERNUM4: byte; //Serial Number Byte 4
  1340. SERNUM5: byte; //Serial Number Byte 5
  1341. SERNUM6: byte; //Serial Number Byte 6
  1342. SERNUM7: byte; //Serial Number Byte 7
  1343. SERNUM8: byte; //Serial Number Byte 8
  1344. SERNUM9: byte; //Serial Number Byte 9
  1345. SERNUM10: byte; //Serial Number Byte 10
  1346. SERNUM11: byte; //Serial Number Byte 11
  1347. SERNUM12: byte; //Serial Number Byte 12
  1348. SERNUM13: byte; //Serial Number Byte 13
  1349. SERNUM14: byte; //Serial Number Byte 14
  1350. SERNUM15: byte; //Serial Number Byte 15
  1351. end;
  1352. TSLPCTRL = object //Sleep Controller
  1353. CTRLA: byte; //Control A
  1354. const
  1355. // Sleep enable
  1356. SENbm = $01;
  1357. // SLPCTRL_SMODE
  1358. SMODEmask = $06;
  1359. SMODE_IDLE = $00;
  1360. SMODE_STDBY = $02;
  1361. SMODE_PDOWN = $04;
  1362. end;
  1363. TSPI = object //Serial Peripheral Interface
  1364. CTRLA: byte; //Control A
  1365. CTRLB: byte; //Control B
  1366. INTCTRL: byte; //Interrupt Control
  1367. INTFLAGS: byte; //Interrupt Flags
  1368. DATA: byte; //Data
  1369. const
  1370. // Enable Module
  1371. ENABLEbm = $01;
  1372. // SPI_PRESC
  1373. PRESCmask = $06;
  1374. PRESC_DIV4 = $00;
  1375. PRESC_DIV16 = $02;
  1376. PRESC_DIV64 = $04;
  1377. PRESC_DIV128 = $06;
  1378. // Enable Double Speed
  1379. CLK2Xbm = $10;
  1380. // Host Operation Enable
  1381. MASTERbm = $20;
  1382. // Data Order Setting
  1383. DORDbm = $40;
  1384. // SPI_MODE
  1385. MODEmask = $03;
  1386. MODE_0 = $00;
  1387. MODE_1 = $01;
  1388. MODE_2 = $02;
  1389. MODE_3 = $03;
  1390. // SPI Select Disable
  1391. SSDbm = $04;
  1392. // Buffer Mode Wait for Receive
  1393. BUFWRbm = $40;
  1394. // Buffer Mode Enable
  1395. BUFENbm = $80;
  1396. // Interrupt Enable
  1397. IEbm = $01;
  1398. // SPI Select Trigger Interrupt Enable
  1399. SSIEbm = $10;
  1400. // Data Register Empty Interrupt Enable
  1401. DREIEbm = $20;
  1402. // Transfer Complete Interrupt Enable
  1403. TXCIEbm = $40;
  1404. // Receive Complete Interrupt Enable
  1405. RXCIEbm = $80;
  1406. end;
  1407. TSYSCFG = object //System Configuration Registers
  1408. Reserved0: byte;
  1409. REVID: byte; //Revision ID
  1410. Reserved2: byte;
  1411. Reserved3: byte;
  1412. OCDMCTRL: byte; //OCD Message Control
  1413. OCDMSTATUS: byte; //OCD Message Status
  1414. const
  1415. // Minor Revision
  1416. MINOR0bm = $01;
  1417. MINOR1bm = $02;
  1418. MINOR2bm = $04;
  1419. MINOR3bm = $08;
  1420. // Major Revision
  1421. MAJOR0bm = $10;
  1422. MAJOR1bm = $20;
  1423. MAJOR2bm = $40;
  1424. MAJOR3bm = $80;
  1425. // OCD Message Valid
  1426. VALIDbm = $01;
  1427. end;
  1428. TTCA = object //16-bit Timer/Counter Type A
  1429. end;
  1430. TTCB = object //16-bit Timer Type B
  1431. CTRLA: byte; //Control A
  1432. CTRLB: byte; //Control Register B
  1433. Reserved2: byte;
  1434. Reserved3: byte;
  1435. EVCTRL: byte; //Event Control
  1436. INTCTRL: byte; //Interrupt Control
  1437. INTFLAGS: byte; //Interrupt Flags
  1438. STATUS: byte; //Status
  1439. DBGCTRL: byte; //Debug Control
  1440. TEMP: byte; //Temporary Value
  1441. CNT: word; //Count
  1442. CCMP: word; //Compare or Capture
  1443. const
  1444. // Enable
  1445. ENABLEbm = $01;
  1446. // TCB_CLKSEL
  1447. CLKSELmask = $0E;
  1448. CLKSEL_DIV1 = $00;
  1449. CLKSEL_DIV2 = $02;
  1450. CLKSEL_TCA0 = $04;
  1451. CLKSEL_TCA1 = $06;
  1452. CLKSEL_EVENT = $0E;
  1453. // Synchronize Update
  1454. SYNCUPDbm = $10;
  1455. // Cascade two timers
  1456. CASCADEbm = $20;
  1457. // Run Standby
  1458. RUNSTDBYbm = $40;
  1459. // TCB_CNTMODE
  1460. CNTMODEmask = $07;
  1461. CNTMODE_INT = $00;
  1462. CNTMODE_TIMEOUT = $01;
  1463. CNTMODE_CAPT = $02;
  1464. CNTMODE_FRQ = $03;
  1465. CNTMODE_PW = $04;
  1466. CNTMODE_FRQPW = $05;
  1467. CNTMODE_SINGLE = $06;
  1468. CNTMODE_PWM8 = $07;
  1469. // Pin Output Enable
  1470. CCMPENbm = $10;
  1471. // Pin Initial State
  1472. CCMPINITbm = $20;
  1473. // Asynchronous Enable
  1474. ASYNCbm = $40;
  1475. // Event Input Enable
  1476. CAPTEIbm = $01;
  1477. // Event Edge
  1478. EDGEbm = $10;
  1479. // Input Capture Noise Cancellation Filter
  1480. FILTERbm = $40;
  1481. // Capture or Timeout
  1482. CAPTbm = $01;
  1483. // Overflow
  1484. OVFbm = $02;
  1485. // Run
  1486. RUNbm = $01;
  1487. // Debug Run
  1488. DBGRUNbm = $01;
  1489. end;
  1490. TTWI = object //Two-Wire Interface
  1491. CTRLA: byte; //Control A
  1492. DUALCTRL: byte; //Dual Mode Control
  1493. DBGCTRL: byte; //Debug Control
  1494. MCTRLA: byte; //Host Control A
  1495. MCTRLB: byte; //Host Control B
  1496. MSTATUS: byte; //Host STATUS
  1497. MBAUD: byte; //Host Baud Rate
  1498. MADDR: byte; //Host Address
  1499. MDATA: byte; //Host Data
  1500. SCTRLA: byte; //Client Control A
  1501. SCTRLB: byte; //Client Control B
  1502. SSTATUS: byte; //Client Status
  1503. SADDR: byte; //Client Address
  1504. SDATA: byte; //Client Data
  1505. SADDRMASK: byte; //Client Address Mask
  1506. const
  1507. // TWI_FMEN
  1508. FMENmask = $01;
  1509. FMEN_OFF = $00;
  1510. FMEN_ON = $01;
  1511. // TWI_FMPEN
  1512. FMPENmask = $02;
  1513. FMPEN_OFF = $00;
  1514. FMPEN_ON = $02;
  1515. // TWI_SDAHOLD
  1516. SDAHOLDmask = $0C;
  1517. SDAHOLD_OFF = $00;
  1518. SDAHOLD_50NS = $04;
  1519. SDAHOLD_300NS = $08;
  1520. SDAHOLD_500NS = $0C;
  1521. // TWI_SDASETUP
  1522. SDASETUPmask = $10;
  1523. SDASETUP_4CYC = $00;
  1524. SDASETUP_8CYC = $10;
  1525. // TWI_INPUTLVL
  1526. INPUTLVLmask = $40;
  1527. INPUTLVL_I2C = $00;
  1528. INPUTLVL_SMBUS = $40;
  1529. // Enable
  1530. ENABLEbm = $01;
  1531. // TWI_DBGRUN
  1532. DBGRUNmask = $01;
  1533. DBGRUN_HALT = $00;
  1534. DBGRUN_RUN = $01;
  1535. // Smart Mode Enable
  1536. SMENbm = $02;
  1537. // TWI_TIMEOUT
  1538. TIMEOUTmask = $0C;
  1539. TIMEOUT_DISABLED = $00;
  1540. TIMEOUT_50US = $04;
  1541. TIMEOUT_100US = $08;
  1542. TIMEOUT_200US = $0C;
  1543. // Quick Command Enable
  1544. QCENbm = $10;
  1545. // Write Interrupt Enable
  1546. WIENbm = $40;
  1547. // Read Interrupt Enable
  1548. RIENbm = $80;
  1549. // TWI_MCMD
  1550. MCMDmask = $03;
  1551. MCMD_NOACT = $00;
  1552. MCMD_REPSTART = $01;
  1553. MCMD_RECVTRANS = $02;
  1554. MCMD_STOP = $03;
  1555. // TWI_ACKACT
  1556. ACKACTmask = $04;
  1557. ACKACT_ACK = $00;
  1558. ACKACT_NACK = $04;
  1559. // Flush
  1560. FLUSHbm = $08;
  1561. // TWI_BUSSTATE
  1562. BUSSTATEmask = $03;
  1563. BUSSTATE_UNKNOWN = $00;
  1564. BUSSTATE_IDLE = $01;
  1565. BUSSTATE_OWNER = $02;
  1566. BUSSTATE_BUSY = $03;
  1567. // Bus Error
  1568. BUSERRbm = $04;
  1569. // Arbitration Lost
  1570. ARBLOSTbm = $08;
  1571. // Received Acknowledge
  1572. RXACKbm = $10;
  1573. // Clock Hold
  1574. CLKHOLDbm = $20;
  1575. // Write Interrupt Flag
  1576. WIFbm = $40;
  1577. // Read Interrupt Flag
  1578. RIFbm = $80;
  1579. // Address Recognition Mode
  1580. PMENbm = $04;
  1581. // Stop Interrupt Enable
  1582. PIENbm = $20;
  1583. // Address or Stop Interrupt Enable
  1584. APIENbm = $40;
  1585. // Data Interrupt Enable
  1586. DIENbm = $80;
  1587. // TWI_SCMD
  1588. SCMDmask = $03;
  1589. SCMD_NOACT = $00;
  1590. SCMD_COMPTRANS = $02;
  1591. SCMD_RESPONSE = $03;
  1592. // TWI_AP
  1593. APmask = $01;
  1594. AP_STOP = $00;
  1595. AP_ADR = $01;
  1596. // Read/Write Direction
  1597. DIRbm = $02;
  1598. // Collision
  1599. COLLbm = $08;
  1600. // Address or Stop Interrupt Flag
  1601. APIFbm = $40;
  1602. // Data Interrupt Flag
  1603. DIFbm = $80;
  1604. // Address Mask Enable
  1605. ADDRENbm = $01;
  1606. // Address Mask
  1607. ADDRMASK0bm = $02;
  1608. ADDRMASK1bm = $04;
  1609. ADDRMASK2bm = $08;
  1610. ADDRMASK3bm = $10;
  1611. ADDRMASK4bm = $20;
  1612. ADDRMASK5bm = $40;
  1613. ADDRMASK6bm = $80;
  1614. end;
  1615. TUSART = object //Universal Synchronous and Asynchronous Receiver and Transmitter
  1616. RXDATAL: byte; //Receive Data Low Byte
  1617. RXDATAH: byte; //Receive Data High Byte
  1618. TXDATAL: byte; //Transmit Data Low Byte
  1619. TXDATAH: byte; //Transmit Data High Byte
  1620. STATUS: byte; //Status
  1621. CTRLA: byte; //Control A
  1622. CTRLB: byte; //Control B
  1623. CTRLC: byte; //Control C
  1624. BAUD: word; //Baud Rate
  1625. CTRLD: byte; //Control D
  1626. DBGCTRL: byte; //Debug Control
  1627. EVCTRL: byte; //Event Control
  1628. TXPLCTRL: byte; //IRCOM Transmitter Pulse Length Control
  1629. RXPLCTRL: byte; //IRCOM Receiver Pulse Length Control
  1630. const
  1631. // Receiver Data Register
  1632. DATA8bm = $01;
  1633. // Parity Error
  1634. PERRbm = $02;
  1635. // Frame Error
  1636. FERRbm = $04;
  1637. // Buffer Overflow
  1638. BUFOVFbm = $40;
  1639. // Receive Complete Interrupt Flag
  1640. RXCIFbm = $80;
  1641. // Wait For Break
  1642. WFBbm = $01;
  1643. // Break Detected Flag
  1644. BDFbm = $02;
  1645. // Inconsistent Sync Field Interrupt Flag
  1646. ISFIFbm = $08;
  1647. // Receive Start Interrupt
  1648. RXSIFbm = $10;
  1649. // Data Register Empty Flag
  1650. DREIFbm = $20;
  1651. // Transmit Interrupt Flag
  1652. TXCIFbm = $40;
  1653. // USART_RS485
  1654. RS485mask = $01;
  1655. RS485_DISABLE = $00;
  1656. RS485_ENABLE = $01;
  1657. // Auto-baud Error Interrupt Enable
  1658. ABEIEbm = $04;
  1659. // Loop-back Mode Enable
  1660. LBMEbm = $08;
  1661. // Receiver Start Frame Interrupt Enable
  1662. RXSIEbm = $10;
  1663. // Data Register Empty Interrupt Enable
  1664. DREIEbm = $20;
  1665. // Transmit Complete Interrupt Enable
  1666. TXCIEbm = $40;
  1667. // Receive Complete Interrupt Enable
  1668. RXCIEbm = $80;
  1669. // Multi-processor Communication Mode
  1670. MPCMbm = $01;
  1671. // USART_RXMODE
  1672. RXMODEmask = $06;
  1673. RXMODE_NORMAL = $00;
  1674. RXMODE_CLK2X = $02;
  1675. RXMODE_GENAUTO = $04;
  1676. RXMODE_LINAUTO = $06;
  1677. // Open Drain Mode Enable
  1678. ODMEbm = $08;
  1679. // Start Frame Detection Enable
  1680. SFDENbm = $10;
  1681. // Transmitter Enable
  1682. TXENbm = $40;
  1683. // Reciever enable
  1684. RXENbm = $80;
  1685. // USART_ABW
  1686. ABWmask = $C0;
  1687. ABW_WDW0 = $00;
  1688. ABW_WDW1 = $40;
  1689. ABW_WDW2 = $80;
  1690. ABW_WDW3 = $C0;
  1691. // Debug Run
  1692. DBGRUNbm = $01;
  1693. // IrDA Event Input Enable
  1694. IREIbm = $01;
  1695. // Receiver Pulse Lenght
  1696. RXPL0bm = $01;
  1697. RXPL1bm = $02;
  1698. RXPL2bm = $04;
  1699. RXPL3bm = $08;
  1700. RXPL4bm = $10;
  1701. RXPL5bm = $20;
  1702. RXPL6bm = $40;
  1703. end;
  1704. TUSERROW = object //User Row
  1705. USERROW0: byte; //User Row Byte 0
  1706. USERROW1: byte; //User Row Byte 1
  1707. USERROW2: byte; //User Row Byte 2
  1708. USERROW3: byte; //User Row Byte 3
  1709. USERROW4: byte; //User Row Byte 4
  1710. USERROW5: byte; //User Row Byte 5
  1711. USERROW6: byte; //User Row Byte 6
  1712. USERROW7: byte; //User Row Byte 7
  1713. USERROW8: byte; //User Row Byte 8
  1714. USERROW9: byte; //User Row Byte 9
  1715. USERROW10: byte; //User Row Byte 10
  1716. USERROW11: byte; //User Row Byte 11
  1717. USERROW12: byte; //User Row Byte 12
  1718. USERROW13: byte; //User Row Byte 13
  1719. USERROW14: byte; //User Row Byte 14
  1720. USERROW15: byte; //User Row Byte 15
  1721. USERROW16: byte; //User Row Byte 16
  1722. USERROW17: byte; //User Row Byte 17
  1723. USERROW18: byte; //User Row Byte 18
  1724. USERROW19: byte; //User Row Byte 19
  1725. USERROW20: byte; //User Row Byte 20
  1726. USERROW21: byte; //User Row Byte 21
  1727. USERROW22: byte; //User Row Byte 22
  1728. USERROW23: byte; //User Row Byte 23
  1729. USERROW24: byte; //User Row Byte 24
  1730. USERROW25: byte; //User Row Byte 25
  1731. USERROW26: byte; //User Row Byte 26
  1732. USERROW27: byte; //User Row Byte 27
  1733. USERROW28: byte; //User Row Byte 28
  1734. USERROW29: byte; //User Row Byte 29
  1735. USERROW30: byte; //User Row Byte 30
  1736. USERROW31: byte; //User Row Byte 31
  1737. USERROW32: byte; //User Row Byte 32
  1738. USERROW33: byte; //User Row Byte 33
  1739. USERROW34: byte; //User Row Byte 34
  1740. USERROW35: byte; //User Row Byte 35
  1741. USERROW36: byte; //User Row Byte 36
  1742. USERROW37: byte; //User Row Byte 37
  1743. USERROW38: byte; //User Row Byte 38
  1744. USERROW39: byte; //User Row Byte 39
  1745. USERROW40: byte; //User Row Byte 40
  1746. USERROW41: byte; //User Row Byte 41
  1747. USERROW42: byte; //User Row Byte 42
  1748. USERROW43: byte; //User Row Byte 43
  1749. USERROW44: byte; //User Row Byte 44
  1750. USERROW45: byte; //User Row Byte 45
  1751. USERROW46: byte; //User Row Byte 46
  1752. USERROW47: byte; //User Row Byte 47
  1753. USERROW48: byte; //User Row Byte 48
  1754. USERROW49: byte; //User Row Byte 49
  1755. USERROW50: byte; //User Row Byte 50
  1756. USERROW51: byte; //User Row Byte 51
  1757. USERROW52: byte; //User Row Byte 52
  1758. USERROW53: byte; //User Row Byte 53
  1759. USERROW54: byte; //User Row Byte 54
  1760. USERROW55: byte; //User Row Byte 55
  1761. USERROW56: byte; //User Row Byte 56
  1762. USERROW57: byte; //User Row Byte 57
  1763. USERROW58: byte; //User Row Byte 58
  1764. USERROW59: byte; //User Row Byte 59
  1765. USERROW60: byte; //User Row Byte 60
  1766. USERROW61: byte; //User Row Byte 61
  1767. USERROW62: byte; //User Row Byte 62
  1768. USERROW63: byte; //User Row Byte 63
  1769. end;
  1770. TVPORT = object //Virtual Ports
  1771. DIR: byte; //Data Direction
  1772. OUT_: byte; //Output Value
  1773. IN_: byte; //Input Value
  1774. INTFLAGS: byte; //Interrupt Flags
  1775. end;
  1776. TVREF = object //Voltage reference
  1777. Reserved0: byte;
  1778. Reserved1: byte;
  1779. DAC0REF: byte; //DAC0 Reference
  1780. Reserved3: byte;
  1781. ACREF: byte; //AC Reference
  1782. const
  1783. // VREF_REFSEL
  1784. REFSELmask = $07;
  1785. REFSEL_1V024 = $00;
  1786. REFSEL_2V048 = $01;
  1787. REFSEL_4V096 = $02;
  1788. REFSEL_2V500 = $03;
  1789. REFSEL_VDD = $05;
  1790. REFSEL_VREFA = $06;
  1791. // Always on
  1792. ALWAYSONbm = $80;
  1793. end;
  1794. TWDT = object //Watch-Dog Timer
  1795. CTRLA: byte; //Control A
  1796. STATUS: byte; //Status
  1797. const
  1798. // WDT_PERIOD
  1799. PERIODmask = $0F;
  1800. PERIOD_OFF = $00;
  1801. PERIOD_8CLK = $01;
  1802. PERIOD_16CLK = $02;
  1803. PERIOD_32CLK = $03;
  1804. PERIOD_64CLK = $04;
  1805. PERIOD_128CLK = $05;
  1806. PERIOD_256CLK = $06;
  1807. PERIOD_512CLK = $07;
  1808. PERIOD_1KCLK = $08;
  1809. PERIOD_2KCLK = $09;
  1810. PERIOD_4KCLK = $0A;
  1811. PERIOD_8KCLK = $0B;
  1812. // WDT_WINDOW
  1813. WINDOWmask = $F0;
  1814. WINDOW_OFF = $00;
  1815. WINDOW_8CLK = $10;
  1816. WINDOW_16CLK = $20;
  1817. WINDOW_32CLK = $30;
  1818. WINDOW_64CLK = $40;
  1819. WINDOW_128CLK = $50;
  1820. WINDOW_256CLK = $60;
  1821. WINDOW_512CLK = $70;
  1822. WINDOW_1KCLK = $80;
  1823. WINDOW_2KCLK = $90;
  1824. WINDOW_4KCLK = $A0;
  1825. WINDOW_8KCLK = $B0;
  1826. // Syncronization busy
  1827. SYNCBUSYbm = $01;
  1828. // Lock enable
  1829. LOCKbm = $80;
  1830. end;
  1831. const
  1832. Pin0idx = 0; Pin0bm = 1;
  1833. Pin1idx = 1; Pin1bm = 2;
  1834. Pin2idx = 2; Pin2bm = 4;
  1835. Pin3idx = 3; Pin3bm = 8;
  1836. Pin4idx = 4; Pin4bm = 16;
  1837. Pin5idx = 5; Pin5bm = 32;
  1838. Pin6idx = 6; Pin6bm = 64;
  1839. Pin7idx = 7; Pin7bm = 128;
  1840. var
  1841. VPORTA: TVPORT absolute $0000;
  1842. VPORTB: TVPORT absolute $0004;
  1843. VPORTC: TVPORT absolute $0008;
  1844. VPORTD: TVPORT absolute $000C;
  1845. VPORTE: TVPORT absolute $0010;
  1846. VPORTF: TVPORT absolute $0014;
  1847. GPR: TGPR absolute $001C;
  1848. CPU: TCPU absolute $0030;
  1849. RSTCTRL: TRSTCTRL absolute $0040;
  1850. SLPCTRL: TSLPCTRL absolute $0050;
  1851. CLKCTRL: TCLKCTRL absolute $0060;
  1852. BOD: TBOD absolute $00A0;
  1853. VREF: TVREF absolute $00B0;
  1854. WDT: TWDT absolute $0100;
  1855. CPUINT: TCPUINT absolute $0110;
  1856. CRCSCAN: TCRCSCAN absolute $0120;
  1857. RTC: TRTC absolute $0140;
  1858. CCL: TCCL absolute $01C0;
  1859. EVSYS: TEVSYS absolute $0200;
  1860. PORTA: TPORT absolute $0400;
  1861. PORTB: TPORT absolute $0420;
  1862. PORTC: TPORT absolute $0440;
  1863. PORTD: TPORT absolute $0460;
  1864. PORTE: TPORT absolute $0480;
  1865. PORTF: TPORT absolute $04A0;
  1866. PORTMUX: TPORTMUX absolute $05E0;
  1867. ADC0: TADC absolute $0600;
  1868. AC0: TAC absolute $0680;
  1869. AC1: TAC absolute $0688;
  1870. DAC0: TDAC absolute $06A0;
  1871. USART0: TUSART absolute $0800;
  1872. USART1: TUSART absolute $0820;
  1873. USART2: TUSART absolute $0840;
  1874. TWI0: TTWI absolute $0900;
  1875. SPI0: TSPI absolute $0940;
  1876. TCA0: TTCA absolute $0A00;
  1877. TCA1: TTCA absolute $0A40;
  1878. TCB0: TTCB absolute $0B00;
  1879. TCB1: TTCB absolute $0B10;
  1880. TCB2: TTCB absolute $0B20;
  1881. TCB3: TTCB absolute $0B30;
  1882. SYSCFG: TSYSCFG absolute $0F00;
  1883. NVMCTRL: TNVMCTRL absolute $1000;
  1884. LOCK: TLOCK absolute $1040;
  1885. FUSE: TFUSE absolute $1050;
  1886. USERROW: TUSERROW absolute $1080;
  1887. SIGROW: TSIGROW absolute $1100;
  1888. implementation
  1889. {$i avrcommon.inc}
  1890. procedure CRCSCAN_NMI_ISR; external name 'CRCSCAN_NMI_ISR'; // Interrupt 1
  1891. procedure BOD_VLM_ISR; external name 'BOD_VLM_ISR'; // Interrupt 2
  1892. procedure CLKCTRL_CFD_ISR; external name 'CLKCTRL_CFD_ISR'; // Interrupt 3
  1893. procedure RTC_CNT_ISR; external name 'RTC_CNT_ISR'; // Interrupt 4
  1894. procedure RTC_PIT_ISR; external name 'RTC_PIT_ISR'; // Interrupt 5
  1895. procedure CCL_CCL_ISR; external name 'CCL_CCL_ISR'; // Interrupt 6
  1896. procedure PORTA_PORT_ISR; external name 'PORTA_PORT_ISR'; // Interrupt 7
  1897. procedure TCA0_LUNF_ISR; external name 'TCA0_LUNF_ISR'; // Interrupt 8
  1898. //procedure TCA0_OVF_ISR; external name 'TCA0_OVF_ISR'; // Interrupt 8
  1899. procedure TCA0_HUNF_ISR; external name 'TCA0_HUNF_ISR'; // Interrupt 9
  1900. procedure TCA0_CMP0_ISR; external name 'TCA0_CMP0_ISR'; // Interrupt 10
  1901. //procedure TCA0_LCMP0_ISR; external name 'TCA0_LCMP0_ISR'; // Interrupt 10
  1902. procedure TCA0_CMP1_ISR; external name 'TCA0_CMP1_ISR'; // Interrupt 11
  1903. //procedure TCA0_LCMP1_ISR; external name 'TCA0_LCMP1_ISR'; // Interrupt 11
  1904. procedure TCA0_CMP2_ISR; external name 'TCA0_CMP2_ISR'; // Interrupt 12
  1905. //procedure TCA0_LCMP2_ISR; external name 'TCA0_LCMP2_ISR'; // Interrupt 12
  1906. procedure TCB0_INT_ISR; external name 'TCB0_INT_ISR'; // Interrupt 13
  1907. procedure TCB1_INT_ISR; external name 'TCB1_INT_ISR'; // Interrupt 14
  1908. procedure TWI0_TWIS_ISR; external name 'TWI0_TWIS_ISR'; // Interrupt 15
  1909. procedure TWI0_TWIM_ISR; external name 'TWI0_TWIM_ISR'; // Interrupt 16
  1910. procedure SPI0_INT_ISR; external name 'SPI0_INT_ISR'; // Interrupt 17
  1911. procedure USART0_RXC_ISR; external name 'USART0_RXC_ISR'; // Interrupt 18
  1912. procedure USART0_DRE_ISR; external name 'USART0_DRE_ISR'; // Interrupt 19
  1913. procedure USART0_TXC_ISR; external name 'USART0_TXC_ISR'; // Interrupt 20
  1914. procedure PORTD_PORT_ISR; external name 'PORTD_PORT_ISR'; // Interrupt 21
  1915. procedure AC0_AC_ISR; external name 'AC0_AC_ISR'; // Interrupt 22
  1916. procedure ADC0_ERROR_ISR; external name 'ADC0_ERROR_ISR'; // Interrupt 23
  1917. procedure ADC0_RESRDY_ISR; external name 'ADC0_RESRDY_ISR'; // Interrupt 24
  1918. procedure ADC0_SAMPRDY_ISR; external name 'ADC0_SAMPRDY_ISR'; // Interrupt 25
  1919. procedure AC1_AC_ISR; external name 'AC1_AC_ISR'; // Interrupt 26
  1920. procedure PORTC_PORT_ISR; external name 'PORTC_PORT_ISR'; // Interrupt 27
  1921. procedure TCB2_INT_ISR; external name 'TCB2_INT_ISR'; // Interrupt 28
  1922. procedure USART1_RXC_ISR; external name 'USART1_RXC_ISR'; // Interrupt 29
  1923. procedure USART1_DRE_ISR; external name 'USART1_DRE_ISR'; // Interrupt 30
  1924. procedure USART1_TXC_ISR; external name 'USART1_TXC_ISR'; // Interrupt 31
  1925. procedure PORTF_PORT_ISR; external name 'PORTF_PORT_ISR'; // Interrupt 32
  1926. procedure NVMCTRL_EEREADY_ISR; external name 'NVMCTRL_EEREADY_ISR'; // Interrupt 33
  1927. //procedure NVMCTRL_FLREADY_ISR; external name 'NVMCTRL_FLREADY_ISR'; // Interrupt 33
  1928. //procedure NVMCTRL_NVMREADY_ISR; external name 'NVMCTRL_NVMREADY_ISR'; // Interrupt 33
  1929. procedure USART2_RXC_ISR; external name 'USART2_RXC_ISR'; // Interrupt 34
  1930. procedure USART2_DRE_ISR; external name 'USART2_DRE_ISR'; // Interrupt 35
  1931. procedure USART2_TXC_ISR; external name 'USART2_TXC_ISR'; // Interrupt 36
  1932. procedure TCB3_INT_ISR; external name 'TCB3_INT_ISR'; // Interrupt 37
  1933. procedure TCA1_LUNF_ISR; external name 'TCA1_LUNF_ISR'; // Interrupt 38
  1934. //procedure TCA1_OVF_ISR; external name 'TCA1_OVF_ISR'; // Interrupt 38
  1935. procedure TCA1_HUNF_ISR; external name 'TCA1_HUNF_ISR'; // Interrupt 39
  1936. procedure TCA1_CMP0_ISR; external name 'TCA1_CMP0_ISR'; // Interrupt 40
  1937. //procedure TCA1_LCMP0_ISR; external name 'TCA1_LCMP0_ISR'; // Interrupt 40
  1938. procedure TCA1_CMP1_ISR; external name 'TCA1_CMP1_ISR'; // Interrupt 41
  1939. //procedure TCA1_LCMP1_ISR; external name 'TCA1_LCMP1_ISR'; // Interrupt 41
  1940. procedure TCA1_CMP2_ISR; external name 'TCA1_CMP2_ISR'; // Interrupt 42
  1941. //procedure TCA1_LCMP2_ISR; external name 'TCA1_LCMP2_ISR'; // Interrupt 42
  1942. procedure PORTE_PORT_ISR; external name 'PORTE_PORT_ISR'; // Interrupt 43
  1943. procedure PORTB_PORT_ISR; external name 'PORTB_PORT_ISR'; // Interrupt 44
  1944. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  1945. asm
  1946. jmp __dtors_end
  1947. jmp CRCSCAN_NMI_ISR
  1948. jmp BOD_VLM_ISR
  1949. jmp CLKCTRL_CFD_ISR
  1950. jmp RTC_CNT_ISR
  1951. jmp RTC_PIT_ISR
  1952. jmp CCL_CCL_ISR
  1953. jmp PORTA_PORT_ISR
  1954. jmp TCA0_LUNF_ISR
  1955. // jmp TCA0_OVF_ISR
  1956. jmp TCA0_HUNF_ISR
  1957. jmp TCA0_CMP0_ISR
  1958. // jmp TCA0_LCMP0_ISR
  1959. jmp TCA0_CMP1_ISR
  1960. // jmp TCA0_LCMP1_ISR
  1961. jmp TCA0_CMP2_ISR
  1962. // jmp TCA0_LCMP2_ISR
  1963. jmp TCB0_INT_ISR
  1964. jmp TCB1_INT_ISR
  1965. jmp TWI0_TWIS_ISR
  1966. jmp TWI0_TWIM_ISR
  1967. jmp SPI0_INT_ISR
  1968. jmp USART0_RXC_ISR
  1969. jmp USART0_DRE_ISR
  1970. jmp USART0_TXC_ISR
  1971. jmp PORTD_PORT_ISR
  1972. jmp AC0_AC_ISR
  1973. jmp ADC0_ERROR_ISR
  1974. jmp ADC0_RESRDY_ISR
  1975. jmp ADC0_SAMPRDY_ISR
  1976. jmp AC1_AC_ISR
  1977. jmp PORTC_PORT_ISR
  1978. jmp TCB2_INT_ISR
  1979. jmp USART1_RXC_ISR
  1980. jmp USART1_DRE_ISR
  1981. jmp USART1_TXC_ISR
  1982. jmp PORTF_PORT_ISR
  1983. jmp NVMCTRL_EEREADY_ISR
  1984. // jmp NVMCTRL_FLREADY_ISR
  1985. // jmp NVMCTRL_NVMREADY_ISR
  1986. jmp USART2_RXC_ISR
  1987. jmp USART2_DRE_ISR
  1988. jmp USART2_TXC_ISR
  1989. jmp TCB3_INT_ISR
  1990. jmp TCA1_LUNF_ISR
  1991. // jmp TCA1_OVF_ISR
  1992. jmp TCA1_HUNF_ISR
  1993. jmp TCA1_CMP0_ISR
  1994. // jmp TCA1_LCMP0_ISR
  1995. jmp TCA1_CMP1_ISR
  1996. // jmp TCA1_LCMP1_ISR
  1997. jmp TCA1_CMP2_ISR
  1998. // jmp TCA1_LCMP2_ISR
  1999. jmp PORTE_PORT_ISR
  2000. jmp PORTB_PORT_ISR
  2001. .weak CRCSCAN_NMI_ISR
  2002. .weak BOD_VLM_ISR
  2003. .weak CLKCTRL_CFD_ISR
  2004. .weak RTC_CNT_ISR
  2005. .weak RTC_PIT_ISR
  2006. .weak CCL_CCL_ISR
  2007. .weak PORTA_PORT_ISR
  2008. .weak TCA0_LUNF_ISR
  2009. // .weak TCA0_OVF_ISR
  2010. .weak TCA0_HUNF_ISR
  2011. .weak TCA0_CMP0_ISR
  2012. // .weak TCA0_LCMP0_ISR
  2013. .weak TCA0_CMP1_ISR
  2014. // .weak TCA0_LCMP1_ISR
  2015. .weak TCA0_CMP2_ISR
  2016. // .weak TCA0_LCMP2_ISR
  2017. .weak TCB0_INT_ISR
  2018. .weak TCB1_INT_ISR
  2019. .weak TWI0_TWIS_ISR
  2020. .weak TWI0_TWIM_ISR
  2021. .weak SPI0_INT_ISR
  2022. .weak USART0_RXC_ISR
  2023. .weak USART0_DRE_ISR
  2024. .weak USART0_TXC_ISR
  2025. .weak PORTD_PORT_ISR
  2026. .weak AC0_AC_ISR
  2027. .weak ADC0_ERROR_ISR
  2028. .weak ADC0_RESRDY_ISR
  2029. .weak ADC0_SAMPRDY_ISR
  2030. .weak AC1_AC_ISR
  2031. .weak PORTC_PORT_ISR
  2032. .weak TCB2_INT_ISR
  2033. .weak USART1_RXC_ISR
  2034. .weak USART1_DRE_ISR
  2035. .weak USART1_TXC_ISR
  2036. .weak PORTF_PORT_ISR
  2037. .weak NVMCTRL_EEREADY_ISR
  2038. // .weak NVMCTRL_FLREADY_ISR
  2039. // .weak NVMCTRL_NVMREADY_ISR
  2040. .weak USART2_RXC_ISR
  2041. .weak USART2_DRE_ISR
  2042. .weak USART2_TXC_ISR
  2043. .weak TCB3_INT_ISR
  2044. .weak TCA1_LUNF_ISR
  2045. // .weak TCA1_OVF_ISR
  2046. .weak TCA1_HUNF_ISR
  2047. .weak TCA1_CMP0_ISR
  2048. // .weak TCA1_LCMP0_ISR
  2049. .weak TCA1_CMP1_ISR
  2050. // .weak TCA1_LCMP1_ISR
  2051. .weak TCA1_CMP2_ISR
  2052. // .weak TCA1_LCMP2_ISR
  2053. .weak PORTE_PORT_ISR
  2054. .weak PORTB_PORT_ISR
  2055. .set CRCSCAN_NMI_ISR, Default_IRQ_handler
  2056. .set BOD_VLM_ISR, Default_IRQ_handler
  2057. .set CLKCTRL_CFD_ISR, Default_IRQ_handler
  2058. .set RTC_CNT_ISR, Default_IRQ_handler
  2059. .set RTC_PIT_ISR, Default_IRQ_handler
  2060. .set CCL_CCL_ISR, Default_IRQ_handler
  2061. .set PORTA_PORT_ISR, Default_IRQ_handler
  2062. .set TCA0_LUNF_ISR, Default_IRQ_handler
  2063. // .set TCA0_OVF_ISR, Default_IRQ_handler
  2064. .set TCA0_HUNF_ISR, Default_IRQ_handler
  2065. .set TCA0_CMP0_ISR, Default_IRQ_handler
  2066. // .set TCA0_LCMP0_ISR, Default_IRQ_handler
  2067. .set TCA0_CMP1_ISR, Default_IRQ_handler
  2068. // .set TCA0_LCMP1_ISR, Default_IRQ_handler
  2069. .set TCA0_CMP2_ISR, Default_IRQ_handler
  2070. // .set TCA0_LCMP2_ISR, Default_IRQ_handler
  2071. .set TCB0_INT_ISR, Default_IRQ_handler
  2072. .set TCB1_INT_ISR, Default_IRQ_handler
  2073. .set TWI0_TWIS_ISR, Default_IRQ_handler
  2074. .set TWI0_TWIM_ISR, Default_IRQ_handler
  2075. .set SPI0_INT_ISR, Default_IRQ_handler
  2076. .set USART0_RXC_ISR, Default_IRQ_handler
  2077. .set USART0_DRE_ISR, Default_IRQ_handler
  2078. .set USART0_TXC_ISR, Default_IRQ_handler
  2079. .set PORTD_PORT_ISR, Default_IRQ_handler
  2080. .set AC0_AC_ISR, Default_IRQ_handler
  2081. .set ADC0_ERROR_ISR, Default_IRQ_handler
  2082. .set ADC0_RESRDY_ISR, Default_IRQ_handler
  2083. .set ADC0_SAMPRDY_ISR, Default_IRQ_handler
  2084. .set AC1_AC_ISR, Default_IRQ_handler
  2085. .set PORTC_PORT_ISR, Default_IRQ_handler
  2086. .set TCB2_INT_ISR, Default_IRQ_handler
  2087. .set USART1_RXC_ISR, Default_IRQ_handler
  2088. .set USART1_DRE_ISR, Default_IRQ_handler
  2089. .set USART1_TXC_ISR, Default_IRQ_handler
  2090. .set PORTF_PORT_ISR, Default_IRQ_handler
  2091. .set NVMCTRL_EEREADY_ISR, Default_IRQ_handler
  2092. // .set NVMCTRL_FLREADY_ISR, Default_IRQ_handler
  2093. // .set NVMCTRL_NVMREADY_ISR, Default_IRQ_handler
  2094. .set USART2_RXC_ISR, Default_IRQ_handler
  2095. .set USART2_DRE_ISR, Default_IRQ_handler
  2096. .set USART2_TXC_ISR, Default_IRQ_handler
  2097. .set TCB3_INT_ISR, Default_IRQ_handler
  2098. .set TCA1_LUNF_ISR, Default_IRQ_handler
  2099. // .set TCA1_OVF_ISR, Default_IRQ_handler
  2100. .set TCA1_HUNF_ISR, Default_IRQ_handler
  2101. .set TCA1_CMP0_ISR, Default_IRQ_handler
  2102. // .set TCA1_LCMP0_ISR, Default_IRQ_handler
  2103. .set TCA1_CMP1_ISR, Default_IRQ_handler
  2104. // .set TCA1_LCMP1_ISR, Default_IRQ_handler
  2105. .set TCA1_CMP2_ISR, Default_IRQ_handler
  2106. // .set TCA1_LCMP2_ISR, Default_IRQ_handler
  2107. .set PORTE_PORT_ISR, Default_IRQ_handler
  2108. .set PORTB_PORT_ISR, Default_IRQ_handler
  2109. end;
  2110. end.