avr32eb20.pp 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554
  1. unit AVR32EB20;
  2. interface
  3. type
  4. TAC = object //Analog Comparator
  5. CTRLA: byte; //Control A
  6. CTRLB: byte; //Control B
  7. MUXCTRL: byte; //Mux Control A
  8. Reserved3: byte;
  9. Reserved4: byte;
  10. DACREF: byte; //DAC Voltage Reference
  11. INTCTRL: byte; //Interrupt Control
  12. STATUS: byte; //Status
  13. const
  14. // Enable
  15. ENABLEbm = $01;
  16. // AC_HYSMODE
  17. HYSMODEmask = $06;
  18. HYSMODE_NONE = $00;
  19. HYSMODE_SMALL = $02;
  20. HYSMODE_MEDIUM = $04;
  21. HYSMODE_LARGE = $06;
  22. // AC_POWER
  23. POWERmask = $18;
  24. POWER_PROFILE0 = $00;
  25. POWER_PROFILE1 = $08;
  26. // Output Pad Enable
  27. OUTENbm = $40;
  28. // Run in Standby Mode
  29. RUNSTDBYbm = $80;
  30. // AC_WINSEL
  31. WINSELmask = $03;
  32. WINSEL_DISABLED = $00;
  33. WINSEL_UPSEL1 = $01;
  34. // AC_MUXNEG
  35. MUXNEGmask = $07;
  36. MUXNEG_AINN0 = $00;
  37. MUXNEG_AINN1 = $01;
  38. MUXNEG_AINN2 = $02;
  39. MUXNEG_AINN3 = $03;
  40. MUXNEG_DACREF = $04;
  41. // AC_MUXPOS
  42. MUXPOSmask = $38;
  43. MUXPOS_AINP0 = $00;
  44. MUXPOS_AINP1 = $08;
  45. MUXPOS_AINP2 = $10;
  46. MUXPOS_AINP3 = $18;
  47. MUXPOS_AINP4 = $20;
  48. MUXPOS_AINP5 = $28;
  49. MUXPOS_AINP6 = $30;
  50. // AC_INITVAL
  51. INITVALmask = $40;
  52. INITVAL_LOW = $00;
  53. INITVAL_HIGH = $40;
  54. // Invert AC Output
  55. INVERTbm = $80;
  56. // Analog Comparator Interrupt Flag
  57. CMPIFbm = $01;
  58. // Analog Comparator State
  59. CMPSTATEbm = $10;
  60. // AC_WINSTATE
  61. WINSTATEmask = $C0;
  62. WINSTATE_ABOVE = $00;
  63. WINSTATE_INSIDE = $40;
  64. WINSTATE_BELOW = $80;
  65. end;
  66. TADC = object //Analog to Digital Converter
  67. CTRLA: byte; //Control A
  68. CTRLB: byte; //Control B
  69. CTRLC: byte; //Control C
  70. CTRLD: byte; //Control D
  71. INTCTRL: byte; //Interrupt Control
  72. INTFLAGS: byte; //Interrupt Flags
  73. STATUS: byte; //Status register
  74. DBGCTRL: byte; //Debug Control
  75. CTRLE: byte; //Control E
  76. CTRLF: byte; //Control F
  77. COMMAND: byte; //Command register
  78. PGACTRL: byte; //PGA Control
  79. MUXPOS: byte; //Positive Input Multiplexer
  80. MUXNEG: byte; //Negative Input Multiplexer
  81. Reserved14: byte;
  82. Reserved15: byte;
  83. RESULT: dword; //Result
  84. SAMPLE: word; //Sample
  85. Reserved22: byte;
  86. Reserved23: byte;
  87. TEMP0: byte; //Temporary Data 0
  88. TEMP1: byte; //Temporary Data 1
  89. TEMP2: byte; //Temporary Data 2
  90. Reserved27: byte;
  91. WINLT: word; //Window Low Threshold
  92. WINHT: word; //Window High Threshold
  93. const
  94. // ADC Enable
  95. ENABLEbm = $01;
  96. // Low Latency
  97. LOWLATbm = $20;
  98. // Run in Standby
  99. RUNSTDBYbm = $80;
  100. // ADC_PRESC
  101. PRESCmask = $0F;
  102. PRESC_DIV2 = $00;
  103. PRESC_DIV4 = $01;
  104. PRESC_DIV6 = $02;
  105. PRESC_DIV8 = $03;
  106. PRESC_DIV10 = $04;
  107. PRESC_DIV12 = $05;
  108. PRESC_DIV14 = $06;
  109. PRESC_DIV16 = $07;
  110. PRESC_DIV20 = $08;
  111. PRESC_DIV24 = $09;
  112. PRESC_DIV28 = $0A;
  113. PRESC_DIV32 = $0B;
  114. PRESC_DIV40 = $0C;
  115. PRESC_DIV48 = $0D;
  116. PRESC_DIV56 = $0E;
  117. PRESC_DIV64 = $0F;
  118. // ADC_REFSEL
  119. REFSELmask = $07;
  120. REFSEL_VDD = $00;
  121. REFSEL_VREFA = $02;
  122. REFSEL_1V024 = $04;
  123. REFSEL_2V048 = $05;
  124. REFSEL_4V096 = $06;
  125. REFSEL_2V500 = $07;
  126. // ADC_WINCM
  127. WINCMmask = $07;
  128. WINCM_NONE = $00;
  129. WINCM_BELOW = $01;
  130. WINCM_ABOVE = $02;
  131. WINCM_INSIDE = $03;
  132. WINCM_OUTSIDE = $04;
  133. // ADC_WINSRC
  134. WINSRCmask = $08;
  135. WINSRC_RESULT = $00;
  136. WINSRC_SAMPLE = $08;
  137. // Result Ready Interrupt Enable
  138. RESRDYbm = $01;
  139. // Sample Ready Interrupt Enable
  140. SAMPRDYbm = $02;
  141. // Window Comparator Interrupt Enable
  142. WCMPbm = $04;
  143. // Result Overwrite Interrupt Enable
  144. RESOVRbm = $08;
  145. // Sample Overwrite Interrupt Enable
  146. SAMPOVRbm = $10;
  147. // Trigger Overrun Interrupt Enable
  148. TRIGOVRbm = $20;
  149. // ADC Busy
  150. ADCBUSYbm = $01;
  151. // Run in Debug Mode
  152. DBGRUNbm = $01;
  153. // ADC_SAMPNUM
  154. SAMPNUMmask = $0F;
  155. SAMPNUM_NONE = $00;
  156. SAMPNUM_ACC2 = $01;
  157. SAMPNUM_ACC4 = $02;
  158. SAMPNUM_ACC8 = $03;
  159. SAMPNUM_ACC16 = $04;
  160. SAMPNUM_ACC32 = $05;
  161. SAMPNUM_ACC64 = $06;
  162. SAMPNUM_ACC128 = $07;
  163. SAMPNUM_ACC256 = $08;
  164. SAMPNUM_ACC512 = $09;
  165. SAMPNUM_ACC1024 = $0A;
  166. // Left Adjust
  167. LEFTADJbm = $10;
  168. // Free-Running mode
  169. FREERUNbm = $20;
  170. // ADC_CHOPPING
  171. CHOPPINGmask = $40;
  172. CHOPPING_DISABLE = $00;
  173. CHOPPING_ENABLE = $40;
  174. // ADC_START
  175. STARTmask = $07;
  176. START_STOP = $00;
  177. START_IMMEDIATE = $01;
  178. START_MUXPOS_WRITE = $02;
  179. START_MUXNEG_WRITE = $03;
  180. START_EVENT_TRIGGER = $04;
  181. // ADC_MODE
  182. MODEmask = $70;
  183. MODE_SINGLE_8BIT = $00;
  184. MODE_SINGLE_12BIT = $10;
  185. MODE_SERIES = $20;
  186. MODE_SERIES_SCALING = $30;
  187. MODE_BURST = $40;
  188. MODE_BURST_SCALING = $50;
  189. // Differential mode
  190. DIFFbm = $80;
  191. // PGA Enable
  192. PGAENbm = $01;
  193. // ADC_PGABIASSEL
  194. PGABIASSELmask = $18;
  195. PGABIASSEL_100PCT = $00;
  196. PGABIASSEL_75PCT = $08;
  197. PGABIASSEL_50PCT = $10;
  198. PGABIASSEL_25PCT = $18;
  199. // ADC_GAIN
  200. GAINmask = $E0;
  201. GAIN_1X = $00;
  202. GAIN_2X = $20;
  203. GAIN_4X = $40;
  204. GAIN_8X = $60;
  205. GAIN_16X = $80;
  206. // ADC_MUXPOS
  207. MUXPOSmask = $3F;
  208. MUXPOS_AIN4 = $04;
  209. MUXPOS_AIN5 = $05;
  210. MUXPOS_AIN6 = $06;
  211. MUXPOS_AIN7 = $07;
  212. MUXPOS_AIN22 = $16;
  213. MUXPOS_AIN23 = $17;
  214. MUXPOS_AIN24 = $18;
  215. MUXPOS_AIN25 = $19;
  216. MUXPOS_AIN26 = $1A;
  217. MUXPOS_AIN27 = $1B;
  218. MUXPOS_AIN28 = $1C;
  219. MUXPOS_AIN29 = $1D;
  220. MUXPOS_AIN30 = $1E;
  221. MUXPOS_AIN31 = $1F;
  222. MUXPOS_GND = $30;
  223. MUXPOS_VDD10 = $31;
  224. MUXPOS_TEMPSENSE = $32;
  225. // ADC_VIA
  226. VIAmask = $C0;
  227. VIA_DIRECT = $00;
  228. VIA_PGA = $40;
  229. // ADC_MUXNEG
  230. MUXNEGmask = $3F;
  231. MUXNEG_AIN4 = $04;
  232. MUXNEG_AIN5 = $05;
  233. MUXNEG_AIN6 = $06;
  234. MUXNEG_AIN7 = $07;
  235. MUXNEG_AIN22 = $16;
  236. MUXNEG_AIN23 = $17;
  237. MUXNEG_AIN24 = $18;
  238. MUXNEG_AIN25 = $19;
  239. MUXNEG_AIN26 = $1A;
  240. MUXNEG_AIN27 = $1B;
  241. MUXNEG_AIN28 = $1C;
  242. MUXNEG_AIN29 = $1D;
  243. MUXNEG_AIN30 = $1E;
  244. MUXNEG_AIN31 = $1F;
  245. MUXNEG_GND = $30;
  246. MUXNEG_DAC0 = $38;
  247. MUXNEG_DACREF0 = $39;
  248. MUXNEG_DACREF1 = $3A;
  249. end;
  250. TBOD = object //Bod interface
  251. CTRLA: byte; //Control A
  252. CTRLB: byte; //Control B
  253. Reserved2: byte;
  254. Reserved3: byte;
  255. Reserved4: byte;
  256. Reserved5: byte;
  257. Reserved6: byte;
  258. Reserved7: byte;
  259. VLMCTRLA: byte; //Voltage level monitor Control
  260. INTCTRL: byte; //Voltage level monitor interrupt Control
  261. INTFLAGS: byte; //Voltage level monitor interrupt Flags
  262. STATUS: byte; //Voltage level monitor status
  263. const
  264. // BOD_SLEEP
  265. SLEEPmask = $03;
  266. SLEEP_DISABLE = $00;
  267. SLEEP_ENABLE = $01;
  268. SLEEP_SAMPLE = $02;
  269. // BOD_ACTIVE
  270. ACTIVEmask = $0C;
  271. ACTIVE_DISABLE = $00;
  272. ACTIVE_ENABLED = $04;
  273. ACTIVE_SAMPLED = $08;
  274. ACTIVE_ENABLEWAIT = $0C;
  275. // BOD_SAMPFREQ
  276. SAMPFREQmask = $10;
  277. SAMPFREQ_128HZ = $00;
  278. SAMPFREQ_32HZ = $10;
  279. // BOD_LVL
  280. LVLmask = $07;
  281. LVL_BODLEVEL0 = $00;
  282. LVL_BODLEVEL1 = $01;
  283. LVL_BODLEVEL2 = $02;
  284. LVL_BODLEVEL3 = $03;
  285. // BOD_VLMLVL
  286. VLMLVLmask = $03;
  287. VLMLVL_OFF = $00;
  288. VLMLVL_5ABOVE = $01;
  289. VLMLVL_15ABOVE = $02;
  290. VLMLVL_25ABOVE = $03;
  291. // voltage level monitor interrrupt enable
  292. VLMIEbm = $01;
  293. // BOD_VLMCFG
  294. VLMCFGmask = $06;
  295. VLMCFG_FALLING = $00;
  296. VLMCFG_RISING = $02;
  297. VLMCFG_BOTH = $04;
  298. // Voltage level monitor interrupt flag
  299. VLMIFbm = $01;
  300. // BOD_VLMS
  301. VLMSmask = $01;
  302. VLMS_ABOVE = $00;
  303. VLMS_BELOW = $01;
  304. end;
  305. TBOOTROW = object //Boot Row
  306. BOOTROW: byte; //Boot Row
  307. end;
  308. TCCL = object //Configurable Custom Logic
  309. CTRLA: byte; //Control Register A
  310. SEQCTRL0: byte; //Sequential Control 0
  311. SEQCTRL1: byte; //Sequential Control 1
  312. Reserved3: byte;
  313. Reserved4: byte;
  314. INTCTRL0: byte; //Interrupt Control 0
  315. Reserved6: byte;
  316. INTFLAGS: byte; //Interrupt Flags
  317. LUT0CTRLA: byte; //LUT 0 Control A
  318. LUT0CTRLB: byte; //LUT 0 Control B
  319. LUT0CTRLC: byte; //LUT 0 Control C
  320. TRUTH0: byte; //Truth 0
  321. LUT1CTRLA: byte; //LUT 1 Control A
  322. LUT1CTRLB: byte; //LUT 1 Control B
  323. LUT1CTRLC: byte; //LUT 1 Control C
  324. TRUTH1: byte; //Truth 1
  325. LUT2CTRLA: byte; //LUT 2 Control A
  326. LUT2CTRLB: byte; //LUT 2 Control B
  327. LUT2CTRLC: byte; //LUT 2 Control C
  328. TRUTH2: byte; //Truth 2
  329. LUT3CTRLA: byte; //LUT 3 Control A
  330. LUT3CTRLB: byte; //LUT 3 Control B
  331. LUT3CTRLC: byte; //LUT 3 Control C
  332. TRUTH3: byte; //Truth 3
  333. const
  334. // Enable
  335. ENABLEbm = $01;
  336. // Run in Standby
  337. RUNSTDBYbm = $40;
  338. // CCL_SEQSEL
  339. SEQSELmask = $0F;
  340. SEQSEL_DISABLE = $00;
  341. SEQSEL_DFF = $01;
  342. SEQSEL_JK = $02;
  343. SEQSEL_LATCH = $03;
  344. SEQSEL_RS = $04;
  345. // CCL_INTMODE0
  346. INTMODE0mask = $03;
  347. INTMODE0_INTDISABLE = $00;
  348. INTMODE0_RISING = $01;
  349. INTMODE0_FALLING = $02;
  350. INTMODE0_BOTH = $03;
  351. // CCL_INTMODE1
  352. INTMODE1mask = $0C;
  353. INTMODE1_INTDISABLE = $00;
  354. INTMODE1_RISING = $04;
  355. INTMODE1_FALLING = $08;
  356. INTMODE1_BOTH = $0C;
  357. // CCL_INTMODE2
  358. INTMODE2mask = $30;
  359. INTMODE2_INTDISABLE = $00;
  360. INTMODE2_RISING = $10;
  361. INTMODE2_FALLING = $20;
  362. INTMODE2_BOTH = $30;
  363. // CCL_INTMODE3
  364. INTMODE3mask = $C0;
  365. INTMODE3_INTDISABLE = $00;
  366. INTMODE3_RISING = $40;
  367. INTMODE3_FALLING = $80;
  368. INTMODE3_BOTH = $C0;
  369. // Interrupt Flag
  370. INT0bm = $01;
  371. INT1bm = $02;
  372. INT2bm = $04;
  373. INT3bm = $08;
  374. // CCL_CLKSRC
  375. CLKSRCmask = $0E;
  376. CLKSRC_CLKPER = $00;
  377. CLKSRC_IN2 = $02;
  378. CLKSRC_OSCHF = $08;
  379. CLKSRC_OSC32K = $0A;
  380. CLKSRC_OSC1K = $0C;
  381. CLKSRC_PLL = $0E;
  382. // CCL_FILTSEL
  383. FILTSELmask = $30;
  384. FILTSEL_DISABLE = $00;
  385. FILTSEL_SYNCH = $10;
  386. FILTSEL_FILTER = $20;
  387. // Output Enable
  388. OUTENbm = $40;
  389. // CCL_EDGEDET
  390. EDGEDETmask = $80;
  391. EDGEDET_DIS = $00;
  392. EDGEDET_EN = $80;
  393. // CCL_INSEL0
  394. INSEL0mask = $0F;
  395. INSEL0_MASK = $00;
  396. INSEL0_FEEDBACK = $01;
  397. INSEL0_LINK = $02;
  398. INSEL0_EVENTA = $03;
  399. INSEL0_EVENTB = $04;
  400. INSEL0_IN0 = $05;
  401. INSEL0_AC0 = $06;
  402. INSEL0_USART0 = $07;
  403. INSEL0_SPI0 = $08;
  404. INSEL0_TCE0 = $09;
  405. INSEL0_TCB0 = $0A;
  406. INSEL0_TCF0 = $0B;
  407. INSEL0_WEX0 = $0C;
  408. // CCL_INSEL1
  409. INSEL1mask = $F0;
  410. INSEL1_MASK = $00;
  411. INSEL1_FEEDBACK = $10;
  412. INSEL1_LINK = $20;
  413. INSEL1_EVENTA = $30;
  414. INSEL1_EVENTB = $40;
  415. INSEL1_IN1 = $50;
  416. INSEL1_AC1 = $60;
  417. INSEL1_USART0 = $70;
  418. INSEL1_SPI0 = $80;
  419. INSEL1_TCE0 = $90;
  420. INSEL1_TCB1 = $A0;
  421. INSEL1_TCF0 = $B0;
  422. INSEL1_WEX0 = $C0;
  423. // CCL_INSEL2
  424. INSEL2mask = $0F;
  425. INSEL2_MASK = $00;
  426. INSEL2_FEEDBACK = $01;
  427. INSEL2_LINK = $02;
  428. INSEL2_EVENTA = $03;
  429. INSEL2_EVENTB = $04;
  430. INSEL2_IN2 = $05;
  431. INSEL2_AC1 = $06;
  432. INSEL2_USART0 = $07;
  433. INSEL2_SPI0 = $08;
  434. INSEL2_TCE0 = $09;
  435. INSEL2_TCB1 = $0A;
  436. INSEL2_TCF0 = $0B;
  437. INSEL2_WEX0 = $0C;
  438. end;
  439. TCLKCTRL = object //Clock controller
  440. MCLKCTRLA: byte; //MCLK Control A
  441. MCLKCTRLB: byte; //MCLK Control B
  442. Reserved2: byte;
  443. Reserved3: byte;
  444. Reserved4: byte;
  445. MCLKSTATUS: byte; //MCLK Status
  446. MCLKTIMEBASE: byte; //MCLK Timebase
  447. Reserved7: byte;
  448. OSCHFCTRLA: byte; //OSCHF Control A
  449. OSCHFTUNE: byte; //OSCHF Tune
  450. Reserved10: byte;
  451. Reserved11: byte;
  452. Reserved12: byte;
  453. Reserved13: byte;
  454. Reserved14: byte;
  455. Reserved15: byte;
  456. PLLCTRLA: byte; //PLL Control A
  457. PLLCTRLB: byte; //PLL Control B
  458. Reserved18: byte;
  459. Reserved19: byte;
  460. Reserved20: byte;
  461. Reserved21: byte;
  462. Reserved22: byte;
  463. Reserved23: byte;
  464. OSC32KCTRLA: byte; //OSC32K Control A
  465. Reserved25: byte;
  466. Reserved26: byte;
  467. Reserved27: byte;
  468. XOSC32KCTRLA: byte; //XOSC32K Control A
  469. const
  470. // CLKCTRL_CLKSEL
  471. CLKSELmask = $0F;
  472. CLKSEL_OSCHF = $00;
  473. CLKSEL_OSC32K = $01;
  474. CLKSEL_XOSC32K = $02;
  475. CLKSEL_EXTCLK = $03;
  476. CLKSEL_PLL = $04;
  477. // System clock out
  478. CLKOUTbm = $80;
  479. // Prescaler enable
  480. PENbm = $01;
  481. // CLKCTRL_PDIV
  482. PDIVmask = $1E;
  483. PDIV_DIV2 = $00;
  484. PDIV_DIV4 = $02;
  485. PDIV_DIV8 = $04;
  486. PDIV_DIV16 = $06;
  487. PDIV_DIV32 = $08;
  488. PDIV_DIV64 = $0A;
  489. PDIV_DIV6 = $10;
  490. PDIV_DIV10 = $12;
  491. PDIV_DIV12 = $14;
  492. PDIV_DIV24 = $16;
  493. PDIV_DIV48 = $18;
  494. // CLKCTRL_PBDIV
  495. PBDIVmask = $20;
  496. PBDIV_NONE = $00;
  497. PBDIV_DIV4 = $20;
  498. // System Oscillator changing
  499. SOSCbm = $01;
  500. // High frequency oscillator status
  501. OSCHFSbm = $02;
  502. // 32KHz oscillator status
  503. OSC32KSbm = $04;
  504. // 32.768 kHz Crystal Oscillator status
  505. XOSC32KSbm = $08;
  506. // External Clock status
  507. EXTSbm = $10;
  508. // PLL status
  509. PLLSbm = $20;
  510. // Timebase
  511. TIMEBASE0bm = $01;
  512. TIMEBASE1bm = $02;
  513. TIMEBASE2bm = $04;
  514. TIMEBASE3bm = $08;
  515. TIMEBASE4bm = $10;
  516. // CLKCTRL_AUTOTUNE
  517. AUTOTUNEmask = $03;
  518. AUTOTUNE_OFF = $00;
  519. AUTOTUNE_XOSC32K = $01;
  520. // Run in standby
  521. RUNSTDBYbm = $80;
  522. // CLKCTRL_MULFAC
  523. MULFACmask = $03;
  524. MULFAC_OFF = $00;
  525. MULFAC_8X = $02;
  526. MULFAC_16X = $03;
  527. // CLKCTRL_SOURCEDIV
  528. SOURCEDIVmask = $18;
  529. SOURCEDIV_DIV1 = $00;
  530. SOURCEDIV_DIV2 = $08;
  531. SOURCEDIV_DIV4 = $10;
  532. SOURCEDIV_DIV6 = $18;
  533. // CLKCTRL_SOURCE
  534. SOURCEmask = $60;
  535. SOURCE_OSCHF = $00;
  536. SOURCE_EXTCLK = $20;
  537. // CLKCTRL_CLKDIV
  538. CLKDIVmask = $01;
  539. CLKDIV_NONE = $00;
  540. CLKDIV_DIV2 = $01;
  541. // Enable
  542. ENABLEbm = $01;
  543. // Low power mode
  544. LPMODEbm = $02;
  545. // Select
  546. SELbm = $04;
  547. // CLKCTRL_CSUT
  548. CSUTmask = $30;
  549. CSUT_1K = $00;
  550. CSUT_16K = $10;
  551. CSUT_32K = $20;
  552. CSUT_64K = $30;
  553. end;
  554. TCPU = object //CPU
  555. Reserved0: byte;
  556. Reserved1: byte;
  557. Reserved2: byte;
  558. Reserved3: byte;
  559. CCP: byte; //Configuration Change Protection
  560. Reserved5: byte;
  561. Reserved6: byte;
  562. Reserved7: byte;
  563. Reserved8: byte;
  564. Reserved9: byte;
  565. Reserved10: byte;
  566. Reserved11: byte;
  567. Reserved12: byte;
  568. SP: word; //Stack Pointer
  569. SREG: byte; //Status Register
  570. const
  571. // CPU_CCP
  572. CCPmask = $FF;
  573. CCP_SPM = $9D;
  574. CCP_IOREG = $D8;
  575. // Carry Flag
  576. Cbm = $01;
  577. // Zero Flag
  578. Zbm = $02;
  579. // Negative Flag
  580. Nbm = $04;
  581. // Two's Complement Overflow Flag
  582. Vbm = $08;
  583. // N Exclusive Or V Flag
  584. Sbm = $10;
  585. // Half Carry Flag
  586. Hbm = $20;
  587. // Transfer Bit
  588. Tbm = $40;
  589. // Global Interrupt Enable Flag
  590. Ibm = $80;
  591. end;
  592. TCPUINT = object //Interrupt Controller
  593. CTRLA: byte; //Control A
  594. STATUS: byte; //Status
  595. LVL0PRI: byte; //Interrupt Level 0 Priority
  596. LVL1VEC: byte; //Interrupt Level 1 Priority Vector
  597. const
  598. // Round-robin Scheduling Enable
  599. LVL0RRbm = $01;
  600. // Compact Vector Table
  601. CVTbm = $20;
  602. // Interrupt Vector Select
  603. IVSELbm = $40;
  604. // Level 0 Interrupt Executing
  605. LVL0EXbm = $01;
  606. // Level 1 Interrupt Executing
  607. LVL1EXbm = $02;
  608. // Non-maskable Interrupt Executing
  609. NMIEXbm = $80;
  610. end;
  611. TCRCSCAN = object //CRCSCAN
  612. CTRLA: byte; //Control A
  613. CTRLB: byte; //Control B
  614. STATUS: byte; //Status
  615. const
  616. // Enable CRC scan
  617. ENABLEbm = $01;
  618. // Enable NMI Trigger
  619. NMIENbm = $02;
  620. // Reset CRC scan
  621. RESETbm = $80;
  622. // CRCSCAN_SRC
  623. SRCmask = $03;
  624. SRC_FLASH = $00;
  625. SRC_APPLICATION = $01;
  626. SRC_BOOT = $02;
  627. // CRC Busy
  628. BUSYbm = $01;
  629. // CRC Ok
  630. OKbm = $02;
  631. end;
  632. TEVSYS = object //Event System
  633. SWEVENTA: byte; //Software Event A
  634. Reserved1: byte;
  635. Reserved2: byte;
  636. Reserved3: byte;
  637. Reserved4: byte;
  638. Reserved5: byte;
  639. Reserved6: byte;
  640. Reserved7: byte;
  641. Reserved8: byte;
  642. Reserved9: byte;
  643. Reserved10: byte;
  644. Reserved11: byte;
  645. Reserved12: byte;
  646. Reserved13: byte;
  647. Reserved14: byte;
  648. Reserved15: byte;
  649. CHANNEL0: byte; //Multiplexer Channel 0
  650. CHANNEL1: byte; //Multiplexer Channel 1
  651. CHANNEL2: byte; //Multiplexer Channel 2
  652. CHANNEL3: byte; //Multiplexer Channel 3
  653. CHANNEL4: byte; //Multiplexer Channel 4
  654. CHANNEL5: byte; //Multiplexer Channel 5
  655. Reserved22: byte;
  656. Reserved23: byte;
  657. Reserved24: byte;
  658. Reserved25: byte;
  659. Reserved26: byte;
  660. Reserved27: byte;
  661. Reserved28: byte;
  662. Reserved29: byte;
  663. Reserved30: byte;
  664. Reserved31: byte;
  665. USERCCLLUT0A: byte; //CCL0 Event A
  666. USERCCLLUT0B: byte; //CCL0 Event B
  667. USERCCLLUT1A: byte; //CCL1 Event A
  668. USERCCLLUT1B: byte; //CCL1 Event B
  669. USERCCLLUT2A: byte; //CCL2 Event A
  670. USERCCLLUT2B: byte; //CCL2 Event B
  671. USERCCLLUT3A: byte; //CCL3 Event A
  672. USERCCLLUT3B: byte; //CCL3 Event B
  673. USERADC0START: byte; //ADC0 Start
  674. USEREVSYSEVOUTA: byte; //EVOUTA
  675. USEREVSYSEVOUTC: byte; //EVOUTC
  676. USEREVSYSEVOUTD: byte; //EVOUTD
  677. USEREVSYSEVOUTF: byte; //EVOUTF
  678. USERUSART0IRDA: byte; //USART0 IrDA Event
  679. USERTCE0CNTA: byte; //TCE0 Event A
  680. USERTCE0CNTB: byte; //TCE0 Event B
  681. USERTCB0CAPT: byte; //TCB0 Event A
  682. USERTCB0COUNT: byte; //TCB0 Event B
  683. USERTCB1CAPT: byte; //TCB1 Event A
  684. USERTCB1COUNT: byte; //TCB1 Event B
  685. USERTCF0CNT: byte; //TCF0 Clock Event
  686. USERTCF0ACT: byte; //TCF0 Action Event
  687. USERWEXA: byte; //WEX Event A
  688. USERWEXB: byte; //WEX Event B
  689. USERWEXC: byte; //WEX Event C
  690. const
  691. // EVSYS_SWEVENTA
  692. SWEVENTAmask = $FF;
  693. SWEVENTA_CH0 = $01;
  694. SWEVENTA_CH1 = $02;
  695. SWEVENTA_CH2 = $04;
  696. SWEVENTA_CH3 = $08;
  697. SWEVENTA_CH4 = $10;
  698. SWEVENTA_CH5 = $20;
  699. SWEVENTA_CH6 = $40;
  700. SWEVENTA_CH7 = $80;
  701. // EVSYS_CHANNEL
  702. CHANNELmask = $FF;
  703. CHANNEL_OFF = $00;
  704. CHANNEL_UPDI_SYNCH = $01;
  705. CHANNEL_RTC_OVF = $06;
  706. CHANNEL_RTC_CMP = $07;
  707. CHANNEL_RTC_PITEV0 = $08;
  708. CHANNEL_RTC_PITEV1 = $09;
  709. CHANNEL_CCL_LUT0 = $10;
  710. CHANNEL_CCL_LUT1 = $11;
  711. CHANNEL_CCL_LUT2 = $12;
  712. CHANNEL_CCL_LUT3 = $13;
  713. CHANNEL_AC0_OUT = $20;
  714. CHANNEL_AC1_OUT = $21;
  715. CHANNEL_ADC0_RES = $24;
  716. CHANNEL_ADC0_SAMP = $25;
  717. CHANNEL_ADC0_WCMP = $26;
  718. CHANNEL_PORTA_EV0 = $40;
  719. CHANNEL_PORTA_EV1 = $41;
  720. CHANNEL_PORTC_EV0 = $44;
  721. CHANNEL_PORTC_EV1 = $45;
  722. CHANNEL_PORTD_EV0 = $46;
  723. CHANNEL_PORTD_EV1 = $47;
  724. CHANNEL_PORTF_EV0 = $4A;
  725. CHANNEL_PORTF_EV1 = $4B;
  726. CHANNEL_USART0_XCK = $60;
  727. CHANNEL_SPI0_SCK = $68;
  728. CHANNEL_TCE0_OVF = $80;
  729. CHANNEL_TCE0_CMP0 = $84;
  730. CHANNEL_TCE0_CMP1 = $85;
  731. CHANNEL_TCE0_CMP2 = $86;
  732. CHANNEL_TCE0_CMP3 = $87;
  733. CHANNEL_TCB0_CAPT = $A0;
  734. CHANNEL_TCB0_OVF = $A1;
  735. CHANNEL_TCB1_CAPT = $A2;
  736. CHANNEL_TCB1_OVF = $A3;
  737. CHANNEL_TCF0_OVF = $B8;
  738. CHANNEL_TCF0_CMP0 = $B9;
  739. CHANNEL_TCF0_CMP1 = $BA;
  740. // EVSYS_USER
  741. USERmask = $FF;
  742. USER_OFF = $00;
  743. USER_CHANNEL0 = $01;
  744. USER_CHANNEL1 = $02;
  745. USER_CHANNEL2 = $03;
  746. USER_CHANNEL3 = $04;
  747. USER_CHANNEL4 = $05;
  748. USER_CHANNEL5 = $06;
  749. end;
  750. TFUSE = object //Fuses
  751. WDTCFG: byte; //Watchdog Configuration
  752. BODCFG: byte; //BOD Configuration
  753. OSCCFG: byte; //Oscillator Configuration
  754. Reserved3: byte;
  755. Reserved4: byte;
  756. SYSCFG0: byte; //System Configuration 0
  757. SYSCFG1: byte; //System Configuration 1
  758. CODESIZE: byte; //Code Section Size
  759. BOOTSIZE: byte; //Boot Section Size
  760. Reserved9: byte;
  761. PDICFG: word; //Programming and Debugging Interface Configuration
  762. const
  763. // FUSE_PERIOD
  764. PERIODmask = $0F;
  765. PERIOD_OFF = $00;
  766. PERIOD_8CLK = $01;
  767. PERIOD_16CLK = $02;
  768. PERIOD_32CLK = $03;
  769. PERIOD_64CLK = $04;
  770. PERIOD_128CLK = $05;
  771. PERIOD_256CLK = $06;
  772. PERIOD_512CLK = $07;
  773. PERIOD_1KCLK = $08;
  774. PERIOD_2KCLK = $09;
  775. PERIOD_4KCLK = $0A;
  776. PERIOD_8KCLK = $0B;
  777. // FUSE_WINDOW
  778. WINDOWmask = $F0;
  779. WINDOW_OFF = $00;
  780. WINDOW_8CLK = $10;
  781. WINDOW_16CLK = $20;
  782. WINDOW_32CLK = $30;
  783. WINDOW_64CLK = $40;
  784. WINDOW_128CLK = $50;
  785. WINDOW_256CLK = $60;
  786. WINDOW_512CLK = $70;
  787. WINDOW_1KCLK = $80;
  788. WINDOW_2KCLK = $90;
  789. WINDOW_4KCLK = $A0;
  790. WINDOW_8KCLK = $B0;
  791. // FUSE_SLEEP
  792. SLEEPmask = $03;
  793. SLEEP_DISABLE = $00;
  794. SLEEP_ENABLE = $01;
  795. SLEEP_SAMPLE = $02;
  796. // FUSE_ACTIVE
  797. ACTIVEmask = $0C;
  798. ACTIVE_DISABLE = $00;
  799. ACTIVE_ENABLED = $04;
  800. ACTIVE_SAMPLED = $08;
  801. ACTIVE_ENABLEWAIT = $0C;
  802. // FUSE_SAMPFREQ
  803. SAMPFREQmask = $10;
  804. SAMPFREQ_128HZ = $00;
  805. SAMPFREQ_32HZ = $10;
  806. // FUSE_LVL
  807. LVLmask = $E0;
  808. LVL_BODLEVEL0 = $00;
  809. LVL_BODLEVEL1 = $20;
  810. LVL_BODLEVEL2 = $40;
  811. LVL_BODLEVEL3 = $60;
  812. // FUSE_OSCHFFRQ
  813. OSCHFFRQmask = $08;
  814. OSCHFFRQ_20M = $00;
  815. OSCHFFRQ_16M = $08;
  816. // FUSE_EESAVE
  817. EESAVEmask = $01;
  818. EESAVE_DISABLE = $00;
  819. EESAVE_ENABLE = $01;
  820. // FUSE_RSTPINCFG
  821. RSTPINCFGmask = $08;
  822. RSTPINCFG_NONE = $00;
  823. RSTPINCFG_RESET = $08;
  824. // FUSE_UPDIPINCFG
  825. UPDIPINCFGmask = $10;
  826. UPDIPINCFG_GPIO = $00;
  827. UPDIPINCFG_UPDI = $10;
  828. // FUSE_CRCSEL
  829. CRCSELmask = $20;
  830. CRCSEL_CRC16 = $00;
  831. CRCSEL_CRC32 = $20;
  832. // FUSE_CRCSRC
  833. CRCSRCmask = $C0;
  834. CRCSRC_FLASH = $00;
  835. CRCSRC_BOOT = $40;
  836. CRCSRC_BOOTAPP = $80;
  837. CRCSRC_NOCRC = $C0;
  838. // FUSE_SUT
  839. SUTmask = $07;
  840. SUT_0MS = $00;
  841. SUT_1MS = $01;
  842. SUT_2MS = $02;
  843. SUT_4MS = $03;
  844. SUT_8MS = $04;
  845. SUT_16MS = $05;
  846. SUT_32MS = $06;
  847. SUT_64MS = $07;
  848. // FUSE_LEVEL
  849. LEVELmask = $03;
  850. LEVEL_NVMACCDIS = $02;
  851. LEVEL_BASIC = $03;
  852. // FUSE_KEY
  853. KEYmask = $FFF0;
  854. KEY_NOTACT = $00;
  855. KEY_NVMACT = $B450;
  856. end;
  857. TGPR = object //General Purpose Registers
  858. GPR0: byte; //General Purpose Register 0
  859. GPR1: byte; //General Purpose Register 1
  860. GPR2: byte; //General Purpose Register 2
  861. GPR3: byte; //General Purpose Register 3
  862. end;
  863. TLOCK = object //Lockbits
  864. KEY: dword; //Lock Key Bits
  865. const
  866. // LOCK_KEY
  867. KEYmask = $FFFFFFFF;
  868. KEY_NOLOCK = $5CC5C55C;
  869. KEY_RWLOCK = $A33A3AA3;
  870. end;
  871. TNVMCTRL = object //Non-volatile Memory Controller
  872. CTRLA: byte; //Control A
  873. CTRLB: byte; //Control B
  874. CTRLC: byte; //Control C
  875. Reserved3: byte;
  876. INTCTRL: byte; //Interrupt Control
  877. INTFLAGS: byte; //Interrupt Flags
  878. STATUS: byte; //Status
  879. Reserved7: byte;
  880. DATA: word; //Data
  881. Reserved10: byte;
  882. Reserved11: byte;
  883. ADDR: dword; //Address
  884. const
  885. // NVMCTRL_CMD
  886. CMDmask = $7F;
  887. CMD_NOCMD = $00;
  888. CMD_NOOP = $01;
  889. CMD_FLPW = $04;
  890. CMD_FLPERW = $05;
  891. CMD_FLPER = $08;
  892. CMD_FLMPER2 = $09;
  893. CMD_FLMPER4 = $0A;
  894. CMD_FLMPER8 = $0B;
  895. CMD_FLMPER16 = $0C;
  896. CMD_FLMPER32 = $0D;
  897. CMD_FLPBCLR = $0F;
  898. CMD_EEPW = $14;
  899. CMD_EEPERW = $15;
  900. CMD_EEPER = $17;
  901. CMD_EEPBCLR = $1F;
  902. CMD_CHER = $20;
  903. CMD_EECHER = $30;
  904. // Application Code Write Protect
  905. APPCODEWPbm = $01;
  906. // Boot Read Protect
  907. BOOTRPbm = $02;
  908. // Application Data Write Protect
  909. APPDATAWPbm = $04;
  910. // EEPROM Write Protect
  911. EEWPbm = $08;
  912. // NVMCTRL_FLMAP
  913. FLMAPmask = $30;
  914. FLMAP_SECTION0 = $00;
  915. FLMAP_SECTION1 = $10;
  916. FLMAP_SECTION2 = $20;
  917. FLMAP_SECTION3 = $30;
  918. // Flash Mapping Lock
  919. FLMAPLOCKbm = $80;
  920. // User Row Write Protect
  921. UROWWPbm = $01;
  922. // Boot Row Write Protect
  923. BOOTROWWPbm = $02;
  924. // EEPROM Ready
  925. EEREADYbm = $01;
  926. // Flash Ready
  927. FLREADYbm = $02;
  928. // EEPROM busy
  929. EEBUSYbm = $01;
  930. // Flash busy
  931. FLBUSYbm = $02;
  932. // NVMCTRL_ERROR
  933. ERRORmask = $70;
  934. ERROR_NOERROR = $00;
  935. ERROR_WRITEPROTECT = $20;
  936. ERROR_CMDCOLLISION = $30;
  937. ERROR_WRONGSECTION = $40;
  938. end;
  939. TPORT = object //I/O Ports
  940. DIR: byte; //Data Direction
  941. DIRSET: byte; //Data Direction Set
  942. DIRCLR: byte; //Data Direction Clear
  943. DIRTGL: byte; //Data Direction Toggle
  944. OUT_: byte; //Output Value
  945. OUTSET: byte; //Output Value Set
  946. OUTCLR: byte; //Output Value Clear
  947. OUTTGL: byte; //Output Value Toggle
  948. IN_: byte; //Input Value
  949. INTFLAGS: byte; //Interrupt Flags
  950. PORTCTRL: byte; //Port Control
  951. PINCONFIG: byte; //Pin Control Config
  952. PINCTRLUPD: byte; //Pin Control Update
  953. PINCTRLSET: byte; //Pin Control Set
  954. PINCTRLCLR: byte; //Pin Control Clear
  955. Reserved15: byte;
  956. PIN0CTRL: byte; //Pin 0 Control
  957. PIN1CTRL: byte; //Pin 1 Control
  958. PIN2CTRL: byte; //Pin 2 Control
  959. PIN3CTRL: byte; //Pin 3 Control
  960. PIN4CTRL: byte; //Pin 4 Control
  961. PIN5CTRL: byte; //Pin 5 Control
  962. PIN6CTRL: byte; //Pin 6 Control
  963. PIN7CTRL: byte; //Pin 7 Control
  964. EVGENCTRLA: byte; //Event Generation Control A
  965. const
  966. // Slew Rate Limit Enable
  967. SRLbm = $01;
  968. // PORT_ISC
  969. ISCmask = $07;
  970. ISC_INTDISABLE = $00;
  971. ISC_BOTHEDGES = $01;
  972. ISC_RISING = $02;
  973. ISC_FALLING = $03;
  974. ISC_INPUT_DISABLE = $04;
  975. ISC_LEVEL = $05;
  976. // Pullup enable
  977. PULLUPENbm = $08;
  978. // PORT_INLVL
  979. INLVLmask = $40;
  980. INLVL_ST = $00;
  981. INLVL_TTL = $40;
  982. // Inverted I/O Enable
  983. INVENbm = $80;
  984. // PORT_EVGEN0SEL
  985. EVGEN0SELmask = $07;
  986. EVGEN0SEL_PIN0 = $00;
  987. EVGEN0SEL_PIN1 = $01;
  988. EVGEN0SEL_PIN2 = $02;
  989. EVGEN0SEL_PIN3 = $03;
  990. EVGEN0SEL_PIN4 = $04;
  991. EVGEN0SEL_PIN5 = $05;
  992. EVGEN0SEL_PIN6 = $06;
  993. EVGEN0SEL_PIN7 = $07;
  994. // PORT_EVGEN1SEL
  995. EVGEN1SELmask = $70;
  996. EVGEN1SEL_PIN0 = $00;
  997. EVGEN1SEL_PIN1 = $10;
  998. EVGEN1SEL_PIN2 = $20;
  999. EVGEN1SEL_PIN3 = $30;
  1000. EVGEN1SEL_PIN4 = $40;
  1001. EVGEN1SEL_PIN5 = $50;
  1002. EVGEN1SEL_PIN6 = $60;
  1003. EVGEN1SEL_PIN7 = $70;
  1004. end;
  1005. TPORTMUX = object //Port Multiplexer
  1006. EVSYSROUTEA: byte; //EVSYS route A
  1007. CCLROUTEA: byte; //CCL route A
  1008. USARTROUTEA: byte; //USART route A
  1009. Reserved3: byte;
  1010. Reserved4: byte;
  1011. SPIROUTEA: byte; //SPI route A
  1012. TWIROUTEA: byte; //TWI route A
  1013. TCEROUTEA: byte; //TCE route A
  1014. TCBROUTEA: byte; //TCB route A
  1015. Reserved9: byte;
  1016. Reserved10: byte;
  1017. Reserved11: byte;
  1018. TCFROUTEA: byte; //TCF Route A
  1019. const
  1020. // PORTMUX_EVOUTA
  1021. EVOUTAmask = $01;
  1022. EVOUTA_DEFAULT = $00;
  1023. EVOUTA_ALT1 = $01;
  1024. // PORTMUX_EVOUTC
  1025. EVOUTCmask = $04;
  1026. EVOUTC_DEFAULT = $00;
  1027. // PORTMUX_EVOUTD
  1028. EVOUTDmask = $08;
  1029. EVOUTD_DEFAULT = $00;
  1030. EVOUTD_ALT1 = $08;
  1031. // PORTMUX_EVOUTF
  1032. EVOUTFmask = $20;
  1033. EVOUTF_DEFAULT = $00;
  1034. EVOUTF_ALT1 = $20;
  1035. // PORTMUX_LUT0
  1036. LUT0mask = $01;
  1037. LUT0_DEFAULT = $00;
  1038. LUT0_ALT1 = $01;
  1039. // PORTMUX_LUT1
  1040. LUT1mask = $02;
  1041. LUT1_DEFAULT = $00;
  1042. LUT1_ALT1 = $02;
  1043. // PORTMUX_LUT2
  1044. LUT2mask = $04;
  1045. LUT2_DEFAULT = $00;
  1046. LUT2_ALT1 = $04;
  1047. // PORTMUX_USART0
  1048. USART0mask = $07;
  1049. USART0_DEFAULT = $00;
  1050. USART0_ALT1 = $01;
  1051. USART0_ALT2 = $02;
  1052. USART0_ALT3 = $03;
  1053. USART0_ALT4 = $04;
  1054. USART0_ALT6 = $06;
  1055. USART0_NONE = $07;
  1056. // PORTMUX_SPI0
  1057. SPI0mask = $07;
  1058. SPI0_DEFAULT = $00;
  1059. SPI0_ALT3 = $03;
  1060. SPI0_ALT4 = $04;
  1061. SPI0_ALT5 = $05;
  1062. SPI0_ALT6 = $06;
  1063. SPI0_NONE = $07;
  1064. // PORTMUX_TWI0
  1065. TWI0mask = $03;
  1066. TWI0_DEFAULT = $00;
  1067. TWI0_ALT1 = $01;
  1068. TWI0_ALT2 = $02;
  1069. TWI0_ALT3 = $03;
  1070. // PORTMUX_TCE0
  1071. TCE0mask = $0F;
  1072. TCE0_PORTA = $00;
  1073. TCE0_PORTC = $02;
  1074. TCE0_PORTD = $03;
  1075. TCE0_PORTC2 = $08;
  1076. TCE0_PORTA2 = $09;
  1077. // PORTMUX_TCB0
  1078. TCB0mask = $01;
  1079. TCB0_DEFAULT = $00;
  1080. // PORTMUX_TCB1
  1081. TCB1mask = $02;
  1082. TCB1_DEFAULT = $00;
  1083. // PORTMUX_TCF0
  1084. TCF0mask = $03;
  1085. TCF0_DEFAULT = $00;
  1086. TCF0_ALT1 = $01;
  1087. end;
  1088. TRSTCTRL = object //Reset controller
  1089. RSTFR: byte; //Reset Flags
  1090. SWRR: byte; //Software Reset
  1091. const
  1092. // Power on Reset flag
  1093. PORFbm = $01;
  1094. // Brown out detector Reset flag
  1095. BORFbm = $02;
  1096. // External Reset flag
  1097. EXTRFbm = $04;
  1098. // Watch dog Reset flag
  1099. WDRFbm = $08;
  1100. // Software Reset flag
  1101. SWRFbm = $10;
  1102. // UPDI Reset flag
  1103. UPDIRFbm = $20;
  1104. // Software Reset Enable
  1105. SWREbm = $01;
  1106. end;
  1107. TRTC = object //Real-Time Counter
  1108. CTRLA: byte; //Control A
  1109. STATUS: byte; //Status
  1110. INTCTRL: byte; //Interrupt Control
  1111. INTFLAGS: byte; //Interrupt Flags
  1112. TEMP: byte; //Temporary
  1113. DBGCTRL: byte; //Debug control
  1114. CALIB: byte; //Calibration
  1115. CLKSEL: byte; //Clock Select
  1116. CNT: word; //Counter
  1117. PER: word; //Period
  1118. CMP: word; //Compare
  1119. Reserved14: byte;
  1120. Reserved15: byte;
  1121. PITCTRLA: byte; //PIT Control A
  1122. PITSTATUS: byte; //PIT Status
  1123. PITINTCTRL: byte; //PIT Interrupt Control
  1124. PITINTFLAGS: byte; //PIT Interrupt Flags
  1125. Reserved20: byte;
  1126. PITDBGCTRL: byte; //PIT Debug control
  1127. PITEVGENCTRLA: byte; //PIT Event Generation Control A
  1128. const
  1129. // Enable
  1130. RTCENbm = $01;
  1131. // Correction enable
  1132. CORRENbm = $04;
  1133. // RTC_PRESCALER
  1134. PRESCALERmask = $78;
  1135. PRESCALER_DIV1 = $00;
  1136. PRESCALER_DIV2 = $08;
  1137. PRESCALER_DIV4 = $10;
  1138. PRESCALER_DIV8 = $18;
  1139. PRESCALER_DIV16 = $20;
  1140. PRESCALER_DIV32 = $28;
  1141. PRESCALER_DIV64 = $30;
  1142. PRESCALER_DIV128 = $38;
  1143. PRESCALER_DIV256 = $40;
  1144. PRESCALER_DIV512 = $48;
  1145. PRESCALER_DIV1024 = $50;
  1146. PRESCALER_DIV2048 = $58;
  1147. PRESCALER_DIV4096 = $60;
  1148. PRESCALER_DIV8192 = $68;
  1149. PRESCALER_DIV16384 = $70;
  1150. PRESCALER_DIV32768 = $78;
  1151. // Run In Standby
  1152. RUNSTDBYbm = $80;
  1153. // CTRLA Synchronization Busy Flag
  1154. CTRLABUSYbm = $01;
  1155. // Count Synchronization Busy Flag
  1156. CNTBUSYbm = $02;
  1157. // Period Synchronization Busy Flag
  1158. PERBUSYbm = $04;
  1159. // Comparator Synchronization Busy Flag
  1160. CMPBUSYbm = $08;
  1161. // Overflow Interrupt enable
  1162. OVFbm = $01;
  1163. // Compare Match Interrupt enable
  1164. CMPbm = $02;
  1165. // Run in debug
  1166. DBGRUNbm = $01;
  1167. // Error Correction Value
  1168. ERROR0bm = $01;
  1169. ERROR1bm = $02;
  1170. ERROR2bm = $04;
  1171. ERROR3bm = $08;
  1172. ERROR4bm = $10;
  1173. ERROR5bm = $20;
  1174. ERROR6bm = $40;
  1175. // Error Correction Sign Bit
  1176. SIGNbm = $80;
  1177. // RTC_CLKSEL
  1178. CLKSELmask = $03;
  1179. CLKSEL_OSC32K = $00;
  1180. CLKSEL_OSC1K = $01;
  1181. CLKSEL_XOSC32K = $02;
  1182. CLKSEL_EXTCLK = $03;
  1183. // Enable
  1184. PITENbm = $01;
  1185. // RTC_PERIOD
  1186. PERIODmask = $78;
  1187. PERIOD_OFF = $00;
  1188. PERIOD_CYC4 = $08;
  1189. PERIOD_CYC8 = $10;
  1190. PERIOD_CYC16 = $18;
  1191. PERIOD_CYC32 = $20;
  1192. PERIOD_CYC64 = $28;
  1193. PERIOD_CYC128 = $30;
  1194. PERIOD_CYC256 = $38;
  1195. PERIOD_CYC512 = $40;
  1196. PERIOD_CYC1024 = $48;
  1197. PERIOD_CYC2048 = $50;
  1198. PERIOD_CYC4096 = $58;
  1199. PERIOD_CYC8192 = $60;
  1200. PERIOD_CYC16384 = $68;
  1201. PERIOD_CYC32768 = $70;
  1202. // CTRLA Synchronization Busy Flag
  1203. CTRLBUSYbm = $01;
  1204. // Periodic Interrupt
  1205. PIbm = $01;
  1206. // RTC_EVGEN0SEL
  1207. EVGEN0SELmask = $0F;
  1208. EVGEN0SEL_OFF = $00;
  1209. EVGEN0SEL_DIV4 = $01;
  1210. EVGEN0SEL_DIV8 = $02;
  1211. EVGEN0SEL_DIV16 = $03;
  1212. EVGEN0SEL_DIV32 = $04;
  1213. EVGEN0SEL_DIV64 = $05;
  1214. EVGEN0SEL_DIV128 = $06;
  1215. EVGEN0SEL_DIV256 = $07;
  1216. EVGEN0SEL_DIV512 = $08;
  1217. EVGEN0SEL_DIV1024 = $09;
  1218. EVGEN0SEL_DIV2048 = $0A;
  1219. EVGEN0SEL_DIV4096 = $0B;
  1220. EVGEN0SEL_DIV8192 = $0C;
  1221. EVGEN0SEL_DIV16384 = $0D;
  1222. EVGEN0SEL_DIV32768 = $0E;
  1223. // RTC_EVGEN1SEL
  1224. EVGEN1SELmask = $F0;
  1225. EVGEN1SEL_OFF = $00;
  1226. EVGEN1SEL_DIV4 = $10;
  1227. EVGEN1SEL_DIV8 = $20;
  1228. EVGEN1SEL_DIV16 = $30;
  1229. EVGEN1SEL_DIV32 = $40;
  1230. EVGEN1SEL_DIV64 = $50;
  1231. EVGEN1SEL_DIV128 = $60;
  1232. EVGEN1SEL_DIV256 = $70;
  1233. EVGEN1SEL_DIV512 = $80;
  1234. EVGEN1SEL_DIV1024 = $90;
  1235. EVGEN1SEL_DIV2048 = $A0;
  1236. EVGEN1SEL_DIV4096 = $B0;
  1237. EVGEN1SEL_DIV8192 = $C0;
  1238. EVGEN1SEL_DIV16384 = $D0;
  1239. EVGEN1SEL_DIV32768 = $E0;
  1240. end;
  1241. TSIGROW = object //Signature row
  1242. DEVICEID0: byte; //Device ID Byte 0
  1243. DEVICEID1: byte; //Device ID Byte 1
  1244. DEVICEID2: byte; //Device ID Byte 2
  1245. Reserved3: byte;
  1246. TEMPSENSE0: word; //Temperature Calibration 0
  1247. TEMPSENSE1: word; //Temperature Calibration 1
  1248. Reserved8: byte;
  1249. Reserved9: byte;
  1250. Reserved10: byte;
  1251. Reserved11: byte;
  1252. Reserved12: byte;
  1253. Reserved13: byte;
  1254. Reserved14: byte;
  1255. Reserved15: byte;
  1256. SERNUM0: byte; //Serial Number Byte 0
  1257. SERNUM1: byte; //Serial Number Byte 1
  1258. SERNUM2: byte; //Serial Number Byte 2
  1259. SERNUM3: byte; //Serial Number Byte 3
  1260. SERNUM4: byte; //Serial Number Byte 4
  1261. SERNUM5: byte; //Serial Number Byte 5
  1262. SERNUM6: byte; //Serial Number Byte 6
  1263. SERNUM7: byte; //Serial Number Byte 7
  1264. SERNUM8: byte; //Serial Number Byte 8
  1265. SERNUM9: byte; //Serial Number Byte 9
  1266. SERNUM10: byte; //Serial Number Byte 10
  1267. SERNUM11: byte; //Serial Number Byte 11
  1268. SERNUM12: byte; //Serial Number Byte 12
  1269. SERNUM13: byte; //Serial Number Byte 13
  1270. SERNUM14: byte; //Serial Number Byte 14
  1271. SERNUM15: byte; //Serial Number Byte 15
  1272. end;
  1273. TSLPCTRL = object //Sleep Controller
  1274. CTRLA: byte; //Control A
  1275. const
  1276. // Sleep enable
  1277. SENbm = $01;
  1278. // SLPCTRL_SMODE
  1279. SMODEmask = $06;
  1280. SMODE_IDLE = $00;
  1281. SMODE_STDBY = $02;
  1282. SMODE_PDOWN = $04;
  1283. end;
  1284. TSPI = object //Serial Peripheral Interface
  1285. CTRLA: byte; //Control A
  1286. CTRLB: byte; //Control B
  1287. INTCTRL: byte; //Interrupt Control
  1288. INTFLAGS: byte; //Interrupt Flags
  1289. DATA: byte; //Data
  1290. const
  1291. // Enable Module
  1292. ENABLEbm = $01;
  1293. // SPI_PRESC
  1294. PRESCmask = $06;
  1295. PRESC_DIV4 = $00;
  1296. PRESC_DIV16 = $02;
  1297. PRESC_DIV64 = $04;
  1298. PRESC_DIV128 = $06;
  1299. // Enable Double Speed
  1300. CLK2Xbm = $10;
  1301. // Host Operation Enable
  1302. MASTERbm = $20;
  1303. // Data Order Setting
  1304. DORDbm = $40;
  1305. // SPI_MODE
  1306. MODEmask = $03;
  1307. MODE_0 = $00;
  1308. MODE_1 = $01;
  1309. MODE_2 = $02;
  1310. MODE_3 = $03;
  1311. // SPI Select Disable
  1312. SSDbm = $04;
  1313. // Buffer Mode Wait for Receive
  1314. BUFWRbm = $40;
  1315. // Buffer Mode Enable
  1316. BUFENbm = $80;
  1317. // Interrupt Enable
  1318. IEbm = $01;
  1319. // SPI Select Trigger Interrupt Enable
  1320. SSIEbm = $10;
  1321. // Data Register Empty Interrupt Enable
  1322. DREIEbm = $20;
  1323. // Transfer Complete Interrupt Enable
  1324. TXCIEbm = $40;
  1325. // Receive Complete Interrupt Enable
  1326. RXCIEbm = $80;
  1327. end;
  1328. TSYSCFG = object //System Configuration Registers
  1329. Reserved0: byte;
  1330. REVID: byte; //Revision ID
  1331. const
  1332. // Minor Revision
  1333. MINOR0bm = $01;
  1334. MINOR1bm = $02;
  1335. MINOR2bm = $04;
  1336. MINOR3bm = $08;
  1337. // Major Revision
  1338. MAJOR0bm = $10;
  1339. MAJOR1bm = $20;
  1340. MAJOR2bm = $40;
  1341. MAJOR3bm = $80;
  1342. end;
  1343. TTCB = object //16-bit Timer/Counter Type B
  1344. CTRLA: byte; //Control A
  1345. CTRLB: byte; //Control B
  1346. CTRLC: byte; //Control C
  1347. Reserved3: byte;
  1348. EVCTRL: byte; //Event Control
  1349. INTCTRL: byte; //Interrupt Control
  1350. INTFLAGS: byte; //Interrupt Flags
  1351. STATUS: byte; //Status
  1352. DBGCTRL: byte; //Debug Control
  1353. TEMP: byte; //Temporary Value
  1354. CNT: word; //Count
  1355. CCMP: word; //Compare or Capture
  1356. const
  1357. // Enable
  1358. ENABLEbm = $01;
  1359. // TCB_CLKSEL
  1360. CLKSELmask = $0E;
  1361. CLKSEL_DIV1 = $00;
  1362. CLKSEL_DIV2 = $02;
  1363. CLKSEL_TCE0 = $04;
  1364. CLKSEL_EVENT = $0E;
  1365. // Synchronize Update
  1366. SYNCUPDbm = $10;
  1367. // Cascade two timers
  1368. CASCADEbm = $20;
  1369. // Run Standby
  1370. RUNSTDBYbm = $40;
  1371. // TCB_CNTMODE
  1372. CNTMODEmask = $07;
  1373. CNTMODE_INT = $00;
  1374. CNTMODE_TIMEOUT = $01;
  1375. CNTMODE_CAPT = $02;
  1376. CNTMODE_FRQ = $03;
  1377. CNTMODE_PW = $04;
  1378. CNTMODE_FRQPW = $05;
  1379. CNTMODE_SINGLE = $06;
  1380. CNTMODE_PWM8 = $07;
  1381. // Pin Output Enable
  1382. CCMPENbm = $10;
  1383. // Pin Initial State
  1384. CCMPINITbm = $20;
  1385. // Asynchronous Enable
  1386. ASYNCbm = $40;
  1387. // TCB_EVGEN
  1388. EVGENmask = $80;
  1389. EVGEN_PULSE = $00;
  1390. EVGEN_WAVEFORM = $80;
  1391. // TCB_CNTSIZE
  1392. CNTSIZEmask = $07;
  1393. CNTSIZE_16BITS = $00;
  1394. CNTSIZE_15BITS = $01;
  1395. CNTSIZE_14BITS = $02;
  1396. CNTSIZE_13BITS = $03;
  1397. CNTSIZE_12BITS = $04;
  1398. CNTSIZE_11BITS = $05;
  1399. CNTSIZE_10BITS = $06;
  1400. CNTSIZE_9BITS = $07;
  1401. // Event Input Enable
  1402. CAPTEIbm = $01;
  1403. // Event Edge
  1404. EDGEbm = $10;
  1405. // Input Capture Noise Cancellation Filter
  1406. FILTERbm = $40;
  1407. // Capture or Timeout
  1408. CAPTbm = $01;
  1409. // Overflow
  1410. OVFbm = $02;
  1411. // Run
  1412. RUNbm = $01;
  1413. // Debug Run
  1414. DBGRUNbm = $01;
  1415. end;
  1416. TTCE = object //16-bit Timer/Counter Type E
  1417. CTRLA: byte; //Control A
  1418. CTRLB: byte; //Control B
  1419. CTRLC: byte; //Control C
  1420. CTRLD: byte; //Control D
  1421. CTRLECLR: byte; //Control E Clear
  1422. CTRLESET: byte; //Control E Set
  1423. CTRLFCLR: byte; //Control F Clear
  1424. CTRLFSET: byte; //Control F Set
  1425. EVGENCTRL: byte; //Event Generation Control
  1426. EVCTRL: byte; //Event Control
  1427. INTCTRL: byte; //Interrupt Control
  1428. INTFLAGS: byte; //Interrupt Flags
  1429. Reserved12: byte;
  1430. Reserved13: byte;
  1431. DBGCTRL: byte; //Debug Control
  1432. TEMP: byte; //Temporary data for 16-bit Access
  1433. Reserved16: byte;
  1434. Reserved17: byte;
  1435. Reserved18: byte;
  1436. Reserved19: byte;
  1437. Reserved20: byte;
  1438. Reserved21: byte;
  1439. Reserved22: byte;
  1440. Reserved23: byte;
  1441. Reserved24: byte;
  1442. Reserved25: byte;
  1443. Reserved26: byte;
  1444. Reserved27: byte;
  1445. Reserved28: byte;
  1446. Reserved29: byte;
  1447. Reserved30: byte;
  1448. Reserved31: byte;
  1449. CNT: word; //Count
  1450. AMP: word; //Amplitude
  1451. OFFSET: word; //Offset
  1452. PER: word; //Period
  1453. CMP0: word; //Compare 0
  1454. CMP1: word; //Compare 1
  1455. CMP2: word; //Compare 2
  1456. CMP3: word; //Compare 3
  1457. Reserved48: byte;
  1458. Reserved49: byte;
  1459. Reserved50: byte;
  1460. Reserved51: byte;
  1461. Reserved52: byte;
  1462. Reserved53: byte;
  1463. PERBUF: word; //Period Buffer
  1464. CMP0BUF: word; //Compare 0 Buffer
  1465. CMP1BUF: word; //Compare 1 Buffer
  1466. CMP2BUF: word; //Compare 2 Buffer
  1467. CMP3BUF: word; //Compare 3 Buffer
  1468. const
  1469. // Module Enable
  1470. ENABLEbm = $01;
  1471. // TCE_CLKSEL
  1472. CLKSELmask = $0E;
  1473. CLKSEL_DIV1 = $00;
  1474. CLKSEL_DIV2 = $02;
  1475. CLKSEL_DIV4 = $04;
  1476. CLKSEL_DIV8 = $06;
  1477. CLKSEL_DIV16 = $08;
  1478. CLKSEL_DIV64 = $0A;
  1479. CLKSEL_DIV256 = $0C;
  1480. CLKSEL_DIV1024 = $0E;
  1481. // Run in Standby
  1482. RUNSTDBYbm = $80;
  1483. // TCE_WGMODE
  1484. WGMODEmask = $07;
  1485. WGMODE_NORMAL = $00;
  1486. WGMODE_FRQ = $01;
  1487. WGMODE_SINGLESLOPE = $03;
  1488. WGMODE_DSTOP = $05;
  1489. WGMODE_DSBOTH = $06;
  1490. WGMODE_DSBOTTOM = $07;
  1491. // Auto Lock Update
  1492. ALUPDbm = $08;
  1493. // Compare 0 Enable
  1494. CMP0ENbm = $10;
  1495. // Compare 1 Enable
  1496. CMP1ENbm = $20;
  1497. // Compare 2 Enable
  1498. CMP2ENbm = $40;
  1499. // Compare 3 Enable
  1500. CMP3ENbm = $80;
  1501. // Compare 0 Waveform Output Value
  1502. CMP0OVbm = $01;
  1503. // Compare 1 Waveform Output Value
  1504. CMP1OVbm = $02;
  1505. // Compare 2 Waveform Output Value
  1506. CMP2OVbm = $04;
  1507. // Compare 3 Waveform Output Value
  1508. CMP3OVbm = $08;
  1509. // Compare 0 Polarity
  1510. CMP0POLbm = $10;
  1511. // Compare 1 Polarity
  1512. CMP1POLbm = $20;
  1513. // Compare 2 Polarity
  1514. CMP2POLbm = $40;
  1515. // Compare 3 Polarity
  1516. CMP3POLbm = $80;
  1517. // TCE_SCALE
  1518. SCALEmask = $04;
  1519. SCALE_NORMAL = $00;
  1520. SCALE_FRACTIONAL = $04;
  1521. // Amplitude Control Enable
  1522. AMPENbm = $08;
  1523. // TCE_SCALEMODE
  1524. SCALEMODEmask = $30;
  1525. SCALEMODE_CENTER = $00;
  1526. SCALEMODE_BOTTOM = $10;
  1527. SCALEMODE_TOP = $20;
  1528. SCALEMODE_TOPBOTTOM = $30;
  1529. // TCE_HREN
  1530. HRENmask = $C0;
  1531. HREN_OFF = $00;
  1532. HREN_4X = $40;
  1533. HREN_8X = $80;
  1534. // Direction
  1535. DIRbm = $01;
  1536. // Lock Update
  1537. LUPDbm = $02;
  1538. // TCE_CMD
  1539. CMDmask = $0C;
  1540. CMD_NONE = $00;
  1541. CMD_UPDATE = $04;
  1542. CMD_RESTART = $08;
  1543. CMD_RESET = $0C;
  1544. // Period Buffer Valid
  1545. PERBVbm = $01;
  1546. // Compare 0 Buffer Valid
  1547. CMP0BVbm = $02;
  1548. // Compare 1 Buffer Valid
  1549. CMP1BVbm = $04;
  1550. // Compare 2 Buffer Valid
  1551. CMP2BVbm = $08;
  1552. // Compare 3 Buffer Valid
  1553. CMP3BVbm = $10;
  1554. // CMP0EV
  1555. CMP0EVmask = $10;
  1556. CMP0EVPULSE = $00;
  1557. CMP0EVWAVEFORM = $10;
  1558. // CMP1EV
  1559. CMP1EVmask = $20;
  1560. CMP1EVPULSE = $00;
  1561. CMP1EVWAVEFORM = $20;
  1562. // CMP2EV
  1563. CMP2EVmask = $40;
  1564. CMP2EVPULSE = $00;
  1565. CMP2EVWAVEFORM = $40;
  1566. // CMP3EV
  1567. CMP3EVmask = $80;
  1568. CMP3EVPULSE = $00;
  1569. CMP3EVWAVEFORM = $80;
  1570. // Count on Event Input A
  1571. CNTAEIbm = $01;
  1572. // TCE_EVACTA
  1573. EVACTAmask = $0E;
  1574. EVACTA_CNT_POSEDGE = $00;
  1575. EVACTA_CNT_ANYEDGE = $02;
  1576. EVACTA_CNT_HIGHLVL = $04;
  1577. EVACTA_UPDOWN = $06;
  1578. // Count on Event Input B
  1579. CNTBEIbm = $10;
  1580. // TCE_EVACTB
  1581. EVACTBmask = $E0;
  1582. EVACTB_NONE = $00;
  1583. EVACTB_UPDOWN = $60;
  1584. EVACTB_RESTART_POSEDGE = $80;
  1585. EVACTB_RESTART_ANYEDGE = $A0;
  1586. EVACTB_RESTART_HIGHLVL = $C0;
  1587. // Overflow Interrupt Enable
  1588. OVFbm = $01;
  1589. // Compare 0 Interrupt Enable
  1590. CMP0bm = $10;
  1591. // Compare 1 Interrupt Enable
  1592. CMP1bm = $20;
  1593. // Compare 2 Interrupt Enable
  1594. CMP2bm = $40;
  1595. // Compare 3 Interrupt Enable
  1596. CMP3bm = $80;
  1597. // Debug Run
  1598. DBGRUNbm = $01;
  1599. end;
  1600. TTCF = object //24-bit Timer/Counter for frequency generation
  1601. CTRLA: byte; //Control A
  1602. CTRLB: byte; //Control B
  1603. CTRLC: byte; //Control C
  1604. CTRLD: byte; //Control D
  1605. EVCTRL: byte; //Event Control
  1606. INTCTRL: byte; //Interrupt Control
  1607. INTFLAGS: byte; //Interrupt Flags
  1608. STATUS: byte; //Status
  1609. Reserved8: byte;
  1610. Reserved9: byte;
  1611. Reserved10: byte;
  1612. Reserved11: byte;
  1613. Reserved12: byte;
  1614. DBGCTRL: byte; //Debug Control
  1615. Reserved14: byte;
  1616. Reserved15: byte;
  1617. CNT: dword; //Count
  1618. CMP: dword; //Compare
  1619. const
  1620. // Enable
  1621. ENABLEbm = $01;
  1622. // TCF_PRESC
  1623. PRESCmask = $0E;
  1624. PRESC_DIV1 = $00;
  1625. PRESC_DIV2 = $02;
  1626. PRESC_DIV4 = $04;
  1627. PRESC_DIV8 = $06;
  1628. PRESC_DIV16 = $08;
  1629. PRESC_DIV32 = $0A;
  1630. PRESC_DIV64 = $0C;
  1631. PRESC_DIV128 = $0E;
  1632. // Run Standby
  1633. RUNSTDBYbm = $80;
  1634. // TCF_WGMODE
  1635. WGMODEmask = $07;
  1636. WGMODE_FRQ = $00;
  1637. WGMODE_NCOPF = $01;
  1638. WGMODE_NCOFDC = $02;
  1639. WGMODE_PWM8 = $07;
  1640. // TCF_CLKSEL
  1641. CLKSELmask = $38;
  1642. CLKSEL_CLKPER = $00;
  1643. CLKSEL_EVENT = $08;
  1644. CLKSEL_OSCHF = $10;
  1645. CLKSEL_OSC32K = $18;
  1646. CLKSEL_PLL = $28;
  1647. // CMP0EV
  1648. CMP0EVmask = $40;
  1649. CMP0EVPULSE = $00;
  1650. CMP0EVWAVEFORM = $40;
  1651. // CMP1EV
  1652. CMP1EVmask = $80;
  1653. CMP1EVPULSE = $00;
  1654. CMP1EVWAVEFORM = $80;
  1655. // Waveform Output 0 Enable
  1656. WO0ENbm = $01;
  1657. // Waveform Output 1 Enable
  1658. WO1ENbm = $02;
  1659. // WO0POL
  1660. WO0POLmask = $04;
  1661. WO0POLNORMAL = $00;
  1662. WO0POLINVERSE = $04;
  1663. // WO1POL
  1664. WO1POLmask = $08;
  1665. WO1POLNORMAL = $00;
  1666. WO1POLINVERSE = $08;
  1667. // TCF_WGPULSE
  1668. WGPULSEmask = $70;
  1669. WGPULSE_CLK1 = $00;
  1670. WGPULSE_CLK2 = $10;
  1671. WGPULSE_CLK4 = $20;
  1672. WGPULSE_CLK8 = $30;
  1673. WGPULSE_CLK16 = $40;
  1674. WGPULSE_CLK32 = $50;
  1675. WGPULSE_CLK64 = $60;
  1676. WGPULSE_CLK128 = $70;
  1677. // TCF_CMD
  1678. CMDmask = $03;
  1679. CMD_NONE = $00;
  1680. CMD_UPDATE = $01;
  1681. CMD_RESTART = $02;
  1682. // Event A Input Enable
  1683. CNTAEIbm = $01;
  1684. // TCF_EVACTA
  1685. EVACTAmask = $06;
  1686. EVACTA_RESTART = $00;
  1687. EVACTA_BLANK = $02;
  1688. // Event A Filter
  1689. FILTERAbm = $08;
  1690. // Overflow
  1691. OVFbm = $01;
  1692. // Compare 0 Interrupt Enable
  1693. CMP0bm = $02;
  1694. // Compare 1 Interrupt Enable
  1695. CMP1bm = $04;
  1696. // Control A Synchronization Busy
  1697. CTRLABUSYbm = $02;
  1698. // Control B Synchronization Busy
  1699. CTRLCBUSYbm = $04;
  1700. // Control D Synchronization Busy
  1701. CTRLDBUSYbm = $08;
  1702. // Counter Synchronization Busy
  1703. CNTBUSYbm = $10;
  1704. // Period Synchronization Busy
  1705. PERBUSYbm = $20;
  1706. // Compare 0 Synchronization Busy
  1707. CMP0BUSYbm = $40;
  1708. // Compare 1 Synchronization Busy
  1709. CMP1BUSYbm = $80;
  1710. // Debug Run
  1711. DBGRUNbm = $01;
  1712. end;
  1713. TTWI = object //Two-Wire Interface
  1714. CTRLA: byte; //Control A
  1715. DUALCTRL: byte; //Dual Mode Control
  1716. DBGCTRL: byte; //Debug Control
  1717. MCTRLA: byte; //Host Control A
  1718. MCTRLB: byte; //Host Control B
  1719. MSTATUS: byte; //Host STATUS
  1720. MBAUD: byte; //Host Baud Rate
  1721. MADDR: byte; //Host Address
  1722. MDATA: byte; //Host Data
  1723. SCTRLA: byte; //Client Control A
  1724. SCTRLB: byte; //Client Control B
  1725. SSTATUS: byte; //Client Status
  1726. SADDR: byte; //Client Address
  1727. SDATA: byte; //Client Data
  1728. SADDRMASK: byte; //Client Address Mask
  1729. const
  1730. // TWI_FMEN
  1731. FMENmask = $01;
  1732. FMEN_OFF = $00;
  1733. FMEN_ON = $01;
  1734. // TWI_FMPEN
  1735. FMPENmask = $02;
  1736. FMPEN_OFF = $00;
  1737. FMPEN_ON = $02;
  1738. // TWI_SDAHOLD
  1739. SDAHOLDmask = $0C;
  1740. SDAHOLD_OFF = $00;
  1741. SDAHOLD_50NS = $04;
  1742. SDAHOLD_300NS = $08;
  1743. SDAHOLD_500NS = $0C;
  1744. // TWI_SDASETUP
  1745. SDASETUPmask = $10;
  1746. SDASETUP_4CYC = $00;
  1747. SDASETUP_8CYC = $10;
  1748. // TWI_INPUTLVL
  1749. INPUTLVLmask = $40;
  1750. INPUTLVL_I2C = $00;
  1751. INPUTLVL_SMBUS = $40;
  1752. // Enable
  1753. ENABLEbm = $01;
  1754. // TWI_DBGRUN
  1755. DBGRUNmask = $01;
  1756. DBGRUN_HALT = $00;
  1757. DBGRUN_RUN = $01;
  1758. // Smart Mode Enable
  1759. SMENbm = $02;
  1760. // TWI_TIMEOUT
  1761. TIMEOUTmask = $0C;
  1762. TIMEOUT_DISABLED = $00;
  1763. TIMEOUT_50US = $04;
  1764. TIMEOUT_100US = $08;
  1765. TIMEOUT_200US = $0C;
  1766. // Quick Command Enable
  1767. QCENbm = $10;
  1768. // Write Interrupt Enable
  1769. WIENbm = $40;
  1770. // Read Interrupt Enable
  1771. RIENbm = $80;
  1772. // TWI_MCMD
  1773. MCMDmask = $03;
  1774. MCMD_NOACT = $00;
  1775. MCMD_REPSTART = $01;
  1776. MCMD_RECVTRANS = $02;
  1777. MCMD_STOP = $03;
  1778. // TWI_ACKACT
  1779. ACKACTmask = $04;
  1780. ACKACT_ACK = $00;
  1781. ACKACT_NACK = $04;
  1782. // Flush
  1783. FLUSHbm = $08;
  1784. // TWI_BUSSTATE
  1785. BUSSTATEmask = $03;
  1786. BUSSTATE_UNKNOWN = $00;
  1787. BUSSTATE_IDLE = $01;
  1788. BUSSTATE_OWNER = $02;
  1789. BUSSTATE_BUSY = $03;
  1790. // Bus Error
  1791. BUSERRbm = $04;
  1792. // Arbitration Lost
  1793. ARBLOSTbm = $08;
  1794. // Received Acknowledge
  1795. RXACKbm = $10;
  1796. // Clock Hold
  1797. CLKHOLDbm = $20;
  1798. // Write Interrupt Flag
  1799. WIFbm = $40;
  1800. // Read Interrupt Flag
  1801. RIFbm = $80;
  1802. // Address Recognition Mode
  1803. PMENbm = $04;
  1804. // Stop Interrupt Enable
  1805. PIENbm = $20;
  1806. // Address or Stop Interrupt Enable
  1807. APIENbm = $40;
  1808. // Data Interrupt Enable
  1809. DIENbm = $80;
  1810. // TWI_SCMD
  1811. SCMDmask = $03;
  1812. SCMD_NOACT = $00;
  1813. SCMD_COMPTRANS = $02;
  1814. SCMD_RESPONSE = $03;
  1815. // TWI_AP
  1816. APmask = $01;
  1817. AP_STOP = $00;
  1818. AP_ADR = $01;
  1819. // Read/Write Direction
  1820. DIRbm = $02;
  1821. // Collision
  1822. COLLbm = $08;
  1823. // Address or Stop Interrupt Flag
  1824. APIFbm = $40;
  1825. // Data Interrupt Flag
  1826. DIFbm = $80;
  1827. // Address Mask Enable
  1828. ADDRENbm = $01;
  1829. // Address Mask
  1830. ADDRMASK0bm = $02;
  1831. ADDRMASK1bm = $04;
  1832. ADDRMASK2bm = $08;
  1833. ADDRMASK3bm = $10;
  1834. ADDRMASK4bm = $20;
  1835. ADDRMASK5bm = $40;
  1836. ADDRMASK6bm = $80;
  1837. end;
  1838. TUSART = object //Universal Synchronous and Asynchronous Receiver and Transmitter
  1839. RXDATAL: byte; //Receive Data Low Byte
  1840. RXDATAH: byte; //Receive Data High Byte
  1841. TXDATAL: byte; //Transmit Data Low Byte
  1842. TXDATAH: byte; //Transmit Data High Byte
  1843. STATUS: byte; //Status
  1844. CTRLA: byte; //Control A
  1845. CTRLB: byte; //Control B
  1846. CTRLC: byte; //Control C
  1847. BAUD: word; //Baud Rate
  1848. CTRLD: byte; //Control D
  1849. DBGCTRL: byte; //Debug Control
  1850. EVCTRL: byte; //Event Control
  1851. TXPLCTRL: byte; //IRCOM Transmitter Pulse Length Control
  1852. RXPLCTRL: byte; //IRCOM Receiver Pulse Length Control
  1853. const
  1854. // Receiver Data Register
  1855. DATA8bm = $01;
  1856. // Parity Error
  1857. PERRbm = $02;
  1858. // Frame Error
  1859. FERRbm = $04;
  1860. // Buffer Overflow
  1861. BUFOVFbm = $40;
  1862. // Receive Complete Interrupt Flag
  1863. RXCIFbm = $80;
  1864. // Wait For Break
  1865. WFBbm = $01;
  1866. // Break Detected Flag
  1867. BDFbm = $02;
  1868. // Inconsistent Sync Field Interrupt Flag
  1869. ISFIFbm = $08;
  1870. // Receive Start Interrupt
  1871. RXSIFbm = $10;
  1872. // Data Register Empty Flag
  1873. DREIFbm = $20;
  1874. // Transmit Interrupt Flag
  1875. TXCIFbm = $40;
  1876. // USART_RS485
  1877. RS485mask = $01;
  1878. RS485_DISABLE = $00;
  1879. RS485_ENABLE = $01;
  1880. // Auto-baud Error Interrupt Enable
  1881. ABEIEbm = $04;
  1882. // Loop-back Mode Enable
  1883. LBMEbm = $08;
  1884. // Receiver Start Frame Interrupt Enable
  1885. RXSIEbm = $10;
  1886. // Data Register Empty Interrupt Enable
  1887. DREIEbm = $20;
  1888. // Transmit Complete Interrupt Enable
  1889. TXCIEbm = $40;
  1890. // Receive Complete Interrupt Enable
  1891. RXCIEbm = $80;
  1892. // Multi-processor Communication Mode
  1893. MPCMbm = $01;
  1894. // USART_RXMODE
  1895. RXMODEmask = $06;
  1896. RXMODE_NORMAL = $00;
  1897. RXMODE_CLK2X = $02;
  1898. RXMODE_GENAUTO = $04;
  1899. RXMODE_LINAUTO = $06;
  1900. // Open Drain Mode Enable
  1901. ODMEbm = $08;
  1902. // Start Frame Detection Enable
  1903. SFDENbm = $10;
  1904. // Transmitter Enable
  1905. TXENbm = $40;
  1906. // Reciever enable
  1907. RXENbm = $80;
  1908. // USART_ABW
  1909. ABWmask = $C0;
  1910. ABW_WDW0 = $00;
  1911. ABW_WDW1 = $40;
  1912. ABW_WDW2 = $80;
  1913. ABW_WDW3 = $C0;
  1914. // Debug Run
  1915. DBGRUNbm = $01;
  1916. // IrDA Event Input Enable
  1917. IREIbm = $01;
  1918. // Receiver Pulse Lenght
  1919. RXPL0bm = $01;
  1920. RXPL1bm = $02;
  1921. RXPL2bm = $04;
  1922. RXPL3bm = $08;
  1923. RXPL4bm = $10;
  1924. RXPL5bm = $20;
  1925. RXPL6bm = $40;
  1926. end;
  1927. TUSERROW = object //User Row
  1928. USERROW0: byte; //User Row Byte 0
  1929. USERROW1: byte; //User Row Byte 1
  1930. USERROW2: byte; //User Row Byte 2
  1931. USERROW3: byte; //User Row Byte 3
  1932. USERROW4: byte; //User Row Byte 4
  1933. USERROW5: byte; //User Row Byte 5
  1934. USERROW6: byte; //User Row Byte 6
  1935. USERROW7: byte; //User Row Byte 7
  1936. USERROW8: byte; //User Row Byte 8
  1937. USERROW9: byte; //User Row Byte 9
  1938. USERROW10: byte; //User Row Byte 10
  1939. USERROW11: byte; //User Row Byte 11
  1940. USERROW12: byte; //User Row Byte 12
  1941. USERROW13: byte; //User Row Byte 13
  1942. USERROW14: byte; //User Row Byte 14
  1943. USERROW15: byte; //User Row Byte 15
  1944. USERROW16: byte; //User Row Byte 16
  1945. USERROW17: byte; //User Row Byte 17
  1946. USERROW18: byte; //User Row Byte 18
  1947. USERROW19: byte; //User Row Byte 19
  1948. USERROW20: byte; //User Row Byte 20
  1949. USERROW21: byte; //User Row Byte 21
  1950. USERROW22: byte; //User Row Byte 22
  1951. USERROW23: byte; //User Row Byte 23
  1952. USERROW24: byte; //User Row Byte 24
  1953. USERROW25: byte; //User Row Byte 25
  1954. USERROW26: byte; //User Row Byte 26
  1955. USERROW27: byte; //User Row Byte 27
  1956. USERROW28: byte; //User Row Byte 28
  1957. USERROW29: byte; //User Row Byte 29
  1958. USERROW30: byte; //User Row Byte 30
  1959. USERROW31: byte; //User Row Byte 31
  1960. USERROW32: byte; //User Row Byte 32
  1961. USERROW33: byte; //User Row Byte 33
  1962. USERROW34: byte; //User Row Byte 34
  1963. USERROW35: byte; //User Row Byte 35
  1964. USERROW36: byte; //User Row Byte 36
  1965. USERROW37: byte; //User Row Byte 37
  1966. USERROW38: byte; //User Row Byte 38
  1967. USERROW39: byte; //User Row Byte 39
  1968. USERROW40: byte; //User Row Byte 40
  1969. USERROW41: byte; //User Row Byte 41
  1970. USERROW42: byte; //User Row Byte 42
  1971. USERROW43: byte; //User Row Byte 43
  1972. USERROW44: byte; //User Row Byte 44
  1973. USERROW45: byte; //User Row Byte 45
  1974. USERROW46: byte; //User Row Byte 46
  1975. USERROW47: byte; //User Row Byte 47
  1976. USERROW48: byte; //User Row Byte 48
  1977. USERROW49: byte; //User Row Byte 49
  1978. USERROW50: byte; //User Row Byte 50
  1979. USERROW51: byte; //User Row Byte 51
  1980. USERROW52: byte; //User Row Byte 52
  1981. USERROW53: byte; //User Row Byte 53
  1982. USERROW54: byte; //User Row Byte 54
  1983. USERROW55: byte; //User Row Byte 55
  1984. USERROW56: byte; //User Row Byte 56
  1985. USERROW57: byte; //User Row Byte 57
  1986. USERROW58: byte; //User Row Byte 58
  1987. USERROW59: byte; //User Row Byte 59
  1988. USERROW60: byte; //User Row Byte 60
  1989. USERROW61: byte; //User Row Byte 61
  1990. USERROW62: byte; //User Row Byte 62
  1991. USERROW63: byte; //User Row Byte 63
  1992. end;
  1993. TVPORT = object //Virtual Ports
  1994. DIR: byte; //Data Direction
  1995. OUT_: byte; //Output Value
  1996. IN_: byte; //Input Value
  1997. INTFLAGS: byte; //Interrupt Flags
  1998. end;
  1999. TVREF = object //Voltage reference
  2000. Reserved0: byte;
  2001. Reserved1: byte;
  2002. DAC0REF: byte; //DAC0 Reference
  2003. Reserved3: byte;
  2004. ACREF: byte; //AC Reference
  2005. const
  2006. // VREF_REFSEL
  2007. REFSELmask = $07;
  2008. REFSEL_1V024 = $00;
  2009. REFSEL_2V048 = $01;
  2010. REFSEL_4V096 = $02;
  2011. REFSEL_2V500 = $03;
  2012. REFSEL_VDD = $05;
  2013. REFSEL_VREFA = $06;
  2014. // Always on
  2015. ALWAYSONbm = $80;
  2016. end;
  2017. TWDT = object //Watch-Dog Timer
  2018. CTRLA: byte; //Control A
  2019. STATUS: byte; //Status
  2020. const
  2021. // WDT_PERIOD
  2022. PERIODmask = $0F;
  2023. PERIOD_OFF = $00;
  2024. PERIOD_8CLK = $01;
  2025. PERIOD_16CLK = $02;
  2026. PERIOD_32CLK = $03;
  2027. PERIOD_64CLK = $04;
  2028. PERIOD_128CLK = $05;
  2029. PERIOD_256CLK = $06;
  2030. PERIOD_512CLK = $07;
  2031. PERIOD_1KCLK = $08;
  2032. PERIOD_2KCLK = $09;
  2033. PERIOD_4KCLK = $0A;
  2034. PERIOD_8KCLK = $0B;
  2035. // WDT_WINDOW
  2036. WINDOWmask = $F0;
  2037. WINDOW_OFF = $00;
  2038. WINDOW_8CLK = $10;
  2039. WINDOW_16CLK = $20;
  2040. WINDOW_32CLK = $30;
  2041. WINDOW_64CLK = $40;
  2042. WINDOW_128CLK = $50;
  2043. WINDOW_256CLK = $60;
  2044. WINDOW_512CLK = $70;
  2045. WINDOW_1KCLK = $80;
  2046. WINDOW_2KCLK = $90;
  2047. WINDOW_4KCLK = $A0;
  2048. WINDOW_8KCLK = $B0;
  2049. // Syncronization busy
  2050. SYNCBUSYbm = $01;
  2051. // Lock enable
  2052. LOCKbm = $80;
  2053. end;
  2054. TWEX = object //Waveform Extension
  2055. CTRLA: byte; //Control A
  2056. CTRLB: byte; //Control B
  2057. CTRLC: byte; //Control C
  2058. Reserved3: byte;
  2059. EVCTRLA: byte; //Event Control A
  2060. EVCTRLB: byte; //Event Control B
  2061. EVCTRLC: byte; //Event Control C
  2062. BUFCTRL: byte; //Buffer Valid Control
  2063. BLANKCTRL: byte; //Blanking Control
  2064. BLANKTIME: byte; //Blanking Time
  2065. FAULTCTRL: byte; //Fault Control
  2066. FAULTDRV: byte; //Fault Drive
  2067. FAULTOUT: byte; //Fault Output
  2068. INTCTRL: byte; //Interrupt Control
  2069. INTFLAGS: byte; //Interrupt Flags
  2070. STATUS: byte; //Status
  2071. DTLS: byte; //Dead-time Low Side
  2072. DTHS: byte; //Dead-time High Side
  2073. DTBOTH: byte; //Dead-time Both Sides
  2074. SWAP: byte; //DTI Swap
  2075. PGMOVR: byte; //Pattern Generation Override
  2076. PGMOUT: byte; //Pattern Generation Output
  2077. Reserved22: byte;
  2078. OUTOVEN: byte; //Output Override Enable
  2079. DTLSBUF: byte; //Dead-time Low Side Buffer
  2080. DTHSBUF: byte; //Dead-time High Side Buffer
  2081. DTBOTHBUF: byte; //Dead-time Both Sides Buffer
  2082. SWAPBUF: byte; //DTI Swap Buffer
  2083. PGMOVRBUF: byte; //Pattern Generation Override Buffer
  2084. PGMOUTBUF: byte; //Pattern Generation Output Buffer
  2085. const
  2086. // Dead-Time Insertion CMP0 Enable
  2087. DTI0ENbm = $01;
  2088. // Dead-Time Insertion CMP1 Enable
  2089. DTI1ENbm = $02;
  2090. // Dead-Time Insertion CMP2 Enable
  2091. DTI2ENbm = $04;
  2092. // Dead-Time Insertion CMP3 Enable
  2093. DTI3ENbm = $08;
  2094. // WEX_INMX
  2095. INMXmask = $70;
  2096. INMX_DIRECT = $00;
  2097. INMX_CWCMA = $20;
  2098. INMX_CWCMB = $30;
  2099. // Pattern Generation Mode
  2100. PGMbm = $80;
  2101. // WEX_UPDSRC
  2102. UPDSRCmask = $03;
  2103. UPDSRC_TCPWM0 = $00;
  2104. UPDSRC_SW = $03;
  2105. // WEX_CMD
  2106. CMDmask = $07;
  2107. CMD_NONE = $00;
  2108. CMD_UPDATE = $01;
  2109. CMD_FAULTSET = $02;
  2110. CMD_FAULTCLR = $03;
  2111. CMD_BLANKSET = $04;
  2112. CMD_BLANKCLR = $05;
  2113. // Fault Event Input Enable
  2114. FAULTEIbm = $01;
  2115. // Fault Event Blanking Enable
  2116. BLANKbm = $02;
  2117. // WEX_FILTER
  2118. FILTERmask = $1C;
  2119. FILTER_ZERO = $00;
  2120. FILTER_SAMPLE1 = $04;
  2121. FILTER_SAMPLE2 = $08;
  2122. FILTER_SAMPLE3 = $0C;
  2123. FILTER_SAMPLE4 = $10;
  2124. FILTER_SAMPLE5 = $14;
  2125. FILTER_SAMPLE6 = $18;
  2126. FILTER_SAMPLE7 = $1C;
  2127. // Dead-time Low Side Buffer Valid
  2128. DTLSBVbm = $01;
  2129. // Dead-time High Side Buffer Valid
  2130. DTHSBVbm = $02;
  2131. // Swap Buffer Valid
  2132. SWAPBVbm = $04;
  2133. // PGM Override Buffer Valid
  2134. PGMOVRBVbm = $08;
  2135. // PGM Output Value Buffer Valid
  2136. PGMOUTBVbm = $10;
  2137. // WEX_BLANKTRIG
  2138. BLANKTRIGmask = $1F;
  2139. BLANKTRIG_NONE = $00;
  2140. BLANKTRIG_TCE0UPD = $04;
  2141. BLANKTRIG_TCE0CMP0 = $08;
  2142. BLANKTRIG_TCE0CMP1 = $0C;
  2143. BLANKTRIG_TCE0CMP2 = $10;
  2144. BLANKTRIG_TCE0CMP3 = $14;
  2145. // WEX_BLANKPRESC
  2146. BLANKPRESCmask = $60;
  2147. BLANKPRESC_DIV1 = $00;
  2148. BLANKPRESC_DIV4 = $20;
  2149. BLANKPRESC_DIV16 = $40;
  2150. BLANKPRESC_DIV64 = $60;
  2151. // WEX_FDACT
  2152. FDACTmask = $03;
  2153. FDACT_NONE = $00;
  2154. FDACT_LOW = $01;
  2155. FDACT_CUSTOM = $03;
  2156. // WEX_FDMODE
  2157. FDMODEmask = $04;
  2158. FDMODE_LATCHED = $00;
  2159. FDMODE_CBC = $04;
  2160. // WEX_FDDBD
  2161. FDDBDmask = $80;
  2162. FDDBD_FAULT = $00;
  2163. FDDBD_IGNORE = $80;
  2164. // Fault Drive Enable Bit 0
  2165. FAULTDRV0bm = $01;
  2166. // Fault Drive Enable Bit 1
  2167. FAULTDRV1bm = $02;
  2168. // Fault Drive Enable Bit 2
  2169. FAULTDRV2bm = $04;
  2170. // Fault Drive Enable Bit 3
  2171. FAULTDRV3bm = $08;
  2172. // Fault Drive Enable Bit 4
  2173. FAULTDRV4bm = $10;
  2174. // Fault Drive Enable Bit 5
  2175. FAULTDRV5bm = $20;
  2176. // Fault Drive Enable Bit 6
  2177. FAULTDRV6bm = $40;
  2178. // Fault Drive Enable Bit 7
  2179. FAULTDRV7bm = $80;
  2180. // Fault Output Value Bit 0
  2181. FAULTOUT0bm = $01;
  2182. // Fault Output Value Bit 1
  2183. FAULTOUT1bm = $02;
  2184. // Fault Output Value Bit 2
  2185. FAULTOUT2bm = $04;
  2186. // Fault Output Value Bit 3
  2187. FAULTOUT3bm = $08;
  2188. // Fault Output Value Bit 4
  2189. FAULTOUT4bm = $10;
  2190. // Fault Output Value Bit 5
  2191. FAULTOUT5bm = $20;
  2192. // Fault Output Value Bit 6
  2193. FAULTOUT6bm = $40;
  2194. // Fault Output Value Bit 7
  2195. FAULTOUT7bm = $80;
  2196. // Fault Detection Interrupt Enable
  2197. FAULTDETbm = $01;
  2198. // Fault Detection Flag Event Input A
  2199. FDFEVAbm = $04;
  2200. // Fault Detection Flag Event Input B
  2201. FDFEVBbm = $08;
  2202. // Fault Detection Flag Event Input C
  2203. FDFEVCbm = $10;
  2204. // WEX_FDSTATE
  2205. FDSTATEmask = $01;
  2206. FDSTATE_NORMAL = $00;
  2207. FDSTATE_FAULT = $01;
  2208. // Fault Detection State Event A
  2209. FDSEVAbm = $04;
  2210. // Fault Detection State Event B
  2211. FDSEVBbm = $08;
  2212. // Fault Detection State Event C
  2213. FDSEVCbm = $10;
  2214. // WEX_BLANKSTATE
  2215. BLANKSTATEmask = $80;
  2216. BLANKSTATE_OFF = $00;
  2217. BLANKSTATE_ON = $80;
  2218. // Swap DTI Output Pair 0
  2219. SWAP0bm = $01;
  2220. // Swap DTI Output Pair 1
  2221. SWAP1bm = $02;
  2222. // Swap DTI Output Pair 2
  2223. SWAP2bm = $04;
  2224. // Swap DTI Output Pair 3
  2225. SWAP3bm = $08;
  2226. // Pattern Generation Override Enable Bit 0
  2227. PGMOVR0bm = $01;
  2228. // Pattern Generation Override Enable Bit 1
  2229. PGMOVR1bm = $02;
  2230. // Pattern Generation Override Enable Bit 2
  2231. PGMOVR2bm = $04;
  2232. // Pattern Generation Override Enable Bit 3
  2233. PGMOVR3bm = $08;
  2234. // Pattern Generation Override Enable Bit 4
  2235. PGMOVR4bm = $10;
  2236. // Pattern Generation Override Enable Bit 5
  2237. PGMOVR5bm = $20;
  2238. // Pattern Generation Override Enable Bit 6
  2239. PGMOVR6bm = $40;
  2240. // Pattern Generation Override Enable Bit 7
  2241. PGMOVR7bm = $80;
  2242. // Pattern Generation Output Value Bit 0
  2243. PGMOUT0bm = $01;
  2244. // Pattern Generation Output Value Bit 1
  2245. PGMOUT1bm = $02;
  2246. // Pattern Generation Output Value Bit 2
  2247. PGMOUT2bm = $04;
  2248. // Pattern Generation Output Value Bit 3
  2249. PGMOUT3bm = $08;
  2250. // Pattern Generation Output Value Bit 4
  2251. PGMOUT4bm = $10;
  2252. // Pattern Generation Output Value Bit 5
  2253. PGMOUT5bm = $20;
  2254. // Pattern Generation Output Value Bit 6
  2255. PGMOUT6bm = $40;
  2256. // Pattern Generation Output Value Bit 7
  2257. PGMOUT7bm = $80;
  2258. // Output Override Enable Bit 0
  2259. OUTOVEN0bm = $01;
  2260. // Output Override Enable Bit 1
  2261. OUTOVEN1bm = $02;
  2262. // Output Override Enable Bit 2
  2263. OUTOVEN2bm = $04;
  2264. // Output Override Enable Bit 3
  2265. OUTOVEN3bm = $08;
  2266. // Output Override Enable Bit 4
  2267. OUTOVEN4bm = $10;
  2268. // Output Override Enable Bit 5
  2269. OUTOVEN5bm = $20;
  2270. // Output Override Enable Bit 6
  2271. OUTOVEN6bm = $40;
  2272. // Output Override Enable Bit 7
  2273. OUTOVEN7bm = $80;
  2274. // Swap DTI Output Pair 0 Buffer
  2275. SWAPBUF0bm = $01;
  2276. // Swap DTI Output Pair 1 Buffer
  2277. SWAPBUF1bm = $02;
  2278. // Swap DTI Output Pair 2 Buffer
  2279. SWAPBUF2bm = $04;
  2280. // Swap DTI Output Pair 3 Buffer
  2281. SWAPBUF3bm = $08;
  2282. // Pattern Generation Override Enable Buffer Bit 0
  2283. PGMOVRBUF0bm = $01;
  2284. // Pattern Generation Override Enable Buffer Bit 1
  2285. PGMOVRBUF1bm = $02;
  2286. // Pattern Generation Override Enable Buffer Bit 2
  2287. PGMOVRBUF2bm = $04;
  2288. // Pattern Generation Override Enable Buffer Bit 3
  2289. PGMOVRBUF3bm = $08;
  2290. // Pattern Generation Override Enable Buffer Bit 4
  2291. PGMOVRBUF4bm = $10;
  2292. // Pattern Generation Override Enable Buffer Bit 5
  2293. PGMOVRBUF5bm = $20;
  2294. // Pattern Generation Override Enable Buffer Bit 6
  2295. PGMOVRBUF6bm = $40;
  2296. // Pattern Generation Override Enable Buffer Bit 7
  2297. PGMOVRBUF7bm = $80;
  2298. // Pattern Generation Output Value Buffer Bit 0
  2299. PGMOUTBUF0bm = $01;
  2300. // Pattern Generation Output Value Buffer Bit 1
  2301. PGMOUTBUF1bm = $02;
  2302. // Pattern Generation Output Value Buffer Bit 2
  2303. PGMOUTBUF2bm = $04;
  2304. // Pattern Generation Output Value Buffer Bit 3
  2305. PGMOUTBUF3bm = $08;
  2306. // Pattern Generation Output Value Buffer Bit 4
  2307. PGMOUTBUF4bm = $10;
  2308. // Pattern Generation Output Value Buffer Bit 5
  2309. PGMOUTBUF5bm = $20;
  2310. // Pattern Generation Output Value Buffer Bit 6
  2311. PGMOUTBUF6bm = $40;
  2312. // Pattern Generation Output Value Buffer Bit 7
  2313. PGMOUTBUF7bm = $80;
  2314. end;
  2315. const
  2316. Pin0idx = 0; Pin0bm = 1;
  2317. Pin1idx = 1; Pin1bm = 2;
  2318. Pin2idx = 2; Pin2bm = 4;
  2319. Pin3idx = 3; Pin3bm = 8;
  2320. Pin4idx = 4; Pin4bm = 16;
  2321. Pin5idx = 5; Pin5bm = 32;
  2322. Pin6idx = 6; Pin6bm = 64;
  2323. Pin7idx = 7; Pin7bm = 128;
  2324. var
  2325. VPORTA: TVPORT absolute $0000;
  2326. VPORTC: TVPORT absolute $0008;
  2327. VPORTD: TVPORT absolute $000C;
  2328. VPORTF: TVPORT absolute $0014;
  2329. GPR: TGPR absolute $001C;
  2330. CPU: TCPU absolute $0030;
  2331. RSTCTRL: TRSTCTRL absolute $0040;
  2332. SLPCTRL: TSLPCTRL absolute $0050;
  2333. CLKCTRL: TCLKCTRL absolute $0060;
  2334. BOD: TBOD absolute $00A0;
  2335. VREF: TVREF absolute $00B0;
  2336. WDT: TWDT absolute $0100;
  2337. CPUINT: TCPUINT absolute $0110;
  2338. CRCSCAN: TCRCSCAN absolute $0120;
  2339. RTC: TRTC absolute $0140;
  2340. CCL: TCCL absolute $01C0;
  2341. EVSYS: TEVSYS absolute $0200;
  2342. PORTA: TPORT absolute $0400;
  2343. PORTC: TPORT absolute $0440;
  2344. PORTD: TPORT absolute $0460;
  2345. PORTF: TPORT absolute $04A0;
  2346. PORTMUX: TPORTMUX absolute $05E0;
  2347. ADC0: TADC absolute $0600;
  2348. AC0: TAC absolute $0680;
  2349. AC1: TAC absolute $0688;
  2350. USART0: TUSART absolute $0800;
  2351. TWI0: TTWI absolute $0900;
  2352. SPI0: TSPI absolute $0940;
  2353. TCE0: TTCE absolute $0A00;
  2354. TCB0: TTCB absolute $0B00;
  2355. TCB1: TTCB absolute $0B10;
  2356. TCF0: TTCF absolute $0C00;
  2357. WEX0: TWEX absolute $0C80;
  2358. SYSCFG: TSYSCFG absolute $0F00;
  2359. NVMCTRL: TNVMCTRL absolute $1000;
  2360. LOCK: TLOCK absolute $1040;
  2361. FUSE: TFUSE absolute $1050;
  2362. SIGROW: TSIGROW absolute $1080;
  2363. BOOTROW: TBOOTROW absolute $1100;
  2364. USERROW: TUSERROW absolute $1200;
  2365. implementation
  2366. {$i avrcommon.inc}
  2367. procedure CRCSCAN_NMI_ISR; external name 'CRCSCAN_NMI_ISR'; // Interrupt 1
  2368. procedure BOD_VLM_ISR; external name 'BOD_VLM_ISR'; // Interrupt 2
  2369. procedure RTC_CNT_ISR; external name 'RTC_CNT_ISR'; // Interrupt 3
  2370. procedure RTC_PIT_ISR; external name 'RTC_PIT_ISR'; // Interrupt 4
  2371. procedure CCL_CCL_ISR; external name 'CCL_CCL_ISR'; // Interrupt 5
  2372. procedure PORTA_PORT_ISR; external name 'PORTA_PORT_ISR'; // Interrupt 6
  2373. procedure WEX0_FAULTDET_ISR; external name 'WEX0_FAULTDET_ISR'; // Interrupt 7
  2374. //procedure WEX0_FDFEVA_ISR; external name 'WEX0_FDFEVA_ISR'; // Interrupt 7
  2375. //procedure WEX0_FDFEVB_ISR; external name 'WEX0_FDFEVB_ISR'; // Interrupt 7
  2376. //procedure WEX0_FDFEVC_ISR; external name 'WEX0_FDFEVC_ISR'; // Interrupt 7
  2377. procedure TCE0_OVF_ISR; external name 'TCE0_OVF_ISR'; // Interrupt 8
  2378. procedure TCE0_CMP0_ISR; external name 'TCE0_CMP0_ISR'; // Interrupt 9
  2379. procedure TCE0_CMP1_ISR; external name 'TCE0_CMP1_ISR'; // Interrupt 10
  2380. procedure TCE0_CMP2_ISR; external name 'TCE0_CMP2_ISR'; // Interrupt 11
  2381. procedure TCE0_CMP3_ISR; external name 'TCE0_CMP3_ISR'; // Interrupt 12
  2382. procedure TCB0_INT_ISR; external name 'TCB0_INT_ISR'; // Interrupt 13
  2383. procedure TCB1_INT_ISR; external name 'TCB1_INT_ISR'; // Interrupt 14
  2384. procedure TWI0_TWIS_ISR; external name 'TWI0_TWIS_ISR'; // Interrupt 15
  2385. procedure TWI0_TWIM_ISR; external name 'TWI0_TWIM_ISR'; // Interrupt 16
  2386. procedure SPI0_INT_ISR; external name 'SPI0_INT_ISR'; // Interrupt 17
  2387. procedure USART0_RXC_ISR; external name 'USART0_RXC_ISR'; // Interrupt 18
  2388. procedure USART0_DRE_ISR; external name 'USART0_DRE_ISR'; // Interrupt 19
  2389. procedure USART0_TXC_ISR; external name 'USART0_TXC_ISR'; // Interrupt 20
  2390. procedure PORTD_PORT_ISR; external name 'PORTD_PORT_ISR'; // Interrupt 21
  2391. procedure TCF0_INT_ISR; external name 'TCF0_INT_ISR'; // Interrupt 22
  2392. procedure AC0_AC_ISR; external name 'AC0_AC_ISR'; // Interrupt 23
  2393. procedure ADC0_ERROR_ISR; external name 'ADC0_ERROR_ISR'; // Interrupt 24
  2394. procedure ADC0_RESRDY_ISR; external name 'ADC0_RESRDY_ISR'; // Interrupt 25
  2395. procedure ADC0_SAMPRDY_ISR; external name 'ADC0_SAMPRDY_ISR'; // Interrupt 26
  2396. procedure AC1_AC_ISR; external name 'AC1_AC_ISR'; // Interrupt 27
  2397. procedure PORTC_PORT_ISR; external name 'PORTC_PORT_ISR'; // Interrupt 28
  2398. procedure PORTF_PORT_ISR; external name 'PORTF_PORT_ISR'; // Interrupt 29
  2399. procedure NVMCTRL_EEREADY_ISR; external name 'NVMCTRL_EEREADY_ISR'; // Interrupt 30
  2400. //procedure NVMCTRL_FLREADY_ISR; external name 'NVMCTRL_FLREADY_ISR'; // Interrupt 30
  2401. //procedure NVMCTRL_NVMREADY_ISR; external name 'NVMCTRL_NVMREADY_ISR'; // Interrupt 30
  2402. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  2403. asm
  2404. jmp __dtors_end
  2405. jmp CRCSCAN_NMI_ISR
  2406. jmp BOD_VLM_ISR
  2407. jmp RTC_CNT_ISR
  2408. jmp RTC_PIT_ISR
  2409. jmp CCL_CCL_ISR
  2410. jmp PORTA_PORT_ISR
  2411. jmp WEX0_FAULTDET_ISR
  2412. // jmp WEX0_FDFEVA_ISR
  2413. // jmp WEX0_FDFEVB_ISR
  2414. // jmp WEX0_FDFEVC_ISR
  2415. jmp TCE0_OVF_ISR
  2416. jmp TCE0_CMP0_ISR
  2417. jmp TCE0_CMP1_ISR
  2418. jmp TCE0_CMP2_ISR
  2419. jmp TCE0_CMP3_ISR
  2420. jmp TCB0_INT_ISR
  2421. jmp TCB1_INT_ISR
  2422. jmp TWI0_TWIS_ISR
  2423. jmp TWI0_TWIM_ISR
  2424. jmp SPI0_INT_ISR
  2425. jmp USART0_RXC_ISR
  2426. jmp USART0_DRE_ISR
  2427. jmp USART0_TXC_ISR
  2428. jmp PORTD_PORT_ISR
  2429. jmp TCF0_INT_ISR
  2430. jmp AC0_AC_ISR
  2431. jmp ADC0_ERROR_ISR
  2432. jmp ADC0_RESRDY_ISR
  2433. jmp ADC0_SAMPRDY_ISR
  2434. jmp AC1_AC_ISR
  2435. jmp PORTC_PORT_ISR
  2436. jmp PORTF_PORT_ISR
  2437. jmp NVMCTRL_EEREADY_ISR
  2438. // jmp NVMCTRL_FLREADY_ISR
  2439. // jmp NVMCTRL_NVMREADY_ISR
  2440. .weak CRCSCAN_NMI_ISR
  2441. .weak BOD_VLM_ISR
  2442. .weak RTC_CNT_ISR
  2443. .weak RTC_PIT_ISR
  2444. .weak CCL_CCL_ISR
  2445. .weak PORTA_PORT_ISR
  2446. .weak WEX0_FAULTDET_ISR
  2447. // .weak WEX0_FDFEVA_ISR
  2448. // .weak WEX0_FDFEVB_ISR
  2449. // .weak WEX0_FDFEVC_ISR
  2450. .weak TCE0_OVF_ISR
  2451. .weak TCE0_CMP0_ISR
  2452. .weak TCE0_CMP1_ISR
  2453. .weak TCE0_CMP2_ISR
  2454. .weak TCE0_CMP3_ISR
  2455. .weak TCB0_INT_ISR
  2456. .weak TCB1_INT_ISR
  2457. .weak TWI0_TWIS_ISR
  2458. .weak TWI0_TWIM_ISR
  2459. .weak SPI0_INT_ISR
  2460. .weak USART0_RXC_ISR
  2461. .weak USART0_DRE_ISR
  2462. .weak USART0_TXC_ISR
  2463. .weak PORTD_PORT_ISR
  2464. .weak TCF0_INT_ISR
  2465. .weak AC0_AC_ISR
  2466. .weak ADC0_ERROR_ISR
  2467. .weak ADC0_RESRDY_ISR
  2468. .weak ADC0_SAMPRDY_ISR
  2469. .weak AC1_AC_ISR
  2470. .weak PORTC_PORT_ISR
  2471. .weak PORTF_PORT_ISR
  2472. .weak NVMCTRL_EEREADY_ISR
  2473. // .weak NVMCTRL_FLREADY_ISR
  2474. // .weak NVMCTRL_NVMREADY_ISR
  2475. .set CRCSCAN_NMI_ISR, Default_IRQ_handler
  2476. .set BOD_VLM_ISR, Default_IRQ_handler
  2477. .set RTC_CNT_ISR, Default_IRQ_handler
  2478. .set RTC_PIT_ISR, Default_IRQ_handler
  2479. .set CCL_CCL_ISR, Default_IRQ_handler
  2480. .set PORTA_PORT_ISR, Default_IRQ_handler
  2481. .set WEX0_FAULTDET_ISR, Default_IRQ_handler
  2482. // .set WEX0_FDFEVA_ISR, Default_IRQ_handler
  2483. // .set WEX0_FDFEVB_ISR, Default_IRQ_handler
  2484. // .set WEX0_FDFEVC_ISR, Default_IRQ_handler
  2485. .set TCE0_OVF_ISR, Default_IRQ_handler
  2486. .set TCE0_CMP0_ISR, Default_IRQ_handler
  2487. .set TCE0_CMP1_ISR, Default_IRQ_handler
  2488. .set TCE0_CMP2_ISR, Default_IRQ_handler
  2489. .set TCE0_CMP3_ISR, Default_IRQ_handler
  2490. .set TCB0_INT_ISR, Default_IRQ_handler
  2491. .set TCB1_INT_ISR, Default_IRQ_handler
  2492. .set TWI0_TWIS_ISR, Default_IRQ_handler
  2493. .set TWI0_TWIM_ISR, Default_IRQ_handler
  2494. .set SPI0_INT_ISR, Default_IRQ_handler
  2495. .set USART0_RXC_ISR, Default_IRQ_handler
  2496. .set USART0_DRE_ISR, Default_IRQ_handler
  2497. .set USART0_TXC_ISR, Default_IRQ_handler
  2498. .set PORTD_PORT_ISR, Default_IRQ_handler
  2499. .set TCF0_INT_ISR, Default_IRQ_handler
  2500. .set AC0_AC_ISR, Default_IRQ_handler
  2501. .set ADC0_ERROR_ISR, Default_IRQ_handler
  2502. .set ADC0_RESRDY_ISR, Default_IRQ_handler
  2503. .set ADC0_SAMPRDY_ISR, Default_IRQ_handler
  2504. .set AC1_AC_ISR, Default_IRQ_handler
  2505. .set PORTC_PORT_ISR, Default_IRQ_handler
  2506. .set PORTF_PORT_ISR, Default_IRQ_handler
  2507. .set NVMCTRL_EEREADY_ISR, Default_IRQ_handler
  2508. // .set NVMCTRL_FLREADY_ISR, Default_IRQ_handler
  2509. // .set NVMCTRL_NVMREADY_ISR, Default_IRQ_handler
  2510. end;
  2511. end.