avr32eb28.pp 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570
  1. unit AVR32EB28;
  2. interface
  3. type
  4. TAC = object //Analog Comparator
  5. CTRLA: byte; //Control A
  6. CTRLB: byte; //Control B
  7. MUXCTRL: byte; //Mux Control A
  8. Reserved3: byte;
  9. Reserved4: byte;
  10. DACREF: byte; //DAC Voltage Reference
  11. INTCTRL: byte; //Interrupt Control
  12. STATUS: byte; //Status
  13. const
  14. // Enable
  15. ENABLEbm = $01;
  16. // AC_HYSMODE
  17. HYSMODEmask = $06;
  18. HYSMODE_NONE = $00;
  19. HYSMODE_SMALL = $02;
  20. HYSMODE_MEDIUM = $04;
  21. HYSMODE_LARGE = $06;
  22. // AC_POWER
  23. POWERmask = $18;
  24. POWER_PROFILE0 = $00;
  25. POWER_PROFILE1 = $08;
  26. // Output Pad Enable
  27. OUTENbm = $40;
  28. // Run in Standby Mode
  29. RUNSTDBYbm = $80;
  30. // AC_WINSEL
  31. WINSELmask = $03;
  32. WINSEL_DISABLED = $00;
  33. WINSEL_UPSEL1 = $01;
  34. // AC_MUXNEG
  35. MUXNEGmask = $07;
  36. MUXNEG_AINN0 = $00;
  37. MUXNEG_AINN1 = $01;
  38. MUXNEG_AINN2 = $02;
  39. MUXNEG_AINN3 = $03;
  40. MUXNEG_DACREF = $04;
  41. // AC_MUXPOS
  42. MUXPOSmask = $38;
  43. MUXPOS_AINP0 = $00;
  44. MUXPOS_AINP1 = $08;
  45. MUXPOS_AINP2 = $10;
  46. MUXPOS_AINP3 = $18;
  47. MUXPOS_AINP4 = $20;
  48. MUXPOS_AINP5 = $28;
  49. MUXPOS_AINP6 = $30;
  50. // AC_INITVAL
  51. INITVALmask = $40;
  52. INITVAL_LOW = $00;
  53. INITVAL_HIGH = $40;
  54. // Invert AC Output
  55. INVERTbm = $80;
  56. // Analog Comparator Interrupt Flag
  57. CMPIFbm = $01;
  58. // Analog Comparator State
  59. CMPSTATEbm = $10;
  60. // AC_WINSTATE
  61. WINSTATEmask = $C0;
  62. WINSTATE_ABOVE = $00;
  63. WINSTATE_INSIDE = $40;
  64. WINSTATE_BELOW = $80;
  65. end;
  66. TADC = object //Analog to Digital Converter
  67. CTRLA: byte; //Control A
  68. CTRLB: byte; //Control B
  69. CTRLC: byte; //Control C
  70. CTRLD: byte; //Control D
  71. INTCTRL: byte; //Interrupt Control
  72. INTFLAGS: byte; //Interrupt Flags
  73. STATUS: byte; //Status register
  74. DBGCTRL: byte; //Debug Control
  75. CTRLE: byte; //Control E
  76. CTRLF: byte; //Control F
  77. COMMAND: byte; //Command register
  78. PGACTRL: byte; //PGA Control
  79. MUXPOS: byte; //Positive Input Multiplexer
  80. MUXNEG: byte; //Negative Input Multiplexer
  81. Reserved14: byte;
  82. Reserved15: byte;
  83. RESULT: dword; //Result
  84. SAMPLE: word; //Sample
  85. Reserved22: byte;
  86. Reserved23: byte;
  87. TEMP0: byte; //Temporary Data 0
  88. TEMP1: byte; //Temporary Data 1
  89. TEMP2: byte; //Temporary Data 2
  90. Reserved27: byte;
  91. WINLT: word; //Window Low Threshold
  92. WINHT: word; //Window High Threshold
  93. const
  94. // ADC Enable
  95. ENABLEbm = $01;
  96. // Low Latency
  97. LOWLATbm = $20;
  98. // Run in Standby
  99. RUNSTDBYbm = $80;
  100. // ADC_PRESC
  101. PRESCmask = $0F;
  102. PRESC_DIV2 = $00;
  103. PRESC_DIV4 = $01;
  104. PRESC_DIV6 = $02;
  105. PRESC_DIV8 = $03;
  106. PRESC_DIV10 = $04;
  107. PRESC_DIV12 = $05;
  108. PRESC_DIV14 = $06;
  109. PRESC_DIV16 = $07;
  110. PRESC_DIV20 = $08;
  111. PRESC_DIV24 = $09;
  112. PRESC_DIV28 = $0A;
  113. PRESC_DIV32 = $0B;
  114. PRESC_DIV40 = $0C;
  115. PRESC_DIV48 = $0D;
  116. PRESC_DIV56 = $0E;
  117. PRESC_DIV64 = $0F;
  118. // ADC_REFSEL
  119. REFSELmask = $07;
  120. REFSEL_VDD = $00;
  121. REFSEL_VREFA = $02;
  122. REFSEL_1V024 = $04;
  123. REFSEL_2V048 = $05;
  124. REFSEL_4V096 = $06;
  125. REFSEL_2V500 = $07;
  126. // ADC_WINCM
  127. WINCMmask = $07;
  128. WINCM_NONE = $00;
  129. WINCM_BELOW = $01;
  130. WINCM_ABOVE = $02;
  131. WINCM_INSIDE = $03;
  132. WINCM_OUTSIDE = $04;
  133. // ADC_WINSRC
  134. WINSRCmask = $08;
  135. WINSRC_RESULT = $00;
  136. WINSRC_SAMPLE = $08;
  137. // Result Ready Interrupt Enable
  138. RESRDYbm = $01;
  139. // Sample Ready Interrupt Enable
  140. SAMPRDYbm = $02;
  141. // Window Comparator Interrupt Enable
  142. WCMPbm = $04;
  143. // Result Overwrite Interrupt Enable
  144. RESOVRbm = $08;
  145. // Sample Overwrite Interrupt Enable
  146. SAMPOVRbm = $10;
  147. // Trigger Overrun Interrupt Enable
  148. TRIGOVRbm = $20;
  149. // ADC Busy
  150. ADCBUSYbm = $01;
  151. // Run in Debug Mode
  152. DBGRUNbm = $01;
  153. // ADC_SAMPNUM
  154. SAMPNUMmask = $0F;
  155. SAMPNUM_NONE = $00;
  156. SAMPNUM_ACC2 = $01;
  157. SAMPNUM_ACC4 = $02;
  158. SAMPNUM_ACC8 = $03;
  159. SAMPNUM_ACC16 = $04;
  160. SAMPNUM_ACC32 = $05;
  161. SAMPNUM_ACC64 = $06;
  162. SAMPNUM_ACC128 = $07;
  163. SAMPNUM_ACC256 = $08;
  164. SAMPNUM_ACC512 = $09;
  165. SAMPNUM_ACC1024 = $0A;
  166. // Left Adjust
  167. LEFTADJbm = $10;
  168. // Free-Running mode
  169. FREERUNbm = $20;
  170. // ADC_CHOPPING
  171. CHOPPINGmask = $40;
  172. CHOPPING_DISABLE = $00;
  173. CHOPPING_ENABLE = $40;
  174. // ADC_START
  175. STARTmask = $07;
  176. START_STOP = $00;
  177. START_IMMEDIATE = $01;
  178. START_MUXPOS_WRITE = $02;
  179. START_MUXNEG_WRITE = $03;
  180. START_EVENT_TRIGGER = $04;
  181. // ADC_MODE
  182. MODEmask = $70;
  183. MODE_SINGLE_8BIT = $00;
  184. MODE_SINGLE_12BIT = $10;
  185. MODE_SERIES = $20;
  186. MODE_SERIES_SCALING = $30;
  187. MODE_BURST = $40;
  188. MODE_BURST_SCALING = $50;
  189. // Differential mode
  190. DIFFbm = $80;
  191. // PGA Enable
  192. PGAENbm = $01;
  193. // ADC_PGABIASSEL
  194. PGABIASSELmask = $18;
  195. PGABIASSEL_100PCT = $00;
  196. PGABIASSEL_75PCT = $08;
  197. PGABIASSEL_50PCT = $10;
  198. PGABIASSEL_25PCT = $18;
  199. // ADC_GAIN
  200. GAINmask = $E0;
  201. GAIN_1X = $00;
  202. GAIN_2X = $20;
  203. GAIN_4X = $40;
  204. GAIN_8X = $60;
  205. GAIN_16X = $80;
  206. // ADC_MUXPOS
  207. MUXPOSmask = $3F;
  208. MUXPOS_AIN0 = $00;
  209. MUXPOS_AIN1 = $01;
  210. MUXPOS_AIN2 = $02;
  211. MUXPOS_AIN3 = $03;
  212. MUXPOS_AIN4 = $04;
  213. MUXPOS_AIN5 = $05;
  214. MUXPOS_AIN6 = $06;
  215. MUXPOS_AIN7 = $07;
  216. MUXPOS_AIN16 = $10;
  217. MUXPOS_AIN17 = $11;
  218. MUXPOS_AIN22 = $16;
  219. MUXPOS_AIN23 = $17;
  220. MUXPOS_AIN24 = $18;
  221. MUXPOS_AIN25 = $19;
  222. MUXPOS_AIN26 = $1A;
  223. MUXPOS_AIN27 = $1B;
  224. MUXPOS_AIN28 = $1C;
  225. MUXPOS_AIN29 = $1D;
  226. MUXPOS_AIN30 = $1E;
  227. MUXPOS_AIN31 = $1F;
  228. MUXPOS_GND = $30;
  229. MUXPOS_VDD10 = $31;
  230. MUXPOS_TEMPSENSE = $32;
  231. // ADC_VIA
  232. VIAmask = $C0;
  233. VIA_DIRECT = $00;
  234. VIA_PGA = $40;
  235. // ADC_MUXNEG
  236. MUXNEGmask = $3F;
  237. MUXNEG_AIN0 = $00;
  238. MUXNEG_AIN1 = $01;
  239. MUXNEG_AIN2 = $02;
  240. MUXNEG_AIN3 = $03;
  241. MUXNEG_AIN4 = $04;
  242. MUXNEG_AIN5 = $05;
  243. MUXNEG_AIN6 = $06;
  244. MUXNEG_AIN7 = $07;
  245. MUXNEG_AIN16 = $10;
  246. MUXNEG_AIN17 = $11;
  247. MUXNEG_AIN22 = $16;
  248. MUXNEG_AIN23 = $17;
  249. MUXNEG_AIN24 = $18;
  250. MUXNEG_AIN25 = $19;
  251. MUXNEG_AIN26 = $1A;
  252. MUXNEG_AIN27 = $1B;
  253. MUXNEG_AIN28 = $1C;
  254. MUXNEG_AIN29 = $1D;
  255. MUXNEG_AIN30 = $1E;
  256. MUXNEG_AIN31 = $1F;
  257. MUXNEG_GND = $30;
  258. MUXNEG_DAC0 = $38;
  259. MUXNEG_DACREF0 = $39;
  260. MUXNEG_DACREF1 = $3A;
  261. end;
  262. TBOD = object //Bod interface
  263. CTRLA: byte; //Control A
  264. CTRLB: byte; //Control B
  265. Reserved2: byte;
  266. Reserved3: byte;
  267. Reserved4: byte;
  268. Reserved5: byte;
  269. Reserved6: byte;
  270. Reserved7: byte;
  271. VLMCTRLA: byte; //Voltage level monitor Control
  272. INTCTRL: byte; //Voltage level monitor interrupt Control
  273. INTFLAGS: byte; //Voltage level monitor interrupt Flags
  274. STATUS: byte; //Voltage level monitor status
  275. const
  276. // BOD_SLEEP
  277. SLEEPmask = $03;
  278. SLEEP_DISABLE = $00;
  279. SLEEP_ENABLE = $01;
  280. SLEEP_SAMPLE = $02;
  281. // BOD_ACTIVE
  282. ACTIVEmask = $0C;
  283. ACTIVE_DISABLE = $00;
  284. ACTIVE_ENABLED = $04;
  285. ACTIVE_SAMPLED = $08;
  286. ACTIVE_ENABLEWAIT = $0C;
  287. // BOD_SAMPFREQ
  288. SAMPFREQmask = $10;
  289. SAMPFREQ_128HZ = $00;
  290. SAMPFREQ_32HZ = $10;
  291. // BOD_LVL
  292. LVLmask = $07;
  293. LVL_BODLEVEL0 = $00;
  294. LVL_BODLEVEL1 = $01;
  295. LVL_BODLEVEL2 = $02;
  296. LVL_BODLEVEL3 = $03;
  297. // BOD_VLMLVL
  298. VLMLVLmask = $03;
  299. VLMLVL_OFF = $00;
  300. VLMLVL_5ABOVE = $01;
  301. VLMLVL_15ABOVE = $02;
  302. VLMLVL_25ABOVE = $03;
  303. // voltage level monitor interrrupt enable
  304. VLMIEbm = $01;
  305. // BOD_VLMCFG
  306. VLMCFGmask = $06;
  307. VLMCFG_FALLING = $00;
  308. VLMCFG_RISING = $02;
  309. VLMCFG_BOTH = $04;
  310. // Voltage level monitor interrupt flag
  311. VLMIFbm = $01;
  312. // BOD_VLMS
  313. VLMSmask = $01;
  314. VLMS_ABOVE = $00;
  315. VLMS_BELOW = $01;
  316. end;
  317. TBOOTROW = object //Boot Row
  318. BOOTROW: byte; //Boot Row
  319. end;
  320. TCCL = object //Configurable Custom Logic
  321. CTRLA: byte; //Control Register A
  322. SEQCTRL0: byte; //Sequential Control 0
  323. SEQCTRL1: byte; //Sequential Control 1
  324. Reserved3: byte;
  325. Reserved4: byte;
  326. INTCTRL0: byte; //Interrupt Control 0
  327. Reserved6: byte;
  328. INTFLAGS: byte; //Interrupt Flags
  329. LUT0CTRLA: byte; //LUT 0 Control A
  330. LUT0CTRLB: byte; //LUT 0 Control B
  331. LUT0CTRLC: byte; //LUT 0 Control C
  332. TRUTH0: byte; //Truth 0
  333. LUT1CTRLA: byte; //LUT 1 Control A
  334. LUT1CTRLB: byte; //LUT 1 Control B
  335. LUT1CTRLC: byte; //LUT 1 Control C
  336. TRUTH1: byte; //Truth 1
  337. LUT2CTRLA: byte; //LUT 2 Control A
  338. LUT2CTRLB: byte; //LUT 2 Control B
  339. LUT2CTRLC: byte; //LUT 2 Control C
  340. TRUTH2: byte; //Truth 2
  341. LUT3CTRLA: byte; //LUT 3 Control A
  342. LUT3CTRLB: byte; //LUT 3 Control B
  343. LUT3CTRLC: byte; //LUT 3 Control C
  344. TRUTH3: byte; //Truth 3
  345. const
  346. // Enable
  347. ENABLEbm = $01;
  348. // Run in Standby
  349. RUNSTDBYbm = $40;
  350. // CCL_SEQSEL
  351. SEQSELmask = $0F;
  352. SEQSEL_DISABLE = $00;
  353. SEQSEL_DFF = $01;
  354. SEQSEL_JK = $02;
  355. SEQSEL_LATCH = $03;
  356. SEQSEL_RS = $04;
  357. // CCL_INTMODE0
  358. INTMODE0mask = $03;
  359. INTMODE0_INTDISABLE = $00;
  360. INTMODE0_RISING = $01;
  361. INTMODE0_FALLING = $02;
  362. INTMODE0_BOTH = $03;
  363. // CCL_INTMODE1
  364. INTMODE1mask = $0C;
  365. INTMODE1_INTDISABLE = $00;
  366. INTMODE1_RISING = $04;
  367. INTMODE1_FALLING = $08;
  368. INTMODE1_BOTH = $0C;
  369. // CCL_INTMODE2
  370. INTMODE2mask = $30;
  371. INTMODE2_INTDISABLE = $00;
  372. INTMODE2_RISING = $10;
  373. INTMODE2_FALLING = $20;
  374. INTMODE2_BOTH = $30;
  375. // CCL_INTMODE3
  376. INTMODE3mask = $C0;
  377. INTMODE3_INTDISABLE = $00;
  378. INTMODE3_RISING = $40;
  379. INTMODE3_FALLING = $80;
  380. INTMODE3_BOTH = $C0;
  381. // Interrupt Flag
  382. INT0bm = $01;
  383. INT1bm = $02;
  384. INT2bm = $04;
  385. INT3bm = $08;
  386. // CCL_CLKSRC
  387. CLKSRCmask = $0E;
  388. CLKSRC_CLKPER = $00;
  389. CLKSRC_IN2 = $02;
  390. CLKSRC_OSCHF = $08;
  391. CLKSRC_OSC32K = $0A;
  392. CLKSRC_OSC1K = $0C;
  393. CLKSRC_PLL = $0E;
  394. // CCL_FILTSEL
  395. FILTSELmask = $30;
  396. FILTSEL_DISABLE = $00;
  397. FILTSEL_SYNCH = $10;
  398. FILTSEL_FILTER = $20;
  399. // Output Enable
  400. OUTENbm = $40;
  401. // CCL_EDGEDET
  402. EDGEDETmask = $80;
  403. EDGEDET_DIS = $00;
  404. EDGEDET_EN = $80;
  405. // CCL_INSEL0
  406. INSEL0mask = $0F;
  407. INSEL0_MASK = $00;
  408. INSEL0_FEEDBACK = $01;
  409. INSEL0_LINK = $02;
  410. INSEL0_EVENTA = $03;
  411. INSEL0_EVENTB = $04;
  412. INSEL0_IN0 = $05;
  413. INSEL0_AC0 = $06;
  414. INSEL0_USART0 = $07;
  415. INSEL0_SPI0 = $08;
  416. INSEL0_TCE0 = $09;
  417. INSEL0_TCB0 = $0A;
  418. INSEL0_TCF0 = $0B;
  419. INSEL0_WEX0 = $0C;
  420. // CCL_INSEL1
  421. INSEL1mask = $F0;
  422. INSEL1_MASK = $00;
  423. INSEL1_FEEDBACK = $10;
  424. INSEL1_LINK = $20;
  425. INSEL1_EVENTA = $30;
  426. INSEL1_EVENTB = $40;
  427. INSEL1_IN1 = $50;
  428. INSEL1_AC1 = $60;
  429. INSEL1_USART0 = $70;
  430. INSEL1_SPI0 = $80;
  431. INSEL1_TCE0 = $90;
  432. INSEL1_TCB1 = $A0;
  433. INSEL1_TCF0 = $B0;
  434. INSEL1_WEX0 = $C0;
  435. // CCL_INSEL2
  436. INSEL2mask = $0F;
  437. INSEL2_MASK = $00;
  438. INSEL2_FEEDBACK = $01;
  439. INSEL2_LINK = $02;
  440. INSEL2_EVENTA = $03;
  441. INSEL2_EVENTB = $04;
  442. INSEL2_IN2 = $05;
  443. INSEL2_AC1 = $06;
  444. INSEL2_USART0 = $07;
  445. INSEL2_SPI0 = $08;
  446. INSEL2_TCE0 = $09;
  447. INSEL2_TCB1 = $0A;
  448. INSEL2_TCF0 = $0B;
  449. INSEL2_WEX0 = $0C;
  450. end;
  451. TCLKCTRL = object //Clock controller
  452. MCLKCTRLA: byte; //MCLK Control A
  453. MCLKCTRLB: byte; //MCLK Control B
  454. Reserved2: byte;
  455. Reserved3: byte;
  456. Reserved4: byte;
  457. MCLKSTATUS: byte; //MCLK Status
  458. MCLKTIMEBASE: byte; //MCLK Timebase
  459. Reserved7: byte;
  460. OSCHFCTRLA: byte; //OSCHF Control A
  461. OSCHFTUNE: byte; //OSCHF Tune
  462. Reserved10: byte;
  463. Reserved11: byte;
  464. Reserved12: byte;
  465. Reserved13: byte;
  466. Reserved14: byte;
  467. Reserved15: byte;
  468. PLLCTRLA: byte; //PLL Control A
  469. PLLCTRLB: byte; //PLL Control B
  470. Reserved18: byte;
  471. Reserved19: byte;
  472. Reserved20: byte;
  473. Reserved21: byte;
  474. Reserved22: byte;
  475. Reserved23: byte;
  476. OSC32KCTRLA: byte; //OSC32K Control A
  477. Reserved25: byte;
  478. Reserved26: byte;
  479. Reserved27: byte;
  480. XOSC32KCTRLA: byte; //XOSC32K Control A
  481. const
  482. // CLKCTRL_CLKSEL
  483. CLKSELmask = $0F;
  484. CLKSEL_OSCHF = $00;
  485. CLKSEL_OSC32K = $01;
  486. CLKSEL_XOSC32K = $02;
  487. CLKSEL_EXTCLK = $03;
  488. CLKSEL_PLL = $04;
  489. // System clock out
  490. CLKOUTbm = $80;
  491. // Prescaler enable
  492. PENbm = $01;
  493. // CLKCTRL_PDIV
  494. PDIVmask = $1E;
  495. PDIV_DIV2 = $00;
  496. PDIV_DIV4 = $02;
  497. PDIV_DIV8 = $04;
  498. PDIV_DIV16 = $06;
  499. PDIV_DIV32 = $08;
  500. PDIV_DIV64 = $0A;
  501. PDIV_DIV6 = $10;
  502. PDIV_DIV10 = $12;
  503. PDIV_DIV12 = $14;
  504. PDIV_DIV24 = $16;
  505. PDIV_DIV48 = $18;
  506. // CLKCTRL_PBDIV
  507. PBDIVmask = $20;
  508. PBDIV_NONE = $00;
  509. PBDIV_DIV4 = $20;
  510. // System Oscillator changing
  511. SOSCbm = $01;
  512. // High frequency oscillator status
  513. OSCHFSbm = $02;
  514. // 32KHz oscillator status
  515. OSC32KSbm = $04;
  516. // 32.768 kHz Crystal Oscillator status
  517. XOSC32KSbm = $08;
  518. // External Clock status
  519. EXTSbm = $10;
  520. // PLL status
  521. PLLSbm = $20;
  522. // Timebase
  523. TIMEBASE0bm = $01;
  524. TIMEBASE1bm = $02;
  525. TIMEBASE2bm = $04;
  526. TIMEBASE3bm = $08;
  527. TIMEBASE4bm = $10;
  528. // CLKCTRL_AUTOTUNE
  529. AUTOTUNEmask = $03;
  530. AUTOTUNE_OFF = $00;
  531. AUTOTUNE_XOSC32K = $01;
  532. // Run in standby
  533. RUNSTDBYbm = $80;
  534. // CLKCTRL_MULFAC
  535. MULFACmask = $03;
  536. MULFAC_OFF = $00;
  537. MULFAC_8X = $02;
  538. MULFAC_16X = $03;
  539. // CLKCTRL_SOURCEDIV
  540. SOURCEDIVmask = $18;
  541. SOURCEDIV_DIV1 = $00;
  542. SOURCEDIV_DIV2 = $08;
  543. SOURCEDIV_DIV4 = $10;
  544. SOURCEDIV_DIV6 = $18;
  545. // CLKCTRL_SOURCE
  546. SOURCEmask = $60;
  547. SOURCE_OSCHF = $00;
  548. SOURCE_EXTCLK = $20;
  549. // CLKCTRL_CLKDIV
  550. CLKDIVmask = $01;
  551. CLKDIV_NONE = $00;
  552. CLKDIV_DIV2 = $01;
  553. // Enable
  554. ENABLEbm = $01;
  555. // Low power mode
  556. LPMODEbm = $02;
  557. // Select
  558. SELbm = $04;
  559. // CLKCTRL_CSUT
  560. CSUTmask = $30;
  561. CSUT_1K = $00;
  562. CSUT_16K = $10;
  563. CSUT_32K = $20;
  564. CSUT_64K = $30;
  565. end;
  566. TCPU = object //CPU
  567. Reserved0: byte;
  568. Reserved1: byte;
  569. Reserved2: byte;
  570. Reserved3: byte;
  571. CCP: byte; //Configuration Change Protection
  572. Reserved5: byte;
  573. Reserved6: byte;
  574. Reserved7: byte;
  575. Reserved8: byte;
  576. Reserved9: byte;
  577. Reserved10: byte;
  578. Reserved11: byte;
  579. Reserved12: byte;
  580. SP: word; //Stack Pointer
  581. SREG: byte; //Status Register
  582. const
  583. // CPU_CCP
  584. CCPmask = $FF;
  585. CCP_SPM = $9D;
  586. CCP_IOREG = $D8;
  587. // Carry Flag
  588. Cbm = $01;
  589. // Zero Flag
  590. Zbm = $02;
  591. // Negative Flag
  592. Nbm = $04;
  593. // Two's Complement Overflow Flag
  594. Vbm = $08;
  595. // N Exclusive Or V Flag
  596. Sbm = $10;
  597. // Half Carry Flag
  598. Hbm = $20;
  599. // Transfer Bit
  600. Tbm = $40;
  601. // Global Interrupt Enable Flag
  602. Ibm = $80;
  603. end;
  604. TCPUINT = object //Interrupt Controller
  605. CTRLA: byte; //Control A
  606. STATUS: byte; //Status
  607. LVL0PRI: byte; //Interrupt Level 0 Priority
  608. LVL1VEC: byte; //Interrupt Level 1 Priority Vector
  609. const
  610. // Round-robin Scheduling Enable
  611. LVL0RRbm = $01;
  612. // Compact Vector Table
  613. CVTbm = $20;
  614. // Interrupt Vector Select
  615. IVSELbm = $40;
  616. // Level 0 Interrupt Executing
  617. LVL0EXbm = $01;
  618. // Level 1 Interrupt Executing
  619. LVL1EXbm = $02;
  620. // Non-maskable Interrupt Executing
  621. NMIEXbm = $80;
  622. end;
  623. TCRCSCAN = object //CRCSCAN
  624. CTRLA: byte; //Control A
  625. CTRLB: byte; //Control B
  626. STATUS: byte; //Status
  627. const
  628. // Enable CRC scan
  629. ENABLEbm = $01;
  630. // Enable NMI Trigger
  631. NMIENbm = $02;
  632. // Reset CRC scan
  633. RESETbm = $80;
  634. // CRCSCAN_SRC
  635. SRCmask = $03;
  636. SRC_FLASH = $00;
  637. SRC_APPLICATION = $01;
  638. SRC_BOOT = $02;
  639. // CRC Busy
  640. BUSYbm = $01;
  641. // CRC Ok
  642. OKbm = $02;
  643. end;
  644. TEVSYS = object //Event System
  645. SWEVENTA: byte; //Software Event A
  646. Reserved1: byte;
  647. Reserved2: byte;
  648. Reserved3: byte;
  649. Reserved4: byte;
  650. Reserved5: byte;
  651. Reserved6: byte;
  652. Reserved7: byte;
  653. Reserved8: byte;
  654. Reserved9: byte;
  655. Reserved10: byte;
  656. Reserved11: byte;
  657. Reserved12: byte;
  658. Reserved13: byte;
  659. Reserved14: byte;
  660. Reserved15: byte;
  661. CHANNEL0: byte; //Multiplexer Channel 0
  662. CHANNEL1: byte; //Multiplexer Channel 1
  663. CHANNEL2: byte; //Multiplexer Channel 2
  664. CHANNEL3: byte; //Multiplexer Channel 3
  665. CHANNEL4: byte; //Multiplexer Channel 4
  666. CHANNEL5: byte; //Multiplexer Channel 5
  667. Reserved22: byte;
  668. Reserved23: byte;
  669. Reserved24: byte;
  670. Reserved25: byte;
  671. Reserved26: byte;
  672. Reserved27: byte;
  673. Reserved28: byte;
  674. Reserved29: byte;
  675. Reserved30: byte;
  676. Reserved31: byte;
  677. USERCCLLUT0A: byte; //CCL0 Event A
  678. USERCCLLUT0B: byte; //CCL0 Event B
  679. USERCCLLUT1A: byte; //CCL1 Event A
  680. USERCCLLUT1B: byte; //CCL1 Event B
  681. USERCCLLUT2A: byte; //CCL2 Event A
  682. USERCCLLUT2B: byte; //CCL2 Event B
  683. USERCCLLUT3A: byte; //CCL3 Event A
  684. USERCCLLUT3B: byte; //CCL3 Event B
  685. USERADC0START: byte; //ADC0 Start
  686. USEREVSYSEVOUTA: byte; //EVOUTA
  687. USEREVSYSEVOUTC: byte; //EVOUTC
  688. USEREVSYSEVOUTD: byte; //EVOUTD
  689. USEREVSYSEVOUTF: byte; //EVOUTF
  690. USERUSART0IRDA: byte; //USART0 IrDA Event
  691. USERTCE0CNTA: byte; //TCE0 Event A
  692. USERTCE0CNTB: byte; //TCE0 Event B
  693. USERTCB0CAPT: byte; //TCB0 Event A
  694. USERTCB0COUNT: byte; //TCB0 Event B
  695. USERTCB1CAPT: byte; //TCB1 Event A
  696. USERTCB1COUNT: byte; //TCB1 Event B
  697. USERTCF0CNT: byte; //TCF0 Clock Event
  698. USERTCF0ACT: byte; //TCF0 Action Event
  699. USERWEXA: byte; //WEX Event A
  700. USERWEXB: byte; //WEX Event B
  701. USERWEXC: byte; //WEX Event C
  702. const
  703. // EVSYS_SWEVENTA
  704. SWEVENTAmask = $FF;
  705. SWEVENTA_CH0 = $01;
  706. SWEVENTA_CH1 = $02;
  707. SWEVENTA_CH2 = $04;
  708. SWEVENTA_CH3 = $08;
  709. SWEVENTA_CH4 = $10;
  710. SWEVENTA_CH5 = $20;
  711. SWEVENTA_CH6 = $40;
  712. SWEVENTA_CH7 = $80;
  713. // EVSYS_CHANNEL
  714. CHANNELmask = $FF;
  715. CHANNEL_OFF = $00;
  716. CHANNEL_UPDI_SYNCH = $01;
  717. CHANNEL_RTC_OVF = $06;
  718. CHANNEL_RTC_CMP = $07;
  719. CHANNEL_RTC_PITEV0 = $08;
  720. CHANNEL_RTC_PITEV1 = $09;
  721. CHANNEL_CCL_LUT0 = $10;
  722. CHANNEL_CCL_LUT1 = $11;
  723. CHANNEL_CCL_LUT2 = $12;
  724. CHANNEL_CCL_LUT3 = $13;
  725. CHANNEL_AC0_OUT = $20;
  726. CHANNEL_AC1_OUT = $21;
  727. CHANNEL_ADC0_RES = $24;
  728. CHANNEL_ADC0_SAMP = $25;
  729. CHANNEL_ADC0_WCMP = $26;
  730. CHANNEL_PORTA_EV0 = $40;
  731. CHANNEL_PORTA_EV1 = $41;
  732. CHANNEL_PORTC_EV0 = $44;
  733. CHANNEL_PORTC_EV1 = $45;
  734. CHANNEL_PORTD_EV0 = $46;
  735. CHANNEL_PORTD_EV1 = $47;
  736. CHANNEL_PORTF_EV0 = $4A;
  737. CHANNEL_PORTF_EV1 = $4B;
  738. CHANNEL_USART0_XCK = $60;
  739. CHANNEL_SPI0_SCK = $68;
  740. CHANNEL_TCE0_OVF = $80;
  741. CHANNEL_TCE0_CMP0 = $84;
  742. CHANNEL_TCE0_CMP1 = $85;
  743. CHANNEL_TCE0_CMP2 = $86;
  744. CHANNEL_TCE0_CMP3 = $87;
  745. CHANNEL_TCB0_CAPT = $A0;
  746. CHANNEL_TCB0_OVF = $A1;
  747. CHANNEL_TCB1_CAPT = $A2;
  748. CHANNEL_TCB1_OVF = $A3;
  749. CHANNEL_TCF0_OVF = $B8;
  750. CHANNEL_TCF0_CMP0 = $B9;
  751. CHANNEL_TCF0_CMP1 = $BA;
  752. // EVSYS_USER
  753. USERmask = $FF;
  754. USER_OFF = $00;
  755. USER_CHANNEL0 = $01;
  756. USER_CHANNEL1 = $02;
  757. USER_CHANNEL2 = $03;
  758. USER_CHANNEL3 = $04;
  759. USER_CHANNEL4 = $05;
  760. USER_CHANNEL5 = $06;
  761. end;
  762. TFUSE = object //Fuses
  763. WDTCFG: byte; //Watchdog Configuration
  764. BODCFG: byte; //BOD Configuration
  765. OSCCFG: byte; //Oscillator Configuration
  766. Reserved3: byte;
  767. Reserved4: byte;
  768. SYSCFG0: byte; //System Configuration 0
  769. SYSCFG1: byte; //System Configuration 1
  770. CODESIZE: byte; //Code Section Size
  771. BOOTSIZE: byte; //Boot Section Size
  772. Reserved9: byte;
  773. PDICFG: word; //Programming and Debugging Interface Configuration
  774. const
  775. // FUSE_PERIOD
  776. PERIODmask = $0F;
  777. PERIOD_OFF = $00;
  778. PERIOD_8CLK = $01;
  779. PERIOD_16CLK = $02;
  780. PERIOD_32CLK = $03;
  781. PERIOD_64CLK = $04;
  782. PERIOD_128CLK = $05;
  783. PERIOD_256CLK = $06;
  784. PERIOD_512CLK = $07;
  785. PERIOD_1KCLK = $08;
  786. PERIOD_2KCLK = $09;
  787. PERIOD_4KCLK = $0A;
  788. PERIOD_8KCLK = $0B;
  789. // FUSE_WINDOW
  790. WINDOWmask = $F0;
  791. WINDOW_OFF = $00;
  792. WINDOW_8CLK = $10;
  793. WINDOW_16CLK = $20;
  794. WINDOW_32CLK = $30;
  795. WINDOW_64CLK = $40;
  796. WINDOW_128CLK = $50;
  797. WINDOW_256CLK = $60;
  798. WINDOW_512CLK = $70;
  799. WINDOW_1KCLK = $80;
  800. WINDOW_2KCLK = $90;
  801. WINDOW_4KCLK = $A0;
  802. WINDOW_8KCLK = $B0;
  803. // FUSE_SLEEP
  804. SLEEPmask = $03;
  805. SLEEP_DISABLE = $00;
  806. SLEEP_ENABLE = $01;
  807. SLEEP_SAMPLE = $02;
  808. // FUSE_ACTIVE
  809. ACTIVEmask = $0C;
  810. ACTIVE_DISABLE = $00;
  811. ACTIVE_ENABLED = $04;
  812. ACTIVE_SAMPLED = $08;
  813. ACTIVE_ENABLEWAIT = $0C;
  814. // FUSE_SAMPFREQ
  815. SAMPFREQmask = $10;
  816. SAMPFREQ_128HZ = $00;
  817. SAMPFREQ_32HZ = $10;
  818. // FUSE_LVL
  819. LVLmask = $E0;
  820. LVL_BODLEVEL0 = $00;
  821. LVL_BODLEVEL1 = $20;
  822. LVL_BODLEVEL2 = $40;
  823. LVL_BODLEVEL3 = $60;
  824. // FUSE_OSCHFFRQ
  825. OSCHFFRQmask = $08;
  826. OSCHFFRQ_20M = $00;
  827. OSCHFFRQ_16M = $08;
  828. // FUSE_EESAVE
  829. EESAVEmask = $01;
  830. EESAVE_DISABLE = $00;
  831. EESAVE_ENABLE = $01;
  832. // FUSE_RSTPINCFG
  833. RSTPINCFGmask = $08;
  834. RSTPINCFG_NONE = $00;
  835. RSTPINCFG_RESET = $08;
  836. // FUSE_UPDIPINCFG
  837. UPDIPINCFGmask = $10;
  838. UPDIPINCFG_GPIO = $00;
  839. UPDIPINCFG_UPDI = $10;
  840. // FUSE_CRCSEL
  841. CRCSELmask = $20;
  842. CRCSEL_CRC16 = $00;
  843. CRCSEL_CRC32 = $20;
  844. // FUSE_CRCSRC
  845. CRCSRCmask = $C0;
  846. CRCSRC_FLASH = $00;
  847. CRCSRC_BOOT = $40;
  848. CRCSRC_BOOTAPP = $80;
  849. CRCSRC_NOCRC = $C0;
  850. // FUSE_SUT
  851. SUTmask = $07;
  852. SUT_0MS = $00;
  853. SUT_1MS = $01;
  854. SUT_2MS = $02;
  855. SUT_4MS = $03;
  856. SUT_8MS = $04;
  857. SUT_16MS = $05;
  858. SUT_32MS = $06;
  859. SUT_64MS = $07;
  860. // FUSE_LEVEL
  861. LEVELmask = $03;
  862. LEVEL_NVMACCDIS = $02;
  863. LEVEL_BASIC = $03;
  864. // FUSE_KEY
  865. KEYmask = $FFF0;
  866. KEY_NOTACT = $00;
  867. KEY_NVMACT = $B450;
  868. end;
  869. TGPR = object //General Purpose Registers
  870. GPR0: byte; //General Purpose Register 0
  871. GPR1: byte; //General Purpose Register 1
  872. GPR2: byte; //General Purpose Register 2
  873. GPR3: byte; //General Purpose Register 3
  874. end;
  875. TLOCK = object //Lockbits
  876. KEY: dword; //Lock Key Bits
  877. const
  878. // LOCK_KEY
  879. KEYmask = $FFFFFFFF;
  880. KEY_NOLOCK = $5CC5C55C;
  881. KEY_RWLOCK = $A33A3AA3;
  882. end;
  883. TNVMCTRL = object //Non-volatile Memory Controller
  884. CTRLA: byte; //Control A
  885. CTRLB: byte; //Control B
  886. CTRLC: byte; //Control C
  887. Reserved3: byte;
  888. INTCTRL: byte; //Interrupt Control
  889. INTFLAGS: byte; //Interrupt Flags
  890. STATUS: byte; //Status
  891. Reserved7: byte;
  892. DATA: word; //Data
  893. Reserved10: byte;
  894. Reserved11: byte;
  895. ADDR: dword; //Address
  896. const
  897. // NVMCTRL_CMD
  898. CMDmask = $7F;
  899. CMD_NOCMD = $00;
  900. CMD_NOOP = $01;
  901. CMD_FLPW = $04;
  902. CMD_FLPERW = $05;
  903. CMD_FLPER = $08;
  904. CMD_FLMPER2 = $09;
  905. CMD_FLMPER4 = $0A;
  906. CMD_FLMPER8 = $0B;
  907. CMD_FLMPER16 = $0C;
  908. CMD_FLMPER32 = $0D;
  909. CMD_FLPBCLR = $0F;
  910. CMD_EEPW = $14;
  911. CMD_EEPERW = $15;
  912. CMD_EEPER = $17;
  913. CMD_EEPBCLR = $1F;
  914. CMD_CHER = $20;
  915. CMD_EECHER = $30;
  916. // Application Code Write Protect
  917. APPCODEWPbm = $01;
  918. // Boot Read Protect
  919. BOOTRPbm = $02;
  920. // Application Data Write Protect
  921. APPDATAWPbm = $04;
  922. // EEPROM Write Protect
  923. EEWPbm = $08;
  924. // NVMCTRL_FLMAP
  925. FLMAPmask = $30;
  926. FLMAP_SECTION0 = $00;
  927. FLMAP_SECTION1 = $10;
  928. FLMAP_SECTION2 = $20;
  929. FLMAP_SECTION3 = $30;
  930. // Flash Mapping Lock
  931. FLMAPLOCKbm = $80;
  932. // User Row Write Protect
  933. UROWWPbm = $01;
  934. // Boot Row Write Protect
  935. BOOTROWWPbm = $02;
  936. // EEPROM Ready
  937. EEREADYbm = $01;
  938. // Flash Ready
  939. FLREADYbm = $02;
  940. // EEPROM busy
  941. EEBUSYbm = $01;
  942. // Flash busy
  943. FLBUSYbm = $02;
  944. // NVMCTRL_ERROR
  945. ERRORmask = $70;
  946. ERROR_NOERROR = $00;
  947. ERROR_WRITEPROTECT = $20;
  948. ERROR_CMDCOLLISION = $30;
  949. ERROR_WRONGSECTION = $40;
  950. end;
  951. TPORT = object //I/O Ports
  952. DIR: byte; //Data Direction
  953. DIRSET: byte; //Data Direction Set
  954. DIRCLR: byte; //Data Direction Clear
  955. DIRTGL: byte; //Data Direction Toggle
  956. OUT_: byte; //Output Value
  957. OUTSET: byte; //Output Value Set
  958. OUTCLR: byte; //Output Value Clear
  959. OUTTGL: byte; //Output Value Toggle
  960. IN_: byte; //Input Value
  961. INTFLAGS: byte; //Interrupt Flags
  962. PORTCTRL: byte; //Port Control
  963. PINCONFIG: byte; //Pin Control Config
  964. PINCTRLUPD: byte; //Pin Control Update
  965. PINCTRLSET: byte; //Pin Control Set
  966. PINCTRLCLR: byte; //Pin Control Clear
  967. Reserved15: byte;
  968. PIN0CTRL: byte; //Pin 0 Control
  969. PIN1CTRL: byte; //Pin 1 Control
  970. PIN2CTRL: byte; //Pin 2 Control
  971. PIN3CTRL: byte; //Pin 3 Control
  972. PIN4CTRL: byte; //Pin 4 Control
  973. PIN5CTRL: byte; //Pin 5 Control
  974. PIN6CTRL: byte; //Pin 6 Control
  975. PIN7CTRL: byte; //Pin 7 Control
  976. EVGENCTRLA: byte; //Event Generation Control A
  977. const
  978. // Slew Rate Limit Enable
  979. SRLbm = $01;
  980. // PORT_ISC
  981. ISCmask = $07;
  982. ISC_INTDISABLE = $00;
  983. ISC_BOTHEDGES = $01;
  984. ISC_RISING = $02;
  985. ISC_FALLING = $03;
  986. ISC_INPUT_DISABLE = $04;
  987. ISC_LEVEL = $05;
  988. // Pullup enable
  989. PULLUPENbm = $08;
  990. // PORT_INLVL
  991. INLVLmask = $40;
  992. INLVL_ST = $00;
  993. INLVL_TTL = $40;
  994. // Inverted I/O Enable
  995. INVENbm = $80;
  996. // PORT_EVGEN0SEL
  997. EVGEN0SELmask = $07;
  998. EVGEN0SEL_PIN0 = $00;
  999. EVGEN0SEL_PIN1 = $01;
  1000. EVGEN0SEL_PIN2 = $02;
  1001. EVGEN0SEL_PIN3 = $03;
  1002. EVGEN0SEL_PIN4 = $04;
  1003. EVGEN0SEL_PIN5 = $05;
  1004. EVGEN0SEL_PIN6 = $06;
  1005. EVGEN0SEL_PIN7 = $07;
  1006. // PORT_EVGEN1SEL
  1007. EVGEN1SELmask = $70;
  1008. EVGEN1SEL_PIN0 = $00;
  1009. EVGEN1SEL_PIN1 = $10;
  1010. EVGEN1SEL_PIN2 = $20;
  1011. EVGEN1SEL_PIN3 = $30;
  1012. EVGEN1SEL_PIN4 = $40;
  1013. EVGEN1SEL_PIN5 = $50;
  1014. EVGEN1SEL_PIN6 = $60;
  1015. EVGEN1SEL_PIN7 = $70;
  1016. end;
  1017. TPORTMUX = object //Port Multiplexer
  1018. EVSYSROUTEA: byte; //EVSYS route A
  1019. CCLROUTEA: byte; //CCL route A
  1020. USARTROUTEA: byte; //USART route A
  1021. Reserved3: byte;
  1022. Reserved4: byte;
  1023. SPIROUTEA: byte; //SPI route A
  1024. TWIROUTEA: byte; //TWI route A
  1025. TCEROUTEA: byte; //TCE route A
  1026. TCBROUTEA: byte; //TCB route A
  1027. Reserved9: byte;
  1028. Reserved10: byte;
  1029. Reserved11: byte;
  1030. TCFROUTEA: byte; //TCF Route A
  1031. const
  1032. // PORTMUX_EVOUTA
  1033. EVOUTAmask = $01;
  1034. EVOUTA_DEFAULT = $00;
  1035. EVOUTA_ALT1 = $01;
  1036. // PORTMUX_EVOUTC
  1037. EVOUTCmask = $04;
  1038. EVOUTC_DEFAULT = $00;
  1039. // PORTMUX_EVOUTD
  1040. EVOUTDmask = $08;
  1041. EVOUTD_DEFAULT = $00;
  1042. EVOUTD_ALT1 = $08;
  1043. // PORTMUX_EVOUTF
  1044. EVOUTFmask = $20;
  1045. EVOUTF_DEFAULT = $00;
  1046. EVOUTF_ALT1 = $20;
  1047. // PORTMUX_LUT0
  1048. LUT0mask = $01;
  1049. LUT0_DEFAULT = $00;
  1050. LUT0_ALT1 = $01;
  1051. // PORTMUX_LUT1
  1052. LUT1mask = $02;
  1053. LUT1_DEFAULT = $00;
  1054. LUT1_ALT1 = $02;
  1055. // PORTMUX_LUT2
  1056. LUT2mask = $04;
  1057. LUT2_DEFAULT = $00;
  1058. LUT2_ALT1 = $04;
  1059. // PORTMUX_LUT3
  1060. LUT3mask = $08;
  1061. LUT3_DEFAULT = $00;
  1062. // PORTMUX_USART0
  1063. USART0mask = $07;
  1064. USART0_DEFAULT = $00;
  1065. USART0_ALT1 = $01;
  1066. USART0_ALT2 = $02;
  1067. USART0_ALT3 = $03;
  1068. USART0_ALT4 = $04;
  1069. USART0_ALT6 = $06;
  1070. USART0_NONE = $07;
  1071. // PORTMUX_SPI0
  1072. SPI0mask = $07;
  1073. SPI0_DEFAULT = $00;
  1074. SPI0_ALT3 = $03;
  1075. SPI0_ALT4 = $04;
  1076. SPI0_ALT5 = $05;
  1077. SPI0_ALT6 = $06;
  1078. SPI0_NONE = $07;
  1079. // PORTMUX_TWI0
  1080. TWI0mask = $03;
  1081. TWI0_DEFAULT = $00;
  1082. TWI0_ALT1 = $01;
  1083. TWI0_ALT2 = $02;
  1084. TWI0_ALT3 = $03;
  1085. // PORTMUX_TCE0
  1086. TCE0mask = $0F;
  1087. TCE0_PORTA = $00;
  1088. TCE0_PORTC = $02;
  1089. TCE0_PORTD = $03;
  1090. TCE0_PORTF = $05;
  1091. TCE0_PORTC2 = $08;
  1092. TCE0_PORTA2 = $09;
  1093. // PORTMUX_TCB0
  1094. TCB0mask = $01;
  1095. TCB0_DEFAULT = $00;
  1096. // PORTMUX_TCB1
  1097. TCB1mask = $02;
  1098. TCB1_DEFAULT = $00;
  1099. // PORTMUX_TCF0
  1100. TCF0mask = $03;
  1101. TCF0_DEFAULT = $00;
  1102. TCF0_ALT1 = $01;
  1103. end;
  1104. TRSTCTRL = object //Reset controller
  1105. RSTFR: byte; //Reset Flags
  1106. SWRR: byte; //Software Reset
  1107. const
  1108. // Power on Reset flag
  1109. PORFbm = $01;
  1110. // Brown out detector Reset flag
  1111. BORFbm = $02;
  1112. // External Reset flag
  1113. EXTRFbm = $04;
  1114. // Watch dog Reset flag
  1115. WDRFbm = $08;
  1116. // Software Reset flag
  1117. SWRFbm = $10;
  1118. // UPDI Reset flag
  1119. UPDIRFbm = $20;
  1120. // Software Reset Enable
  1121. SWREbm = $01;
  1122. end;
  1123. TRTC = object //Real-Time Counter
  1124. CTRLA: byte; //Control A
  1125. STATUS: byte; //Status
  1126. INTCTRL: byte; //Interrupt Control
  1127. INTFLAGS: byte; //Interrupt Flags
  1128. TEMP: byte; //Temporary
  1129. DBGCTRL: byte; //Debug control
  1130. CALIB: byte; //Calibration
  1131. CLKSEL: byte; //Clock Select
  1132. CNT: word; //Counter
  1133. PER: word; //Period
  1134. CMP: word; //Compare
  1135. Reserved14: byte;
  1136. Reserved15: byte;
  1137. PITCTRLA: byte; //PIT Control A
  1138. PITSTATUS: byte; //PIT Status
  1139. PITINTCTRL: byte; //PIT Interrupt Control
  1140. PITINTFLAGS: byte; //PIT Interrupt Flags
  1141. Reserved20: byte;
  1142. PITDBGCTRL: byte; //PIT Debug control
  1143. PITEVGENCTRLA: byte; //PIT Event Generation Control A
  1144. const
  1145. // Enable
  1146. RTCENbm = $01;
  1147. // Correction enable
  1148. CORRENbm = $04;
  1149. // RTC_PRESCALER
  1150. PRESCALERmask = $78;
  1151. PRESCALER_DIV1 = $00;
  1152. PRESCALER_DIV2 = $08;
  1153. PRESCALER_DIV4 = $10;
  1154. PRESCALER_DIV8 = $18;
  1155. PRESCALER_DIV16 = $20;
  1156. PRESCALER_DIV32 = $28;
  1157. PRESCALER_DIV64 = $30;
  1158. PRESCALER_DIV128 = $38;
  1159. PRESCALER_DIV256 = $40;
  1160. PRESCALER_DIV512 = $48;
  1161. PRESCALER_DIV1024 = $50;
  1162. PRESCALER_DIV2048 = $58;
  1163. PRESCALER_DIV4096 = $60;
  1164. PRESCALER_DIV8192 = $68;
  1165. PRESCALER_DIV16384 = $70;
  1166. PRESCALER_DIV32768 = $78;
  1167. // Run In Standby
  1168. RUNSTDBYbm = $80;
  1169. // CTRLA Synchronization Busy Flag
  1170. CTRLABUSYbm = $01;
  1171. // Count Synchronization Busy Flag
  1172. CNTBUSYbm = $02;
  1173. // Period Synchronization Busy Flag
  1174. PERBUSYbm = $04;
  1175. // Comparator Synchronization Busy Flag
  1176. CMPBUSYbm = $08;
  1177. // Overflow Interrupt enable
  1178. OVFbm = $01;
  1179. // Compare Match Interrupt enable
  1180. CMPbm = $02;
  1181. // Run in debug
  1182. DBGRUNbm = $01;
  1183. // Error Correction Value
  1184. ERROR0bm = $01;
  1185. ERROR1bm = $02;
  1186. ERROR2bm = $04;
  1187. ERROR3bm = $08;
  1188. ERROR4bm = $10;
  1189. ERROR5bm = $20;
  1190. ERROR6bm = $40;
  1191. // Error Correction Sign Bit
  1192. SIGNbm = $80;
  1193. // RTC_CLKSEL
  1194. CLKSELmask = $03;
  1195. CLKSEL_OSC32K = $00;
  1196. CLKSEL_OSC1K = $01;
  1197. CLKSEL_XOSC32K = $02;
  1198. CLKSEL_EXTCLK = $03;
  1199. // Enable
  1200. PITENbm = $01;
  1201. // RTC_PERIOD
  1202. PERIODmask = $78;
  1203. PERIOD_OFF = $00;
  1204. PERIOD_CYC4 = $08;
  1205. PERIOD_CYC8 = $10;
  1206. PERIOD_CYC16 = $18;
  1207. PERIOD_CYC32 = $20;
  1208. PERIOD_CYC64 = $28;
  1209. PERIOD_CYC128 = $30;
  1210. PERIOD_CYC256 = $38;
  1211. PERIOD_CYC512 = $40;
  1212. PERIOD_CYC1024 = $48;
  1213. PERIOD_CYC2048 = $50;
  1214. PERIOD_CYC4096 = $58;
  1215. PERIOD_CYC8192 = $60;
  1216. PERIOD_CYC16384 = $68;
  1217. PERIOD_CYC32768 = $70;
  1218. // CTRLA Synchronization Busy Flag
  1219. CTRLBUSYbm = $01;
  1220. // Periodic Interrupt
  1221. PIbm = $01;
  1222. // RTC_EVGEN0SEL
  1223. EVGEN0SELmask = $0F;
  1224. EVGEN0SEL_OFF = $00;
  1225. EVGEN0SEL_DIV4 = $01;
  1226. EVGEN0SEL_DIV8 = $02;
  1227. EVGEN0SEL_DIV16 = $03;
  1228. EVGEN0SEL_DIV32 = $04;
  1229. EVGEN0SEL_DIV64 = $05;
  1230. EVGEN0SEL_DIV128 = $06;
  1231. EVGEN0SEL_DIV256 = $07;
  1232. EVGEN0SEL_DIV512 = $08;
  1233. EVGEN0SEL_DIV1024 = $09;
  1234. EVGEN0SEL_DIV2048 = $0A;
  1235. EVGEN0SEL_DIV4096 = $0B;
  1236. EVGEN0SEL_DIV8192 = $0C;
  1237. EVGEN0SEL_DIV16384 = $0D;
  1238. EVGEN0SEL_DIV32768 = $0E;
  1239. // RTC_EVGEN1SEL
  1240. EVGEN1SELmask = $F0;
  1241. EVGEN1SEL_OFF = $00;
  1242. EVGEN1SEL_DIV4 = $10;
  1243. EVGEN1SEL_DIV8 = $20;
  1244. EVGEN1SEL_DIV16 = $30;
  1245. EVGEN1SEL_DIV32 = $40;
  1246. EVGEN1SEL_DIV64 = $50;
  1247. EVGEN1SEL_DIV128 = $60;
  1248. EVGEN1SEL_DIV256 = $70;
  1249. EVGEN1SEL_DIV512 = $80;
  1250. EVGEN1SEL_DIV1024 = $90;
  1251. EVGEN1SEL_DIV2048 = $A0;
  1252. EVGEN1SEL_DIV4096 = $B0;
  1253. EVGEN1SEL_DIV8192 = $C0;
  1254. EVGEN1SEL_DIV16384 = $D0;
  1255. EVGEN1SEL_DIV32768 = $E0;
  1256. end;
  1257. TSIGROW = object //Signature row
  1258. DEVICEID0: byte; //Device ID Byte 0
  1259. DEVICEID1: byte; //Device ID Byte 1
  1260. DEVICEID2: byte; //Device ID Byte 2
  1261. Reserved3: byte;
  1262. TEMPSENSE0: word; //Temperature Calibration 0
  1263. TEMPSENSE1: word; //Temperature Calibration 1
  1264. Reserved8: byte;
  1265. Reserved9: byte;
  1266. Reserved10: byte;
  1267. Reserved11: byte;
  1268. Reserved12: byte;
  1269. Reserved13: byte;
  1270. Reserved14: byte;
  1271. Reserved15: byte;
  1272. SERNUM0: byte; //Serial Number Byte 0
  1273. SERNUM1: byte; //Serial Number Byte 1
  1274. SERNUM2: byte; //Serial Number Byte 2
  1275. SERNUM3: byte; //Serial Number Byte 3
  1276. SERNUM4: byte; //Serial Number Byte 4
  1277. SERNUM5: byte; //Serial Number Byte 5
  1278. SERNUM6: byte; //Serial Number Byte 6
  1279. SERNUM7: byte; //Serial Number Byte 7
  1280. SERNUM8: byte; //Serial Number Byte 8
  1281. SERNUM9: byte; //Serial Number Byte 9
  1282. SERNUM10: byte; //Serial Number Byte 10
  1283. SERNUM11: byte; //Serial Number Byte 11
  1284. SERNUM12: byte; //Serial Number Byte 12
  1285. SERNUM13: byte; //Serial Number Byte 13
  1286. SERNUM14: byte; //Serial Number Byte 14
  1287. SERNUM15: byte; //Serial Number Byte 15
  1288. end;
  1289. TSLPCTRL = object //Sleep Controller
  1290. CTRLA: byte; //Control A
  1291. const
  1292. // Sleep enable
  1293. SENbm = $01;
  1294. // SLPCTRL_SMODE
  1295. SMODEmask = $06;
  1296. SMODE_IDLE = $00;
  1297. SMODE_STDBY = $02;
  1298. SMODE_PDOWN = $04;
  1299. end;
  1300. TSPI = object //Serial Peripheral Interface
  1301. CTRLA: byte; //Control A
  1302. CTRLB: byte; //Control B
  1303. INTCTRL: byte; //Interrupt Control
  1304. INTFLAGS: byte; //Interrupt Flags
  1305. DATA: byte; //Data
  1306. const
  1307. // Enable Module
  1308. ENABLEbm = $01;
  1309. // SPI_PRESC
  1310. PRESCmask = $06;
  1311. PRESC_DIV4 = $00;
  1312. PRESC_DIV16 = $02;
  1313. PRESC_DIV64 = $04;
  1314. PRESC_DIV128 = $06;
  1315. // Enable Double Speed
  1316. CLK2Xbm = $10;
  1317. // Host Operation Enable
  1318. MASTERbm = $20;
  1319. // Data Order Setting
  1320. DORDbm = $40;
  1321. // SPI_MODE
  1322. MODEmask = $03;
  1323. MODE_0 = $00;
  1324. MODE_1 = $01;
  1325. MODE_2 = $02;
  1326. MODE_3 = $03;
  1327. // SPI Select Disable
  1328. SSDbm = $04;
  1329. // Buffer Mode Wait for Receive
  1330. BUFWRbm = $40;
  1331. // Buffer Mode Enable
  1332. BUFENbm = $80;
  1333. // Interrupt Enable
  1334. IEbm = $01;
  1335. // SPI Select Trigger Interrupt Enable
  1336. SSIEbm = $10;
  1337. // Data Register Empty Interrupt Enable
  1338. DREIEbm = $20;
  1339. // Transfer Complete Interrupt Enable
  1340. TXCIEbm = $40;
  1341. // Receive Complete Interrupt Enable
  1342. RXCIEbm = $80;
  1343. end;
  1344. TSYSCFG = object //System Configuration Registers
  1345. Reserved0: byte;
  1346. REVID: byte; //Revision ID
  1347. const
  1348. // Minor Revision
  1349. MINOR0bm = $01;
  1350. MINOR1bm = $02;
  1351. MINOR2bm = $04;
  1352. MINOR3bm = $08;
  1353. // Major Revision
  1354. MAJOR0bm = $10;
  1355. MAJOR1bm = $20;
  1356. MAJOR2bm = $40;
  1357. MAJOR3bm = $80;
  1358. end;
  1359. TTCB = object //16-bit Timer/Counter Type B
  1360. CTRLA: byte; //Control A
  1361. CTRLB: byte; //Control B
  1362. CTRLC: byte; //Control C
  1363. Reserved3: byte;
  1364. EVCTRL: byte; //Event Control
  1365. INTCTRL: byte; //Interrupt Control
  1366. INTFLAGS: byte; //Interrupt Flags
  1367. STATUS: byte; //Status
  1368. DBGCTRL: byte; //Debug Control
  1369. TEMP: byte; //Temporary Value
  1370. CNT: word; //Count
  1371. CCMP: word; //Compare or Capture
  1372. const
  1373. // Enable
  1374. ENABLEbm = $01;
  1375. // TCB_CLKSEL
  1376. CLKSELmask = $0E;
  1377. CLKSEL_DIV1 = $00;
  1378. CLKSEL_DIV2 = $02;
  1379. CLKSEL_TCE0 = $04;
  1380. CLKSEL_EVENT = $0E;
  1381. // Synchronize Update
  1382. SYNCUPDbm = $10;
  1383. // Cascade two timers
  1384. CASCADEbm = $20;
  1385. // Run Standby
  1386. RUNSTDBYbm = $40;
  1387. // TCB_CNTMODE
  1388. CNTMODEmask = $07;
  1389. CNTMODE_INT = $00;
  1390. CNTMODE_TIMEOUT = $01;
  1391. CNTMODE_CAPT = $02;
  1392. CNTMODE_FRQ = $03;
  1393. CNTMODE_PW = $04;
  1394. CNTMODE_FRQPW = $05;
  1395. CNTMODE_SINGLE = $06;
  1396. CNTMODE_PWM8 = $07;
  1397. // Pin Output Enable
  1398. CCMPENbm = $10;
  1399. // Pin Initial State
  1400. CCMPINITbm = $20;
  1401. // Asynchronous Enable
  1402. ASYNCbm = $40;
  1403. // TCB_EVGEN
  1404. EVGENmask = $80;
  1405. EVGEN_PULSE = $00;
  1406. EVGEN_WAVEFORM = $80;
  1407. // TCB_CNTSIZE
  1408. CNTSIZEmask = $07;
  1409. CNTSIZE_16BITS = $00;
  1410. CNTSIZE_15BITS = $01;
  1411. CNTSIZE_14BITS = $02;
  1412. CNTSIZE_13BITS = $03;
  1413. CNTSIZE_12BITS = $04;
  1414. CNTSIZE_11BITS = $05;
  1415. CNTSIZE_10BITS = $06;
  1416. CNTSIZE_9BITS = $07;
  1417. // Event Input Enable
  1418. CAPTEIbm = $01;
  1419. // Event Edge
  1420. EDGEbm = $10;
  1421. // Input Capture Noise Cancellation Filter
  1422. FILTERbm = $40;
  1423. // Capture or Timeout
  1424. CAPTbm = $01;
  1425. // Overflow
  1426. OVFbm = $02;
  1427. // Run
  1428. RUNbm = $01;
  1429. // Debug Run
  1430. DBGRUNbm = $01;
  1431. end;
  1432. TTCE = object //16-bit Timer/Counter Type E
  1433. CTRLA: byte; //Control A
  1434. CTRLB: byte; //Control B
  1435. CTRLC: byte; //Control C
  1436. CTRLD: byte; //Control D
  1437. CTRLECLR: byte; //Control E Clear
  1438. CTRLESET: byte; //Control E Set
  1439. CTRLFCLR: byte; //Control F Clear
  1440. CTRLFSET: byte; //Control F Set
  1441. EVGENCTRL: byte; //Event Generation Control
  1442. EVCTRL: byte; //Event Control
  1443. INTCTRL: byte; //Interrupt Control
  1444. INTFLAGS: byte; //Interrupt Flags
  1445. Reserved12: byte;
  1446. Reserved13: byte;
  1447. DBGCTRL: byte; //Debug Control
  1448. TEMP: byte; //Temporary data for 16-bit Access
  1449. Reserved16: byte;
  1450. Reserved17: byte;
  1451. Reserved18: byte;
  1452. Reserved19: byte;
  1453. Reserved20: byte;
  1454. Reserved21: byte;
  1455. Reserved22: byte;
  1456. Reserved23: byte;
  1457. Reserved24: byte;
  1458. Reserved25: byte;
  1459. Reserved26: byte;
  1460. Reserved27: byte;
  1461. Reserved28: byte;
  1462. Reserved29: byte;
  1463. Reserved30: byte;
  1464. Reserved31: byte;
  1465. CNT: word; //Count
  1466. AMP: word; //Amplitude
  1467. OFFSET: word; //Offset
  1468. PER: word; //Period
  1469. CMP0: word; //Compare 0
  1470. CMP1: word; //Compare 1
  1471. CMP2: word; //Compare 2
  1472. CMP3: word; //Compare 3
  1473. Reserved48: byte;
  1474. Reserved49: byte;
  1475. Reserved50: byte;
  1476. Reserved51: byte;
  1477. Reserved52: byte;
  1478. Reserved53: byte;
  1479. PERBUF: word; //Period Buffer
  1480. CMP0BUF: word; //Compare 0 Buffer
  1481. CMP1BUF: word; //Compare 1 Buffer
  1482. CMP2BUF: word; //Compare 2 Buffer
  1483. CMP3BUF: word; //Compare 3 Buffer
  1484. const
  1485. // Module Enable
  1486. ENABLEbm = $01;
  1487. // TCE_CLKSEL
  1488. CLKSELmask = $0E;
  1489. CLKSEL_DIV1 = $00;
  1490. CLKSEL_DIV2 = $02;
  1491. CLKSEL_DIV4 = $04;
  1492. CLKSEL_DIV8 = $06;
  1493. CLKSEL_DIV16 = $08;
  1494. CLKSEL_DIV64 = $0A;
  1495. CLKSEL_DIV256 = $0C;
  1496. CLKSEL_DIV1024 = $0E;
  1497. // Run in Standby
  1498. RUNSTDBYbm = $80;
  1499. // TCE_WGMODE
  1500. WGMODEmask = $07;
  1501. WGMODE_NORMAL = $00;
  1502. WGMODE_FRQ = $01;
  1503. WGMODE_SINGLESLOPE = $03;
  1504. WGMODE_DSTOP = $05;
  1505. WGMODE_DSBOTH = $06;
  1506. WGMODE_DSBOTTOM = $07;
  1507. // Auto Lock Update
  1508. ALUPDbm = $08;
  1509. // Compare 0 Enable
  1510. CMP0ENbm = $10;
  1511. // Compare 1 Enable
  1512. CMP1ENbm = $20;
  1513. // Compare 2 Enable
  1514. CMP2ENbm = $40;
  1515. // Compare 3 Enable
  1516. CMP3ENbm = $80;
  1517. // Compare 0 Waveform Output Value
  1518. CMP0OVbm = $01;
  1519. // Compare 1 Waveform Output Value
  1520. CMP1OVbm = $02;
  1521. // Compare 2 Waveform Output Value
  1522. CMP2OVbm = $04;
  1523. // Compare 3 Waveform Output Value
  1524. CMP3OVbm = $08;
  1525. // Compare 0 Polarity
  1526. CMP0POLbm = $10;
  1527. // Compare 1 Polarity
  1528. CMP1POLbm = $20;
  1529. // Compare 2 Polarity
  1530. CMP2POLbm = $40;
  1531. // Compare 3 Polarity
  1532. CMP3POLbm = $80;
  1533. // TCE_SCALE
  1534. SCALEmask = $04;
  1535. SCALE_NORMAL = $00;
  1536. SCALE_FRACTIONAL = $04;
  1537. // Amplitude Control Enable
  1538. AMPENbm = $08;
  1539. // TCE_SCALEMODE
  1540. SCALEMODEmask = $30;
  1541. SCALEMODE_CENTER = $00;
  1542. SCALEMODE_BOTTOM = $10;
  1543. SCALEMODE_TOP = $20;
  1544. SCALEMODE_TOPBOTTOM = $30;
  1545. // TCE_HREN
  1546. HRENmask = $C0;
  1547. HREN_OFF = $00;
  1548. HREN_4X = $40;
  1549. HREN_8X = $80;
  1550. // Direction
  1551. DIRbm = $01;
  1552. // Lock Update
  1553. LUPDbm = $02;
  1554. // TCE_CMD
  1555. CMDmask = $0C;
  1556. CMD_NONE = $00;
  1557. CMD_UPDATE = $04;
  1558. CMD_RESTART = $08;
  1559. CMD_RESET = $0C;
  1560. // Period Buffer Valid
  1561. PERBVbm = $01;
  1562. // Compare 0 Buffer Valid
  1563. CMP0BVbm = $02;
  1564. // Compare 1 Buffer Valid
  1565. CMP1BVbm = $04;
  1566. // Compare 2 Buffer Valid
  1567. CMP2BVbm = $08;
  1568. // Compare 3 Buffer Valid
  1569. CMP3BVbm = $10;
  1570. // CMP0EV
  1571. CMP0EVmask = $10;
  1572. CMP0EVPULSE = $00;
  1573. CMP0EVWAVEFORM = $10;
  1574. // CMP1EV
  1575. CMP1EVmask = $20;
  1576. CMP1EVPULSE = $00;
  1577. CMP1EVWAVEFORM = $20;
  1578. // CMP2EV
  1579. CMP2EVmask = $40;
  1580. CMP2EVPULSE = $00;
  1581. CMP2EVWAVEFORM = $40;
  1582. // CMP3EV
  1583. CMP3EVmask = $80;
  1584. CMP3EVPULSE = $00;
  1585. CMP3EVWAVEFORM = $80;
  1586. // Count on Event Input A
  1587. CNTAEIbm = $01;
  1588. // TCE_EVACTA
  1589. EVACTAmask = $0E;
  1590. EVACTA_CNT_POSEDGE = $00;
  1591. EVACTA_CNT_ANYEDGE = $02;
  1592. EVACTA_CNT_HIGHLVL = $04;
  1593. EVACTA_UPDOWN = $06;
  1594. // Count on Event Input B
  1595. CNTBEIbm = $10;
  1596. // TCE_EVACTB
  1597. EVACTBmask = $E0;
  1598. EVACTB_NONE = $00;
  1599. EVACTB_UPDOWN = $60;
  1600. EVACTB_RESTART_POSEDGE = $80;
  1601. EVACTB_RESTART_ANYEDGE = $A0;
  1602. EVACTB_RESTART_HIGHLVL = $C0;
  1603. // Overflow Interrupt Enable
  1604. OVFbm = $01;
  1605. // Compare 0 Interrupt Enable
  1606. CMP0bm = $10;
  1607. // Compare 1 Interrupt Enable
  1608. CMP1bm = $20;
  1609. // Compare 2 Interrupt Enable
  1610. CMP2bm = $40;
  1611. // Compare 3 Interrupt Enable
  1612. CMP3bm = $80;
  1613. // Debug Run
  1614. DBGRUNbm = $01;
  1615. end;
  1616. TTCF = object //24-bit Timer/Counter for frequency generation
  1617. CTRLA: byte; //Control A
  1618. CTRLB: byte; //Control B
  1619. CTRLC: byte; //Control C
  1620. CTRLD: byte; //Control D
  1621. EVCTRL: byte; //Event Control
  1622. INTCTRL: byte; //Interrupt Control
  1623. INTFLAGS: byte; //Interrupt Flags
  1624. STATUS: byte; //Status
  1625. Reserved8: byte;
  1626. Reserved9: byte;
  1627. Reserved10: byte;
  1628. Reserved11: byte;
  1629. Reserved12: byte;
  1630. DBGCTRL: byte; //Debug Control
  1631. Reserved14: byte;
  1632. Reserved15: byte;
  1633. CNT: dword; //Count
  1634. CMP: dword; //Compare
  1635. const
  1636. // Enable
  1637. ENABLEbm = $01;
  1638. // TCF_PRESC
  1639. PRESCmask = $0E;
  1640. PRESC_DIV1 = $00;
  1641. PRESC_DIV2 = $02;
  1642. PRESC_DIV4 = $04;
  1643. PRESC_DIV8 = $06;
  1644. PRESC_DIV16 = $08;
  1645. PRESC_DIV32 = $0A;
  1646. PRESC_DIV64 = $0C;
  1647. PRESC_DIV128 = $0E;
  1648. // Run Standby
  1649. RUNSTDBYbm = $80;
  1650. // TCF_WGMODE
  1651. WGMODEmask = $07;
  1652. WGMODE_FRQ = $00;
  1653. WGMODE_NCOPF = $01;
  1654. WGMODE_NCOFDC = $02;
  1655. WGMODE_PWM8 = $07;
  1656. // TCF_CLKSEL
  1657. CLKSELmask = $38;
  1658. CLKSEL_CLKPER = $00;
  1659. CLKSEL_EVENT = $08;
  1660. CLKSEL_OSCHF = $10;
  1661. CLKSEL_OSC32K = $18;
  1662. CLKSEL_PLL = $28;
  1663. // CMP0EV
  1664. CMP0EVmask = $40;
  1665. CMP0EVPULSE = $00;
  1666. CMP0EVWAVEFORM = $40;
  1667. // CMP1EV
  1668. CMP1EVmask = $80;
  1669. CMP1EVPULSE = $00;
  1670. CMP1EVWAVEFORM = $80;
  1671. // Waveform Output 0 Enable
  1672. WO0ENbm = $01;
  1673. // Waveform Output 1 Enable
  1674. WO1ENbm = $02;
  1675. // WO0POL
  1676. WO0POLmask = $04;
  1677. WO0POLNORMAL = $00;
  1678. WO0POLINVERSE = $04;
  1679. // WO1POL
  1680. WO1POLmask = $08;
  1681. WO1POLNORMAL = $00;
  1682. WO1POLINVERSE = $08;
  1683. // TCF_WGPULSE
  1684. WGPULSEmask = $70;
  1685. WGPULSE_CLK1 = $00;
  1686. WGPULSE_CLK2 = $10;
  1687. WGPULSE_CLK4 = $20;
  1688. WGPULSE_CLK8 = $30;
  1689. WGPULSE_CLK16 = $40;
  1690. WGPULSE_CLK32 = $50;
  1691. WGPULSE_CLK64 = $60;
  1692. WGPULSE_CLK128 = $70;
  1693. // TCF_CMD
  1694. CMDmask = $03;
  1695. CMD_NONE = $00;
  1696. CMD_UPDATE = $01;
  1697. CMD_RESTART = $02;
  1698. // Event A Input Enable
  1699. CNTAEIbm = $01;
  1700. // TCF_EVACTA
  1701. EVACTAmask = $06;
  1702. EVACTA_RESTART = $00;
  1703. EVACTA_BLANK = $02;
  1704. // Event A Filter
  1705. FILTERAbm = $08;
  1706. // Overflow
  1707. OVFbm = $01;
  1708. // Compare 0 Interrupt Enable
  1709. CMP0bm = $02;
  1710. // Compare 1 Interrupt Enable
  1711. CMP1bm = $04;
  1712. // Control A Synchronization Busy
  1713. CTRLABUSYbm = $02;
  1714. // Control B Synchronization Busy
  1715. CTRLCBUSYbm = $04;
  1716. // Control D Synchronization Busy
  1717. CTRLDBUSYbm = $08;
  1718. // Counter Synchronization Busy
  1719. CNTBUSYbm = $10;
  1720. // Period Synchronization Busy
  1721. PERBUSYbm = $20;
  1722. // Compare 0 Synchronization Busy
  1723. CMP0BUSYbm = $40;
  1724. // Compare 1 Synchronization Busy
  1725. CMP1BUSYbm = $80;
  1726. // Debug Run
  1727. DBGRUNbm = $01;
  1728. end;
  1729. TTWI = object //Two-Wire Interface
  1730. CTRLA: byte; //Control A
  1731. DUALCTRL: byte; //Dual Mode Control
  1732. DBGCTRL: byte; //Debug Control
  1733. MCTRLA: byte; //Host Control A
  1734. MCTRLB: byte; //Host Control B
  1735. MSTATUS: byte; //Host STATUS
  1736. MBAUD: byte; //Host Baud Rate
  1737. MADDR: byte; //Host Address
  1738. MDATA: byte; //Host Data
  1739. SCTRLA: byte; //Client Control A
  1740. SCTRLB: byte; //Client Control B
  1741. SSTATUS: byte; //Client Status
  1742. SADDR: byte; //Client Address
  1743. SDATA: byte; //Client Data
  1744. SADDRMASK: byte; //Client Address Mask
  1745. const
  1746. // TWI_FMEN
  1747. FMENmask = $01;
  1748. FMEN_OFF = $00;
  1749. FMEN_ON = $01;
  1750. // TWI_FMPEN
  1751. FMPENmask = $02;
  1752. FMPEN_OFF = $00;
  1753. FMPEN_ON = $02;
  1754. // TWI_SDAHOLD
  1755. SDAHOLDmask = $0C;
  1756. SDAHOLD_OFF = $00;
  1757. SDAHOLD_50NS = $04;
  1758. SDAHOLD_300NS = $08;
  1759. SDAHOLD_500NS = $0C;
  1760. // TWI_SDASETUP
  1761. SDASETUPmask = $10;
  1762. SDASETUP_4CYC = $00;
  1763. SDASETUP_8CYC = $10;
  1764. // TWI_INPUTLVL
  1765. INPUTLVLmask = $40;
  1766. INPUTLVL_I2C = $00;
  1767. INPUTLVL_SMBUS = $40;
  1768. // Enable
  1769. ENABLEbm = $01;
  1770. // TWI_DBGRUN
  1771. DBGRUNmask = $01;
  1772. DBGRUN_HALT = $00;
  1773. DBGRUN_RUN = $01;
  1774. // Smart Mode Enable
  1775. SMENbm = $02;
  1776. // TWI_TIMEOUT
  1777. TIMEOUTmask = $0C;
  1778. TIMEOUT_DISABLED = $00;
  1779. TIMEOUT_50US = $04;
  1780. TIMEOUT_100US = $08;
  1781. TIMEOUT_200US = $0C;
  1782. // Quick Command Enable
  1783. QCENbm = $10;
  1784. // Write Interrupt Enable
  1785. WIENbm = $40;
  1786. // Read Interrupt Enable
  1787. RIENbm = $80;
  1788. // TWI_MCMD
  1789. MCMDmask = $03;
  1790. MCMD_NOACT = $00;
  1791. MCMD_REPSTART = $01;
  1792. MCMD_RECVTRANS = $02;
  1793. MCMD_STOP = $03;
  1794. // TWI_ACKACT
  1795. ACKACTmask = $04;
  1796. ACKACT_ACK = $00;
  1797. ACKACT_NACK = $04;
  1798. // Flush
  1799. FLUSHbm = $08;
  1800. // TWI_BUSSTATE
  1801. BUSSTATEmask = $03;
  1802. BUSSTATE_UNKNOWN = $00;
  1803. BUSSTATE_IDLE = $01;
  1804. BUSSTATE_OWNER = $02;
  1805. BUSSTATE_BUSY = $03;
  1806. // Bus Error
  1807. BUSERRbm = $04;
  1808. // Arbitration Lost
  1809. ARBLOSTbm = $08;
  1810. // Received Acknowledge
  1811. RXACKbm = $10;
  1812. // Clock Hold
  1813. CLKHOLDbm = $20;
  1814. // Write Interrupt Flag
  1815. WIFbm = $40;
  1816. // Read Interrupt Flag
  1817. RIFbm = $80;
  1818. // Address Recognition Mode
  1819. PMENbm = $04;
  1820. // Stop Interrupt Enable
  1821. PIENbm = $20;
  1822. // Address or Stop Interrupt Enable
  1823. APIENbm = $40;
  1824. // Data Interrupt Enable
  1825. DIENbm = $80;
  1826. // TWI_SCMD
  1827. SCMDmask = $03;
  1828. SCMD_NOACT = $00;
  1829. SCMD_COMPTRANS = $02;
  1830. SCMD_RESPONSE = $03;
  1831. // TWI_AP
  1832. APmask = $01;
  1833. AP_STOP = $00;
  1834. AP_ADR = $01;
  1835. // Read/Write Direction
  1836. DIRbm = $02;
  1837. // Collision
  1838. COLLbm = $08;
  1839. // Address or Stop Interrupt Flag
  1840. APIFbm = $40;
  1841. // Data Interrupt Flag
  1842. DIFbm = $80;
  1843. // Address Mask Enable
  1844. ADDRENbm = $01;
  1845. // Address Mask
  1846. ADDRMASK0bm = $02;
  1847. ADDRMASK1bm = $04;
  1848. ADDRMASK2bm = $08;
  1849. ADDRMASK3bm = $10;
  1850. ADDRMASK4bm = $20;
  1851. ADDRMASK5bm = $40;
  1852. ADDRMASK6bm = $80;
  1853. end;
  1854. TUSART = object //Universal Synchronous and Asynchronous Receiver and Transmitter
  1855. RXDATAL: byte; //Receive Data Low Byte
  1856. RXDATAH: byte; //Receive Data High Byte
  1857. TXDATAL: byte; //Transmit Data Low Byte
  1858. TXDATAH: byte; //Transmit Data High Byte
  1859. STATUS: byte; //Status
  1860. CTRLA: byte; //Control A
  1861. CTRLB: byte; //Control B
  1862. CTRLC: byte; //Control C
  1863. BAUD: word; //Baud Rate
  1864. CTRLD: byte; //Control D
  1865. DBGCTRL: byte; //Debug Control
  1866. EVCTRL: byte; //Event Control
  1867. TXPLCTRL: byte; //IRCOM Transmitter Pulse Length Control
  1868. RXPLCTRL: byte; //IRCOM Receiver Pulse Length Control
  1869. const
  1870. // Receiver Data Register
  1871. DATA8bm = $01;
  1872. // Parity Error
  1873. PERRbm = $02;
  1874. // Frame Error
  1875. FERRbm = $04;
  1876. // Buffer Overflow
  1877. BUFOVFbm = $40;
  1878. // Receive Complete Interrupt Flag
  1879. RXCIFbm = $80;
  1880. // Wait For Break
  1881. WFBbm = $01;
  1882. // Break Detected Flag
  1883. BDFbm = $02;
  1884. // Inconsistent Sync Field Interrupt Flag
  1885. ISFIFbm = $08;
  1886. // Receive Start Interrupt
  1887. RXSIFbm = $10;
  1888. // Data Register Empty Flag
  1889. DREIFbm = $20;
  1890. // Transmit Interrupt Flag
  1891. TXCIFbm = $40;
  1892. // USART_RS485
  1893. RS485mask = $01;
  1894. RS485_DISABLE = $00;
  1895. RS485_ENABLE = $01;
  1896. // Auto-baud Error Interrupt Enable
  1897. ABEIEbm = $04;
  1898. // Loop-back Mode Enable
  1899. LBMEbm = $08;
  1900. // Receiver Start Frame Interrupt Enable
  1901. RXSIEbm = $10;
  1902. // Data Register Empty Interrupt Enable
  1903. DREIEbm = $20;
  1904. // Transmit Complete Interrupt Enable
  1905. TXCIEbm = $40;
  1906. // Receive Complete Interrupt Enable
  1907. RXCIEbm = $80;
  1908. // Multi-processor Communication Mode
  1909. MPCMbm = $01;
  1910. // USART_RXMODE
  1911. RXMODEmask = $06;
  1912. RXMODE_NORMAL = $00;
  1913. RXMODE_CLK2X = $02;
  1914. RXMODE_GENAUTO = $04;
  1915. RXMODE_LINAUTO = $06;
  1916. // Open Drain Mode Enable
  1917. ODMEbm = $08;
  1918. // Start Frame Detection Enable
  1919. SFDENbm = $10;
  1920. // Transmitter Enable
  1921. TXENbm = $40;
  1922. // Reciever enable
  1923. RXENbm = $80;
  1924. // USART_ABW
  1925. ABWmask = $C0;
  1926. ABW_WDW0 = $00;
  1927. ABW_WDW1 = $40;
  1928. ABW_WDW2 = $80;
  1929. ABW_WDW3 = $C0;
  1930. // Debug Run
  1931. DBGRUNbm = $01;
  1932. // IrDA Event Input Enable
  1933. IREIbm = $01;
  1934. // Receiver Pulse Lenght
  1935. RXPL0bm = $01;
  1936. RXPL1bm = $02;
  1937. RXPL2bm = $04;
  1938. RXPL3bm = $08;
  1939. RXPL4bm = $10;
  1940. RXPL5bm = $20;
  1941. RXPL6bm = $40;
  1942. end;
  1943. TUSERROW = object //User Row
  1944. USERROW0: byte; //User Row Byte 0
  1945. USERROW1: byte; //User Row Byte 1
  1946. USERROW2: byte; //User Row Byte 2
  1947. USERROW3: byte; //User Row Byte 3
  1948. USERROW4: byte; //User Row Byte 4
  1949. USERROW5: byte; //User Row Byte 5
  1950. USERROW6: byte; //User Row Byte 6
  1951. USERROW7: byte; //User Row Byte 7
  1952. USERROW8: byte; //User Row Byte 8
  1953. USERROW9: byte; //User Row Byte 9
  1954. USERROW10: byte; //User Row Byte 10
  1955. USERROW11: byte; //User Row Byte 11
  1956. USERROW12: byte; //User Row Byte 12
  1957. USERROW13: byte; //User Row Byte 13
  1958. USERROW14: byte; //User Row Byte 14
  1959. USERROW15: byte; //User Row Byte 15
  1960. USERROW16: byte; //User Row Byte 16
  1961. USERROW17: byte; //User Row Byte 17
  1962. USERROW18: byte; //User Row Byte 18
  1963. USERROW19: byte; //User Row Byte 19
  1964. USERROW20: byte; //User Row Byte 20
  1965. USERROW21: byte; //User Row Byte 21
  1966. USERROW22: byte; //User Row Byte 22
  1967. USERROW23: byte; //User Row Byte 23
  1968. USERROW24: byte; //User Row Byte 24
  1969. USERROW25: byte; //User Row Byte 25
  1970. USERROW26: byte; //User Row Byte 26
  1971. USERROW27: byte; //User Row Byte 27
  1972. USERROW28: byte; //User Row Byte 28
  1973. USERROW29: byte; //User Row Byte 29
  1974. USERROW30: byte; //User Row Byte 30
  1975. USERROW31: byte; //User Row Byte 31
  1976. USERROW32: byte; //User Row Byte 32
  1977. USERROW33: byte; //User Row Byte 33
  1978. USERROW34: byte; //User Row Byte 34
  1979. USERROW35: byte; //User Row Byte 35
  1980. USERROW36: byte; //User Row Byte 36
  1981. USERROW37: byte; //User Row Byte 37
  1982. USERROW38: byte; //User Row Byte 38
  1983. USERROW39: byte; //User Row Byte 39
  1984. USERROW40: byte; //User Row Byte 40
  1985. USERROW41: byte; //User Row Byte 41
  1986. USERROW42: byte; //User Row Byte 42
  1987. USERROW43: byte; //User Row Byte 43
  1988. USERROW44: byte; //User Row Byte 44
  1989. USERROW45: byte; //User Row Byte 45
  1990. USERROW46: byte; //User Row Byte 46
  1991. USERROW47: byte; //User Row Byte 47
  1992. USERROW48: byte; //User Row Byte 48
  1993. USERROW49: byte; //User Row Byte 49
  1994. USERROW50: byte; //User Row Byte 50
  1995. USERROW51: byte; //User Row Byte 51
  1996. USERROW52: byte; //User Row Byte 52
  1997. USERROW53: byte; //User Row Byte 53
  1998. USERROW54: byte; //User Row Byte 54
  1999. USERROW55: byte; //User Row Byte 55
  2000. USERROW56: byte; //User Row Byte 56
  2001. USERROW57: byte; //User Row Byte 57
  2002. USERROW58: byte; //User Row Byte 58
  2003. USERROW59: byte; //User Row Byte 59
  2004. USERROW60: byte; //User Row Byte 60
  2005. USERROW61: byte; //User Row Byte 61
  2006. USERROW62: byte; //User Row Byte 62
  2007. USERROW63: byte; //User Row Byte 63
  2008. end;
  2009. TVPORT = object //Virtual Ports
  2010. DIR: byte; //Data Direction
  2011. OUT_: byte; //Output Value
  2012. IN_: byte; //Input Value
  2013. INTFLAGS: byte; //Interrupt Flags
  2014. end;
  2015. TVREF = object //Voltage reference
  2016. Reserved0: byte;
  2017. Reserved1: byte;
  2018. DAC0REF: byte; //DAC0 Reference
  2019. Reserved3: byte;
  2020. ACREF: byte; //AC Reference
  2021. const
  2022. // VREF_REFSEL
  2023. REFSELmask = $07;
  2024. REFSEL_1V024 = $00;
  2025. REFSEL_2V048 = $01;
  2026. REFSEL_4V096 = $02;
  2027. REFSEL_2V500 = $03;
  2028. REFSEL_VDD = $05;
  2029. REFSEL_VREFA = $06;
  2030. // Always on
  2031. ALWAYSONbm = $80;
  2032. end;
  2033. TWDT = object //Watch-Dog Timer
  2034. CTRLA: byte; //Control A
  2035. STATUS: byte; //Status
  2036. const
  2037. // WDT_PERIOD
  2038. PERIODmask = $0F;
  2039. PERIOD_OFF = $00;
  2040. PERIOD_8CLK = $01;
  2041. PERIOD_16CLK = $02;
  2042. PERIOD_32CLK = $03;
  2043. PERIOD_64CLK = $04;
  2044. PERIOD_128CLK = $05;
  2045. PERIOD_256CLK = $06;
  2046. PERIOD_512CLK = $07;
  2047. PERIOD_1KCLK = $08;
  2048. PERIOD_2KCLK = $09;
  2049. PERIOD_4KCLK = $0A;
  2050. PERIOD_8KCLK = $0B;
  2051. // WDT_WINDOW
  2052. WINDOWmask = $F0;
  2053. WINDOW_OFF = $00;
  2054. WINDOW_8CLK = $10;
  2055. WINDOW_16CLK = $20;
  2056. WINDOW_32CLK = $30;
  2057. WINDOW_64CLK = $40;
  2058. WINDOW_128CLK = $50;
  2059. WINDOW_256CLK = $60;
  2060. WINDOW_512CLK = $70;
  2061. WINDOW_1KCLK = $80;
  2062. WINDOW_2KCLK = $90;
  2063. WINDOW_4KCLK = $A0;
  2064. WINDOW_8KCLK = $B0;
  2065. // Syncronization busy
  2066. SYNCBUSYbm = $01;
  2067. // Lock enable
  2068. LOCKbm = $80;
  2069. end;
  2070. TWEX = object //Waveform Extension
  2071. CTRLA: byte; //Control A
  2072. CTRLB: byte; //Control B
  2073. CTRLC: byte; //Control C
  2074. Reserved3: byte;
  2075. EVCTRLA: byte; //Event Control A
  2076. EVCTRLB: byte; //Event Control B
  2077. EVCTRLC: byte; //Event Control C
  2078. BUFCTRL: byte; //Buffer Valid Control
  2079. BLANKCTRL: byte; //Blanking Control
  2080. BLANKTIME: byte; //Blanking Time
  2081. FAULTCTRL: byte; //Fault Control
  2082. FAULTDRV: byte; //Fault Drive
  2083. FAULTOUT: byte; //Fault Output
  2084. INTCTRL: byte; //Interrupt Control
  2085. INTFLAGS: byte; //Interrupt Flags
  2086. STATUS: byte; //Status
  2087. DTLS: byte; //Dead-time Low Side
  2088. DTHS: byte; //Dead-time High Side
  2089. DTBOTH: byte; //Dead-time Both Sides
  2090. SWAP: byte; //DTI Swap
  2091. PGMOVR: byte; //Pattern Generation Override
  2092. PGMOUT: byte; //Pattern Generation Output
  2093. Reserved22: byte;
  2094. OUTOVEN: byte; //Output Override Enable
  2095. DTLSBUF: byte; //Dead-time Low Side Buffer
  2096. DTHSBUF: byte; //Dead-time High Side Buffer
  2097. DTBOTHBUF: byte; //Dead-time Both Sides Buffer
  2098. SWAPBUF: byte; //DTI Swap Buffer
  2099. PGMOVRBUF: byte; //Pattern Generation Override Buffer
  2100. PGMOUTBUF: byte; //Pattern Generation Output Buffer
  2101. const
  2102. // Dead-Time Insertion CMP0 Enable
  2103. DTI0ENbm = $01;
  2104. // Dead-Time Insertion CMP1 Enable
  2105. DTI1ENbm = $02;
  2106. // Dead-Time Insertion CMP2 Enable
  2107. DTI2ENbm = $04;
  2108. // Dead-Time Insertion CMP3 Enable
  2109. DTI3ENbm = $08;
  2110. // WEX_INMX
  2111. INMXmask = $70;
  2112. INMX_DIRECT = $00;
  2113. INMX_CWCMA = $20;
  2114. INMX_CWCMB = $30;
  2115. // Pattern Generation Mode
  2116. PGMbm = $80;
  2117. // WEX_UPDSRC
  2118. UPDSRCmask = $03;
  2119. UPDSRC_TCPWM0 = $00;
  2120. UPDSRC_SW = $03;
  2121. // WEX_CMD
  2122. CMDmask = $07;
  2123. CMD_NONE = $00;
  2124. CMD_UPDATE = $01;
  2125. CMD_FAULTSET = $02;
  2126. CMD_FAULTCLR = $03;
  2127. CMD_BLANKSET = $04;
  2128. CMD_BLANKCLR = $05;
  2129. // Fault Event Input Enable
  2130. FAULTEIbm = $01;
  2131. // Fault Event Blanking Enable
  2132. BLANKbm = $02;
  2133. // WEX_FILTER
  2134. FILTERmask = $1C;
  2135. FILTER_ZERO = $00;
  2136. FILTER_SAMPLE1 = $04;
  2137. FILTER_SAMPLE2 = $08;
  2138. FILTER_SAMPLE3 = $0C;
  2139. FILTER_SAMPLE4 = $10;
  2140. FILTER_SAMPLE5 = $14;
  2141. FILTER_SAMPLE6 = $18;
  2142. FILTER_SAMPLE7 = $1C;
  2143. // Dead-time Low Side Buffer Valid
  2144. DTLSBVbm = $01;
  2145. // Dead-time High Side Buffer Valid
  2146. DTHSBVbm = $02;
  2147. // Swap Buffer Valid
  2148. SWAPBVbm = $04;
  2149. // PGM Override Buffer Valid
  2150. PGMOVRBVbm = $08;
  2151. // PGM Output Value Buffer Valid
  2152. PGMOUTBVbm = $10;
  2153. // WEX_BLANKTRIG
  2154. BLANKTRIGmask = $1F;
  2155. BLANKTRIG_NONE = $00;
  2156. BLANKTRIG_TCE0UPD = $04;
  2157. BLANKTRIG_TCE0CMP0 = $08;
  2158. BLANKTRIG_TCE0CMP1 = $0C;
  2159. BLANKTRIG_TCE0CMP2 = $10;
  2160. BLANKTRIG_TCE0CMP3 = $14;
  2161. // WEX_BLANKPRESC
  2162. BLANKPRESCmask = $60;
  2163. BLANKPRESC_DIV1 = $00;
  2164. BLANKPRESC_DIV4 = $20;
  2165. BLANKPRESC_DIV16 = $40;
  2166. BLANKPRESC_DIV64 = $60;
  2167. // WEX_FDACT
  2168. FDACTmask = $03;
  2169. FDACT_NONE = $00;
  2170. FDACT_LOW = $01;
  2171. FDACT_CUSTOM = $03;
  2172. // WEX_FDMODE
  2173. FDMODEmask = $04;
  2174. FDMODE_LATCHED = $00;
  2175. FDMODE_CBC = $04;
  2176. // WEX_FDDBD
  2177. FDDBDmask = $80;
  2178. FDDBD_FAULT = $00;
  2179. FDDBD_IGNORE = $80;
  2180. // Fault Drive Enable Bit 0
  2181. FAULTDRV0bm = $01;
  2182. // Fault Drive Enable Bit 1
  2183. FAULTDRV1bm = $02;
  2184. // Fault Drive Enable Bit 2
  2185. FAULTDRV2bm = $04;
  2186. // Fault Drive Enable Bit 3
  2187. FAULTDRV3bm = $08;
  2188. // Fault Drive Enable Bit 4
  2189. FAULTDRV4bm = $10;
  2190. // Fault Drive Enable Bit 5
  2191. FAULTDRV5bm = $20;
  2192. // Fault Drive Enable Bit 6
  2193. FAULTDRV6bm = $40;
  2194. // Fault Drive Enable Bit 7
  2195. FAULTDRV7bm = $80;
  2196. // Fault Output Value Bit 0
  2197. FAULTOUT0bm = $01;
  2198. // Fault Output Value Bit 1
  2199. FAULTOUT1bm = $02;
  2200. // Fault Output Value Bit 2
  2201. FAULTOUT2bm = $04;
  2202. // Fault Output Value Bit 3
  2203. FAULTOUT3bm = $08;
  2204. // Fault Output Value Bit 4
  2205. FAULTOUT4bm = $10;
  2206. // Fault Output Value Bit 5
  2207. FAULTOUT5bm = $20;
  2208. // Fault Output Value Bit 6
  2209. FAULTOUT6bm = $40;
  2210. // Fault Output Value Bit 7
  2211. FAULTOUT7bm = $80;
  2212. // Fault Detection Interrupt Enable
  2213. FAULTDETbm = $01;
  2214. // Fault Detection Flag Event Input A
  2215. FDFEVAbm = $04;
  2216. // Fault Detection Flag Event Input B
  2217. FDFEVBbm = $08;
  2218. // Fault Detection Flag Event Input C
  2219. FDFEVCbm = $10;
  2220. // WEX_FDSTATE
  2221. FDSTATEmask = $01;
  2222. FDSTATE_NORMAL = $00;
  2223. FDSTATE_FAULT = $01;
  2224. // Fault Detection State Event A
  2225. FDSEVAbm = $04;
  2226. // Fault Detection State Event B
  2227. FDSEVBbm = $08;
  2228. // Fault Detection State Event C
  2229. FDSEVCbm = $10;
  2230. // WEX_BLANKSTATE
  2231. BLANKSTATEmask = $80;
  2232. BLANKSTATE_OFF = $00;
  2233. BLANKSTATE_ON = $80;
  2234. // Swap DTI Output Pair 0
  2235. SWAP0bm = $01;
  2236. // Swap DTI Output Pair 1
  2237. SWAP1bm = $02;
  2238. // Swap DTI Output Pair 2
  2239. SWAP2bm = $04;
  2240. // Swap DTI Output Pair 3
  2241. SWAP3bm = $08;
  2242. // Pattern Generation Override Enable Bit 0
  2243. PGMOVR0bm = $01;
  2244. // Pattern Generation Override Enable Bit 1
  2245. PGMOVR1bm = $02;
  2246. // Pattern Generation Override Enable Bit 2
  2247. PGMOVR2bm = $04;
  2248. // Pattern Generation Override Enable Bit 3
  2249. PGMOVR3bm = $08;
  2250. // Pattern Generation Override Enable Bit 4
  2251. PGMOVR4bm = $10;
  2252. // Pattern Generation Override Enable Bit 5
  2253. PGMOVR5bm = $20;
  2254. // Pattern Generation Override Enable Bit 6
  2255. PGMOVR6bm = $40;
  2256. // Pattern Generation Override Enable Bit 7
  2257. PGMOVR7bm = $80;
  2258. // Pattern Generation Output Value Bit 0
  2259. PGMOUT0bm = $01;
  2260. // Pattern Generation Output Value Bit 1
  2261. PGMOUT1bm = $02;
  2262. // Pattern Generation Output Value Bit 2
  2263. PGMOUT2bm = $04;
  2264. // Pattern Generation Output Value Bit 3
  2265. PGMOUT3bm = $08;
  2266. // Pattern Generation Output Value Bit 4
  2267. PGMOUT4bm = $10;
  2268. // Pattern Generation Output Value Bit 5
  2269. PGMOUT5bm = $20;
  2270. // Pattern Generation Output Value Bit 6
  2271. PGMOUT6bm = $40;
  2272. // Pattern Generation Output Value Bit 7
  2273. PGMOUT7bm = $80;
  2274. // Output Override Enable Bit 0
  2275. OUTOVEN0bm = $01;
  2276. // Output Override Enable Bit 1
  2277. OUTOVEN1bm = $02;
  2278. // Output Override Enable Bit 2
  2279. OUTOVEN2bm = $04;
  2280. // Output Override Enable Bit 3
  2281. OUTOVEN3bm = $08;
  2282. // Output Override Enable Bit 4
  2283. OUTOVEN4bm = $10;
  2284. // Output Override Enable Bit 5
  2285. OUTOVEN5bm = $20;
  2286. // Output Override Enable Bit 6
  2287. OUTOVEN6bm = $40;
  2288. // Output Override Enable Bit 7
  2289. OUTOVEN7bm = $80;
  2290. // Swap DTI Output Pair 0 Buffer
  2291. SWAPBUF0bm = $01;
  2292. // Swap DTI Output Pair 1 Buffer
  2293. SWAPBUF1bm = $02;
  2294. // Swap DTI Output Pair 2 Buffer
  2295. SWAPBUF2bm = $04;
  2296. // Swap DTI Output Pair 3 Buffer
  2297. SWAPBUF3bm = $08;
  2298. // Pattern Generation Override Enable Buffer Bit 0
  2299. PGMOVRBUF0bm = $01;
  2300. // Pattern Generation Override Enable Buffer Bit 1
  2301. PGMOVRBUF1bm = $02;
  2302. // Pattern Generation Override Enable Buffer Bit 2
  2303. PGMOVRBUF2bm = $04;
  2304. // Pattern Generation Override Enable Buffer Bit 3
  2305. PGMOVRBUF3bm = $08;
  2306. // Pattern Generation Override Enable Buffer Bit 4
  2307. PGMOVRBUF4bm = $10;
  2308. // Pattern Generation Override Enable Buffer Bit 5
  2309. PGMOVRBUF5bm = $20;
  2310. // Pattern Generation Override Enable Buffer Bit 6
  2311. PGMOVRBUF6bm = $40;
  2312. // Pattern Generation Override Enable Buffer Bit 7
  2313. PGMOVRBUF7bm = $80;
  2314. // Pattern Generation Output Value Buffer Bit 0
  2315. PGMOUTBUF0bm = $01;
  2316. // Pattern Generation Output Value Buffer Bit 1
  2317. PGMOUTBUF1bm = $02;
  2318. // Pattern Generation Output Value Buffer Bit 2
  2319. PGMOUTBUF2bm = $04;
  2320. // Pattern Generation Output Value Buffer Bit 3
  2321. PGMOUTBUF3bm = $08;
  2322. // Pattern Generation Output Value Buffer Bit 4
  2323. PGMOUTBUF4bm = $10;
  2324. // Pattern Generation Output Value Buffer Bit 5
  2325. PGMOUTBUF5bm = $20;
  2326. // Pattern Generation Output Value Buffer Bit 6
  2327. PGMOUTBUF6bm = $40;
  2328. // Pattern Generation Output Value Buffer Bit 7
  2329. PGMOUTBUF7bm = $80;
  2330. end;
  2331. const
  2332. Pin0idx = 0; Pin0bm = 1;
  2333. Pin1idx = 1; Pin1bm = 2;
  2334. Pin2idx = 2; Pin2bm = 4;
  2335. Pin3idx = 3; Pin3bm = 8;
  2336. Pin4idx = 4; Pin4bm = 16;
  2337. Pin5idx = 5; Pin5bm = 32;
  2338. Pin6idx = 6; Pin6bm = 64;
  2339. Pin7idx = 7; Pin7bm = 128;
  2340. var
  2341. VPORTA: TVPORT absolute $0000;
  2342. VPORTC: TVPORT absolute $0008;
  2343. VPORTD: TVPORT absolute $000C;
  2344. VPORTF: TVPORT absolute $0014;
  2345. GPR: TGPR absolute $001C;
  2346. CPU: TCPU absolute $0030;
  2347. RSTCTRL: TRSTCTRL absolute $0040;
  2348. SLPCTRL: TSLPCTRL absolute $0050;
  2349. CLKCTRL: TCLKCTRL absolute $0060;
  2350. BOD: TBOD absolute $00A0;
  2351. VREF: TVREF absolute $00B0;
  2352. WDT: TWDT absolute $0100;
  2353. CPUINT: TCPUINT absolute $0110;
  2354. CRCSCAN: TCRCSCAN absolute $0120;
  2355. RTC: TRTC absolute $0140;
  2356. CCL: TCCL absolute $01C0;
  2357. EVSYS: TEVSYS absolute $0200;
  2358. PORTA: TPORT absolute $0400;
  2359. PORTC: TPORT absolute $0440;
  2360. PORTD: TPORT absolute $0460;
  2361. PORTF: TPORT absolute $04A0;
  2362. PORTMUX: TPORTMUX absolute $05E0;
  2363. ADC0: TADC absolute $0600;
  2364. AC0: TAC absolute $0680;
  2365. AC1: TAC absolute $0688;
  2366. USART0: TUSART absolute $0800;
  2367. TWI0: TTWI absolute $0900;
  2368. SPI0: TSPI absolute $0940;
  2369. TCE0: TTCE absolute $0A00;
  2370. TCB0: TTCB absolute $0B00;
  2371. TCB1: TTCB absolute $0B10;
  2372. TCF0: TTCF absolute $0C00;
  2373. WEX0: TWEX absolute $0C80;
  2374. SYSCFG: TSYSCFG absolute $0F00;
  2375. NVMCTRL: TNVMCTRL absolute $1000;
  2376. LOCK: TLOCK absolute $1040;
  2377. FUSE: TFUSE absolute $1050;
  2378. SIGROW: TSIGROW absolute $1080;
  2379. BOOTROW: TBOOTROW absolute $1100;
  2380. USERROW: TUSERROW absolute $1200;
  2381. implementation
  2382. {$i avrcommon.inc}
  2383. procedure CRCSCAN_NMI_ISR; external name 'CRCSCAN_NMI_ISR'; // Interrupt 1
  2384. procedure BOD_VLM_ISR; external name 'BOD_VLM_ISR'; // Interrupt 2
  2385. procedure RTC_CNT_ISR; external name 'RTC_CNT_ISR'; // Interrupt 3
  2386. procedure RTC_PIT_ISR; external name 'RTC_PIT_ISR'; // Interrupt 4
  2387. procedure CCL_CCL_ISR; external name 'CCL_CCL_ISR'; // Interrupt 5
  2388. procedure PORTA_PORT_ISR; external name 'PORTA_PORT_ISR'; // Interrupt 6
  2389. procedure WEX0_FAULTDET_ISR; external name 'WEX0_FAULTDET_ISR'; // Interrupt 7
  2390. //procedure WEX0_FDFEVA_ISR; external name 'WEX0_FDFEVA_ISR'; // Interrupt 7
  2391. //procedure WEX0_FDFEVB_ISR; external name 'WEX0_FDFEVB_ISR'; // Interrupt 7
  2392. //procedure WEX0_FDFEVC_ISR; external name 'WEX0_FDFEVC_ISR'; // Interrupt 7
  2393. procedure TCE0_OVF_ISR; external name 'TCE0_OVF_ISR'; // Interrupt 8
  2394. procedure TCE0_CMP0_ISR; external name 'TCE0_CMP0_ISR'; // Interrupt 9
  2395. procedure TCE0_CMP1_ISR; external name 'TCE0_CMP1_ISR'; // Interrupt 10
  2396. procedure TCE0_CMP2_ISR; external name 'TCE0_CMP2_ISR'; // Interrupt 11
  2397. procedure TCE0_CMP3_ISR; external name 'TCE0_CMP3_ISR'; // Interrupt 12
  2398. procedure TCB0_INT_ISR; external name 'TCB0_INT_ISR'; // Interrupt 13
  2399. procedure TCB1_INT_ISR; external name 'TCB1_INT_ISR'; // Interrupt 14
  2400. procedure TWI0_TWIS_ISR; external name 'TWI0_TWIS_ISR'; // Interrupt 15
  2401. procedure TWI0_TWIM_ISR; external name 'TWI0_TWIM_ISR'; // Interrupt 16
  2402. procedure SPI0_INT_ISR; external name 'SPI0_INT_ISR'; // Interrupt 17
  2403. procedure USART0_RXC_ISR; external name 'USART0_RXC_ISR'; // Interrupt 18
  2404. procedure USART0_DRE_ISR; external name 'USART0_DRE_ISR'; // Interrupt 19
  2405. procedure USART0_TXC_ISR; external name 'USART0_TXC_ISR'; // Interrupt 20
  2406. procedure PORTD_PORT_ISR; external name 'PORTD_PORT_ISR'; // Interrupt 21
  2407. procedure TCF0_INT_ISR; external name 'TCF0_INT_ISR'; // Interrupt 22
  2408. procedure AC0_AC_ISR; external name 'AC0_AC_ISR'; // Interrupt 23
  2409. procedure ADC0_ERROR_ISR; external name 'ADC0_ERROR_ISR'; // Interrupt 24
  2410. procedure ADC0_RESRDY_ISR; external name 'ADC0_RESRDY_ISR'; // Interrupt 25
  2411. procedure ADC0_SAMPRDY_ISR; external name 'ADC0_SAMPRDY_ISR'; // Interrupt 26
  2412. procedure AC1_AC_ISR; external name 'AC1_AC_ISR'; // Interrupt 27
  2413. procedure PORTC_PORT_ISR; external name 'PORTC_PORT_ISR'; // Interrupt 28
  2414. procedure PORTF_PORT_ISR; external name 'PORTF_PORT_ISR'; // Interrupt 29
  2415. procedure NVMCTRL_EEREADY_ISR; external name 'NVMCTRL_EEREADY_ISR'; // Interrupt 30
  2416. //procedure NVMCTRL_FLREADY_ISR; external name 'NVMCTRL_FLREADY_ISR'; // Interrupt 30
  2417. //procedure NVMCTRL_NVMREADY_ISR; external name 'NVMCTRL_NVMREADY_ISR'; // Interrupt 30
  2418. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  2419. asm
  2420. jmp __dtors_end
  2421. jmp CRCSCAN_NMI_ISR
  2422. jmp BOD_VLM_ISR
  2423. jmp RTC_CNT_ISR
  2424. jmp RTC_PIT_ISR
  2425. jmp CCL_CCL_ISR
  2426. jmp PORTA_PORT_ISR
  2427. jmp WEX0_FAULTDET_ISR
  2428. // jmp WEX0_FDFEVA_ISR
  2429. // jmp WEX0_FDFEVB_ISR
  2430. // jmp WEX0_FDFEVC_ISR
  2431. jmp TCE0_OVF_ISR
  2432. jmp TCE0_CMP0_ISR
  2433. jmp TCE0_CMP1_ISR
  2434. jmp TCE0_CMP2_ISR
  2435. jmp TCE0_CMP3_ISR
  2436. jmp TCB0_INT_ISR
  2437. jmp TCB1_INT_ISR
  2438. jmp TWI0_TWIS_ISR
  2439. jmp TWI0_TWIM_ISR
  2440. jmp SPI0_INT_ISR
  2441. jmp USART0_RXC_ISR
  2442. jmp USART0_DRE_ISR
  2443. jmp USART0_TXC_ISR
  2444. jmp PORTD_PORT_ISR
  2445. jmp TCF0_INT_ISR
  2446. jmp AC0_AC_ISR
  2447. jmp ADC0_ERROR_ISR
  2448. jmp ADC0_RESRDY_ISR
  2449. jmp ADC0_SAMPRDY_ISR
  2450. jmp AC1_AC_ISR
  2451. jmp PORTC_PORT_ISR
  2452. jmp PORTF_PORT_ISR
  2453. jmp NVMCTRL_EEREADY_ISR
  2454. // jmp NVMCTRL_FLREADY_ISR
  2455. // jmp NVMCTRL_NVMREADY_ISR
  2456. .weak CRCSCAN_NMI_ISR
  2457. .weak BOD_VLM_ISR
  2458. .weak RTC_CNT_ISR
  2459. .weak RTC_PIT_ISR
  2460. .weak CCL_CCL_ISR
  2461. .weak PORTA_PORT_ISR
  2462. .weak WEX0_FAULTDET_ISR
  2463. // .weak WEX0_FDFEVA_ISR
  2464. // .weak WEX0_FDFEVB_ISR
  2465. // .weak WEX0_FDFEVC_ISR
  2466. .weak TCE0_OVF_ISR
  2467. .weak TCE0_CMP0_ISR
  2468. .weak TCE0_CMP1_ISR
  2469. .weak TCE0_CMP2_ISR
  2470. .weak TCE0_CMP3_ISR
  2471. .weak TCB0_INT_ISR
  2472. .weak TCB1_INT_ISR
  2473. .weak TWI0_TWIS_ISR
  2474. .weak TWI0_TWIM_ISR
  2475. .weak SPI0_INT_ISR
  2476. .weak USART0_RXC_ISR
  2477. .weak USART0_DRE_ISR
  2478. .weak USART0_TXC_ISR
  2479. .weak PORTD_PORT_ISR
  2480. .weak TCF0_INT_ISR
  2481. .weak AC0_AC_ISR
  2482. .weak ADC0_ERROR_ISR
  2483. .weak ADC0_RESRDY_ISR
  2484. .weak ADC0_SAMPRDY_ISR
  2485. .weak AC1_AC_ISR
  2486. .weak PORTC_PORT_ISR
  2487. .weak PORTF_PORT_ISR
  2488. .weak NVMCTRL_EEREADY_ISR
  2489. // .weak NVMCTRL_FLREADY_ISR
  2490. // .weak NVMCTRL_NVMREADY_ISR
  2491. .set CRCSCAN_NMI_ISR, Default_IRQ_handler
  2492. .set BOD_VLM_ISR, Default_IRQ_handler
  2493. .set RTC_CNT_ISR, Default_IRQ_handler
  2494. .set RTC_PIT_ISR, Default_IRQ_handler
  2495. .set CCL_CCL_ISR, Default_IRQ_handler
  2496. .set PORTA_PORT_ISR, Default_IRQ_handler
  2497. .set WEX0_FAULTDET_ISR, Default_IRQ_handler
  2498. // .set WEX0_FDFEVA_ISR, Default_IRQ_handler
  2499. // .set WEX0_FDFEVB_ISR, Default_IRQ_handler
  2500. // .set WEX0_FDFEVC_ISR, Default_IRQ_handler
  2501. .set TCE0_OVF_ISR, Default_IRQ_handler
  2502. .set TCE0_CMP0_ISR, Default_IRQ_handler
  2503. .set TCE0_CMP1_ISR, Default_IRQ_handler
  2504. .set TCE0_CMP2_ISR, Default_IRQ_handler
  2505. .set TCE0_CMP3_ISR, Default_IRQ_handler
  2506. .set TCB0_INT_ISR, Default_IRQ_handler
  2507. .set TCB1_INT_ISR, Default_IRQ_handler
  2508. .set TWI0_TWIS_ISR, Default_IRQ_handler
  2509. .set TWI0_TWIM_ISR, Default_IRQ_handler
  2510. .set SPI0_INT_ISR, Default_IRQ_handler
  2511. .set USART0_RXC_ISR, Default_IRQ_handler
  2512. .set USART0_DRE_ISR, Default_IRQ_handler
  2513. .set USART0_TXC_ISR, Default_IRQ_handler
  2514. .set PORTD_PORT_ISR, Default_IRQ_handler
  2515. .set TCF0_INT_ISR, Default_IRQ_handler
  2516. .set AC0_AC_ISR, Default_IRQ_handler
  2517. .set ADC0_ERROR_ISR, Default_IRQ_handler
  2518. .set ADC0_RESRDY_ISR, Default_IRQ_handler
  2519. .set ADC0_SAMPRDY_ISR, Default_IRQ_handler
  2520. .set AC1_AC_ISR, Default_IRQ_handler
  2521. .set PORTC_PORT_ISR, Default_IRQ_handler
  2522. .set PORTF_PORT_ISR, Default_IRQ_handler
  2523. .set NVMCTRL_EEREADY_ISR, Default_IRQ_handler
  2524. // .set NVMCTRL_FLREADY_ISR, Default_IRQ_handler
  2525. // .set NVMCTRL_NVMREADY_ISR, Default_IRQ_handler
  2526. end;
  2527. end.