2
0

avr64dd28.pp 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365
  1. unit AVR64DD28;
  2. interface
  3. type
  4. TAC = object //Analog Comparator
  5. CTRLA: byte; //Control A
  6. Reserved1: byte;
  7. MUXCTRL: byte; //Mux Control A
  8. Reserved3: byte;
  9. Reserved4: byte;
  10. DACREF: byte; //DAC Voltage Reference
  11. INTCTRL: byte; //Interrupt Control
  12. STATUS: byte; //Status
  13. const
  14. // Enable
  15. ENABLEbm = $01;
  16. // AC_HYSMODE
  17. HYSMODEmask = $06;
  18. HYSMODE_NONE = $00;
  19. HYSMODE_SMALL = $02;
  20. HYSMODE_MEDIUM = $04;
  21. HYSMODE_LARGE = $06;
  22. // AC_POWER
  23. POWERmask = $18;
  24. POWER_PROFILE0 = $00;
  25. POWER_PROFILE1 = $08;
  26. POWER_PROFILE2 = $10;
  27. POWER_PROFILE3 = $18;
  28. // Output Pad Enable
  29. OUTENbm = $40;
  30. // Run in Standby Mode
  31. RUNSTDBYbm = $80;
  32. // AC_MUXNEG
  33. MUXNEGmask = $07;
  34. MUXNEG_AINN0 = $00;
  35. MUXNEG_AINN2 = $02;
  36. MUXNEG_AINN3 = $03;
  37. MUXNEG_DACREF = $04;
  38. // AC_MUXPOS
  39. MUXPOSmask = $38;
  40. MUXPOS_AINP0 = $00;
  41. MUXPOS_AINP3 = $18;
  42. MUXPOS_AINP4 = $20;
  43. // AC_INITVAL
  44. INITVALmask = $40;
  45. INITVAL_LOW = $00;
  46. INITVAL_HIGH = $40;
  47. // Invert AC Output
  48. INVERTbm = $80;
  49. // Analog Comparator Interrupt Flag
  50. CMPIFbm = $01;
  51. // Analog Comparator State
  52. CMPSTATEbm = $10;
  53. end;
  54. TADC = object //Analog to Digital Converter
  55. CTRLA: byte; //Control A
  56. CTRLB: byte; //Control B
  57. CTRLC: byte; //Control C
  58. CTRLD: byte; //Control D
  59. CTRLE: byte; //Control E
  60. SAMPCTRL: byte; //Sample Control
  61. Reserved6: byte;
  62. Reserved7: byte;
  63. MUXPOS: byte; //Positive mux input
  64. MUXNEG: byte; //Negative mux input
  65. COMMAND: byte; //Command
  66. EVCTRL: byte; //Event Control
  67. INTCTRL: byte; //Interrupt Control
  68. INTFLAGS: byte; //Interrupt Flags
  69. DBGCTRL: byte; //Debug Control
  70. TEMP: byte; //Temporary Data
  71. RES: word; //ADC Accumulator Result
  72. WINLT: word; //Window comparator low threshold
  73. WINHT: word; //Window comparator high threshold
  74. const
  75. // ADC Enable
  76. ENABLEbm = $01;
  77. // Free running mode
  78. FREERUNbm = $02;
  79. // ADC_RESSEL
  80. RESSELmask = $0C;
  81. RESSEL_12BIT = $00;
  82. RESSEL_10BIT = $04;
  83. // Left adjust result
  84. LEFTADJbm = $10;
  85. // ADC_CONVMODE
  86. CONVMODEmask = $20;
  87. CONVMODE_SINGLEENDED = $00;
  88. CONVMODE_DIFF = $20;
  89. // Run standby mode
  90. RUNSTBYbm = $80;
  91. // ADC_SAMPNUM
  92. SAMPNUMmask = $07;
  93. SAMPNUM_NONE = $00;
  94. SAMPNUM_ACC2 = $01;
  95. SAMPNUM_ACC4 = $02;
  96. SAMPNUM_ACC8 = $03;
  97. SAMPNUM_ACC16 = $04;
  98. SAMPNUM_ACC32 = $05;
  99. SAMPNUM_ACC64 = $06;
  100. SAMPNUM_ACC128 = $07;
  101. // ADC_PRESC
  102. PRESCmask = $0F;
  103. PRESC_DIV2 = $00;
  104. PRESC_DIV4 = $01;
  105. PRESC_DIV8 = $02;
  106. PRESC_DIV12 = $03;
  107. PRESC_DIV16 = $04;
  108. PRESC_DIV20 = $05;
  109. PRESC_DIV24 = $06;
  110. PRESC_DIV28 = $07;
  111. PRESC_DIV32 = $08;
  112. PRESC_DIV48 = $09;
  113. PRESC_DIV64 = $0A;
  114. PRESC_DIV96 = $0B;
  115. PRESC_DIV128 = $0C;
  116. PRESC_DIV256 = $0D;
  117. // ADC_SAMPDLY
  118. SAMPDLYmask = $0F;
  119. SAMPDLY_DLY0 = $00;
  120. SAMPDLY_DLY1 = $01;
  121. SAMPDLY_DLY2 = $02;
  122. SAMPDLY_DLY3 = $03;
  123. SAMPDLY_DLY4 = $04;
  124. SAMPDLY_DLY5 = $05;
  125. SAMPDLY_DLY6 = $06;
  126. SAMPDLY_DLY7 = $07;
  127. SAMPDLY_DLY8 = $08;
  128. SAMPDLY_DLY9 = $09;
  129. SAMPDLY_DLY10 = $0A;
  130. SAMPDLY_DLY11 = $0B;
  131. SAMPDLY_DLY12 = $0C;
  132. SAMPDLY_DLY13 = $0D;
  133. SAMPDLY_DLY14 = $0E;
  134. SAMPDLY_DLY15 = $0F;
  135. // ADC_INITDLY
  136. INITDLYmask = $E0;
  137. INITDLY_DLY0 = $00;
  138. INITDLY_DLY16 = $20;
  139. INITDLY_DLY32 = $40;
  140. INITDLY_DLY64 = $60;
  141. INITDLY_DLY128 = $80;
  142. INITDLY_DLY256 = $A0;
  143. // ADC_WINCM
  144. WINCMmask = $07;
  145. WINCM_NONE = $00;
  146. WINCM_BELOW = $01;
  147. WINCM_ABOVE = $02;
  148. WINCM_INSIDE = $03;
  149. WINCM_OUTSIDE = $04;
  150. // ADC_MUXPOS
  151. MUXPOSmask = $7F;
  152. MUXPOS_AIN1 = $01;
  153. MUXPOS_AIN2 = $02;
  154. MUXPOS_AIN3 = $03;
  155. MUXPOS_AIN4 = $04;
  156. MUXPOS_AIN5 = $05;
  157. MUXPOS_AIN6 = $06;
  158. MUXPOS_AIN7 = $07;
  159. MUXPOS_AIN16 = $10;
  160. MUXPOS_AIN17 = $11;
  161. MUXPOS_AIN18 = $12;
  162. MUXPOS_AIN19 = $13;
  163. MUXPOS_AIN20 = $14;
  164. MUXPOS_AIN21 = $15;
  165. MUXPOS_AIN22 = $16;
  166. MUXPOS_AIN23 = $17;
  167. MUXPOS_AIN24 = $18;
  168. MUXPOS_AIN25 = $19;
  169. MUXPOS_AIN26 = $1A;
  170. MUXPOS_AIN27 = $1B;
  171. MUXPOS_AIN28 = $1C;
  172. MUXPOS_AIN29 = $1D;
  173. MUXPOS_AIN30 = $1E;
  174. MUXPOS_AIN31 = $1F;
  175. MUXPOS_GND = $40;
  176. MUXPOS_TEMPSENSE = $42;
  177. MUXPOS_VDDDIV10 = $44;
  178. MUXPOS_VDDIO2DIV10 = $45;
  179. MUXPOS_DAC0 = $48;
  180. MUXPOS_DACREF0 = $49;
  181. // ADC_MUXNEG
  182. MUXNEGmask = $7F;
  183. MUXNEG_AIN1 = $01;
  184. MUXNEG_AIN2 = $02;
  185. MUXNEG_AIN3 = $03;
  186. MUXNEG_AIN4 = $04;
  187. MUXNEG_AIN5 = $05;
  188. MUXNEG_AIN6 = $06;
  189. MUXNEG_AIN7 = $07;
  190. MUXNEG_AIN16 = $10;
  191. MUXNEG_AIN17 = $11;
  192. MUXNEG_AIN18 = $12;
  193. MUXNEG_AIN19 = $13;
  194. MUXNEG_AIN20 = $14;
  195. MUXNEG_AIN21 = $15;
  196. MUXNEG_AIN22 = $16;
  197. MUXNEG_AIN23 = $17;
  198. MUXNEG_AIN24 = $18;
  199. MUXNEG_AIN25 = $19;
  200. MUXNEG_AIN26 = $1A;
  201. MUXNEG_AIN27 = $1B;
  202. MUXNEG_AIN28 = $1C;
  203. MUXNEG_AIN29 = $1D;
  204. MUXNEG_AIN30 = $1E;
  205. MUXNEG_AIN31 = $1F;
  206. MUXNEG_GND = $40;
  207. MUXNEG_DAC0 = $48;
  208. // Start Conversion
  209. STCONVbm = $01;
  210. // Stop Conversion
  211. SPCONVbm = $02;
  212. // Start Event Input Enable
  213. STARTEIbm = $01;
  214. // Result Ready Interrupt Enable
  215. RESRDYbm = $01;
  216. // Window Comparator Interrupt Enable
  217. WCMPbm = $02;
  218. // Debug run
  219. DBGRUNbm = $01;
  220. end;
  221. TBOD = object //Bod interface
  222. CTRLA: byte; //Control A
  223. CTRLB: byte; //Control B
  224. Reserved2: byte;
  225. Reserved3: byte;
  226. Reserved4: byte;
  227. Reserved5: byte;
  228. Reserved6: byte;
  229. Reserved7: byte;
  230. VLMCTRLA: byte; //Voltage level monitor Control
  231. INTCTRL: byte; //Voltage level monitor interrupt Control
  232. INTFLAGS: byte; //Voltage level monitor interrupt Flags
  233. STATUS: byte; //Voltage level monitor status
  234. const
  235. // BOD_SLEEP
  236. SLEEPmask = $03;
  237. SLEEP_DIS = $00;
  238. SLEEP_ENABLED = $01;
  239. SLEEP_SAMPLED = $02;
  240. // BOD_ACTIVE
  241. ACTIVEmask = $0C;
  242. ACTIVE_DIS = $00;
  243. ACTIVE_ENABLED = $04;
  244. ACTIVE_SAMPLED = $08;
  245. ACTIVE_ENWAKE = $0C;
  246. // BOD_SAMPFREQ
  247. SAMPFREQmask = $10;
  248. SAMPFREQ_128HZ = $00;
  249. SAMPFREQ_32HZ = $10;
  250. // BOD_LVL
  251. LVLmask = $07;
  252. LVL_BODLEVEL0 = $00;
  253. LVL_BODLEVEL1 = $01;
  254. LVL_BODLEVEL2 = $02;
  255. LVL_BODLEVEL3 = $03;
  256. // BOD_VLMLVL
  257. VLMLVLmask = $03;
  258. VLMLVL_OFF = $00;
  259. VLMLVL_5ABOVE = $01;
  260. VLMLVL_15ABOVE = $02;
  261. VLMLVL_25ABOVE = $03;
  262. // voltage level monitor interrrupt enable
  263. VLMIEbm = $01;
  264. // BOD_VLMCFG
  265. VLMCFGmask = $06;
  266. VLMCFG_FALLING = $00;
  267. VLMCFG_RISING = $02;
  268. VLMCFG_BOTH = $04;
  269. // Voltage level monitor interrupt flag
  270. VLMIFbm = $01;
  271. // BOD_VLMS
  272. VLMSmask = $01;
  273. VLMS_ABOVE = $00;
  274. VLMS_BELOW = $01;
  275. end;
  276. TCCL = object //Configurable Custom Logic
  277. CTRLA: byte; //Control Register A
  278. SEQCTRL0: byte; //Sequential Control 0
  279. SEQCTRL1: byte; //Sequential Control 1
  280. Reserved3: byte;
  281. Reserved4: byte;
  282. INTCTRL0: byte; //Interrupt Control 0
  283. Reserved6: byte;
  284. INTFLAGS: byte; //Interrupt Flags
  285. LUT0CTRLA: byte; //LUT 0 Control A
  286. LUT0CTRLB: byte; //LUT 0 Control B
  287. LUT0CTRLC: byte; //LUT 0 Control C
  288. TRUTH0: byte; //Truth 0
  289. LUT1CTRLA: byte; //LUT 1 Control A
  290. LUT1CTRLB: byte; //LUT 1 Control B
  291. LUT1CTRLC: byte; //LUT 1 Control C
  292. TRUTH1: byte; //Truth 1
  293. LUT2CTRLA: byte; //LUT 2 Control A
  294. LUT2CTRLB: byte; //LUT 2 Control B
  295. LUT2CTRLC: byte; //LUT 2 Control C
  296. TRUTH2: byte; //Truth 2
  297. LUT3CTRLA: byte; //LUT 3 Control A
  298. LUT3CTRLB: byte; //LUT 3 Control B
  299. LUT3CTRLC: byte; //LUT 3 Control C
  300. TRUTH3: byte; //Truth 3
  301. const
  302. // Enable
  303. ENABLEbm = $01;
  304. // Run in Standby
  305. RUNSTDBYbm = $40;
  306. // CCL_SEQSEL
  307. SEQSELmask = $0F;
  308. SEQSEL_DISABLE = $00;
  309. SEQSEL_DFF = $01;
  310. SEQSEL_JK = $02;
  311. SEQSEL_LATCH = $03;
  312. SEQSEL_RS = $04;
  313. // CCL_INTMODE0
  314. INTMODE0mask = $03;
  315. INTMODE0_INTDISABLE = $00;
  316. INTMODE0_RISING = $01;
  317. INTMODE0_FALLING = $02;
  318. INTMODE0_BOTH = $03;
  319. // CCL_INTMODE1
  320. INTMODE1mask = $0C;
  321. INTMODE1_INTDISABLE = $00;
  322. INTMODE1_RISING = $04;
  323. INTMODE1_FALLING = $08;
  324. INTMODE1_BOTH = $0C;
  325. // CCL_INTMODE2
  326. INTMODE2mask = $30;
  327. INTMODE2_INTDISABLE = $00;
  328. INTMODE2_RISING = $10;
  329. INTMODE2_FALLING = $20;
  330. INTMODE2_BOTH = $30;
  331. // CCL_INTMODE3
  332. INTMODE3mask = $C0;
  333. INTMODE3_INTDISABLE = $00;
  334. INTMODE3_RISING = $40;
  335. INTMODE3_FALLING = $80;
  336. INTMODE3_BOTH = $C0;
  337. // Interrupt Flag
  338. INT0bm = $01;
  339. INT1bm = $02;
  340. INT2bm = $04;
  341. INT3bm = $08;
  342. // CCL_CLKSRC
  343. CLKSRCmask = $0E;
  344. CLKSRC_CLKPER = $00;
  345. CLKSRC_IN2 = $02;
  346. CLKSRC_OSCHF = $08;
  347. CLKSRC_OSC32K = $0A;
  348. CLKSRC_OSC1K = $0C;
  349. // CCL_FILTSEL
  350. FILTSELmask = $30;
  351. FILTSEL_DISABLE = $00;
  352. FILTSEL_SYNCH = $10;
  353. FILTSEL_FILTER = $20;
  354. // Output Enable
  355. OUTENbm = $40;
  356. // CCL_EDGEDET
  357. EDGEDETmask = $80;
  358. EDGEDET_DIS = $00;
  359. EDGEDET_EN = $80;
  360. // CCL_INSEL0
  361. INSEL0mask = $0F;
  362. INSEL0_MASK = $00;
  363. INSEL0_FEEDBACK = $01;
  364. INSEL0_LINK = $02;
  365. INSEL0_EVENTA = $03;
  366. INSEL0_EVENTB = $04;
  367. INSEL0_IN0 = $05;
  368. INSEL0_AC0 = $06;
  369. INSEL0_ZCD3 = $07;
  370. INSEL0_USART0 = $08;
  371. INSEL0_SPI0 = $09;
  372. INSEL0_TCA0 = $0A;
  373. INSEL0_TCB0 = $0B;
  374. INSEL0_TCD0 = $0C;
  375. // CCL_INSEL1
  376. INSEL1mask = $F0;
  377. INSEL1_MASK = $00;
  378. INSEL1_FEEDBACK = $10;
  379. INSEL1_LINK = $20;
  380. INSEL1_EVENTA = $30;
  381. INSEL1_EVENTB = $40;
  382. INSEL1_IN1 = $50;
  383. INSEL1_AC0 = $60;
  384. INSEL1_ZCD3 = $70;
  385. INSEL1_USART1 = $80;
  386. INSEL1_SPI0 = $90;
  387. INSEL1_TCA0 = $A0;
  388. INSEL1_TCB1 = $B0;
  389. INSEL1_TCD0 = $C0;
  390. // CCL_INSEL2
  391. INSEL2mask = $0F;
  392. INSEL2_MASK = $00;
  393. INSEL2_FEEDBACK = $01;
  394. INSEL2_LINK = $02;
  395. INSEL2_EVENTA = $03;
  396. INSEL2_EVENTB = $04;
  397. INSEL2_IN2 = $05;
  398. INSEL2_AC0 = $06;
  399. INSEL2_ZCD3 = $07;
  400. INSEL2_USART1 = $08;
  401. INSEL2_SPI0 = $09;
  402. INSEL2_TCA0 = $0A;
  403. INSEL2_TCB2 = $0B;
  404. INSEL2_TCD0 = $0C;
  405. end;
  406. TCLKCTRL = object //Clock controller
  407. MCLKCTRLA: byte; //MCLK Control A
  408. MCLKCTRLB: byte; //MCLK Control B
  409. MCLKCTRLC: byte; //MCLK Control C
  410. MCLKINTCTRL: byte; //MCLK Interrupt Control
  411. MCLKINTFLAGS: byte; //MCLK Interrupt Flags
  412. MCLKSTATUS: byte; //MCLK Status
  413. Reserved6: byte;
  414. Reserved7: byte;
  415. OSCHFCTRLA: byte; //OSCHF Control A
  416. OSCHFTUNE: byte; //OSCHF Tune
  417. Reserved10: byte;
  418. Reserved11: byte;
  419. Reserved12: byte;
  420. Reserved13: byte;
  421. Reserved14: byte;
  422. Reserved15: byte;
  423. PLLCTRLA: byte; //PLL Control A
  424. Reserved17: byte;
  425. Reserved18: byte;
  426. Reserved19: byte;
  427. Reserved20: byte;
  428. Reserved21: byte;
  429. Reserved22: byte;
  430. Reserved23: byte;
  431. OSC32KCTRLA: byte; //OSC32K Control A
  432. Reserved25: byte;
  433. Reserved26: byte;
  434. Reserved27: byte;
  435. XOSC32KCTRLA: byte; //XOSC32K Control A
  436. Reserved29: byte;
  437. Reserved30: byte;
  438. Reserved31: byte;
  439. XOSCHFCTRLA: byte; //XOSC HF Control A
  440. const
  441. // CLKCTRL_CLKSEL
  442. CLKSELmask = $07;
  443. CLKSEL_OSCHF = $00;
  444. CLKSEL_OSC32K = $01;
  445. CLKSEL_XOSC32K = $02;
  446. CLKSEL_EXTCLK = $03;
  447. // System clock out
  448. CLKOUTbm = $80;
  449. // Prescaler enable
  450. PENbm = $01;
  451. // CLKCTRL_PDIV
  452. PDIVmask = $1E;
  453. PDIV_2X = $00;
  454. PDIV_4X = $02;
  455. PDIV_8X = $04;
  456. PDIV_16X = $06;
  457. PDIV_32X = $08;
  458. PDIV_64X = $0A;
  459. PDIV_6X = $10;
  460. PDIV_10X = $12;
  461. PDIV_12X = $14;
  462. PDIV_24X = $16;
  463. PDIV_48X = $18;
  464. // Clock Failure Detect Enable
  465. CFDENbm = $01;
  466. // Clock Failure Detect Test
  467. CFDTSTbm = $02;
  468. // CLKCTRL_CFDSRC
  469. CFDSRCmask = $0C;
  470. CFDSRC_CLKMAIN = $00;
  471. CFDSRC_XOSCHF = $04;
  472. CFDSRC_XOSC32K = $08;
  473. // Clock Failure Detect Interrupt Enable
  474. CFDbm = $01;
  475. // CLKCTRL_INTTYPE
  476. INTTYPEmask = $80;
  477. INTTYPE_INT = $00;
  478. INTTYPE_NMI = $80;
  479. // System Oscillator changing
  480. SOSCbm = $01;
  481. // High frequency oscillator status
  482. OSCHFSbm = $02;
  483. // 32KHz oscillator status
  484. OSC32KSbm = $04;
  485. // 32.768 kHz Crystal Oscillator status
  486. XOSC32KSbm = $08;
  487. // External Clock status
  488. EXTSbm = $10;
  489. // PLL oscillator status
  490. PLLSbm = $20;
  491. // Autotune
  492. AUTOTUNEbm = $01;
  493. // CLKCTRL_FRQSEL
  494. FRQSELmask = $3C;
  495. FRQSEL_1M = $00;
  496. FRQSEL_2M = $04;
  497. FRQSEL_3M = $08;
  498. FRQSEL_4M = $0C;
  499. FRQSEL_8M = $14;
  500. FRQSEL_12M = $18;
  501. FRQSEL_16M = $1C;
  502. FRQSEL_20M = $20;
  503. FRQSEL_24M = $24;
  504. // Run standby
  505. RUNSTDBYbm = $80;
  506. // CLKCTRL_MULFAC
  507. MULFACmask = $03;
  508. MULFAC_DISABLE = $00;
  509. MULFAC_2x = $01;
  510. MULFAC_3x = $02;
  511. // CLKCTRL_SOURCE
  512. SOURCEmask = $40;
  513. SOURCE_OSCHF = $00;
  514. SOURCE_XOSCHF = $40;
  515. // Enable
  516. ENABLEbm = $01;
  517. // Low power mode
  518. LPMODEbm = $02;
  519. // Select
  520. SELbm = $04;
  521. // CLKCTRL_CSUT
  522. CSUTmask = $30;
  523. CSUT_1K = $00;
  524. CSUT_16K = $10;
  525. CSUT_32K = $20;
  526. CSUT_64K = $30;
  527. // CLKCTRL_SELHF
  528. SELHFmask = $02;
  529. SELHF_XTAL = $00;
  530. SELHF_EXTCLOCK = $02;
  531. // CLKCTRL_FRQRANGE
  532. FRQRANGEmask = $0C;
  533. FRQRANGE_8M = $00;
  534. FRQRANGE_16M = $04;
  535. FRQRANGE_24M = $08;
  536. FRQRANGE_32M = $0C;
  537. // CLKCTRL_CSUTHF
  538. CSUTHFmask = $30;
  539. CSUTHF_256 = $00;
  540. CSUTHF_1K = $10;
  541. CSUTHF_4K = $20;
  542. // Run Standby
  543. RUNSTBYbm = $80;
  544. end;
  545. TCPU = object //CPU
  546. Reserved0: byte;
  547. Reserved1: byte;
  548. Reserved2: byte;
  549. Reserved3: byte;
  550. CCP: byte; //Configuration Change Protection
  551. Reserved5: byte;
  552. Reserved6: byte;
  553. Reserved7: byte;
  554. Reserved8: byte;
  555. Reserved9: byte;
  556. Reserved10: byte;
  557. Reserved11: byte;
  558. Reserved12: byte;
  559. SP: word; //Stack Pointer
  560. SREG: byte; //Status Register
  561. const
  562. // CPU_CCP
  563. CCPmask = $FF;
  564. CCP_SPM = $9D;
  565. CCP_IOREG = $D8;
  566. // Carry Flag
  567. Cbm = $01;
  568. // Zero Flag
  569. Zbm = $02;
  570. // Negative Flag
  571. Nbm = $04;
  572. // Two's Complement Overflow Flag
  573. Vbm = $08;
  574. // N Exclusive Or V Flag
  575. Sbm = $10;
  576. // Half Carry Flag
  577. Hbm = $20;
  578. // Transfer Bit
  579. Tbm = $40;
  580. // Global Interrupt Enable Flag
  581. Ibm = $80;
  582. end;
  583. TCPUINT = object //Interrupt Controller
  584. CTRLA: byte; //Control A
  585. STATUS: byte; //Status
  586. LVL0PRI: byte; //Interrupt Level 0 Priority
  587. LVL1VEC: byte; //Interrupt Level 1 Priority Vector
  588. const
  589. // Round-robin Scheduling Enable
  590. LVL0RRbm = $01;
  591. // Compact Vector Table
  592. CVTbm = $20;
  593. // Interrupt Vector Select
  594. IVSELbm = $40;
  595. // Level 0 Interrupt Executing
  596. LVL0EXbm = $01;
  597. // Level 1 Interrupt Executing
  598. LVL1EXbm = $02;
  599. // Non-maskable Interrupt Executing
  600. NMIEXbm = $80;
  601. end;
  602. TCRCSCAN = object //CRCSCAN
  603. CTRLA: byte; //Control A
  604. CTRLB: byte; //Control B
  605. STATUS: byte; //Status
  606. const
  607. // Enable CRC scan
  608. ENABLEbm = $01;
  609. // Enable NMI Trigger
  610. NMIENbm = $02;
  611. // Reset CRC scan
  612. RESETbm = $80;
  613. // CRCSCAN_SRC
  614. SRCmask = $03;
  615. SRC_FLASH = $00;
  616. SRC_APPLICATION = $01;
  617. SRC_BOOT = $02;
  618. // CRC Busy
  619. BUSYbm = $01;
  620. // CRC Ok
  621. OKbm = $02;
  622. end;
  623. TDAC = object //Digital to Analog Converter
  624. CTRLA: byte; //Control Register A
  625. Reserved1: byte;
  626. DATA: word; //DATA Register
  627. const
  628. // DAC Enable
  629. ENABLEbm = $01;
  630. // Output Buffer Enable
  631. OUTENbm = $40;
  632. // Run in Standby Mode
  633. RUNSTDBYbm = $80;
  634. end;
  635. TEVSYS = object //Event System
  636. SWEVENTA: byte; //Software Event A
  637. SWEVENTB: byte; //Software Event B
  638. Reserved2: byte;
  639. Reserved3: byte;
  640. Reserved4: byte;
  641. Reserved5: byte;
  642. Reserved6: byte;
  643. Reserved7: byte;
  644. Reserved8: byte;
  645. Reserved9: byte;
  646. Reserved10: byte;
  647. Reserved11: byte;
  648. Reserved12: byte;
  649. Reserved13: byte;
  650. Reserved14: byte;
  651. Reserved15: byte;
  652. CHANNEL0: byte; //Multiplexer Channel 0
  653. CHANNEL1: byte; //Multiplexer Channel 1
  654. CHANNEL2: byte; //Multiplexer Channel 2
  655. CHANNEL3: byte; //Multiplexer Channel 3
  656. CHANNEL4: byte; //Multiplexer Channel 4
  657. CHANNEL5: byte; //Multiplexer Channel 5
  658. Reserved22: byte;
  659. Reserved23: byte;
  660. Reserved24: byte;
  661. Reserved25: byte;
  662. Reserved26: byte;
  663. Reserved27: byte;
  664. Reserved28: byte;
  665. Reserved29: byte;
  666. Reserved30: byte;
  667. Reserved31: byte;
  668. USERCCLLUT0A: byte; //User 0 - CCL0 Event A
  669. USERCCLLUT0B: byte; //User 1 - CCL0 Event B
  670. USERCCLLUT1A: byte; //User 2 - CCL1 Event A
  671. USERCCLLUT1B: byte; //User 3 - CCL1 Event B
  672. USERCCLLUT2A: byte; //User 4 - CCL2 Event A
  673. USERCCLLUT2B: byte; //User 5 - CCL2 Event B
  674. USERCCLLUT3A: byte; //User 6 - CCL3 Event A
  675. USERCCLLUT3B: byte; //User 7 - CCL3 Event B
  676. USERADC0START: byte; //User 12 - ADC0
  677. USEREVSYSEVOUTA: byte; //User 13 - EVOUTA
  678. USEREVSYSEVOUTC: byte; //User 15 - EVOUTC
  679. USEREVSYSEVOUTD: byte; //User 16 - EVOUTD
  680. USEREVSYSEVOUTF: byte; //User 18 - EVOUTF
  681. USERUSART0IRDA: byte; //User 20 - USART0
  682. USERUSART1IRDA: byte; //User 21 - USART1
  683. USERTCA0CNTA: byte; //User 26 - TCA0 Event A
  684. USERTCA0CNTB: byte; //User 27 - TCA0 Event B
  685. USERTCB0CAPT: byte; //User 30 - TCB0 Event A
  686. USERTCB0COUNT: byte; //User 31 - TCB0 Event B
  687. USERTCB1CAPT: byte; //User 32 - TCB1 Event A
  688. USERTCB1COUNT: byte; //User 33 - TCB1 Event B
  689. USERTCB2CAPT: byte; //User 34 - TCB2 Event A
  690. USERTCB2COUNT: byte; //User 35 - TCB2 Event B
  691. USERTCD0INPUTA: byte; //User 40 - TCD0 Event A
  692. USERTCD0INPUTB: byte; //User 41 - TCD0 Event B
  693. const
  694. // EVSYS_SWEVENTA
  695. SWEVENTAmask = $FF;
  696. SWEVENTA_CH0 = $01;
  697. SWEVENTA_CH1 = $02;
  698. SWEVENTA_CH2 = $04;
  699. SWEVENTA_CH3 = $08;
  700. SWEVENTA_CH4 = $10;
  701. SWEVENTA_CH5 = $20;
  702. SWEVENTA_CH6 = $40;
  703. SWEVENTA_CH7 = $80;
  704. // EVSYS_SWEVENTB
  705. SWEVENTBmask = $03;
  706. SWEVENTB_CH8 = $00;
  707. SWEVENTB_CH9 = $01;
  708. // EVSYS_CHANNEL0
  709. CHANNEL0mask = $FF;
  710. CHANNEL0_OFF = $00;
  711. CHANNEL0_UPDI_SYNCH = $01;
  712. CHANNEL0_MVIO = $05;
  713. CHANNEL0_RTC_OVF = $06;
  714. CHANNEL0_RTC_CMP = $07;
  715. CHANNEL0_RTC_PIT_DIV8192 = $08;
  716. CHANNEL0_RTC_PIT_DIV4096 = $09;
  717. CHANNEL0_RTC_PIT_DIV2048 = $0A;
  718. CHANNEL0_RTC_PIT_DIV1024 = $0B;
  719. CHANNEL0_CCL_LUT0 = $10;
  720. CHANNEL0_CCL_LUT1 = $11;
  721. CHANNEL0_CCL_LUT2 = $12;
  722. CHANNEL0_CCL_LUT3 = $13;
  723. CHANNEL0_AC0_OUT = $20;
  724. CHANNEL0_ADC0_RESRDY = $24;
  725. CHANNEL0_ZCD3 = $30;
  726. CHANNEL0_PORTA_PIN0 = $40;
  727. CHANNEL0_PORTA_PIN1 = $41;
  728. CHANNEL0_PORTA_PIN2 = $42;
  729. CHANNEL0_PORTA_PIN3 = $43;
  730. CHANNEL0_PORTA_PIN4 = $44;
  731. CHANNEL0_PORTA_PIN5 = $45;
  732. CHANNEL0_PORTA_PIN6 = $46;
  733. CHANNEL0_PORTA_PIN7 = $47;
  734. CHANNEL0_USART0_XCK = $60;
  735. CHANNEL0_USART1_XCK = $61;
  736. CHANNEL0_SPI0_SCK = $68;
  737. CHANNEL0_TCA0_OVF_LUNF = $80;
  738. CHANNEL0_TCA0_HUNF = $81;
  739. CHANNEL0_TCA0_CMP0_LCMP0 = $84;
  740. CHANNEL0_TCA0_CMP1_LCMP1 = $85;
  741. CHANNEL0_TCA0_CMP2_LCMP2 = $86;
  742. CHANNEL0_TCB0_CAPT = $A0;
  743. CHANNEL0_TCB0_OVF = $A1;
  744. CHANNEL0_TCB1_CAPT = $A2;
  745. CHANNEL0_TCB1_OVF = $A3;
  746. CHANNEL0_TCB2_CAPT = $A4;
  747. CHANNEL0_TCB2_OVF = $A5;
  748. CHANNEL0_TCD0_CMPBCLR = $B0;
  749. CHANNEL0_TCD0_CMPASET = $B1;
  750. CHANNEL0_TCD0_CMPBSET = $B2;
  751. CHANNEL0_TCD0_PROGEV = $B3;
  752. // EVSYS_CHANNEL1
  753. CHANNEL1mask = $FF;
  754. CHANNEL1_OFF = $00;
  755. CHANNEL1_UPDI_SYNCH = $01;
  756. CHANNEL1_MVIO = $05;
  757. CHANNEL1_RTC_OVF = $06;
  758. CHANNEL1_RTC_CMP = $07;
  759. CHANNEL1_RTC_PIT_DIV512 = $08;
  760. CHANNEL1_RTC_PIT_DIV256 = $09;
  761. CHANNEL1_RTC_PIT_DIV128 = $0A;
  762. CHANNEL1_RTC_PIT_DIV64 = $0B;
  763. CHANNEL1_CCL_LUT0 = $10;
  764. CHANNEL1_CCL_LUT1 = $11;
  765. CHANNEL1_CCL_LUT2 = $12;
  766. CHANNEL1_CCL_LUT3 = $13;
  767. CHANNEL1_AC0_OUT = $20;
  768. CHANNEL1_ADC0_RESRDY = $24;
  769. CHANNEL1_ZCD3 = $30;
  770. CHANNEL1_PORTA_PIN0 = $40;
  771. CHANNEL1_PORTA_PIN1 = $41;
  772. CHANNEL1_PORTA_PIN2 = $42;
  773. CHANNEL1_PORTA_PIN3 = $43;
  774. CHANNEL1_PORTA_PIN4 = $44;
  775. CHANNEL1_PORTA_PIN5 = $45;
  776. CHANNEL1_PORTA_PIN6 = $46;
  777. CHANNEL1_PORTA_PIN7 = $47;
  778. CHANNEL1_USART0_XCK = $60;
  779. CHANNEL1_USART1_XCK = $61;
  780. CHANNEL1_SPI0_SCK = $68;
  781. CHANNEL1_TCA0_OVF_LUNF = $80;
  782. CHANNEL1_TCA0_HUNF = $81;
  783. CHANNEL1_TCA0_CMP0_LCMP0 = $84;
  784. CHANNEL1_TCA0_CMP1_LCMP1 = $85;
  785. CHANNEL1_TCA0_CMP2_LCMP2 = $86;
  786. CHANNEL1_TCB0_CAPT = $A0;
  787. CHANNEL1_TCB0_OVF = $A1;
  788. CHANNEL1_TCB1_CAPT = $A2;
  789. CHANNEL1_TCB1_OVF = $A3;
  790. CHANNEL1_TCB2_CAPT = $A4;
  791. CHANNEL1_TCB2_OVF = $A5;
  792. CHANNEL1_TCD0_CMPBCLR = $B0;
  793. CHANNEL1_TCD0_CMPASET = $B1;
  794. CHANNEL1_TCD0_CMPBSET = $B2;
  795. CHANNEL1_TCD0_PROGEV = $B3;
  796. // EVSYS_CHANNEL2
  797. CHANNEL2mask = $FF;
  798. CHANNEL2_OFF = $00;
  799. CHANNEL2_UPDI_SYNCH = $01;
  800. CHANNEL2_MVIO = $05;
  801. CHANNEL2_RTC_OVF = $06;
  802. CHANNEL2_RTC_CMP = $07;
  803. CHANNEL2_RTC_PIT_DIV8192 = $08;
  804. CHANNEL2_RTC_PIT_DIV4096 = $09;
  805. CHANNEL2_RTC_PIT_DIV2048 = $0A;
  806. CHANNEL2_RTC_PIT_DIV1024 = $0B;
  807. CHANNEL2_CCL_LUT0 = $10;
  808. CHANNEL2_CCL_LUT1 = $11;
  809. CHANNEL2_CCL_LUT2 = $12;
  810. CHANNEL2_CCL_LUT3 = $13;
  811. CHANNEL2_AC0_OUT = $20;
  812. CHANNEL2_ADC0_RESRDY = $24;
  813. CHANNEL2_ZCD3 = $30;
  814. CHANNEL2_PORTC_PIN0 = $40;
  815. CHANNEL2_PORTC_PIN1 = $41;
  816. CHANNEL2_PORTC_PIN2 = $42;
  817. CHANNEL2_PORTC_PIN3 = $43;
  818. CHANNEL2_PORTD_PIN1 = $49;
  819. CHANNEL2_PORTD_PIN2 = $4A;
  820. CHANNEL2_PORTD_PIN3 = $4B;
  821. CHANNEL2_PORTD_PIN4 = $4C;
  822. CHANNEL2_PORTD_PIN5 = $4D;
  823. CHANNEL2_PORTD_PIN6 = $4E;
  824. CHANNEL2_PORTD_PIN7 = $4F;
  825. CHANNEL2_USART0_XCK = $60;
  826. CHANNEL2_USART1_XCK = $61;
  827. CHANNEL2_SPI0_SCK = $68;
  828. CHANNEL2_TCA0_OVF_LUNF = $80;
  829. CHANNEL2_TCA0_HUNF = $81;
  830. CHANNEL2_TCA0_CMP0_LCMP0 = $84;
  831. CHANNEL2_TCA0_CMP1_LCMP1 = $85;
  832. CHANNEL2_TCA0_CMP2_LCMP2 = $86;
  833. CHANNEL2_TCB0_CAPT = $A0;
  834. CHANNEL2_TCB0_OVF = $A1;
  835. CHANNEL2_TCB1_CAPT = $A2;
  836. CHANNEL2_TCB1_OVF = $A3;
  837. CHANNEL2_TCB2_CAPT = $A4;
  838. CHANNEL2_TCB2_OVF = $A5;
  839. CHANNEL2_TCD0_CMPBCLR = $B0;
  840. CHANNEL2_TCD0_CMPASET = $B1;
  841. CHANNEL2_TCD0_CMPBSET = $B2;
  842. CHANNEL2_TCD0_PROGEV = $B3;
  843. // EVSYS_CHANNEL3
  844. CHANNEL3mask = $FF;
  845. CHANNEL3_OFF = $00;
  846. CHANNEL3_UPDI_SYNCH = $01;
  847. CHANNEL3_MVIO = $05;
  848. CHANNEL3_RTC_OVF = $06;
  849. CHANNEL3_RTC_CMP = $07;
  850. CHANNEL3_RTC_PIT_DIV512 = $08;
  851. CHANNEL3_RTC_PIT_DIV256 = $09;
  852. CHANNEL3_RTC_PIT_DIV128 = $0A;
  853. CHANNEL3_RTC_PIT_DIV64 = $0B;
  854. CHANNEL3_CCL_LUT0 = $10;
  855. CHANNEL3_CCL_LUT1 = $11;
  856. CHANNEL3_CCL_LUT2 = $12;
  857. CHANNEL3_CCL_LUT3 = $13;
  858. CHANNEL3_AC0_OUT = $20;
  859. CHANNEL3_ADC0_RESRDY = $24;
  860. CHANNEL3_ZCD3 = $30;
  861. CHANNEL3_PORTC_PIN0 = $40;
  862. CHANNEL3_PORTC_PIN1 = $41;
  863. CHANNEL3_PORTC_PIN2 = $42;
  864. CHANNEL3_PORTC_PIN3 = $43;
  865. CHANNEL3_PORTD_PIN1 = $49;
  866. CHANNEL3_PORTD_PIN2 = $4A;
  867. CHANNEL3_PORTD_PIN3 = $4B;
  868. CHANNEL3_PORTD_PIN4 = $4C;
  869. CHANNEL3_PORTD_PIN5 = $4D;
  870. CHANNEL3_PORTD_PIN6 = $4E;
  871. CHANNEL3_PORTD_PIN7 = $4F;
  872. CHANNEL3_USART0_XCK = $60;
  873. CHANNEL3_USART1_XCK = $61;
  874. CHANNEL3_SPI0_SCK = $68;
  875. CHANNEL3_TCA0_OVF_LUNF = $80;
  876. CHANNEL3_TCA0_HUNF = $81;
  877. CHANNEL3_TCA0_CMP0_LCMP0 = $84;
  878. CHANNEL3_TCA0_CMP1_LCMP1 = $85;
  879. CHANNEL3_TCA0_CMP2_LCMP2 = $86;
  880. CHANNEL3_TCB0_CAPT = $A0;
  881. CHANNEL3_TCB0_OVF = $A1;
  882. CHANNEL3_TCB1_CAPT = $A2;
  883. CHANNEL3_TCB1_OVF = $A3;
  884. CHANNEL3_TCB2_CAPT = $A4;
  885. CHANNEL3_TCB2_OVF = $A5;
  886. CHANNEL3_TCD0_CMPBCLR = $B0;
  887. CHANNEL3_TCD0_CMPASET = $B1;
  888. CHANNEL3_TCD0_CMPBSET = $B2;
  889. CHANNEL3_TCD0_PROGEV = $B3;
  890. // EVSYS_CHANNEL4
  891. CHANNEL4mask = $FF;
  892. CHANNEL4_OFF = $00;
  893. CHANNEL4_UPDI_SYNCH = $01;
  894. CHANNEL4_MVIO = $05;
  895. CHANNEL4_RTC_OVF = $06;
  896. CHANNEL4_RTC_CMP = $07;
  897. CHANNEL4_RTC_PIT_DIV8192 = $08;
  898. CHANNEL4_RTC_PIT_DIV4096 = $09;
  899. CHANNEL4_RTC_PIT_DIV2048 = $0A;
  900. CHANNEL4_RTC_PIT_DIV1024 = $0B;
  901. CHANNEL4_CCL_LUT0 = $10;
  902. CHANNEL4_CCL_LUT1 = $11;
  903. CHANNEL4_CCL_LUT2 = $12;
  904. CHANNEL4_CCL_LUT3 = $13;
  905. CHANNEL4_AC0_OUT = $20;
  906. CHANNEL4_ADC0_RESRDY = $24;
  907. CHANNEL4_ZCD3 = $30;
  908. CHANNEL4_PORTF_PIN0 = $48;
  909. CHANNEL4_PORTF_PIN1 = $49;
  910. CHANNEL4_PORTF_PIN6 = $4E;
  911. CHANNEL4_PORTF_PIN7 = $4F;
  912. CHANNEL4_USART0_XCK = $60;
  913. CHANNEL4_USART1_XCK = $61;
  914. CHANNEL4_SPI0_SCK = $68;
  915. CHANNEL4_TCA0_OVF_LUNF = $80;
  916. CHANNEL4_TCA0_HUNF = $81;
  917. CHANNEL4_TCA0_CMP0_LCMP0 = $84;
  918. CHANNEL4_TCA0_CMP1_LCMP1 = $85;
  919. CHANNEL4_TCA0_CMP2_LCMP2 = $86;
  920. CHANNEL4_TCB0_CAPT = $A0;
  921. CHANNEL4_TCB0_OVF = $A1;
  922. CHANNEL4_TCB1_CAPT = $A2;
  923. CHANNEL4_TCB1_OVF = $A3;
  924. CHANNEL4_TCB2_CAPT = $A4;
  925. CHANNEL4_TCB2_OVF = $A5;
  926. CHANNEL4_TCD0_CMPBCLR = $B0;
  927. CHANNEL4_TCD0_CMPASET = $B1;
  928. CHANNEL4_TCD0_CMPBSET = $B2;
  929. CHANNEL4_TCD0_PROGEV = $B3;
  930. // EVSYS_CHANNEL5
  931. CHANNEL5mask = $FF;
  932. CHANNEL5_OFF = $00;
  933. CHANNEL5_UPDI_SYNCH = $01;
  934. CHANNEL5_MVIO = $05;
  935. CHANNEL5_RTC_OVF = $06;
  936. CHANNEL5_RTC_CMP = $07;
  937. CHANNEL5_RTC_PIT_DIV512 = $08;
  938. CHANNEL5_RTC_PIT_DIV256 = $09;
  939. CHANNEL5_RTC_PIT_DIV128 = $0A;
  940. CHANNEL5_RTC_PIT_DIV64 = $0B;
  941. CHANNEL5_CCL_LUT0 = $10;
  942. CHANNEL5_CCL_LUT1 = $11;
  943. CHANNEL5_CCL_LUT2 = $12;
  944. CHANNEL5_CCL_LUT3 = $13;
  945. CHANNEL5_AC0_OUT = $20;
  946. CHANNEL5_ADC0_RESRDY = $24;
  947. CHANNEL5_ZCD3 = $30;
  948. CHANNEL5_PORTF_PIN0 = $48;
  949. CHANNEL5_PORTF_PIN1 = $49;
  950. CHANNEL5_PORTF_PIN6 = $4E;
  951. CHANNEL5_PORTF_PIN7 = $4F;
  952. CHANNEL5_USART0_XCK = $60;
  953. CHANNEL5_USART1_XCK = $61;
  954. CHANNEL5_SPI0_SCK = $68;
  955. CHANNEL5_TCA0_OVF_LUNF = $80;
  956. CHANNEL5_TCA0_HUNF = $81;
  957. CHANNEL5_TCA0_CMP0_LCMP0 = $84;
  958. CHANNEL5_TCA0_CMP1_LCMP1 = $85;
  959. CHANNEL5_TCA0_CMP2_LCMP2 = $86;
  960. CHANNEL5_TCB0_CAPT = $A0;
  961. CHANNEL5_TCB0_OVF = $A1;
  962. CHANNEL5_TCB1_CAPT = $A2;
  963. CHANNEL5_TCB1_OVF = $A3;
  964. CHANNEL5_TCB2_CAPT = $A4;
  965. CHANNEL5_TCB2_OVF = $A5;
  966. CHANNEL5_TCD0_CMPBCLR = $B0;
  967. CHANNEL5_TCD0_CMPASET = $B1;
  968. CHANNEL5_TCD0_CMPBSET = $B2;
  969. CHANNEL5_TCD0_PROGEV = $B3;
  970. // EVSYS_USER
  971. USERmask = $FF;
  972. USER_OFF = $00;
  973. USER_CHANNEL0 = $01;
  974. USER_CHANNEL1 = $02;
  975. USER_CHANNEL2 = $03;
  976. USER_CHANNEL3 = $04;
  977. USER_CHANNEL4 = $05;
  978. USER_CHANNEL5 = $06;
  979. end;
  980. TFUSE = object //Fuses
  981. WDTCFG: byte; //Watchdog Configuration
  982. BODCFG: byte; //BOD Configuration
  983. OSCCFG: byte; //Oscillator Configuration
  984. Reserved3: byte;
  985. Reserved4: byte;
  986. SYSCFG0: byte; //System Configuration 0
  987. SYSCFG1: byte; //System Configuration 1
  988. CODESIZE: byte; //Code Section Size
  989. BOOTSIZE: byte; //Boot Section Size
  990. const
  991. // FUSE_PERIOD
  992. PERIODmask = $0F;
  993. PERIOD_OFF = $00;
  994. PERIOD_8CLK = $01;
  995. PERIOD_16CLK = $02;
  996. PERIOD_32CLK = $03;
  997. PERIOD_64CLK = $04;
  998. PERIOD_128CLK = $05;
  999. PERIOD_256CLK = $06;
  1000. PERIOD_512CLK = $07;
  1001. PERIOD_1KCLK = $08;
  1002. PERIOD_2KCLK = $09;
  1003. PERIOD_4KCLK = $0A;
  1004. PERIOD_8KCLK = $0B;
  1005. // FUSE_WINDOW
  1006. WINDOWmask = $F0;
  1007. WINDOW_OFF = $00;
  1008. WINDOW_8CLK = $10;
  1009. WINDOW_16CLK = $20;
  1010. WINDOW_32CLK = $30;
  1011. WINDOW_64CLK = $40;
  1012. WINDOW_128CLK = $50;
  1013. WINDOW_256CLK = $60;
  1014. WINDOW_512CLK = $70;
  1015. WINDOW_1KCLK = $80;
  1016. WINDOW_2KCLK = $90;
  1017. WINDOW_4KCLK = $A0;
  1018. WINDOW_8KCLK = $B0;
  1019. // FUSE_SLEEP
  1020. SLEEPmask = $03;
  1021. SLEEP_DISABLE = $00;
  1022. SLEEP_ENABLE = $01;
  1023. SLEEP_SAMPLE = $02;
  1024. // FUSE_ACTIVE
  1025. ACTIVEmask = $0C;
  1026. ACTIVE_DISABLE = $00;
  1027. ACTIVE_ENABLE = $04;
  1028. ACTIVE_SAMPLE = $08;
  1029. ACTIVE_ENABLEWAIT = $0C;
  1030. // FUSE_SAMPFREQ
  1031. SAMPFREQmask = $10;
  1032. SAMPFREQ_128Hz = $00;
  1033. SAMPFREQ_32Hz = $10;
  1034. // FUSE_LVL
  1035. LVLmask = $E0;
  1036. LVL_BODLEVEL0 = $00;
  1037. LVL_BODLEVEL1 = $20;
  1038. LVL_BODLEVEL2 = $40;
  1039. LVL_BODLEVEL3 = $60;
  1040. // FUSE_CLKSEL
  1041. CLKSELmask = $07;
  1042. CLKSEL_OSCHF = $00;
  1043. CLKSEL_OSC32K = $01;
  1044. // EEPROM Save
  1045. EESAVEbm = $01;
  1046. // FUSE_RSTPINCFG
  1047. RSTPINCFGmask = $08;
  1048. RSTPINCFG_GPIO = $00;
  1049. RSTPINCFG_RST = $08;
  1050. // FUSE_UPDIPINCFG
  1051. UPDIPINCFGmask = $10;
  1052. UPDIPINCFG_GPIO = $00;
  1053. UPDIPINCFG_UPDI = $10;
  1054. // FUSE_CRCSEL
  1055. CRCSELmask = $20;
  1056. CRCSEL_CRC16 = $00;
  1057. CRCSEL_CRC32 = $20;
  1058. // FUSE_CRCSRC
  1059. CRCSRCmask = $C0;
  1060. CRCSRC_FLASH = $00;
  1061. CRCSRC_BOOT = $40;
  1062. CRCSRC_BOOTAPP = $80;
  1063. CRCSRC_NOCRC = $C0;
  1064. // FUSE_SUT
  1065. SUTmask = $07;
  1066. SUT_0MS = $00;
  1067. SUT_1MS = $01;
  1068. SUT_2MS = $02;
  1069. SUT_4MS = $03;
  1070. SUT_8MS = $04;
  1071. SUT_16MS = $05;
  1072. SUT_32MS = $06;
  1073. SUT_64MS = $07;
  1074. // FUSE_MVSYSCFG
  1075. MVSYSCFGmask = $18;
  1076. MVSYSCFG_DUAL = $08;
  1077. MVSYSCFG_SINGLE = $10;
  1078. end;
  1079. TGPR = object //General Purpose Registers
  1080. GPR0: byte; //General Purpose Register 0
  1081. GPR1: byte; //General Purpose Register 1
  1082. GPR2: byte; //General Purpose Register 2
  1083. GPR3: byte; //General Purpose Register 3
  1084. end;
  1085. TLOCK = object //Lockbits
  1086. KEY: dword; //Lock Key Bits
  1087. const
  1088. // LOCK_KEY
  1089. KEYmask = $FFFFFFFF;
  1090. KEY_NOLOCK = $5CC5C55C;
  1091. KEY_RWLOCK = $A33A3AA3;
  1092. end;
  1093. TMVIO = object //Multi-Voltage I/O
  1094. INTCTRL: byte; //Interrupt Control
  1095. INTFLAGS: byte; //Interrupt Flags
  1096. STATUS: byte; //Status
  1097. const
  1098. // VDDIO2 Interrupt Enable
  1099. VDDIO2IEbm = $01;
  1100. // VDDIO2 Interrupt Flag
  1101. VDDIO2IFbm = $01;
  1102. // VDDIO2 Status
  1103. VDDIO2Sbm = $01;
  1104. end;
  1105. TNVMCTRL = object //Non-volatile Memory Controller
  1106. CTRLA: byte; //Control A
  1107. CTRLB: byte; //Control B
  1108. STATUS: byte; //Status
  1109. INTCTRL: byte; //Interrupt Control
  1110. INTFLAGS: byte; //Interrupt Flags
  1111. Reserved5: byte;
  1112. DATA: word; //Data
  1113. ADDR: dword; //Address
  1114. const
  1115. // NVMCTRL_CMD
  1116. CMDmask = $7F;
  1117. CMD_NONE = $00;
  1118. CMD_NOOP = $01;
  1119. CMD_FLWR = $02;
  1120. CMD_FLPER = $08;
  1121. CMD_FLMPER2 = $09;
  1122. CMD_FLMPER4 = $0A;
  1123. CMD_FLMPER8 = $0B;
  1124. CMD_FLMPER16 = $0C;
  1125. CMD_FLMPER32 = $0D;
  1126. CMD_EEWR = $12;
  1127. CMD_EEERWR = $13;
  1128. CMD_EEBER = $18;
  1129. CMD_EEMBER2 = $19;
  1130. CMD_EEMBER4 = $1A;
  1131. CMD_EEMBER8 = $1B;
  1132. CMD_EEMBER16 = $1C;
  1133. CMD_EEMBER32 = $1D;
  1134. CMD_CHER = $20;
  1135. CMD_EECHER = $30;
  1136. // Application Code Write Protect
  1137. APPCODEWPbm = $01;
  1138. // Boot Read Protect
  1139. BOOTRPbm = $02;
  1140. // Application Data Write Protect
  1141. APPDATAWPbm = $04;
  1142. // NVMCTRL_FLMAP
  1143. FLMAPmask = $30;
  1144. FLMAP_SECTION0 = $00;
  1145. FLMAP_SECTION1 = $10;
  1146. FLMAP_SECTION2 = $20;
  1147. FLMAP_SECTION3 = $30;
  1148. // Flash Mapping Lock
  1149. FLMAPLOCKbm = $80;
  1150. // Flash busy
  1151. FBUSYbm = $01;
  1152. // EEPROM busy
  1153. EEBUSYbm = $02;
  1154. // NVMCTRL_ERROR
  1155. ERRORmask = $70;
  1156. ERROR_NOERROR = $00;
  1157. ERROR_ILLEGALCMD = $10;
  1158. ERROR_ILLEGALSADDR = $20;
  1159. ERROR_DOUBLESELECT = $30;
  1160. ERROR_ONGOINGPROG = $40;
  1161. // EEPROM Ready
  1162. EEREADYbm = $01;
  1163. end;
  1164. TPORT = object //I/O Ports
  1165. DIR: byte; //Data Direction
  1166. DIRSET: byte; //Data Direction Set
  1167. DIRCLR: byte; //Data Direction Clear
  1168. DIRTGL: byte; //Data Direction Toggle
  1169. OUT_: byte; //Output Value
  1170. OUTSET: byte; //Output Value Set
  1171. OUTCLR: byte; //Output Value Clear
  1172. OUTTGL: byte; //Output Value Toggle
  1173. IN_: byte; //Input Value
  1174. INTFLAGS: byte; //Interrupt Flags
  1175. PORTCTRL: byte; //Port Control
  1176. PINCONFIG: byte; //Pin Control Config
  1177. PINCTRLUPD: byte; //Pin Control Update
  1178. PINCTRLSET: byte; //Pin Control Set
  1179. PINCTRLCLR: byte; //Pin Control Clear
  1180. Reserved15: byte;
  1181. PIN0CTRL: byte; //Pin 0 Control
  1182. PIN1CTRL: byte; //Pin 1 Control
  1183. PIN2CTRL: byte; //Pin 2 Control
  1184. PIN3CTRL: byte; //Pin 3 Control
  1185. PIN4CTRL: byte; //Pin 4 Control
  1186. PIN5CTRL: byte; //Pin 5 Control
  1187. PIN6CTRL: byte; //Pin 6 Control
  1188. PIN7CTRL: byte; //Pin 7 Control
  1189. const
  1190. // Slew Rate Limit Enable
  1191. SRLbm = $01;
  1192. // PORT_ISC
  1193. ISCmask = $07;
  1194. ISC_INTDISABLE = $00;
  1195. ISC_BOTHEDGES = $01;
  1196. ISC_RISING = $02;
  1197. ISC_FALLING = $03;
  1198. ISC_INPUT_DISABLE = $04;
  1199. ISC_LEVEL = $05;
  1200. // Pullup enable
  1201. PULLUPENbm = $08;
  1202. // Input level select
  1203. INLVLbm = $40;
  1204. // Inverted I/O Enable
  1205. INVENbm = $80;
  1206. end;
  1207. TPORTMUX = object //Port Multiplexer
  1208. EVSYSROUTEA: byte; //EVSYS route A
  1209. CCLROUTEA: byte; //CCL route A
  1210. USARTROUTEA: byte; //USART route A
  1211. Reserved3: byte;
  1212. Reserved4: byte;
  1213. SPIROUTEA: byte; //SPI route A
  1214. TWIROUTEA: byte; //TWI route A
  1215. TCAROUTEA: byte; //TCA route A
  1216. TCBROUTEA: byte; //TCB route A
  1217. TCDROUTEA: byte; //TCD route A
  1218. const
  1219. // PORTMUX_EVOUTA
  1220. EVOUTAmask = $01;
  1221. EVOUTA_DEFAULT = $00;
  1222. EVOUTA_ALT1 = $01;
  1223. // PORTMUX_EVOUTC
  1224. EVOUTCmask = $04;
  1225. EVOUTC_DEFAULT = $00;
  1226. // PORTMUX_EVOUTD
  1227. EVOUTDmask = $08;
  1228. EVOUTD_DEFAULT = $00;
  1229. EVOUTD_ALT1 = $08;
  1230. // PORTMUX_LUT0
  1231. LUT0mask = $01;
  1232. LUT0_DEFAULT = $00;
  1233. LUT0_ALT1 = $01;
  1234. // PORTMUX_LUT1
  1235. LUT1mask = $02;
  1236. LUT1_DEFAULT = $00;
  1237. LUT1_ALT1 = $02;
  1238. // PORTMUX_LUT2
  1239. LUT2mask = $04;
  1240. LUT2_DEFAULT = $00;
  1241. LUT2_ALT1 = $04;
  1242. // PORTMUX_LUT3
  1243. LUT3mask = $08;
  1244. LUT3_DEFAULT = $00;
  1245. // PORTMUX_USART0
  1246. USART0mask = $07;
  1247. USART0_DEFAULT = $00;
  1248. USART0_ALT1 = $01;
  1249. USART0_ALT2 = $02;
  1250. USART0_ALT3 = $03;
  1251. USART0_ALT4 = $04;
  1252. USART0_NONE = $05;
  1253. // PORTMUX_USART1
  1254. USART1mask = $18;
  1255. USART1_DEFAULT = $00;
  1256. USART1_ALT2 = $10;
  1257. USART1_NONE = $18;
  1258. // PORTMUX_SPI0
  1259. SPI0mask = $07;
  1260. SPI0_DEFAULT = $00;
  1261. SPI0_ALT3 = $03;
  1262. SPI0_ALT4 = $04;
  1263. SPI0_ALT5 = $05;
  1264. SPI0_ALT6 = $06;
  1265. SPI0_NONE = $07;
  1266. // PORTMUX_TWI0
  1267. TWI0mask = $03;
  1268. TWI0_DEFAULT = $00;
  1269. TWI0_ALT1 = $01;
  1270. TWI0_ALT2 = $02;
  1271. TWI0_ALT3 = $03;
  1272. // PORTMUX_TCA0
  1273. TCA0mask = $07;
  1274. TCA0_PORTA = $00;
  1275. TCA0_PORTC = $02;
  1276. TCA0_PORTD = $03;
  1277. TCA0_PORTF = $05;
  1278. // PORTMUX_TCB0
  1279. TCB0mask = $01;
  1280. TCB0_DEFAULT = $00;
  1281. // PORTMUX_TCB1
  1282. TCB1mask = $02;
  1283. TCB1_DEFAULT = $00;
  1284. // PORTMUX_TCB2
  1285. TCB2mask = $04;
  1286. TCB2_DEFAULT = $00;
  1287. // PORTMUX_TCD0
  1288. TCD0mask = $07;
  1289. TCD0_DEFAULT = $00;
  1290. TCD0_ALT2 = $02;
  1291. TCD0_ALT4 = $04;
  1292. end;
  1293. TRSTCTRL = object //Reset controller
  1294. RSTFR: byte; //Reset Flags
  1295. SWRR: byte; //Software Reset
  1296. const
  1297. // Power on Reset flag
  1298. PORFbm = $01;
  1299. // Brown out detector Reset flag
  1300. BORFbm = $02;
  1301. // External Reset flag
  1302. EXTRFbm = $04;
  1303. // Watch dog Reset flag
  1304. WDRFbm = $08;
  1305. // Software Reset flag
  1306. SWRFbm = $10;
  1307. // UPDI Reset flag
  1308. UPDIRFbm = $20;
  1309. // Software reset enable
  1310. SWRSTbm = $01;
  1311. end;
  1312. TRTC = object //Real-Time Counter
  1313. CTRLA: byte; //Control A
  1314. STATUS: byte; //Status
  1315. INTCTRL: byte; //Interrupt Control
  1316. INTFLAGS: byte; //Interrupt Flags
  1317. TEMP: byte; //Temporary
  1318. DBGCTRL: byte; //Debug control
  1319. CALIB: byte; //Calibration
  1320. CLKSEL: byte; //Clock Select
  1321. CNT: word; //Counter
  1322. PER: word; //Period
  1323. CMP: word; //Compare
  1324. Reserved14: byte;
  1325. Reserved15: byte;
  1326. PITCTRLA: byte; //PIT Control A
  1327. PITSTATUS: byte; //PIT Status
  1328. PITINTCTRL: byte; //PIT Interrupt Control
  1329. PITINTFLAGS: byte; //PIT Interrupt Flags
  1330. Reserved20: byte;
  1331. PITDBGCTRL: byte; //PIT Debug control
  1332. const
  1333. // Enable
  1334. RTCENbm = $01;
  1335. // Correction enable
  1336. CORRENbm = $04;
  1337. // RTC_PRESCALER
  1338. PRESCALERmask = $78;
  1339. PRESCALER_DIV1 = $00;
  1340. PRESCALER_DIV2 = $08;
  1341. PRESCALER_DIV4 = $10;
  1342. PRESCALER_DIV8 = $18;
  1343. PRESCALER_DIV16 = $20;
  1344. PRESCALER_DIV32 = $28;
  1345. PRESCALER_DIV64 = $30;
  1346. PRESCALER_DIV128 = $38;
  1347. PRESCALER_DIV256 = $40;
  1348. PRESCALER_DIV512 = $48;
  1349. PRESCALER_DIV1024 = $50;
  1350. PRESCALER_DIV2048 = $58;
  1351. PRESCALER_DIV4096 = $60;
  1352. PRESCALER_DIV8192 = $68;
  1353. PRESCALER_DIV16384 = $70;
  1354. PRESCALER_DIV32768 = $78;
  1355. // Run In Standby
  1356. RUNSTDBYbm = $80;
  1357. // CTRLA Synchronization Busy Flag
  1358. CTRLABUSYbm = $01;
  1359. // Count Synchronization Busy Flag
  1360. CNTBUSYbm = $02;
  1361. // Period Synchronization Busy Flag
  1362. PERBUSYbm = $04;
  1363. // Comparator Synchronization Busy Flag
  1364. CMPBUSYbm = $08;
  1365. // Overflow Interrupt enable
  1366. OVFbm = $01;
  1367. // Compare Match Interrupt enable
  1368. CMPbm = $02;
  1369. // Run in debug
  1370. DBGRUNbm = $01;
  1371. // Error Correction Value
  1372. ERROR0bm = $01;
  1373. ERROR1bm = $02;
  1374. ERROR2bm = $04;
  1375. ERROR3bm = $08;
  1376. ERROR4bm = $10;
  1377. ERROR5bm = $20;
  1378. ERROR6bm = $40;
  1379. // Error Correction Sign Bit
  1380. SIGNbm = $80;
  1381. // RTC_CLKSEL
  1382. CLKSELmask = $03;
  1383. CLKSEL_OSC32K = $00;
  1384. CLKSEL_OSC1K = $01;
  1385. CLKSEL_XTAL32K = $02;
  1386. CLKSEL_EXTCLK = $03;
  1387. // Enable
  1388. PITENbm = $01;
  1389. // RTC_PERIOD
  1390. PERIODmask = $78;
  1391. PERIOD_OFF = $00;
  1392. PERIOD_CYC4 = $08;
  1393. PERIOD_CYC8 = $10;
  1394. PERIOD_CYC16 = $18;
  1395. PERIOD_CYC32 = $20;
  1396. PERIOD_CYC64 = $28;
  1397. PERIOD_CYC128 = $30;
  1398. PERIOD_CYC256 = $38;
  1399. PERIOD_CYC512 = $40;
  1400. PERIOD_CYC1024 = $48;
  1401. PERIOD_CYC2048 = $50;
  1402. PERIOD_CYC4096 = $58;
  1403. PERIOD_CYC8192 = $60;
  1404. PERIOD_CYC16384 = $68;
  1405. PERIOD_CYC32768 = $70;
  1406. // CTRLA Synchronization Busy Flag
  1407. CTRLBUSYbm = $01;
  1408. // Periodic Interrupt
  1409. PIbm = $01;
  1410. end;
  1411. TSIGROW = object //Signature row
  1412. DEVICEID0: byte; //Device ID Byte 0
  1413. DEVICEID1: byte; //Device ID Byte 1
  1414. DEVICEID2: byte; //Device ID Byte 2
  1415. Reserved3: byte;
  1416. TEMPSENSE0: word; //Temperature Calibration 0
  1417. TEMPSENSE1: word; //Temperature Calibration 1
  1418. Reserved8: byte;
  1419. Reserved9: byte;
  1420. Reserved10: byte;
  1421. Reserved11: byte;
  1422. Reserved12: byte;
  1423. Reserved13: byte;
  1424. Reserved14: byte;
  1425. Reserved15: byte;
  1426. SERNUM0: byte; //LOTNUM0
  1427. SERNUM1: byte; //LOTNUM1
  1428. SERNUM2: byte; //LOTNUM2
  1429. SERNUM3: byte; //LOTNUM3
  1430. SERNUM4: byte; //LOTNUM4
  1431. SERNUM5: byte; //LOTNUM5
  1432. SERNUM6: byte; //RANDOM
  1433. SERNUM7: byte; //SCRIBE
  1434. SERNUM8: byte; //XPOS0
  1435. SERNUM9: byte; //XPOS1
  1436. SERNUM10: byte; //YPOS0
  1437. SERNUM11: byte; //YPOS1
  1438. SERNUM12: byte; //RES0
  1439. SERNUM13: byte; //RES1
  1440. SERNUM14: byte; //RES2
  1441. SERNUM15: byte; //RES3
  1442. end;
  1443. TSLPCTRL = object //Sleep Controller
  1444. CTRLA: byte; //Control A
  1445. VREGCTRL: byte; //Control B
  1446. const
  1447. // Sleep enable
  1448. SENbm = $01;
  1449. // SLPCTRL_SMODE
  1450. SMODEmask = $06;
  1451. SMODE_IDLE = $00;
  1452. SMODE_STDBY = $02;
  1453. SMODE_PDOWN = $04;
  1454. // SLPCTRL_PMODE
  1455. PMODEmask = $07;
  1456. PMODE_AUTO = $00;
  1457. PMODE_FULL = $01;
  1458. // SLPCTRL_HTLLEN
  1459. HTLLENmask = $10;
  1460. HTLLEN_OFF = $00;
  1461. HTLLEN_ON = $10;
  1462. end;
  1463. TSPI = object //Serial Peripheral Interface
  1464. CTRLA: byte; //Control A
  1465. CTRLB: byte; //Control B
  1466. INTCTRL: byte; //Interrupt Control
  1467. INTFLAGS: byte; //Interrupt Flags
  1468. DATA: byte; //Data
  1469. const
  1470. // Enable Module
  1471. ENABLEbm = $01;
  1472. // SPI_PRESC
  1473. PRESCmask = $06;
  1474. PRESC_DIV4 = $00;
  1475. PRESC_DIV16 = $02;
  1476. PRESC_DIV64 = $04;
  1477. PRESC_DIV128 = $06;
  1478. // Enable Double Speed
  1479. CLK2Xbm = $10;
  1480. // Host Operation Enable
  1481. MASTERbm = $20;
  1482. // Data Order Setting
  1483. DORDbm = $40;
  1484. // SPI_MODE
  1485. MODEmask = $03;
  1486. MODE_0 = $00;
  1487. MODE_1 = $01;
  1488. MODE_2 = $02;
  1489. MODE_3 = $03;
  1490. // SPI Select Disable
  1491. SSDbm = $04;
  1492. // Buffer Mode Wait for Receive
  1493. BUFWRbm = $40;
  1494. // Buffer Mode Enable
  1495. BUFENbm = $80;
  1496. // Interrupt Enable
  1497. IEbm = $01;
  1498. // SPI Select Trigger Interrupt Enable
  1499. SSIEbm = $10;
  1500. // Data Register Empty Interrupt Enable
  1501. DREIEbm = $20;
  1502. // Transfer Complete Interrupt Enable
  1503. TXCIEbm = $40;
  1504. // Receive Complete Interrupt Enable
  1505. RXCIEbm = $80;
  1506. end;
  1507. TSYSCFG = object //System Configuration Registers
  1508. Reserved0: byte;
  1509. REVID: byte; //Revision ID
  1510. Reserved2: byte;
  1511. Reserved3: byte;
  1512. OCDMCTRL: byte; //OCD Message Control
  1513. OCDMSTATUS: byte; //OCD Message Status
  1514. const
  1515. // OCD Message Valid
  1516. VALIDbm = $01;
  1517. end;
  1518. TTCA = object //16-bit Timer/Counter Type A
  1519. end;
  1520. TTCB = object //16-bit Timer Type B
  1521. CTRLA: byte; //Control A
  1522. CTRLB: byte; //Control Register B
  1523. Reserved2: byte;
  1524. Reserved3: byte;
  1525. EVCTRL: byte; //Event Control
  1526. INTCTRL: byte; //Interrupt Control
  1527. INTFLAGS: byte; //Interrupt Flags
  1528. STATUS: byte; //Status
  1529. DBGCTRL: byte; //Debug Control
  1530. TEMP: byte; //Temporary Value
  1531. CNT: word; //Count
  1532. CCMP: word; //Compare or Capture
  1533. const
  1534. // Enable
  1535. ENABLEbm = $01;
  1536. // TCB_CLKSEL
  1537. CLKSELmask = $0E;
  1538. CLKSEL_DIV1 = $00;
  1539. CLKSEL_DIV2 = $02;
  1540. CLKSEL_TCA0 = $04;
  1541. CLKSEL_EVENT = $0E;
  1542. // Synchronize Update
  1543. SYNCUPDbm = $10;
  1544. // Cascade two timers
  1545. CASCADEbm = $20;
  1546. // Run Standby
  1547. RUNSTDBYbm = $40;
  1548. // TCB_CNTMODE
  1549. CNTMODEmask = $07;
  1550. CNTMODE_INT = $00;
  1551. CNTMODE_TIMEOUT = $01;
  1552. CNTMODE_CAPT = $02;
  1553. CNTMODE_FRQ = $03;
  1554. CNTMODE_PW = $04;
  1555. CNTMODE_FRQPW = $05;
  1556. CNTMODE_SINGLE = $06;
  1557. CNTMODE_PWM8 = $07;
  1558. // Pin Output Enable
  1559. CCMPENbm = $10;
  1560. // Pin Initial State
  1561. CCMPINITbm = $20;
  1562. // Asynchronous Enable
  1563. ASYNCbm = $40;
  1564. // Event Input Enable
  1565. CAPTEIbm = $01;
  1566. // Event Edge
  1567. EDGEbm = $10;
  1568. // Input Capture Noise Cancellation Filter
  1569. FILTERbm = $40;
  1570. // Capture or Timeout
  1571. CAPTbm = $01;
  1572. // Overflow
  1573. OVFbm = $02;
  1574. // Run
  1575. RUNbm = $01;
  1576. // Debug Run
  1577. DBGRUNbm = $01;
  1578. end;
  1579. TTCD = object //Timer Counter D
  1580. CTRLA: byte; //Control A
  1581. CTRLB: byte; //Control B
  1582. CTRLC: byte; //Control C
  1583. CTRLD: byte; //Control D
  1584. CTRLE: byte; //Control E
  1585. Reserved5: byte;
  1586. Reserved6: byte;
  1587. Reserved7: byte;
  1588. EVCTRLA: byte; //EVCTRLA
  1589. EVCTRLB: byte; //EVCTRLB
  1590. Reserved10: byte;
  1591. Reserved11: byte;
  1592. INTCTRL: byte; //Interrupt Control
  1593. INTFLAGS: byte; //Interrupt Flags
  1594. STATUS: byte; //Status
  1595. Reserved15: byte;
  1596. INPUTCTRLA: byte; //Input Control A
  1597. INPUTCTRLB: byte; //Input Control B
  1598. FAULTCTRL: byte; //Fault Control
  1599. Reserved19: byte;
  1600. DLYCTRL: byte; //Delay Control
  1601. DLYVAL: byte; //Delay value
  1602. Reserved22: byte;
  1603. Reserved23: byte;
  1604. DITCTRL: byte; //Dither Control A
  1605. DITVAL: byte; //Dither value
  1606. Reserved26: byte;
  1607. Reserved27: byte;
  1608. Reserved28: byte;
  1609. Reserved29: byte;
  1610. DBGCTRL: byte; //Debug Control
  1611. Reserved31: byte;
  1612. Reserved32: byte;
  1613. Reserved33: byte;
  1614. CAPTUREA: word; //Capture A
  1615. CAPTUREB: word; //Capture B
  1616. Reserved38: byte;
  1617. Reserved39: byte;
  1618. CMPASET: word; //Compare A Set
  1619. CMPACLR: word; //Compare A Clear
  1620. CMPBSET: word; //Compare B Set
  1621. CMPBCLR: word; //Compare B Clear
  1622. const
  1623. // Enable
  1624. ENABLEbm = $01;
  1625. // TCD_SYNCPRES
  1626. SYNCPRESmask = $06;
  1627. SYNCPRES_DIV1 = $00;
  1628. SYNCPRES_DIV2 = $02;
  1629. SYNCPRES_DIV4 = $04;
  1630. SYNCPRES_DIV8 = $06;
  1631. // TCD_CNTPRES
  1632. CNTPRESmask = $18;
  1633. CNTPRES_DIV1 = $00;
  1634. CNTPRES_DIV4 = $08;
  1635. CNTPRES_DIV32 = $10;
  1636. // TCD_CLKSEL
  1637. CLKSELmask = $60;
  1638. CLKSEL_OSCHF = $00;
  1639. CLKSEL_PLL = $20;
  1640. CLKSEL_EXTCLK = $40;
  1641. CLKSEL_CLKPER = $60;
  1642. // TCD_WGMODE
  1643. WGMODEmask = $03;
  1644. WGMODE_ONERAMP = $00;
  1645. WGMODE_TWORAMP = $01;
  1646. WGMODE_FOURRAMP = $02;
  1647. WGMODE_DS = $03;
  1648. // Compare output value override
  1649. CMPOVRbm = $01;
  1650. // Auto update
  1651. AUPDATEbm = $02;
  1652. // Fifty percent waveform
  1653. FIFTYbm = $08;
  1654. // TCD_CMPCSEL
  1655. CMPCSELmask = $40;
  1656. CMPCSEL_PWMA = $00;
  1657. CMPCSEL_PWMB = $40;
  1658. // TCD_CMPDSEL
  1659. CMPDSELmask = $80;
  1660. CMPDSEL_PWMA = $00;
  1661. CMPDSEL_PWMB = $80;
  1662. // Compare A value
  1663. CMPAVAL0bm = $01;
  1664. CMPAVAL1bm = $02;
  1665. CMPAVAL2bm = $04;
  1666. CMPAVAL3bm = $08;
  1667. // Compare B value
  1668. CMPBVAL0bm = $10;
  1669. CMPBVAL1bm = $20;
  1670. CMPBVAL2bm = $40;
  1671. CMPBVAL3bm = $80;
  1672. // Synchronize end of cycle strobe
  1673. SYNCEOCbm = $01;
  1674. // synchronize strobe
  1675. SYNCbm = $02;
  1676. // Restart strobe
  1677. RESTARTbm = $04;
  1678. // Software Capture A Strobe
  1679. SCAPTUREAbm = $08;
  1680. // Software Capture B Strobe
  1681. SCAPTUREBbm = $10;
  1682. // Disable at end of cycle
  1683. DISEOCbm = $80;
  1684. // Trigger event enable
  1685. TRIGEIbm = $01;
  1686. // TCD_ACTION
  1687. ACTIONmask = $04;
  1688. ACTION_FAULT = $00;
  1689. ACTION_CAPTURE = $04;
  1690. // TCD_EDGE
  1691. EDGEmask = $10;
  1692. EDGE_FALL_LOW = $00;
  1693. EDGE_RISE_HIGH = $10;
  1694. // TCD_CFG
  1695. CFGmask = $C0;
  1696. CFG_NEITHER = $00;
  1697. CFG_FILTER = $40;
  1698. CFG_ASYNC = $80;
  1699. // Overflow interrupt enable
  1700. OVFbm = $01;
  1701. // Trigger A interrupt enable
  1702. TRIGAbm = $04;
  1703. // Trigger B interrupt enable
  1704. TRIGBbm = $08;
  1705. // Enable ready
  1706. ENRDYbm = $01;
  1707. // Command ready
  1708. CMDRDYbm = $02;
  1709. // PWM activity on A
  1710. PWMACTAbm = $40;
  1711. // PWM activity on B
  1712. PWMACTBbm = $80;
  1713. // TCD_INPUTMODE
  1714. INPUTMODEmask = $0F;
  1715. INPUTMODE_NONE = $00;
  1716. INPUTMODE_JMPWAIT = $01;
  1717. INPUTMODE_EXECWAIT = $02;
  1718. INPUTMODE_EXECFAULT = $03;
  1719. INPUTMODE_FREQ = $04;
  1720. INPUTMODE_EXECDT = $05;
  1721. INPUTMODE_WAIT = $06;
  1722. INPUTMODE_WAITSW = $07;
  1723. INPUTMODE_EDGETRIG = $08;
  1724. INPUTMODE_EDGETRIGFREQ = $09;
  1725. INPUTMODE_LVLTRIGFREQ = $0A;
  1726. // Compare A value
  1727. CMPAbm = $01;
  1728. // Compare B value
  1729. CMPBbm = $02;
  1730. // Compare C value
  1731. CMPCbm = $04;
  1732. // Compare D vaule
  1733. CMPDbm = $08;
  1734. // Compare A enable
  1735. CMPAENbm = $10;
  1736. // Compare B enable
  1737. CMPBENbm = $20;
  1738. // Compare C enable
  1739. CMPCENbm = $40;
  1740. // Compare D enable
  1741. CMPDENbm = $80;
  1742. // TCD_DLYSEL
  1743. DLYSELmask = $03;
  1744. DLYSEL_OFF = $00;
  1745. DLYSEL_INBLANK = $01;
  1746. DLYSEL_EVENT = $02;
  1747. // TCD_DLYTRIG
  1748. DLYTRIGmask = $0C;
  1749. DLYTRIG_CMPASET = $00;
  1750. DLYTRIG_CMPACLR = $04;
  1751. DLYTRIG_CMPBSET = $08;
  1752. DLYTRIG_CMPBCLR = $0C;
  1753. // TCD_DLYPRESC
  1754. DLYPRESCmask = $30;
  1755. DLYPRESC_DIV1 = $00;
  1756. DLYPRESC_DIV2 = $10;
  1757. DLYPRESC_DIV4 = $20;
  1758. DLYPRESC_DIV8 = $30;
  1759. // TCD_DITHERSEL
  1760. DITHERSELmask = $03;
  1761. DITHERSEL_ONTIMEB = $00;
  1762. DITHERSEL_ONTIMEAB = $01;
  1763. DITHERSEL_DEADTIMEB = $02;
  1764. DITHERSEL_DEADTIMEAB = $03;
  1765. // Dither value
  1766. DITHER0bm = $01;
  1767. DITHER1bm = $02;
  1768. DITHER2bm = $04;
  1769. DITHER3bm = $08;
  1770. // Debug run
  1771. DBGRUNbm = $01;
  1772. // Fault detection
  1773. FAULTDETbm = $04;
  1774. end;
  1775. TTWI = object //Two-Wire Interface
  1776. CTRLA: byte; //Control A
  1777. DUALCTRL: byte; //Dual Mode Control
  1778. DBGCTRL: byte; //Debug Control
  1779. MCTRLA: byte; //Host Control A
  1780. MCTRLB: byte; //Host Control B
  1781. MSTATUS: byte; //Host STATUS
  1782. MBAUD: byte; //Host Baud Rate
  1783. MADDR: byte; //Host Address
  1784. MDATA: byte; //Host Data
  1785. SCTRLA: byte; //Client Control A
  1786. SCTRLB: byte; //Client Control B
  1787. SSTATUS: byte; //Client Status
  1788. SADDR: byte; //Client Address
  1789. SDATA: byte; //Client Data
  1790. SADDRMASK: byte; //Client Address Mask
  1791. const
  1792. // TWI_FMPEN
  1793. FMPENmask = $02;
  1794. FMPEN_OFF = $00;
  1795. FMPEN_ON = $02;
  1796. // TWI_SDAHOLD
  1797. SDAHOLDmask = $0C;
  1798. SDAHOLD_OFF = $00;
  1799. SDAHOLD_50NS = $04;
  1800. SDAHOLD_300NS = $08;
  1801. SDAHOLD_500NS = $0C;
  1802. // TWI_SDASETUP
  1803. SDASETUPmask = $10;
  1804. SDASETUP_4CYC = $00;
  1805. SDASETUP_8CYC = $10;
  1806. // TWI_INPUTLVL
  1807. INPUTLVLmask = $40;
  1808. INPUTLVL_I2C = $00;
  1809. INPUTLVL_SMBUS = $40;
  1810. // Enable
  1811. ENABLEbm = $01;
  1812. // TWI_DBGRUN
  1813. DBGRUNmask = $01;
  1814. DBGRUN_HALT = $00;
  1815. DBGRUN_RUN = $01;
  1816. // Smart Mode Enable
  1817. SMENbm = $02;
  1818. // TWI_TIMEOUT
  1819. TIMEOUTmask = $0C;
  1820. TIMEOUT_DISABLED = $00;
  1821. TIMEOUT_50US = $04;
  1822. TIMEOUT_100US = $08;
  1823. TIMEOUT_200US = $0C;
  1824. // Quick Command Enable
  1825. QCENbm = $10;
  1826. // Write Interrupt Enable
  1827. WIENbm = $40;
  1828. // Read Interrupt Enable
  1829. RIENbm = $80;
  1830. // TWI_MCMD
  1831. MCMDmask = $03;
  1832. MCMD_NOACT = $00;
  1833. MCMD_REPSTART = $01;
  1834. MCMD_RECVTRANS = $02;
  1835. MCMD_STOP = $03;
  1836. // TWI_ACKACT
  1837. ACKACTmask = $04;
  1838. ACKACT_ACK = $00;
  1839. ACKACT_NACK = $04;
  1840. // Flush
  1841. FLUSHbm = $08;
  1842. // TWI_BUSSTATE
  1843. BUSSTATEmask = $03;
  1844. BUSSTATE_UNKNOWN = $00;
  1845. BUSSTATE_IDLE = $01;
  1846. BUSSTATE_OWNER = $02;
  1847. BUSSTATE_BUSY = $03;
  1848. // Bus Error
  1849. BUSERRbm = $04;
  1850. // Arbitration Lost
  1851. ARBLOSTbm = $08;
  1852. // Received Acknowledge
  1853. RXACKbm = $10;
  1854. // Clock Hold
  1855. CLKHOLDbm = $20;
  1856. // Write Interrupt Flag
  1857. WIFbm = $40;
  1858. // Read Interrupt Flag
  1859. RIFbm = $80;
  1860. // Address Recognition Mode
  1861. PMENbm = $04;
  1862. // Stop Interrupt Enable
  1863. PIENbm = $20;
  1864. // Address or Stop Interrupt Enable
  1865. APIENbm = $40;
  1866. // Data Interrupt Enable
  1867. DIENbm = $80;
  1868. // TWI_SCMD
  1869. SCMDmask = $03;
  1870. SCMD_NOACT = $00;
  1871. SCMD_COMPTRANS = $02;
  1872. SCMD_RESPONSE = $03;
  1873. // TWI_AP
  1874. APmask = $01;
  1875. AP_STOP = $00;
  1876. AP_ADR = $01;
  1877. // Read/Write Direction
  1878. DIRbm = $02;
  1879. // Collision
  1880. COLLbm = $08;
  1881. // Address or Stop Interrupt Flag
  1882. APIFbm = $40;
  1883. // Data Interrupt Flag
  1884. DIFbm = $80;
  1885. // Address Mask Enable
  1886. ADDRENbm = $01;
  1887. // Address Mask
  1888. ADDRMASK0bm = $02;
  1889. ADDRMASK1bm = $04;
  1890. ADDRMASK2bm = $08;
  1891. ADDRMASK3bm = $10;
  1892. ADDRMASK4bm = $20;
  1893. ADDRMASK5bm = $40;
  1894. ADDRMASK6bm = $80;
  1895. end;
  1896. TUSART = object //Universal Synchronous and Asynchronous Receiver and Transmitter
  1897. RXDATAL: byte; //Receive Data Low Byte
  1898. RXDATAH: byte; //Receive Data High Byte
  1899. TXDATAL: byte; //Transmit Data Low Byte
  1900. TXDATAH: byte; //Transmit Data High Byte
  1901. STATUS: byte; //Status
  1902. CTRLA: byte; //Control A
  1903. CTRLB: byte; //Control B
  1904. CTRLC: byte; //Control C
  1905. BAUD: word; //Baud Rate
  1906. CTRLD: byte; //Control D
  1907. DBGCTRL: byte; //Debug Control
  1908. EVCTRL: byte; //Event Control
  1909. TXPLCTRL: byte; //IRCOM Transmitter Pulse Length Control
  1910. RXPLCTRL: byte; //IRCOM Receiver Pulse Length Control
  1911. const
  1912. // Receiver Data Register
  1913. DATA8bm = $01;
  1914. // Parity Error
  1915. PERRbm = $02;
  1916. // Frame Error
  1917. FERRbm = $04;
  1918. // Buffer Overflow
  1919. BUFOVFbm = $40;
  1920. // Receive Complete Interrupt Flag
  1921. RXCIFbm = $80;
  1922. // Wait For Break
  1923. WFBbm = $01;
  1924. // Break Detected Flag
  1925. BDFbm = $02;
  1926. // Inconsistent Sync Field Interrupt Flag
  1927. ISFIFbm = $08;
  1928. // Receive Start Interrupt
  1929. RXSIFbm = $10;
  1930. // Data Register Empty Flag
  1931. DREIFbm = $20;
  1932. // Transmit Interrupt Flag
  1933. TXCIFbm = $40;
  1934. // USART_RS485
  1935. RS485mask = $01;
  1936. RS485_DISABLE = $00;
  1937. RS485_ENABLE = $01;
  1938. // Auto-baud Error Interrupt Enable
  1939. ABEIEbm = $04;
  1940. // Loop-back Mode Enable
  1941. LBMEbm = $08;
  1942. // Receiver Start Frame Interrupt Enable
  1943. RXSIEbm = $10;
  1944. // Data Register Empty Interrupt Enable
  1945. DREIEbm = $20;
  1946. // Transmit Complete Interrupt Enable
  1947. TXCIEbm = $40;
  1948. // Receive Complete Interrupt Enable
  1949. RXCIEbm = $80;
  1950. // Multi-processor Communication Mode
  1951. MPCMbm = $01;
  1952. // USART_RXMODE
  1953. RXMODEmask = $06;
  1954. RXMODE_NORMAL = $00;
  1955. RXMODE_CLK2X = $02;
  1956. RXMODE_GENAUTO = $04;
  1957. RXMODE_LINAUTO = $06;
  1958. // Open Drain Mode Enable
  1959. ODMEbm = $08;
  1960. // Start Frame Detection Enable
  1961. SFDENbm = $10;
  1962. // Transmitter Enable
  1963. TXENbm = $40;
  1964. // Reciever enable
  1965. RXENbm = $80;
  1966. // USART_ABW
  1967. ABWmask = $C0;
  1968. ABW_WDW0 = $00;
  1969. ABW_WDW1 = $40;
  1970. ABW_WDW2 = $80;
  1971. ABW_WDW3 = $C0;
  1972. // Debug Run
  1973. DBGRUNbm = $01;
  1974. // IrDA Event Input Enable
  1975. IREIbm = $01;
  1976. // Receiver Pulse Lenght
  1977. RXPL0bm = $01;
  1978. RXPL1bm = $02;
  1979. RXPL2bm = $04;
  1980. RXPL3bm = $08;
  1981. RXPL4bm = $10;
  1982. RXPL5bm = $20;
  1983. RXPL6bm = $40;
  1984. end;
  1985. TUSERROW = object //User Row
  1986. USERROW0: byte; //User Row Byte 0
  1987. USERROW1: byte; //User Row Byte 1
  1988. USERROW2: byte; //User Row Byte 2
  1989. USERROW3: byte; //User Row Byte 3
  1990. USERROW4: byte; //User Row Byte 4
  1991. USERROW5: byte; //User Row Byte 5
  1992. USERROW6: byte; //User Row Byte 6
  1993. USERROW7: byte; //User Row Byte 7
  1994. USERROW8: byte; //User Row Byte 8
  1995. USERROW9: byte; //User Row Byte 9
  1996. USERROW10: byte; //User Row Byte 10
  1997. USERROW11: byte; //User Row Byte 11
  1998. USERROW12: byte; //User Row Byte 12
  1999. USERROW13: byte; //User Row Byte 13
  2000. USERROW14: byte; //User Row Byte 14
  2001. USERROW15: byte; //User Row Byte 15
  2002. USERROW16: byte; //User Row Byte 16
  2003. USERROW17: byte; //User Row Byte 17
  2004. USERROW18: byte; //User Row Byte 18
  2005. USERROW19: byte; //User Row Byte 19
  2006. USERROW20: byte; //User Row Byte 20
  2007. USERROW21: byte; //User Row Byte 21
  2008. USERROW22: byte; //User Row Byte 22
  2009. USERROW23: byte; //User Row Byte 23
  2010. USERROW24: byte; //User Row Byte 24
  2011. USERROW25: byte; //User Row Byte 25
  2012. USERROW26: byte; //User Row Byte 26
  2013. USERROW27: byte; //User Row Byte 27
  2014. USERROW28: byte; //User Row Byte 28
  2015. USERROW29: byte; //User Row Byte 29
  2016. USERROW30: byte; //User Row Byte 30
  2017. USERROW31: byte; //User Row Byte 31
  2018. end;
  2019. TVPORT = object //Virtual Ports
  2020. DIR: byte; //Data Direction
  2021. OUT_: byte; //Output Value
  2022. IN_: byte; //Input Value
  2023. INTFLAGS: byte; //Interrupt Flags
  2024. end;
  2025. TVREF = object //Voltage reference
  2026. ADC0REF: byte; //ADC0 Reference
  2027. Reserved1: byte;
  2028. DAC0REF: byte; //DAC0 Reference
  2029. Reserved3: byte;
  2030. ACREF: byte; //AC Reference
  2031. const
  2032. // VREF_REFSEL
  2033. REFSELmask = $07;
  2034. REFSEL_1V024 = $00;
  2035. REFSEL_2V048 = $01;
  2036. REFSEL_4V096 = $02;
  2037. REFSEL_2V500 = $03;
  2038. REFSEL_VDD = $05;
  2039. REFSEL_VREFA = $06;
  2040. // Always on
  2041. ALWAYSONbm = $80;
  2042. end;
  2043. TWDT = object //Watch-Dog Timer
  2044. CTRLA: byte; //Control A
  2045. STATUS: byte; //Status
  2046. const
  2047. // WDT_PERIOD
  2048. PERIODmask = $0F;
  2049. PERIOD_OFF = $00;
  2050. PERIOD_8CLK = $01;
  2051. PERIOD_16CLK = $02;
  2052. PERIOD_32CLK = $03;
  2053. PERIOD_64CLK = $04;
  2054. PERIOD_128CLK = $05;
  2055. PERIOD_256CLK = $06;
  2056. PERIOD_512CLK = $07;
  2057. PERIOD_1KCLK = $08;
  2058. PERIOD_2KCLK = $09;
  2059. PERIOD_4KCLK = $0A;
  2060. PERIOD_8KCLK = $0B;
  2061. // WDT_WINDOW
  2062. WINDOWmask = $F0;
  2063. WINDOW_OFF = $00;
  2064. WINDOW_8CLK = $10;
  2065. WINDOW_16CLK = $20;
  2066. WINDOW_32CLK = $30;
  2067. WINDOW_64CLK = $40;
  2068. WINDOW_128CLK = $50;
  2069. WINDOW_256CLK = $60;
  2070. WINDOW_512CLK = $70;
  2071. WINDOW_1KCLK = $80;
  2072. WINDOW_2KCLK = $90;
  2073. WINDOW_4KCLK = $A0;
  2074. WINDOW_8KCLK = $B0;
  2075. // Syncronization busy
  2076. SYNCBUSYbm = $01;
  2077. // Lock enable
  2078. LOCKbm = $80;
  2079. end;
  2080. TZCD = object //Zero Cross Detect
  2081. CTRLA: byte; //Control A
  2082. Reserved1: byte;
  2083. INTCTRL: byte; //Interrupt Control
  2084. STATUS: byte; //Status
  2085. const
  2086. // Enable
  2087. ENABLEbm = $01;
  2088. // Invert signal from pin
  2089. INVERTbm = $08;
  2090. // Output Pad Enable
  2091. OUTENbm = $40;
  2092. // Run in Standby Mode
  2093. RUNSTDBYbm = $80;
  2094. // ZCD_INTMODE
  2095. INTMODEmask = $03;
  2096. INTMODE_NONE = $00;
  2097. INTMODE_RISING = $01;
  2098. INTMODE_FALLING = $02;
  2099. INTMODE_BOTH = $03;
  2100. // ZCD Interrupt Flag
  2101. CROSSIFbm = $01;
  2102. // ZCD_STATE
  2103. STATEmask = $10;
  2104. STATE_LOW = $00;
  2105. STATE_HIGH = $10;
  2106. end;
  2107. const
  2108. Pin0idx = 0; Pin0bm = 1;
  2109. Pin1idx = 1; Pin1bm = 2;
  2110. Pin2idx = 2; Pin2bm = 4;
  2111. Pin3idx = 3; Pin3bm = 8;
  2112. Pin4idx = 4; Pin4bm = 16;
  2113. Pin5idx = 5; Pin5bm = 32;
  2114. Pin6idx = 6; Pin6bm = 64;
  2115. Pin7idx = 7; Pin7bm = 128;
  2116. var
  2117. VPORTA: TVPORT absolute $0000;
  2118. VPORTC: TVPORT absolute $0008;
  2119. VPORTD: TVPORT absolute $000C;
  2120. VPORTF: TVPORT absolute $0014;
  2121. GPR: TGPR absolute $001C;
  2122. CPU: TCPU absolute $0030;
  2123. RSTCTRL: TRSTCTRL absolute $0040;
  2124. SLPCTRL: TSLPCTRL absolute $0050;
  2125. CLKCTRL: TCLKCTRL absolute $0060;
  2126. BOD: TBOD absolute $00A0;
  2127. VREF: TVREF absolute $00B0;
  2128. MVIO: TMVIO absolute $00C0;
  2129. WDT: TWDT absolute $0100;
  2130. CPUINT: TCPUINT absolute $0110;
  2131. CRCSCAN: TCRCSCAN absolute $0120;
  2132. RTC: TRTC absolute $0140;
  2133. CCL: TCCL absolute $01C0;
  2134. EVSYS: TEVSYS absolute $0200;
  2135. PORTA: TPORT absolute $0400;
  2136. PORTC: TPORT absolute $0440;
  2137. PORTD: TPORT absolute $0460;
  2138. PORTF: TPORT absolute $04A0;
  2139. PORTMUX: TPORTMUX absolute $05E0;
  2140. ADC0: TADC absolute $0600;
  2141. AC0: TAC absolute $0680;
  2142. DAC0: TDAC absolute $06A0;
  2143. ZCD3: TZCD absolute $06D8;
  2144. USART0: TUSART absolute $0800;
  2145. USART1: TUSART absolute $0820;
  2146. TWI0: TTWI absolute $0900;
  2147. SPI0: TSPI absolute $0940;
  2148. TCA0: TTCA absolute $0A00;
  2149. TCB0: TTCB absolute $0B00;
  2150. TCB1: TTCB absolute $0B10;
  2151. TCB2: TTCB absolute $0B20;
  2152. TCD0: TTCD absolute $0B80;
  2153. SYSCFG: TSYSCFG absolute $0F00;
  2154. NVMCTRL: TNVMCTRL absolute $1000;
  2155. LOCK: TLOCK absolute $1040;
  2156. FUSE: TFUSE absolute $1050;
  2157. USERROW: TUSERROW absolute $1080;
  2158. SIGROW: TSIGROW absolute $1100;
  2159. implementation
  2160. {$i avrcommon.inc}
  2161. procedure CRCSCAN_NMI_ISR; external name 'CRCSCAN_NMI_ISR'; // Interrupt 1
  2162. procedure BOD_VLM_ISR; external name 'BOD_VLM_ISR'; // Interrupt 2
  2163. procedure CLKCTRL_CFD_ISR; external name 'CLKCTRL_CFD_ISR'; // Interrupt 3
  2164. procedure MVIO_MVIO_ISR; external name 'MVIO_MVIO_ISR'; // Interrupt 4
  2165. procedure RTC_CNT_ISR; external name 'RTC_CNT_ISR'; // Interrupt 5
  2166. procedure RTC_PIT_ISR; external name 'RTC_PIT_ISR'; // Interrupt 6
  2167. procedure CCL_CCL_ISR; external name 'CCL_CCL_ISR'; // Interrupt 7
  2168. procedure PORTA_PORT_ISR; external name 'PORTA_PORT_ISR'; // Interrupt 8
  2169. procedure TCA0_LUNF_ISR; external name 'TCA0_LUNF_ISR'; // Interrupt 9
  2170. //procedure TCA0_OVF_ISR; external name 'TCA0_OVF_ISR'; // Interrupt 9
  2171. procedure TCA0_HUNF_ISR; external name 'TCA0_HUNF_ISR'; // Interrupt 10
  2172. procedure TCA0_CMP0_ISR; external name 'TCA0_CMP0_ISR'; // Interrupt 11
  2173. //procedure TCA0_LCMP0_ISR; external name 'TCA0_LCMP0_ISR'; // Interrupt 11
  2174. procedure TCA0_CMP1_ISR; external name 'TCA0_CMP1_ISR'; // Interrupt 12
  2175. //procedure TCA0_LCMP1_ISR; external name 'TCA0_LCMP1_ISR'; // Interrupt 12
  2176. procedure TCA0_CMP2_ISR; external name 'TCA0_CMP2_ISR'; // Interrupt 13
  2177. //procedure TCA0_LCMP2_ISR; external name 'TCA0_LCMP2_ISR'; // Interrupt 13
  2178. procedure TCB0_INT_ISR; external name 'TCB0_INT_ISR'; // Interrupt 14
  2179. procedure TCB1_INT_ISR; external name 'TCB1_INT_ISR'; // Interrupt 15
  2180. procedure TCD0_OVF_ISR; external name 'TCD0_OVF_ISR'; // Interrupt 16
  2181. procedure TCD0_TRIG_ISR; external name 'TCD0_TRIG_ISR'; // Interrupt 17
  2182. procedure TWI0_TWIS_ISR; external name 'TWI0_TWIS_ISR'; // Interrupt 18
  2183. procedure TWI0_TWIM_ISR; external name 'TWI0_TWIM_ISR'; // Interrupt 19
  2184. procedure SPI0_INT_ISR; external name 'SPI0_INT_ISR'; // Interrupt 20
  2185. procedure USART0_RXC_ISR; external name 'USART0_RXC_ISR'; // Interrupt 21
  2186. procedure USART0_DRE_ISR; external name 'USART0_DRE_ISR'; // Interrupt 22
  2187. procedure USART0_TXC_ISR; external name 'USART0_TXC_ISR'; // Interrupt 23
  2188. procedure PORTD_PORT_ISR; external name 'PORTD_PORT_ISR'; // Interrupt 24
  2189. procedure AC0_AC_ISR; external name 'AC0_AC_ISR'; // Interrupt 25
  2190. procedure ADC0_RESRDY_ISR; external name 'ADC0_RESRDY_ISR'; // Interrupt 26
  2191. procedure ADC0_WCMP_ISR; external name 'ADC0_WCMP_ISR'; // Interrupt 27
  2192. procedure ZCD3_ZCD_ISR; external name 'ZCD3_ZCD_ISR'; // Interrupt 28
  2193. procedure PORTC_PORT_ISR; external name 'PORTC_PORT_ISR'; // Interrupt 29
  2194. procedure TCB2_INT_ISR; external name 'TCB2_INT_ISR'; // Interrupt 30
  2195. procedure USART1_RXC_ISR; external name 'USART1_RXC_ISR'; // Interrupt 31
  2196. procedure USART1_DRE_ISR; external name 'USART1_DRE_ISR'; // Interrupt 32
  2197. procedure USART1_TXC_ISR; external name 'USART1_TXC_ISR'; // Interrupt 33
  2198. procedure PORTF_PORT_ISR; external name 'PORTF_PORT_ISR'; // Interrupt 34
  2199. procedure NVMCTRL_EE_ISR; external name 'NVMCTRL_EE_ISR'; // Interrupt 35
  2200. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  2201. asm
  2202. jmp __dtors_end
  2203. jmp CRCSCAN_NMI_ISR
  2204. jmp BOD_VLM_ISR
  2205. jmp CLKCTRL_CFD_ISR
  2206. jmp MVIO_MVIO_ISR
  2207. jmp RTC_CNT_ISR
  2208. jmp RTC_PIT_ISR
  2209. jmp CCL_CCL_ISR
  2210. jmp PORTA_PORT_ISR
  2211. jmp TCA0_LUNF_ISR
  2212. // jmp TCA0_OVF_ISR
  2213. jmp TCA0_HUNF_ISR
  2214. jmp TCA0_CMP0_ISR
  2215. // jmp TCA0_LCMP0_ISR
  2216. jmp TCA0_CMP1_ISR
  2217. // jmp TCA0_LCMP1_ISR
  2218. jmp TCA0_CMP2_ISR
  2219. // jmp TCA0_LCMP2_ISR
  2220. jmp TCB0_INT_ISR
  2221. jmp TCB1_INT_ISR
  2222. jmp TCD0_OVF_ISR
  2223. jmp TCD0_TRIG_ISR
  2224. jmp TWI0_TWIS_ISR
  2225. jmp TWI0_TWIM_ISR
  2226. jmp SPI0_INT_ISR
  2227. jmp USART0_RXC_ISR
  2228. jmp USART0_DRE_ISR
  2229. jmp USART0_TXC_ISR
  2230. jmp PORTD_PORT_ISR
  2231. jmp AC0_AC_ISR
  2232. jmp ADC0_RESRDY_ISR
  2233. jmp ADC0_WCMP_ISR
  2234. jmp ZCD3_ZCD_ISR
  2235. jmp PORTC_PORT_ISR
  2236. jmp TCB2_INT_ISR
  2237. jmp USART1_RXC_ISR
  2238. jmp USART1_DRE_ISR
  2239. jmp USART1_TXC_ISR
  2240. jmp PORTF_PORT_ISR
  2241. jmp NVMCTRL_EE_ISR
  2242. .weak CRCSCAN_NMI_ISR
  2243. .weak BOD_VLM_ISR
  2244. .weak CLKCTRL_CFD_ISR
  2245. .weak MVIO_MVIO_ISR
  2246. .weak RTC_CNT_ISR
  2247. .weak RTC_PIT_ISR
  2248. .weak CCL_CCL_ISR
  2249. .weak PORTA_PORT_ISR
  2250. .weak TCA0_LUNF_ISR
  2251. // .weak TCA0_OVF_ISR
  2252. .weak TCA0_HUNF_ISR
  2253. .weak TCA0_CMP0_ISR
  2254. // .weak TCA0_LCMP0_ISR
  2255. .weak TCA0_CMP1_ISR
  2256. // .weak TCA0_LCMP1_ISR
  2257. .weak TCA0_CMP2_ISR
  2258. // .weak TCA0_LCMP2_ISR
  2259. .weak TCB0_INT_ISR
  2260. .weak TCB1_INT_ISR
  2261. .weak TCD0_OVF_ISR
  2262. .weak TCD0_TRIG_ISR
  2263. .weak TWI0_TWIS_ISR
  2264. .weak TWI0_TWIM_ISR
  2265. .weak SPI0_INT_ISR
  2266. .weak USART0_RXC_ISR
  2267. .weak USART0_DRE_ISR
  2268. .weak USART0_TXC_ISR
  2269. .weak PORTD_PORT_ISR
  2270. .weak AC0_AC_ISR
  2271. .weak ADC0_RESRDY_ISR
  2272. .weak ADC0_WCMP_ISR
  2273. .weak ZCD3_ZCD_ISR
  2274. .weak PORTC_PORT_ISR
  2275. .weak TCB2_INT_ISR
  2276. .weak USART1_RXC_ISR
  2277. .weak USART1_DRE_ISR
  2278. .weak USART1_TXC_ISR
  2279. .weak PORTF_PORT_ISR
  2280. .weak NVMCTRL_EE_ISR
  2281. .set CRCSCAN_NMI_ISR, Default_IRQ_handler
  2282. .set BOD_VLM_ISR, Default_IRQ_handler
  2283. .set CLKCTRL_CFD_ISR, Default_IRQ_handler
  2284. .set MVIO_MVIO_ISR, Default_IRQ_handler
  2285. .set RTC_CNT_ISR, Default_IRQ_handler
  2286. .set RTC_PIT_ISR, Default_IRQ_handler
  2287. .set CCL_CCL_ISR, Default_IRQ_handler
  2288. .set PORTA_PORT_ISR, Default_IRQ_handler
  2289. .set TCA0_LUNF_ISR, Default_IRQ_handler
  2290. // .set TCA0_OVF_ISR, Default_IRQ_handler
  2291. .set TCA0_HUNF_ISR, Default_IRQ_handler
  2292. .set TCA0_CMP0_ISR, Default_IRQ_handler
  2293. // .set TCA0_LCMP0_ISR, Default_IRQ_handler
  2294. .set TCA0_CMP1_ISR, Default_IRQ_handler
  2295. // .set TCA0_LCMP1_ISR, Default_IRQ_handler
  2296. .set TCA0_CMP2_ISR, Default_IRQ_handler
  2297. // .set TCA0_LCMP2_ISR, Default_IRQ_handler
  2298. .set TCB0_INT_ISR, Default_IRQ_handler
  2299. .set TCB1_INT_ISR, Default_IRQ_handler
  2300. .set TCD0_OVF_ISR, Default_IRQ_handler
  2301. .set TCD0_TRIG_ISR, Default_IRQ_handler
  2302. .set TWI0_TWIS_ISR, Default_IRQ_handler
  2303. .set TWI0_TWIM_ISR, Default_IRQ_handler
  2304. .set SPI0_INT_ISR, Default_IRQ_handler
  2305. .set USART0_RXC_ISR, Default_IRQ_handler
  2306. .set USART0_DRE_ISR, Default_IRQ_handler
  2307. .set USART0_TXC_ISR, Default_IRQ_handler
  2308. .set PORTD_PORT_ISR, Default_IRQ_handler
  2309. .set AC0_AC_ISR, Default_IRQ_handler
  2310. .set ADC0_RESRDY_ISR, Default_IRQ_handler
  2311. .set ADC0_WCMP_ISR, Default_IRQ_handler
  2312. .set ZCD3_ZCD_ISR, Default_IRQ_handler
  2313. .set PORTC_PORT_ISR, Default_IRQ_handler
  2314. .set TCB2_INT_ISR, Default_IRQ_handler
  2315. .set USART1_RXC_ISR, Default_IRQ_handler
  2316. .set USART1_DRE_ISR, Default_IRQ_handler
  2317. .set USART1_TXC_ISR, Default_IRQ_handler
  2318. .set PORTF_PORT_ISR, Default_IRQ_handler
  2319. .set NVMCTRL_EE_ISR, Default_IRQ_handler
  2320. end;
  2321. end.