cgobj.pas 144 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412
  1. {
  2. Copyright (c) 1998-2005 by Florian Klaempfl
  3. Member of the Free Pascal development team
  4. This unit implements the basic code generator object
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. {# @abstract(Abstract code generator unit)
  19. Abstreact code generator unit. This contains the base class
  20. to implement for all new supported processors.
  21. WARNING: None of the routines implemented in these modules,
  22. or their descendants, should use the temp. allocator, as
  23. these routines may be called inside genentrycode, and the
  24. stack frame is already setup!
  25. }
  26. unit cgobj;
  27. {$i fpcdefs.inc}
  28. interface
  29. uses
  30. cclasses,globtype,
  31. cpubase,cgbase,cgutils,parabase,
  32. aasmbase,aasmtai,aasmdata,aasmcpu,
  33. symconst,symbase,symtype,symdef,symtable,rgobj
  34. ;
  35. type
  36. talignment = (AM_NATURAL,AM_NONE,AM_2BYTE,AM_4BYTE,AM_8BYTE);
  37. tsubsetloadopt = (SL_REG,SL_REGNOSRCMASK,SL_SETZERO,SL_SETMAX);
  38. {# @abstract(Abstract code generator)
  39. This class implements an abstract instruction generator. Some of
  40. the methods of this class are generic, while others must
  41. be overriden for all new processors which will be supported
  42. by Free Pascal. For 32-bit processors, the base class
  43. sould be @link(tcg64f32) and not @var(tcg).
  44. }
  45. tcg = class
  46. public
  47. alignment : talignment;
  48. rg : array[tregistertype] of trgobj;
  49. t_times : longint;
  50. {$ifdef flowgraph}
  51. aktflownode:word;
  52. {$endif}
  53. {************************************************}
  54. { basic routines }
  55. constructor create;
  56. {# Initialize the register allocators needed for the codegenerator.}
  57. procedure init_register_allocators;virtual;
  58. {# Clean up the register allocators needed for the codegenerator.}
  59. procedure done_register_allocators;virtual;
  60. {# Set whether live_start or live_end should be updated when allocating registers, needed when e.g. generating initcode after the rest of the code. }
  61. procedure set_regalloc_extend_backwards(b: boolean);
  62. {$ifdef flowgraph}
  63. procedure init_flowgraph;
  64. procedure done_flowgraph;
  65. {$endif}
  66. {# Gets a register suitable to do integer operations on.}
  67. function getintregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  68. {# Gets a register suitable to do integer operations on.}
  69. function getaddressregister(list:TAsmList):Tregister;virtual;
  70. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  71. function getmmregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  72. function getflagregister(list:TAsmList;size:Tcgsize):Tregister;virtual;abstract;
  73. {Does the generic cg need SIMD registers, like getmmxregister? Or should
  74. the cpu specific child cg object have such a method?}
  75. procedure add_reg_instruction(instr:Tai;r:tregister);virtual;
  76. procedure add_move_instruction(instr:Taicpu);virtual;
  77. function uses_registers(rt:Tregistertype):boolean;virtual;
  78. {# Get a specific register.}
  79. procedure getcpuregister(list:TAsmList;r:Tregister);virtual;
  80. procedure ungetcpuregister(list:TAsmList;r:Tregister);virtual;
  81. {# Get multiple registers specified.}
  82. procedure alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);virtual;
  83. {# Free multiple registers specified.}
  84. procedure dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);virtual;
  85. procedure allocallcpuregisters(list:TAsmList);virtual;
  86. procedure deallocallcpuregisters(list:TAsmList);virtual;
  87. procedure do_register_allocation(list:TAsmList;headertai:tai);virtual;
  88. procedure translate_register(var reg : tregister);
  89. function makeregsize(list:TAsmList;reg:Tregister;size:Tcgsize):Tregister;
  90. {# Emit a label to the instruction stream. }
  91. procedure a_label(list : TAsmList;l : tasmlabel);virtual;
  92. {# Allocates register r by inserting a pai_realloc record }
  93. procedure a_reg_alloc(list : TAsmList;r : tregister);
  94. {# Deallocates register r by inserting a pa_regdealloc record}
  95. procedure a_reg_dealloc(list : TAsmList;r : tregister);
  96. { Synchronize register, make sure it is still valid }
  97. procedure a_reg_sync(list : TAsmList;r : tregister);
  98. {# Pass a parameter, which is located in a register, to a routine.
  99. This routine should push/send the parameter to the routine, as
  100. required by the specific processor ABI and routine modifiers.
  101. This must be overriden for each CPU target.
  102. @param(size size of the operand in the register)
  103. @param(r register source of the operand)
  104. @param(cgpara where the parameter will be stored)
  105. }
  106. procedure a_param_reg(list : TAsmList;size : tcgsize;r : tregister;const cgpara : TCGPara);virtual;
  107. {# Pass a parameter, which is a constant, to a routine.
  108. A generic version is provided. This routine should
  109. be overriden for optimization purposes if the cpu
  110. permits directly sending this type of parameter.
  111. @param(size size of the operand in constant)
  112. @param(a value of constant to send)
  113. @param(cgpara where the parameter will be stored)
  114. }
  115. procedure a_param_const(list : TAsmList;size : tcgsize;a : aint;const cgpara : TCGPara);virtual;
  116. {# Pass the value of a parameter, which is located in memory, to a routine.
  117. A generic version is provided. This routine should
  118. be overriden for optimization purposes if the cpu
  119. permits directly sending this type of parameter.
  120. @param(size size of the operand in constant)
  121. @param(r Memory reference of value to send)
  122. @param(cgpara where the parameter will be stored)
  123. }
  124. procedure a_param_ref(list : TAsmList;size : tcgsize;const r : treference;const cgpara : TCGPara);virtual;
  125. {# Pass the value of a parameter, which can be located either in a register or memory location,
  126. to a routine.
  127. A generic version is provided.
  128. @param(l location of the operand to send)
  129. @param(nr parameter number (starting from one) of routine (from left to right))
  130. @param(cgpara where the parameter will be stored)
  131. }
  132. procedure a_param_loc(list : TAsmList;const l : tlocation;const cgpara : TCGPara);
  133. {# Pass the address of a reference to a routine. This routine
  134. will calculate the address of the reference, and pass this
  135. calculated address as a parameter.
  136. A generic version is provided. This routine should
  137. be overriden for optimization purposes if the cpu
  138. permits directly sending this type of parameter.
  139. @param(r reference to get address from)
  140. @param(nr parameter number (starting from one) of routine (from left to right))
  141. }
  142. procedure a_paramaddr_ref(list : TAsmList;const r : treference;const cgpara : TCGPara);virtual;
  143. { Remarks:
  144. * If a method specifies a size you have only to take care
  145. of that number of bits, i.e. load_const_reg with OP_8 must
  146. only load the lower 8 bit of the specified register
  147. the rest of the register can be undefined
  148. if necessary the compiler will call a method
  149. to zero or sign extend the register
  150. * The a_load_XX_XX with OP_64 needn't to be
  151. implemented for 32 bit
  152. processors, the code generator takes care of that
  153. * the addr size is for work with the natural pointer
  154. size
  155. * the procedures without fpu/mm are only for integer usage
  156. * normally the first location is the source and the
  157. second the destination
  158. }
  159. {# Emits instruction to call the method specified by symbol name.
  160. This routine must be overriden for each new target cpu.
  161. There is no a_call_ref because loading the reference will use
  162. a temp register on most cpu's resulting in conflicts with the
  163. registers used for the parameters (PFV)
  164. }
  165. procedure a_call_name(list : TAsmList;const s : string);virtual; abstract;
  166. procedure a_call_reg(list : TAsmList;reg : tregister);virtual; abstract;
  167. procedure a_call_ref(list : TAsmList;ref : treference);virtual; abstract;
  168. { same as a_call_name, might be overriden on certain architectures to emit
  169. static calls without usage of a got trampoline }
  170. procedure a_call_name_static(list : TAsmList;const s : string);virtual;
  171. { move instructions }
  172. procedure a_load_const_reg(list : TAsmList;size : tcgsize;a : aint;register : tregister);virtual; abstract;
  173. procedure a_load_const_ref(list : TAsmList;size : tcgsize;a : aint;const ref : treference);virtual;
  174. procedure a_load_const_loc(list : TAsmList;a : aint;const loc : tlocation);
  175. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);virtual; abstract;
  176. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);virtual; abstract;
  177. procedure a_load_reg_loc(list : TAsmList;fromsize : tcgsize;reg : tregister;const loc: tlocation);
  178. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);virtual; abstract;
  179. procedure a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);virtual;
  180. procedure a_load_loc_reg(list : TAsmList;tosize: tcgsize; const loc: tlocation; reg : tregister);
  181. procedure a_load_loc_ref(list : TAsmList;tosize: tcgsize; const loc: tlocation; const ref : treference);
  182. procedure a_load_loc_subsetreg(list : TAsmList;subsetsize: tcgsize; const loc: tlocation; const sreg : tsubsetregister);
  183. procedure a_load_loc_subsetref(list : TAsmList;subsetsize: tcgsize; const loc: tlocation; const sref : tsubsetreference);
  184. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);virtual; abstract;
  185. procedure a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister); virtual;
  186. procedure a_load_reg_subsetreg(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister); virtual;
  187. procedure a_load_subsetreg_subsetreg(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsreg, tosreg: tsubsetregister); virtual;
  188. procedure a_load_subsetreg_ref(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; const destref: treference); virtual;
  189. procedure a_load_ref_subsetreg(list : TAsmList; fromsize, subsetsize: tcgsize; const fromref: treference; const sreg: tsubsetregister); virtual;
  190. procedure a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize; a: aint; const sreg: tsubsetregister); virtual;
  191. procedure a_load_subsetreg_loc(list: TAsmlist; subsetsize: tcgsize; const sreg: tsubsetregister; const loc: tlocation); virtual;
  192. procedure a_load_subsetref_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sref: tsubsetreference; destreg: tregister); virtual;
  193. procedure a_load_reg_subsetref(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sref: tsubsetreference);
  194. procedure a_load_subsetref_subsetref(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsref, tosref: tsubsetreference); virtual;
  195. procedure a_load_subsetref_ref(list : TAsmList; subsetsize, tosize: tcgsize; const sref: tsubsetreference; const destref: treference); virtual;
  196. procedure a_load_ref_subsetref(list : TAsmList; fromsize, subsetsize: tcgsize; const fromref: treference; const sref: tsubsetreference); virtual;
  197. procedure a_load_const_subsetref(list: TAsmlist; subsetsize: tcgsize; a: aint; const sref: tsubsetreference); virtual;
  198. procedure a_load_subsetref_loc(list: TAsmlist; subsetsize: tcgsize; const sref: tsubsetreference; const loc: tlocation); virtual;
  199. procedure a_load_subsetref_subsetreg(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsref: tsubsetreference; const tosreg: tsubsetregister); virtual;
  200. procedure a_load_subsetreg_subsetref(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsreg: tsubsetregister; const tosref: tsubsetreference); virtual;
  201. { fpu move instructions }
  202. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize:tcgsize; reg1, reg2: tregister); virtual; abstract;
  203. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); virtual; abstract;
  204. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); virtual; abstract;
  205. procedure a_loadfpu_loc_reg(list: TAsmList; tosize: tcgsize; const loc: tlocation; const reg: tregister);
  206. procedure a_loadfpu_reg_loc(list: TAsmList; fromsize: tcgsize; const reg: tregister; const loc: tlocation);
  207. procedure a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const cgpara : TCGPara);virtual;
  208. procedure a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const cgpara : TCGPara);virtual;
  209. { vector register move instructions }
  210. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); virtual; abstract;
  211. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); virtual; abstract;
  212. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); virtual; abstract;
  213. procedure a_loadmm_loc_reg(list: TAsmList; size: tcgsize; const loc: tlocation; const reg: tregister;shuffle : pmmshuffle);
  214. procedure a_loadmm_reg_loc(list: TAsmList; size: tcgsize; const reg: tregister; const loc: tlocation;shuffle : pmmshuffle);
  215. procedure a_parammm_reg(list: TAsmList; size: tcgsize; reg: tregister;const cgpara : TCGPara;shuffle : pmmshuffle); virtual;
  216. procedure a_parammm_ref(list: TAsmList; size: tcgsize; const ref: treference;const cgpara : TCGPara;shuffle : pmmshuffle); virtual;
  217. procedure a_parammm_loc(list: TAsmList; const loc: tlocation; const cgpara : TCGPara;shuffle : pmmshuffle); virtual;
  218. procedure a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle); virtual;abstract;
  219. procedure a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); virtual;
  220. procedure a_opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const loc: tlocation; reg: tregister;shuffle : pmmshuffle); virtual;
  221. procedure a_opmm_reg_ref(list: TAsmList; Op: TOpCG; size : tcgsize;reg: tregister;const ref: treference; shuffle : pmmshuffle); virtual;
  222. { basic arithmetic operations }
  223. { note: for operators which require only one argument (not, neg), use }
  224. { the op_reg_reg, op_reg_ref or op_reg_loc methods and keep in mind }
  225. { that in this case the *second* operand is used as both source and }
  226. { destination (JM) }
  227. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: Aint; reg: TRegister); virtual; abstract;
  228. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: Aint; const ref: TReference); virtual;
  229. procedure a_op_const_subsetreg(list : TAsmList; Op : TOpCG; size, subsetsize : TCGSize; a : aint; const sreg: tsubsetregister); virtual;
  230. procedure a_op_const_subsetref(list : TAsmList; Op : TOpCG; size, subsetsize : TCGSize; a : aint; const sref: tsubsetreference); virtual;
  231. procedure a_op_const_loc(list : TAsmList; Op: TOpCG; a: Aint; const loc: tlocation);
  232. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg1, reg2: TRegister); virtual; abstract;
  233. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference); virtual;
  234. procedure a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister); virtual;
  235. procedure a_op_reg_subsetreg(list : TAsmList; Op : TOpCG; opsize, subsetsize : TCGSize; reg: TRegister; const sreg: tsubsetregister); virtual;
  236. procedure a_op_reg_subsetref(list : TAsmList; Op : TOpCG; opsize, subsetsize : TCGSize; reg: TRegister; const sref: tsubsetreference); virtual;
  237. procedure a_op_reg_loc(list : TAsmList; Op: TOpCG; reg: tregister; const loc: tlocation);
  238. procedure a_op_ref_loc(list : TAsmList; Op: TOpCG; const ref: TReference; const loc: tlocation);
  239. { trinary operations for processors that support them, 'emulated' }
  240. { on others. None with "ref" arguments since I don't think there }
  241. { are any processors that support it (JM) }
  242. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister); virtual;
  243. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); virtual;
  244. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation); virtual;
  245. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation); virtual;
  246. { comparison operations }
  247. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  248. l : tasmlabel);virtual; abstract;
  249. procedure a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  250. l : tasmlabel); virtual;
  251. procedure a_cmp_const_loc_label(list: TAsmList; size: tcgsize;cmp_op: topcmp; a: aint; const loc: tlocation;
  252. l : tasmlabel);
  253. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); virtual; abstract;
  254. procedure a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const ref: treference; reg : tregister; l : tasmlabel); virtual;
  255. procedure a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); virtual;
  256. procedure a_cmp_subsetreg_reg_label(list : TAsmList; subsetsize, cmpsize : tcgsize; cmp_op : topcmp; const sreg: tsubsetregister; reg : tregister; l : tasmlabel); virtual;
  257. procedure a_cmp_subsetref_reg_label(list : TAsmList; subsetsize, cmpsize : tcgsize; cmp_op : topcmp; const sref: tsubsetreference; reg : tregister; l : tasmlabel); virtual;
  258. procedure a_cmp_loc_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const loc: tlocation; reg : tregister; l : tasmlabel);
  259. procedure a_cmp_reg_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg: tregister; const loc: tlocation; l : tasmlabel);
  260. procedure a_cmp_ref_loc_label(list: TAsmList; size: tcgsize;cmp_op: topcmp; const ref: treference; const loc: tlocation;
  261. l : tasmlabel);
  262. procedure a_jmp_name(list : TAsmList;const s : string); virtual; abstract;
  263. procedure a_jmp_always(list : TAsmList;l: tasmlabel); virtual; abstract;
  264. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); virtual; abstract;
  265. {# Depending on the value to check in the flags, either sets the register reg to one (if the flag is set)
  266. or zero (if the flag is cleared). The size parameter indicates the destination size register.
  267. }
  268. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); virtual; abstract;
  269. procedure g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref:TReference); virtual;
  270. {
  271. This routine tries to optimize the op_const_reg/ref opcode, and should be
  272. called at the start of a_op_const_reg/ref. It returns the actual opcode
  273. to emit, and the constant value to emit. This function can opcode OP_NONE to
  274. remove the opcode and OP_MOVE to replace it with a simple load
  275. @param(op The opcode to emit, returns the opcode which must be emitted)
  276. @param(a The constant which should be emitted, returns the constant which must
  277. be emitted)
  278. }
  279. procedure optimize_op_const(var op: topcg; var a : aint);virtual;
  280. {#
  281. This routine is used in exception management nodes. It should
  282. save the exception reason currently in the FUNCTION_RETURN_REG. The
  283. save should be done either to a temp (pointed to by href).
  284. or on the stack (pushing the value on the stack).
  285. The size of the value to save is OS_S32. The default version
  286. saves the exception reason to a temp. memory area.
  287. }
  288. procedure g_exception_reason_save(list : TAsmList; const href : treference);virtual;
  289. {#
  290. This routine is used in exception management nodes. It should
  291. save the exception reason constant. The
  292. save should be done either to a temp (pointed to by href).
  293. or on the stack (pushing the value on the stack).
  294. The size of the value to save is OS_S32. The default version
  295. saves the exception reason to a temp. memory area.
  296. }
  297. procedure g_exception_reason_save_const(list : TAsmList; const href : treference; a: aint);virtual;
  298. {#
  299. This routine is used in exception management nodes. It should
  300. load the exception reason to the FUNCTION_RETURN_REG. The saved value
  301. should either be in the temp. area (pointed to by href , href should
  302. *NOT* be freed) or on the stack (the value should be popped).
  303. The size of the value to save is OS_S32. The default version
  304. saves the exception reason to a temp. memory area.
  305. }
  306. procedure g_exception_reason_load(list : TAsmList; const href : treference);virtual;
  307. procedure g_maybe_testself(list : TAsmList;reg:tregister);
  308. procedure g_maybe_testvmt(list : TAsmList;reg:tregister;objdef:tobjectdef);
  309. {# This should emit the opcode to copy len bytes from the source
  310. to destination.
  311. It must be overriden for each new target processor.
  312. @param(source Source reference of copy)
  313. @param(dest Destination reference of copy)
  314. }
  315. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);virtual; abstract;
  316. {# This should emit the opcode to copy len bytes from the an unaligned source
  317. to destination.
  318. It must be overriden for each new target processor.
  319. @param(source Source reference of copy)
  320. @param(dest Destination reference of copy)
  321. }
  322. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);virtual;
  323. {# This should emit the opcode to a shortrstring from the source
  324. to destination.
  325. @param(source Source reference of copy)
  326. @param(dest Destination reference of copy)
  327. }
  328. procedure g_copyshortstring(list : TAsmList;const source,dest : treference;len:byte);
  329. procedure g_copyvariant(list : TAsmList;const source,dest : treference);
  330. procedure g_incrrefcount(list : TAsmList;t: tdef; const ref: treference);
  331. procedure g_decrrefcount(list : TAsmList;t: tdef; const ref: treference);
  332. procedure g_initialize(list : TAsmList;t : tdef;const ref : treference);
  333. procedure g_finalize(list : TAsmList;t : tdef;const ref : treference);
  334. {# Generates range checking code. It is to note
  335. that this routine does not need to be overriden,
  336. as it takes care of everything.
  337. @param(p Node which contains the value to check)
  338. @param(todef Type definition of node to range check)
  339. }
  340. procedure g_rangecheck(list: TAsmList; const l:tlocation; fromdef,todef: tdef); virtual;
  341. {# Generates overflow checking code for a node }
  342. procedure g_overflowcheck(list: TAsmList; const Loc:tlocation; def:tdef); virtual;abstract;
  343. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);virtual;
  344. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:aint;destreg:tregister);virtual;
  345. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);virtual;
  346. {# Emits instructions when compilation is done in profile
  347. mode (this is set as a command line option). The default
  348. behavior does nothing, should be overriden as required.
  349. }
  350. procedure g_profilecode(list : TAsmList);virtual;
  351. {# Emits instruction for allocating @var(size) bytes at the stackpointer
  352. @param(size Number of bytes to allocate)
  353. }
  354. procedure g_stackpointer_alloc(list : TAsmList;size : longint);virtual; abstract;
  355. {# Emits instruction for allocating the locals in entry
  356. code of a routine. This is one of the first
  357. routine called in @var(genentrycode).
  358. @param(localsize Number of bytes to allocate as locals)
  359. }
  360. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);virtual; abstract;
  361. {# Emits instructions for returning from a subroutine.
  362. Should also restore the framepointer and stack.
  363. @param(parasize Number of bytes of parameters to deallocate from stack)
  364. }
  365. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);virtual;abstract;
  366. {# This routine is called when generating the code for the entry point
  367. of a routine. It should save all registers which are not used in this
  368. routine, and which should be declared as saved in the std_saved_registers
  369. set.
  370. This routine is mainly used when linking to code which is generated
  371. by ABI-compliant compilers (like GCC), to make sure that the reserved
  372. registers of that ABI are not clobbered.
  373. @param(usedinproc Registers which are used in the code of this routine)
  374. }
  375. procedure g_save_standard_registers(list:TAsmList);virtual;
  376. {# This routine is called when generating the code for the exit point
  377. of a routine. It should restore all registers which were previously
  378. saved in @var(g_save_standard_registers).
  379. @param(usedinproc Registers which are used in the code of this routine)
  380. }
  381. procedure g_restore_standard_registers(list:TAsmList);virtual;
  382. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);virtual;abstract;
  383. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: aint);virtual;
  384. function g_indirect_sym_load(list:TAsmList;const symname: string): tregister;virtual;
  385. protected
  386. procedure get_subsetref_load_info(const sref: tsubsetreference; out loadsize: tcgsize; out extra_load: boolean);
  387. procedure a_load_subsetref_regs_noindex(list: TAsmList; subsetsize: tcgsize; loadbitsize: byte; const sref: tsubsetreference; valuereg, extra_value_reg: tregister); virtual;
  388. procedure a_load_subsetref_regs_index(list: TAsmList; subsetsize: tcgsize; loadbitsize: byte; const sref: tsubsetreference; valuereg, extra_value_reg: tregister); virtual;
  389. procedure a_load_regconst_subsetref_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sref: tsubsetreference; slopt: tsubsetloadopt); virtual;
  390. procedure a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt); virtual;
  391. end;
  392. {$ifndef cpu64bit}
  393. {# @abstract(Abstract code generator for 64 Bit operations)
  394. This class implements an abstract code generator class
  395. for 64 Bit operations.
  396. }
  397. tcg64 = class
  398. procedure a_load64_const_ref(list : TAsmList;value : int64;const ref : treference);virtual;abstract;
  399. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);virtual;abstract;
  400. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);virtual;abstract;
  401. procedure a_load64_reg_reg(list : TAsmList;regsrc,regdst : tregister64);virtual;abstract;
  402. procedure a_load64_const_reg(list : TAsmList;value : int64;reg : tregister64);virtual;abstract;
  403. procedure a_load64_loc_reg(list : TAsmList;const l : tlocation;reg : tregister64);virtual;abstract;
  404. procedure a_load64_loc_ref(list : TAsmList;const l : tlocation;const ref : treference);virtual;abstract;
  405. procedure a_load64_const_loc(list : TAsmList;value : int64;const l : tlocation);virtual;abstract;
  406. procedure a_load64_reg_loc(list : TAsmList;reg : tregister64;const l : tlocation);virtual;abstract;
  407. procedure a_load64_subsetref_reg(list : TAsmList; const sref: tsubsetreference; destreg: tregister64);virtual;abstract;
  408. procedure a_load64_reg_subsetref(list : TAsmList; fromreg: tregister64; const sref: tsubsetreference);virtual;abstract;
  409. procedure a_load64_const_subsetref(list: TAsmlist; a: int64; const sref: tsubsetreference);virtual;abstract;
  410. procedure a_load64_ref_subsetref(list : TAsmList; const fromref: treference; const sref: tsubsetreference);virtual;abstract;
  411. procedure a_load64_subsetref_subsetref(list: TAsmlist; const fromsref, tosref: tsubsetreference); virtual;abstract;
  412. procedure a_load64_subsetref_ref(list : TAsmList; const sref: tsubsetreference; const destref: treference); virtual;abstract;
  413. procedure a_load64_loc_subsetref(list : TAsmList; const l: tlocation; const sref : tsubsetreference);
  414. procedure a_load64_subsetref_loc(list: TAsmlist; const sref: tsubsetreference; const l: tlocation);
  415. procedure a_load64high_reg_ref(list : TAsmList;reg : tregister;const ref : treference);virtual;abstract;
  416. procedure a_load64low_reg_ref(list : TAsmList;reg : tregister;const ref : treference);virtual;abstract;
  417. procedure a_load64high_ref_reg(list : TAsmList;const ref : treference;reg : tregister);virtual;abstract;
  418. procedure a_load64low_ref_reg(list : TAsmList;const ref : treference;reg : tregister);virtual;abstract;
  419. procedure a_load64high_loc_reg(list : TAsmList;const l : tlocation;reg : tregister);virtual;abstract;
  420. procedure a_load64low_loc_reg(list : TAsmList;const l : tlocation;reg : tregister);virtual;abstract;
  421. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);virtual;abstract;
  422. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);virtual;abstract;
  423. procedure a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;regsrc : tregister64;const ref : treference);virtual;abstract;
  424. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;regdst : tregister64);virtual;abstract;
  425. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);virtual;abstract;
  426. procedure a_op64_const_loc(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const l: tlocation);virtual;abstract;
  427. procedure a_op64_reg_loc(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64;const l : tlocation);virtual;abstract;
  428. procedure a_op64_loc_reg(list : TAsmList;op:TOpCG;size : tcgsize;const l : tlocation;reg64 : tregister64);virtual;abstract;
  429. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);virtual;
  430. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);virtual;
  431. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);virtual;
  432. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);virtual;
  433. procedure a_op64_const_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; a : int64; const sref: tsubsetreference);
  434. procedure a_op64_reg_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; reg: tregister64; const sref: tsubsetreference);
  435. procedure a_op64_ref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ref: treference; const sref: tsubsetreference);
  436. procedure a_op64_subsetref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ssref,dsref: tsubsetreference);
  437. procedure a_param64_reg(list : TAsmList;reg64 : tregister64;const loc : TCGPara);virtual;abstract;
  438. procedure a_param64_const(list : TAsmList;value : int64;const loc : TCGPara);virtual;abstract;
  439. procedure a_param64_ref(list : TAsmList;const r : treference;const loc : TCGPara);virtual;abstract;
  440. procedure a_param64_loc(list : TAsmList;const l : tlocation;const loc : TCGPara);virtual;abstract;
  441. {
  442. This routine tries to optimize the const_reg opcode, and should be
  443. called at the start of a_op64_const_reg. It returns the actual opcode
  444. to emit, and the constant value to emit. If this routine returns
  445. TRUE, @var(no) instruction should be emitted (.eg : imul reg by 1 )
  446. @param(op The opcode to emit, returns the opcode which must be emitted)
  447. @param(a The constant which should be emitted, returns the constant which must
  448. be emitted)
  449. @param(reg The register to emit the opcode with, returns the register with
  450. which the opcode will be emitted)
  451. }
  452. function optimize64_op_const_reg(list: TAsmList; var op: topcg; var a : int64; var reg: tregister64): boolean;virtual;abstract;
  453. { override to catch 64bit rangechecks }
  454. procedure g_rangecheck64(list: TAsmList; const l:tlocation; fromdef,todef: tdef);virtual;abstract;
  455. end;
  456. {$endif cpu64bit}
  457. var
  458. {# Main code generator class }
  459. cg : tcg;
  460. {$ifndef cpu64bit}
  461. {# Code generator class for all operations working with 64-Bit operands }
  462. cg64 : tcg64;
  463. {$endif cpu64bit}
  464. implementation
  465. uses
  466. globals,options,systems,
  467. verbose,defutil,paramgr,symsym,
  468. tgobj,cutils,procinfo,
  469. ncgrtti;
  470. {*****************************************************************************
  471. basic functionallity
  472. ******************************************************************************}
  473. constructor tcg.create;
  474. begin
  475. end;
  476. {*****************************************************************************
  477. register allocation
  478. ******************************************************************************}
  479. procedure tcg.init_register_allocators;
  480. begin
  481. fillchar(rg,sizeof(rg),0);
  482. add_reg_instruction_hook:=@add_reg_instruction;
  483. end;
  484. procedure tcg.done_register_allocators;
  485. begin
  486. { Safety }
  487. fillchar(rg,sizeof(rg),0);
  488. add_reg_instruction_hook:=nil;
  489. end;
  490. {$ifdef flowgraph}
  491. procedure Tcg.init_flowgraph;
  492. begin
  493. aktflownode:=0;
  494. end;
  495. procedure Tcg.done_flowgraph;
  496. begin
  497. end;
  498. {$endif}
  499. function tcg.getintregister(list:TAsmList;size:Tcgsize):Tregister;
  500. begin
  501. if not assigned(rg[R_INTREGISTER]) then
  502. internalerror(200312122);
  503. result:=rg[R_INTREGISTER].getregister(list,cgsize2subreg(size));
  504. end;
  505. function tcg.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  506. begin
  507. if not assigned(rg[R_FPUREGISTER]) then
  508. internalerror(200312123);
  509. result:=rg[R_FPUREGISTER].getregister(list,cgsize2subreg(size));
  510. end;
  511. function tcg.getmmregister(list:TAsmList;size:Tcgsize):Tregister;
  512. begin
  513. if not assigned(rg[R_MMREGISTER]) then
  514. internalerror(2003121214);
  515. result:=rg[R_MMREGISTER].getregister(list,cgsize2subreg(size));
  516. end;
  517. function tcg.getaddressregister(list:TAsmList):Tregister;
  518. begin
  519. if assigned(rg[R_ADDRESSREGISTER]) then
  520. result:=rg[R_ADDRESSREGISTER].getregister(list,R_SUBWHOLE)
  521. else
  522. begin
  523. if not assigned(rg[R_INTREGISTER]) then
  524. internalerror(200312121);
  525. result:=rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  526. end;
  527. end;
  528. function Tcg.makeregsize(list:TAsmList;reg:Tregister;size:Tcgsize):Tregister;
  529. var
  530. subreg:Tsubregister;
  531. begin
  532. subreg:=cgsize2subreg(size);
  533. result:=reg;
  534. setsubreg(result,subreg);
  535. { notify RA }
  536. if result<>reg then
  537. list.concat(tai_regalloc.resize(result));
  538. end;
  539. procedure tcg.getcpuregister(list:TAsmList;r:Tregister);
  540. begin
  541. if not assigned(rg[getregtype(r)]) then
  542. internalerror(200312125);
  543. rg[getregtype(r)].getcpuregister(list,r);
  544. end;
  545. procedure tcg.ungetcpuregister(list:TAsmList;r:Tregister);
  546. begin
  547. if not assigned(rg[getregtype(r)]) then
  548. internalerror(200312126);
  549. rg[getregtype(r)].ungetcpuregister(list,r);
  550. end;
  551. procedure tcg.alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  552. begin
  553. if assigned(rg[rt]) then
  554. rg[rt].alloccpuregisters(list,r)
  555. else
  556. internalerror(200310092);
  557. end;
  558. procedure tcg.allocallcpuregisters(list:TAsmList);
  559. begin
  560. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  561. {$ifndef i386}
  562. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  563. {$ifdef cpumm}
  564. alloccpuregisters(list,R_MMREGISTER,paramanager.get_volatile_registers_mm(pocall_default));
  565. {$endif cpumm}
  566. {$endif i386}
  567. end;
  568. procedure tcg.dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  569. begin
  570. if assigned(rg[rt]) then
  571. rg[rt].dealloccpuregisters(list,r)
  572. else
  573. internalerror(200310093);
  574. end;
  575. procedure tcg.deallocallcpuregisters(list:TAsmList);
  576. begin
  577. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  578. {$ifndef i386}
  579. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  580. {$ifdef cpumm}
  581. dealloccpuregisters(list,R_MMREGISTER,paramanager.get_volatile_registers_mm(pocall_default));
  582. {$endif cpumm}
  583. {$endif i386}
  584. end;
  585. function tcg.uses_registers(rt:Tregistertype):boolean;
  586. begin
  587. if assigned(rg[rt]) then
  588. result:=rg[rt].uses_registers
  589. else
  590. result:=false;
  591. end;
  592. procedure tcg.add_reg_instruction(instr:Tai;r:tregister);
  593. var
  594. rt : tregistertype;
  595. begin
  596. rt:=getregtype(r);
  597. { Only add it when a register allocator is configured.
  598. No IE can be generated, because the VMT is written
  599. without a valid rg[] }
  600. if assigned(rg[rt]) then
  601. rg[rt].add_reg_instruction(instr,r);
  602. end;
  603. procedure tcg.add_move_instruction(instr:Taicpu);
  604. var
  605. rt : tregistertype;
  606. begin
  607. rt:=getregtype(instr.oper[O_MOV_SOURCE]^.reg);
  608. if assigned(rg[rt]) then
  609. rg[rt].add_move_instruction(instr)
  610. else
  611. internalerror(200310095);
  612. end;
  613. procedure tcg.set_regalloc_extend_backwards(b: boolean);
  614. var
  615. rt : tregistertype;
  616. begin
  617. for rt:=low(rg) to high(rg) do
  618. begin
  619. if assigned(rg[rt]) then
  620. rg[rt].extend_live_range_backwards := b;;
  621. end;
  622. end;
  623. procedure tcg.do_register_allocation(list:TAsmList;headertai:tai);
  624. var
  625. rt : tregistertype;
  626. begin
  627. for rt:=R_FPUREGISTER to R_SPECIALREGISTER do
  628. begin
  629. if assigned(rg[rt]) then
  630. rg[rt].do_register_allocation(list,headertai);
  631. end;
  632. { running the other register allocator passes could require addition int/addr. registers
  633. when spilling so run int/addr register allocation at the end }
  634. if assigned(rg[R_INTREGISTER]) then
  635. rg[R_INTREGISTER].do_register_allocation(list,headertai);
  636. if assigned(rg[R_ADDRESSREGISTER]) then
  637. rg[R_ADDRESSREGISTER].do_register_allocation(list,headertai);
  638. end;
  639. procedure tcg.translate_register(var reg : tregister);
  640. begin
  641. rg[getregtype(reg)].translate_register(reg);
  642. end;
  643. procedure tcg.a_reg_alloc(list : TAsmList;r : tregister);
  644. begin
  645. list.concat(tai_regalloc.alloc(r,nil));
  646. end;
  647. procedure tcg.a_reg_dealloc(list : TAsmList;r : tregister);
  648. begin
  649. list.concat(tai_regalloc.dealloc(r,nil));
  650. end;
  651. procedure tcg.a_reg_sync(list : TAsmList;r : tregister);
  652. var
  653. instr : tai;
  654. begin
  655. instr:=tai_regalloc.sync(r);
  656. list.concat(instr);
  657. add_reg_instruction(instr,r);
  658. end;
  659. procedure tcg.a_label(list : TAsmList;l : tasmlabel);
  660. begin
  661. list.concat(tai_label.create(l));
  662. end;
  663. {*****************************************************************************
  664. for better code generation these methods should be overridden
  665. ******************************************************************************}
  666. procedure tcg.a_param_reg(list : TAsmList;size : tcgsize;r : tregister;const cgpara : TCGPara);
  667. var
  668. ref : treference;
  669. begin
  670. cgpara.check_simple_location;
  671. case cgpara.location^.loc of
  672. LOC_REGISTER,LOC_CREGISTER:
  673. a_load_reg_reg(list,size,cgpara.location^.size,r,cgpara.location^.register);
  674. LOC_REFERENCE,LOC_CREFERENCE:
  675. begin
  676. reference_reset_base(ref,cgpara.location^.reference.index,cgpara.location^.reference.offset);
  677. a_load_reg_ref(list,size,cgpara.location^.size,r,ref);
  678. end
  679. else
  680. internalerror(2002071004);
  681. end;
  682. end;
  683. procedure tcg.a_param_const(list : TAsmList;size : tcgsize;a : aint;const cgpara : TCGPara);
  684. var
  685. ref : treference;
  686. begin
  687. cgpara.check_simple_location;
  688. case cgpara.location^.loc of
  689. LOC_REGISTER,LOC_CREGISTER:
  690. a_load_const_reg(list,cgpara.location^.size,a,cgpara.location^.register);
  691. LOC_REFERENCE,LOC_CREFERENCE:
  692. begin
  693. reference_reset_base(ref,cgpara.location^.reference.index,cgpara.location^.reference.offset);
  694. a_load_const_ref(list,cgpara.location^.size,a,ref);
  695. end
  696. else
  697. internalerror(2002071004);
  698. end;
  699. end;
  700. procedure tcg.a_param_ref(list : TAsmList;size : tcgsize;const r : treference;const cgpara : TCGPara);
  701. var
  702. ref : treference;
  703. begin
  704. cgpara.check_simple_location;
  705. case cgpara.location^.loc of
  706. LOC_REGISTER,LOC_CREGISTER:
  707. a_load_ref_reg(list,size,cgpara.location^.size,r,cgpara.location^.register);
  708. LOC_REFERENCE,LOC_CREFERENCE:
  709. begin
  710. reference_reset(ref);
  711. ref.base:=cgpara.location^.reference.index;
  712. ref.offset:=cgpara.location^.reference.offset;
  713. if (size <> OS_NO) and
  714. (tcgsize2size[size] < sizeof(aint)) then
  715. begin
  716. if (cgpara.size = OS_NO) or
  717. assigned(cgpara.location^.next) then
  718. internalerror(2006052401);
  719. a_load_ref_ref(list,size,cgpara.size,r,ref);
  720. end
  721. else
  722. { use concatcopy, because the parameter can be larger than }
  723. { what the OS_* constants can handle }
  724. g_concatcopy(list,r,ref,cgpara.intsize);
  725. end
  726. else
  727. internalerror(2002071004);
  728. end;
  729. end;
  730. procedure tcg.a_param_loc(list : TAsmList;const l:tlocation;const cgpara : TCGPara);
  731. begin
  732. case l.loc of
  733. LOC_REGISTER,
  734. LOC_CREGISTER :
  735. a_param_reg(list,l.size,l.register,cgpara);
  736. LOC_CONSTANT :
  737. a_param_const(list,l.size,l.value,cgpara);
  738. LOC_CREFERENCE,
  739. LOC_REFERENCE :
  740. a_param_ref(list,l.size,l.reference,cgpara);
  741. else
  742. internalerror(2002032211);
  743. end;
  744. end;
  745. procedure tcg.a_paramaddr_ref(list : TAsmList;const r : treference;const cgpara : TCGPara);
  746. var
  747. hr : tregister;
  748. begin
  749. cgpara.check_simple_location;
  750. if cgpara.location^.loc in [LOC_CREGISTER,LOC_REGISTER] then
  751. a_loadaddr_ref_reg(list,r,cgpara.location^.register)
  752. else
  753. begin
  754. hr:=getaddressregister(list);
  755. a_loadaddr_ref_reg(list,r,hr);
  756. a_param_reg(list,OS_ADDR,hr,cgpara);
  757. end;
  758. end;
  759. {****************************************************************************
  760. some generic implementations
  761. ****************************************************************************}
  762. {$ifopt r+}
  763. {$define rangeon}
  764. {$r-}
  765. {$endif}
  766. {$ifopt q+}
  767. {$define overflowon}
  768. {$q-}
  769. {$endif}
  770. procedure tcg.a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister);
  771. var
  772. bitmask: aword;
  773. tmpreg: tregister;
  774. stopbit: byte;
  775. begin
  776. tmpreg:=getintregister(list,sreg.subsetregsize);
  777. if (subsetsize in [OS_S8..OS_S128]) then
  778. begin
  779. { sign extend in case the value has a bitsize mod 8 <> 0 }
  780. { both instructions will be optimized away if not }
  781. a_op_const_reg_reg(list,OP_SHL,sreg.subsetregsize,(tcgsize2size[sreg.subsetregsize]*8)-sreg.startbit-sreg.bitlen,sreg.subsetreg,tmpreg);
  782. a_op_const_reg(list,OP_SAR,sreg.subsetregsize,(tcgsize2size[sreg.subsetregsize]*8)-sreg.bitlen,tmpreg);
  783. end
  784. else
  785. begin
  786. a_op_const_reg_reg(list,OP_SHR,sreg.subsetregsize,sreg.startbit,sreg.subsetreg,tmpreg);
  787. stopbit := sreg.startbit + sreg.bitlen;
  788. // on x86(64), 1 shl 32(64) = 1 instead of 0
  789. // use aword to prevent overflow with 1 shl 31
  790. if (stopbit - sreg.startbit <> AIntBits) then
  791. bitmask := (aword(1) shl (stopbit - sreg.startbit)) - 1
  792. else
  793. bitmask := high(aword);
  794. a_op_const_reg(list,OP_AND,sreg.subsetregsize,aint(bitmask),tmpreg);
  795. end;
  796. tmpreg := makeregsize(list,tmpreg,subsetsize);
  797. a_load_reg_reg(list,tcgsize2unsigned[subsetsize],subsetsize,tmpreg,tmpreg);
  798. a_load_reg_reg(list,subsetsize,tosize,tmpreg,destreg);
  799. end;
  800. procedure tcg.a_load_reg_subsetreg(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister);
  801. begin
  802. a_load_regconst_subsetreg_intern(list,fromsize,subsetsize,fromreg,sreg,SL_REG);
  803. end;
  804. procedure tcg.a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt);
  805. var
  806. bitmask: aword;
  807. tmpreg: tregister;
  808. stopbit: byte;
  809. begin
  810. stopbit := sreg.startbit + sreg.bitlen;
  811. // on x86(64), 1 shl 32(64) = 1 instead of 0
  812. if (stopbit <> AIntBits) then
  813. bitmask := not(((aword(1) shl stopbit)-1) xor ((aword(1) shl sreg.startbit)-1))
  814. else
  815. bitmask := not(high(aword) xor ((aword(1) shl sreg.startbit)-1));
  816. if not(slopt in [SL_SETZERO,SL_SETMAX]) then
  817. begin
  818. tmpreg:=getintregister(list,sreg.subsetregsize);
  819. a_load_reg_reg(list,fromsize,sreg.subsetregsize,fromreg,tmpreg);
  820. a_op_const_reg(list,OP_SHL,sreg.subsetregsize,sreg.startbit,tmpreg);
  821. if (slopt <> SL_REGNOSRCMASK) then
  822. a_op_const_reg(list,OP_AND,sreg.subsetregsize,aint(not(bitmask)),tmpreg);
  823. end;
  824. if (slopt <> SL_SETMAX) then
  825. a_op_const_reg(list,OP_AND,sreg.subsetregsize,aint(bitmask),sreg.subsetreg);
  826. case slopt of
  827. SL_SETZERO : ;
  828. SL_SETMAX :
  829. if (sreg.bitlen <> AIntBits) then
  830. a_op_const_reg(list,OP_OR,sreg.subsetregsize,
  831. aint(((aword(1) shl sreg.bitlen)-1) shl sreg.startbit),
  832. sreg.subsetreg)
  833. else
  834. a_load_const_reg(list,sreg.subsetregsize,-1,sreg.subsetreg);
  835. else
  836. a_op_reg_reg(list,OP_OR,sreg.subsetregsize,tmpreg,sreg.subsetreg);
  837. end;
  838. end;
  839. procedure tcg.a_load_subsetreg_subsetreg(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsreg, tosreg: tsubsetregister);
  840. var
  841. tmpreg: tregister;
  842. bitmask: aword;
  843. stopbit: byte;
  844. begin
  845. if (fromsreg.bitlen >= tosreg.bitlen) then
  846. begin
  847. tmpreg := getintregister(list,tosreg.subsetregsize);
  848. a_load_reg_reg(list,fromsreg.subsetregsize,tosreg.subsetregsize,fromsreg.subsetreg,tmpreg);
  849. if (fromsreg.startbit <= tosreg.startbit) then
  850. a_op_const_reg(list,OP_SHL,tosreg.subsetregsize,tosreg.startbit-fromsreg.startbit,tmpreg)
  851. else
  852. a_op_const_reg(list,OP_SHR,tosreg.subsetregsize,fromsreg.startbit-tosreg.startbit,tmpreg);
  853. stopbit := tosreg.startbit + tosreg.bitlen;
  854. // on x86(64), 1 shl 32(64) = 1 instead of 0
  855. if (stopbit <> AIntBits) then
  856. bitmask := not(((aword(1) shl stopbit)-1) xor ((aword(1) shl tosreg.startbit)-1))
  857. else
  858. bitmask := (aword(1) shl tosreg.startbit) - 1;
  859. a_op_const_reg(list,OP_AND,tosreg.subsetregsize,aint(bitmask),tosreg.subsetreg);
  860. a_op_const_reg(list,OP_AND,tosreg.subsetregsize,aint(not(bitmask)),tmpreg);
  861. a_op_reg_reg(list,OP_OR,tosreg.subsetregsize,tmpreg,tosreg.subsetreg);
  862. end
  863. else
  864. begin
  865. tmpreg := getintregister(list,tosubsetsize);
  866. a_load_subsetreg_reg(list,fromsubsetsize,tosubsetsize,fromsreg,tmpreg);
  867. a_load_reg_subsetreg(list,tosubsetsize,tosubsetsize,tmpreg,tosreg);
  868. end;
  869. end;
  870. procedure tcg.a_load_subsetreg_ref(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; const destref: treference);
  871. var
  872. tmpreg: tregister;
  873. begin
  874. tmpreg := getintregister(list,tosize);
  875. a_load_subsetreg_reg(list,subsetsize,tosize,sreg,tmpreg);
  876. a_load_reg_ref(list,tosize,tosize,tmpreg,destref);
  877. end;
  878. procedure tcg.a_load_ref_subsetreg(list : TAsmList; fromsize, subsetsize: tcgsize; const fromref: treference; const sreg: tsubsetregister);
  879. var
  880. tmpreg: tregister;
  881. begin
  882. tmpreg := getintregister(list,subsetsize);
  883. a_load_ref_reg(list,fromsize,subsetsize,fromref,tmpreg);
  884. a_load_reg_subsetreg(list,subsetsize,subsetsize,tmpreg,sreg);
  885. end;
  886. procedure tcg.a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize; a: aint; const sreg: tsubsetregister);
  887. var
  888. bitmask: aword;
  889. stopbit: byte;
  890. begin
  891. stopbit := sreg.startbit + sreg.bitlen;
  892. // on x86(64), 1 shl 32(64) = 1 instead of 0
  893. if (stopbit <> AIntBits) then
  894. bitmask := not(((aword(1) shl stopbit)-1) xor ((aword(1) shl sreg.startbit)-1))
  895. else
  896. bitmask := (aword(1) shl sreg.startbit) - 1;
  897. if (((aword(a) shl sreg.startbit) and not bitmask) <> not bitmask) then
  898. a_op_const_reg(list,OP_AND,sreg.subsetregsize,aint(bitmask),sreg.subsetreg);
  899. a_op_const_reg(list,OP_OR,sreg.subsetregsize,aint((aword(a) shl sreg.startbit) and not(bitmask)),sreg.subsetreg);
  900. end;
  901. procedure tcg.a_load_loc_subsetref(list : TAsmList;subsetsize: tcgsize; const loc: tlocation; const sref : tsubsetreference);
  902. begin
  903. case loc.loc of
  904. LOC_REFERENCE,LOC_CREFERENCE:
  905. a_load_ref_subsetref(list,loc.size,subsetsize,loc.reference,sref);
  906. LOC_REGISTER,LOC_CREGISTER:
  907. a_load_reg_subsetref(list,loc.size,subsetsize,loc.register,sref);
  908. LOC_CONSTANT:
  909. a_load_const_subsetref(list,subsetsize,loc.value,sref);
  910. LOC_SUBSETREG,LOC_CSUBSETREG:
  911. a_load_subsetreg_subsetref(list,loc.size,subsetsize,loc.sreg,sref);
  912. LOC_SUBSETREF,LOC_CSUBSETREF:
  913. a_load_subsetref_subsetref(list,loc.size,subsetsize,loc.sref,sref);
  914. else
  915. internalerror(200608053);
  916. end;
  917. end;
  918. (*
  919. Subsetrefs are used for (bit)packed arrays and (bit)packed records stored
  920. in memory. They are like a regular reference, but contain an extra bit
  921. offset (either constant -startbit- or variable -bitindexreg-, always OS_INT)
  922. and a bit length (always constant).
  923. Bit packed values are stored differently in memory depending on whether we
  924. are on a big or a little endian system (compatible with at least GPC). The
  925. size of the basic working unit is always the smallest power-of-2 byte size
  926. which can contain the bit value (so 1..8 bits -> 1 byte, 9..16 bits -> 2
  927. bytes, 17..32 bits -> 4 bytes etc).
  928. On a big endian, 5-bit: values are stored like this:
  929. 11111222 22333334 44445555 56666677 77788888
  930. The leftmost bit of each 5-bit value corresponds to the most significant
  931. bit.
  932. On little endian, it goes like this:
  933. 22211111 43333322 55554444 77666665 88888777
  934. In this case, per byte the left-most bit is more significant than those on
  935. the right, but the bits in the next byte are all more significant than
  936. those in the previous byte (e.g., the 222 in the first byte are the low
  937. three bits of that value, while the 22 in the second byte are the upper
  938. two bits.
  939. Big endian, 9 bit values:
  940. 11111111 12222222 22333333 33344444 ...
  941. Little endian, 9 bit values:
  942. 11111111 22222221 33333322 44444333 ...
  943. This is memory representation and the 16 bit values are byteswapped.
  944. Similarly as in the previous case, the 2222222 string contains the lower
  945. bits of value 2 and the 22 string contains the upper bits. Once loaded into
  946. registers (two 16 bit registers in the current implementation, although a
  947. single 32 bit register would be possible too, in particular if 32 bit
  948. alignment can be guaranteed), this becomes:
  949. 22222221 11111111 44444333 33333322 ...
  950. (l)ow u l l u l u
  951. The startbit/bitindex in a subsetreference always refers to
  952. a) on big endian: the most significant bit of the value
  953. (bits counted from left to right, both memory an registers)
  954. b) on little endian: the least significant bit when the value
  955. is loaded in a register (bit counted from right to left)
  956. Although a) results in more complex code for big endian systems, it's
  957. needed for compatibility both with GPC and with e.g. bitpacked arrays in
  958. Apple's universal interfaces which depend on these layout differences).
  959. Note: when changing the loadsize calculated in get_subsetref_load_info,
  960. make sure the appropriate alignment is guaranteed, at least in case of
  961. {$defined cpurequiresproperalignment}.
  962. *)
  963. procedure tcg.get_subsetref_load_info(const sref: tsubsetreference; out loadsize: tcgsize; out extra_load: boolean);
  964. var
  965. intloadsize: aint;
  966. begin
  967. intloadsize := packedbitsloadsize(sref.bitlen);
  968. {$if defined(cpurequiresproperalignment) and not defined(arm)}
  969. { may need to be split into several smaller loads/stores }
  970. if intloadsize <> sref.ref.alignment then
  971. internalerror(2006082011);
  972. {$endif cpurequiresproperalignment}
  973. if (intloadsize = 0) then
  974. internalerror(2006081310);
  975. if (intloadsize > sizeof(aint)) then
  976. intloadsize := sizeof(aint);
  977. loadsize := int_cgsize(intloadsize);
  978. if (loadsize = OS_NO) then
  979. internalerror(2006081311);
  980. if (sref.bitlen > sizeof(aint)*8) then
  981. internalerror(2006081312);
  982. extra_load :=
  983. (sref.bitlen <> 1) and
  984. ((sref.bitindexreg <> NR_NO) or
  985. (byte(sref.startbit+sref.bitlen) > byte(intloadsize*8)));
  986. end;
  987. procedure tcg.a_load_subsetref_regs_noindex(list: TAsmList; subsetsize: tcgsize; loadbitsize: byte; const sref: tsubsetreference; valuereg, extra_value_reg: tregister);
  988. var
  989. restbits: byte;
  990. begin
  991. if (target_info.endian = endian_big) then
  992. begin
  993. { valuereg contains the upper bits, extra_value_reg the lower }
  994. restbits := (sref.bitlen - (loadbitsize - sref.startbit));
  995. if (subsetsize in [OS_S8..OS_S128]) then
  996. begin
  997. { sign extend }
  998. a_op_const_reg(list,OP_SHL,OS_INT,AIntBits-loadbitsize+sref.startbit,valuereg);
  999. a_op_const_reg(list,OP_SAR,OS_INT,AIntBits-sref.bitlen,valuereg);
  1000. end
  1001. else
  1002. begin
  1003. a_op_const_reg(list,OP_SHL,OS_INT,restbits,valuereg);
  1004. { mask other bits }
  1005. if (sref.bitlen <> AIntBits) then
  1006. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),valuereg);
  1007. end;
  1008. a_op_const_reg(list,OP_SHR,OS_INT,loadbitsize-restbits,extra_value_reg)
  1009. end
  1010. else
  1011. begin
  1012. { valuereg contains the lower bits, extra_value_reg the upper }
  1013. a_op_const_reg(list,OP_SHR,OS_INT,sref.startbit,valuereg);
  1014. if (subsetsize in [OS_S8..OS_S128]) then
  1015. begin
  1016. a_op_const_reg(list,OP_SHL,OS_INT,AIntBits-sref.bitlen+loadbitsize-sref.startbit,extra_value_reg);
  1017. a_op_const_reg(list,OP_SAR,OS_INT,AIntBits-sref.bitlen,extra_value_reg);
  1018. end
  1019. else
  1020. begin
  1021. a_op_const_reg(list,OP_SHL,OS_INT,loadbitsize-sref.startbit,extra_value_reg);
  1022. { mask other bits }
  1023. if (sref.bitlen <> AIntBits) then
  1024. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),extra_value_reg);
  1025. end;
  1026. end;
  1027. { merge }
  1028. a_op_reg_reg(list,OP_OR,OS_INT,extra_value_reg,valuereg);
  1029. end;
  1030. procedure tcg.a_load_subsetref_regs_index(list: TAsmList; subsetsize: tcgsize; loadbitsize: byte; const sref: tsubsetreference; valuereg, extra_value_reg: tregister);
  1031. var
  1032. tmpreg: tregister;
  1033. begin
  1034. tmpreg := getintregister(list,OS_INT);
  1035. if (target_info.endian = endian_big) then
  1036. begin
  1037. { since this is a dynamic index, it's possible that the value }
  1038. { is entirely in valuereg. }
  1039. { get the data in valuereg in the right place }
  1040. a_op_reg_reg(list,OP_SHL,OS_INT,sref.bitindexreg,valuereg);
  1041. if (subsetsize in [OS_S8..OS_S128]) then
  1042. begin
  1043. a_op_const_reg(list,OP_SHL,OS_INT,AIntBits-loadbitsize,valuereg);
  1044. a_op_const_reg(list,OP_SAR,OS_INT,AIntBits-sref.bitlen,valuereg)
  1045. end
  1046. else
  1047. begin
  1048. a_op_const_reg(list,OP_SHR,OS_INT,loadbitsize-sref.bitlen,valuereg);
  1049. if (loadbitsize <> AIntBits) then
  1050. { mask left over bits }
  1051. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),valuereg);
  1052. end;
  1053. tmpreg := getintregister(list,OS_INT);
  1054. { the bits in extra_value_reg (if any) start at the most significant bit => }
  1055. { extra_value_reg must be shr by (loadbitsize-sref.bitlen)+(loadsize-sref.bitindex) }
  1056. { => = -(sref.bitindex+(sref.bitlen-2*loadbitsize)) }
  1057. a_op_const_reg_reg(list,OP_ADD,OS_INT,sref.bitlen-2*loadbitsize,sref.bitindexreg,tmpreg);
  1058. a_op_reg_reg(list,OP_NEG,OS_INT,tmpreg,tmpreg);
  1059. a_op_reg_reg(list,OP_SHR,OS_INT,tmpreg,extra_value_reg);
  1060. { if there are no bits in extra_value_reg, then sref.bitindex was }
  1061. { < loadsize-sref.bitlen, and therefore tmpreg will now be >= loadsize }
  1062. { => extra_value_reg is now 0 }
  1063. { merge }
  1064. a_op_reg_reg(list,OP_OR,OS_INT,extra_value_reg,valuereg);
  1065. { no need to mask, necessary masking happened earlier on }
  1066. end
  1067. else
  1068. begin
  1069. a_op_reg_reg(list,OP_SHR,OS_INT,sref.bitindexreg,valuereg);
  1070. { Y-x = -(Y-x) }
  1071. a_op_const_reg_reg(list,OP_SUB,OS_INT,loadbitsize,sref.bitindexreg,tmpreg);
  1072. a_op_reg_reg(list,OP_NEG,OS_INT,tmpreg,tmpreg);
  1073. { tmpreg is in the range 1..<cpu_bitsize> -> will zero extra_value_reg }
  1074. { if all bits are in valuereg }
  1075. a_op_reg_reg(list,OP_SHL,OS_INT,tmpreg,extra_value_reg);
  1076. {$ifdef x86}
  1077. { on i386 "x shl 32 = x shl 0", on x86/64 "x shl 64 = x shl 0". Fix so it's 0. }
  1078. if (loadbitsize = AIntBits) then
  1079. begin
  1080. { if (tmpreg >= cpu_bit_size) then tmpreg := 1 else tmpreg := 0 }
  1081. a_op_const_reg(list,OP_SHR,OS_INT,{$ifdef cpu64bit}6{$else}5{$endif},tmpreg);
  1082. { if (tmpreg = cpu_bit_size) then tmpreg := 0 else tmpreg := -1 }
  1083. a_op_const_reg(list,OP_SUB,OS_INT,1,tmpreg);
  1084. { if (tmpreg = cpu_bit_size) then extra_value_reg := 0 }
  1085. a_op_reg_reg(list,OP_AND,OS_INT,tmpreg,extra_value_reg);
  1086. end;
  1087. {$endif x86}
  1088. { merge }
  1089. a_op_reg_reg(list,OP_OR,OS_INT,extra_value_reg,valuereg);
  1090. { sign extend or mask other bits }
  1091. if (subsetsize in [OS_S8..OS_S128]) then
  1092. begin
  1093. a_op_const_reg(list,OP_SHL,OS_INT,AIntBits-sref.bitlen,valuereg);
  1094. a_op_const_reg(list,OP_SAR,OS_INT,AIntBits-sref.bitlen,valuereg);
  1095. end
  1096. else
  1097. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),valuereg);
  1098. end;
  1099. end;
  1100. procedure tcg.a_load_subsetref_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sref: tsubsetreference; destreg: tregister);
  1101. var
  1102. tmpref: treference;
  1103. valuereg,extra_value_reg: tregister;
  1104. tosreg: tsubsetregister;
  1105. loadsize: tcgsize;
  1106. loadbitsize: byte;
  1107. extra_load: boolean;
  1108. begin
  1109. get_subsetref_load_info(sref,loadsize,extra_load);
  1110. loadbitsize := tcgsize2size[loadsize]*8;
  1111. { load the (first part) of the bit sequence }
  1112. valuereg := cg.getintregister(list,OS_INT);
  1113. a_load_ref_reg(list,loadsize,OS_INT,sref.ref,valuereg);
  1114. if not extra_load then
  1115. begin
  1116. { everything is guaranteed to be in a single register of loadsize }
  1117. if (sref.bitindexreg = NR_NO) then
  1118. begin
  1119. { use subsetreg routine, it may have been overridden with an optimized version }
  1120. tosreg.subsetreg := valuereg;
  1121. tosreg.subsetregsize := OS_INT;
  1122. { subsetregs always count bits from right to left }
  1123. if (target_info.endian = endian_big) then
  1124. tosreg.startbit := loadbitsize - (sref.startbit+sref.bitlen)
  1125. else
  1126. tosreg.startbit := sref.startbit;
  1127. tosreg.bitlen := sref.bitlen;
  1128. a_load_subsetreg_reg(list,subsetsize,tosize,tosreg,destreg);
  1129. exit;
  1130. end
  1131. else
  1132. begin
  1133. if (sref.startbit <> 0) then
  1134. internalerror(2006081510);
  1135. if (target_info.endian = endian_big) then
  1136. begin
  1137. a_op_reg_reg(list,OP_SHL,OS_INT,sref.bitindexreg,valuereg);
  1138. if (subsetsize in [OS_S8..OS_S128]) then
  1139. begin
  1140. { sign extend to entire register }
  1141. a_op_const_reg(list,OP_SHL,OS_INT,AIntBits-loadbitsize,valuereg);
  1142. a_op_const_reg(list,OP_SAR,OS_INT,AIntBits-sref.bitlen,valuereg);
  1143. end
  1144. else
  1145. a_op_const_reg(list,OP_SHR,OS_INT,loadbitsize-sref.bitlen,valuereg);
  1146. end
  1147. else
  1148. begin
  1149. a_op_reg_reg(list,OP_SHR,OS_INT,sref.bitindexreg,valuereg);
  1150. if (subsetsize in [OS_S8..OS_S128]) then
  1151. begin
  1152. a_op_const_reg(list,OP_SHL,OS_INT,AIntBits-sref.bitlen,valuereg);
  1153. a_op_const_reg(list,OP_SAR,OS_INT,AIntBits-sref.bitlen,valuereg);
  1154. end
  1155. end;
  1156. { mask other bits/sign extend }
  1157. if not(subsetsize in [OS_S8..OS_S128]) then
  1158. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),valuereg);
  1159. end
  1160. end
  1161. else
  1162. begin
  1163. { load next value as well }
  1164. extra_value_reg := getintregister(list,OS_INT);
  1165. tmpref := sref.ref;
  1166. inc(tmpref.offset,loadbitsize div 8);
  1167. a_load_ref_reg(list,loadsize,OS_INT,tmpref,extra_value_reg);
  1168. if (sref.bitindexreg = NR_NO) then
  1169. { can be overridden to optimize }
  1170. a_load_subsetref_regs_noindex(list,subsetsize,loadbitsize,sref,valuereg,extra_value_reg)
  1171. else
  1172. begin
  1173. if (sref.startbit <> 0) then
  1174. internalerror(2006080610);
  1175. a_load_subsetref_regs_index(list,subsetsize,loadbitsize,sref,valuereg,extra_value_reg);
  1176. end;
  1177. end;
  1178. { store in destination }
  1179. { avoid unnecessary sign extension and zeroing }
  1180. valuereg := makeregsize(list,valuereg,OS_INT);
  1181. destreg := makeregsize(list,destreg,OS_INT);
  1182. a_load_reg_reg(list,OS_INT,OS_INT,valuereg,destreg);
  1183. destreg := makeregsize(list,destreg,tosize);
  1184. end;
  1185. procedure tcg.a_load_reg_subsetref(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sref: tsubsetreference);
  1186. begin
  1187. a_load_regconst_subsetref_intern(list,fromsize,subsetsize,fromreg,sref,SL_REG);
  1188. end;
  1189. procedure tcg.a_load_regconst_subsetref_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sref: tsubsetreference; slopt: tsubsetloadopt);
  1190. var
  1191. tmpreg, tmpindexreg, valuereg, extra_value_reg, maskreg: tregister;
  1192. tosreg, fromsreg: tsubsetregister;
  1193. tmpref: treference;
  1194. loadsize: tcgsize;
  1195. loadbitsize: byte;
  1196. extra_load: boolean;
  1197. begin
  1198. { the register must be able to contain the requested value }
  1199. if (tcgsize2size[fromsize]*8 < sref.bitlen) then
  1200. internalerror(2006081613);
  1201. get_subsetref_load_info(sref,loadsize,extra_load);
  1202. loadbitsize := tcgsize2size[loadsize]*8;
  1203. { load the (first part) of the bit sequence }
  1204. valuereg := cg.getintregister(list,OS_INT);
  1205. a_load_ref_reg(list,loadsize,OS_INT,sref.ref,valuereg);
  1206. { constant offset of bit sequence? }
  1207. if not extra_load then
  1208. begin
  1209. if (sref.bitindexreg = NR_NO) then
  1210. begin
  1211. { use subsetreg routine, it may have been overridden with an optimized version }
  1212. tosreg.subsetreg := valuereg;
  1213. tosreg.subsetregsize := OS_INT;
  1214. { subsetregs always count bits from right to left }
  1215. if (target_info.endian = endian_big) then
  1216. tosreg.startbit := loadbitsize - (sref.startbit+sref.bitlen)
  1217. else
  1218. tosreg.startbit := sref.startbit;
  1219. tosreg.bitlen := sref.bitlen;
  1220. a_load_regconst_subsetreg_intern(list,fromsize,subsetsize,fromreg,tosreg,slopt);
  1221. end
  1222. else
  1223. begin
  1224. if (sref.startbit <> 0) then
  1225. internalerror(2006081710);
  1226. { should be handled by normal code and will give wrong result }
  1227. { on x86 for the '1 shl bitlen' below }
  1228. if (sref.bitlen = AIntBits) then
  1229. internalerror(2006081711);
  1230. { calculated correct shiftcount for big endian }
  1231. tmpindexreg := getintregister(list,OS_INT);
  1232. a_load_reg_reg(list,OS_INT,OS_INT,sref.bitindexreg,tmpindexreg);
  1233. if (target_info.endian = endian_big) then
  1234. begin
  1235. a_op_const_reg(list,OP_SUB,OS_INT,loadbitsize-sref.bitlen,tmpindexreg);
  1236. a_op_reg_reg(list,OP_NEG,OS_INT,tmpindexreg,tmpindexreg);
  1237. end;
  1238. { zero the bits we have to insert }
  1239. if (slopt <> SL_SETMAX) then
  1240. begin
  1241. maskreg := getintregister(list,OS_INT);
  1242. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen)-1),maskreg);
  1243. a_op_reg_reg(list,OP_SHL,OS_INT,tmpindexreg,maskreg);
  1244. a_op_reg_reg(list,OP_NOT,OS_INT,maskreg,maskreg);
  1245. a_op_reg_reg(list,OP_AND,OS_INT,maskreg,valuereg);
  1246. end;
  1247. { insert the value }
  1248. if (slopt <> SL_SETZERO) then
  1249. begin
  1250. tmpreg := getintregister(list,OS_INT);
  1251. if (slopt <> SL_SETMAX) then
  1252. a_load_reg_reg(list,fromsize,OS_INT,fromreg,tmpreg)
  1253. else if (sref.bitlen <> AIntBits) then
  1254. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen) - 1), tmpreg)
  1255. else
  1256. a_load_const_reg(list,OS_INT,-1,tmpreg);
  1257. if (slopt <> SL_REGNOSRCMASK) then
  1258. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),tmpreg);
  1259. a_op_reg_reg(list,OP_SHL,OS_INT,tmpindexreg,tmpreg);
  1260. a_op_reg_reg(list,OP_OR,OS_INT,tmpreg,valuereg);
  1261. end;
  1262. end;
  1263. { store back to memory }
  1264. valuereg := makeregsize(list,valuereg,loadsize);
  1265. a_load_reg_ref(list,loadsize,loadsize,valuereg,sref.ref);
  1266. exit;
  1267. end
  1268. else
  1269. begin
  1270. { load next value }
  1271. extra_value_reg := getintregister(list,OS_INT);
  1272. tmpref := sref.ref;
  1273. inc(tmpref.offset,loadbitsize div 8);
  1274. { should maybe be taken out too, can be done more efficiently }
  1275. { on e.g. i386 with shld/shrd }
  1276. if (sref.bitindexreg = NR_NO) then
  1277. begin
  1278. a_load_ref_reg(list,loadsize,OS_INT,tmpref,extra_value_reg);
  1279. fromsreg.subsetreg := fromreg;
  1280. fromsreg.subsetregsize := fromsize;
  1281. tosreg.subsetreg := valuereg;
  1282. tosreg.subsetregsize := OS_INT;
  1283. { transfer first part }
  1284. fromsreg.bitlen := loadbitsize-sref.startbit;
  1285. tosreg.bitlen := fromsreg.bitlen;
  1286. if (target_info.endian = endian_big) then
  1287. begin
  1288. { valuereg must contain the upper bits of the value at bits [0..loadbitsize-startbit] }
  1289. { upper bits of the value ... }
  1290. fromsreg.startbit := sref.bitlen-(loadbitsize-sref.startbit);
  1291. { ... to bit 0 }
  1292. tosreg.startbit := 0
  1293. end
  1294. else
  1295. begin
  1296. { valuereg must contain the lower bits of the value at bits [startbit..loadbitsize] }
  1297. { lower bits of the value ... }
  1298. fromsreg.startbit := 0;
  1299. { ... to startbit }
  1300. tosreg.startbit := sref.startbit;
  1301. end;
  1302. a_load_subsetreg_subsetreg(list,subsetsize,subsetsize,fromsreg,tosreg);
  1303. valuereg := makeregsize(list,valuereg,loadsize);
  1304. a_load_reg_ref(list,loadsize,loadsize,valuereg,sref.ref);
  1305. { transfer second part }
  1306. if (target_info.endian = endian_big) then
  1307. begin
  1308. { extra_value_reg must contain the lower bits of the value at bits }
  1309. { [(loadbitsize-(bitlen-(loadbitsize-startbit)))..loadbitsize] }
  1310. { (loadbitsize-(bitlen-(loadbitsize-startbit))) = 2*loadbitsize }
  1311. { - bitlen - startbit }
  1312. fromsreg.startbit := 0;
  1313. tosreg.startbit := 2*loadbitsize - sref.bitlen - sref.startbit
  1314. end
  1315. else
  1316. begin
  1317. { extra_value_reg must contain the upper bits of the value at bits [0..bitlen-(loadbitsize-startbit)] }
  1318. fromsreg.startbit := fromsreg.bitlen;
  1319. tosreg.startbit := 0;
  1320. end;
  1321. tosreg.subsetreg := extra_value_reg;
  1322. fromsreg.bitlen := sref.bitlen-fromsreg.bitlen;
  1323. tosreg.bitlen := fromsreg.bitlen;
  1324. a_load_subsetreg_subsetreg(list,fromsize,subsetsize,fromsreg,tosreg);
  1325. extra_value_reg := makeregsize(list,extra_value_reg,loadsize);
  1326. a_load_reg_ref(list,loadsize,loadsize,extra_value_reg,tmpref);
  1327. exit;
  1328. end
  1329. else
  1330. begin
  1331. if (sref.startbit <> 0) then
  1332. internalerror(2006081812);
  1333. { should be handled by normal code and will give wrong result }
  1334. { on x86 for the '1 shl bitlen' below }
  1335. if (sref.bitlen = AIntBits) then
  1336. internalerror(2006081713);
  1337. { generate mask to zero the bits we have to insert }
  1338. if (slopt <> SL_SETMAX) then
  1339. begin
  1340. maskreg := getintregister(list,OS_INT);
  1341. if (target_info.endian = endian_big) then
  1342. begin
  1343. a_load_const_reg(list,OS_INT,aint(((aword(1) shl sref.bitlen)-1) shl (loadbitsize-sref.bitlen)),maskreg);
  1344. a_op_reg_reg(list,OP_SHR,OS_INT,sref.bitindexreg,maskreg);
  1345. end
  1346. else
  1347. begin
  1348. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen)-1),maskreg);
  1349. a_op_reg_reg(list,OP_SHL,OS_INT,sref.bitindexreg,maskreg);
  1350. end;
  1351. a_op_reg_reg(list,OP_NOT,OS_INT,maskreg,maskreg);
  1352. a_op_reg_reg(list,OP_AND,OS_INT,maskreg,valuereg);
  1353. end;
  1354. { insert the value }
  1355. if (slopt <> SL_SETZERO) then
  1356. begin
  1357. tmpreg := getintregister(list,OS_INT);
  1358. if (slopt <> SL_SETMAX) then
  1359. a_load_reg_reg(list,fromsize,OS_INT,fromreg,tmpreg)
  1360. else if (sref.bitlen <> AIntBits) then
  1361. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen) - 1), tmpreg)
  1362. else
  1363. a_load_const_reg(list,OS_INT,-1,tmpreg);
  1364. if (target_info.endian = endian_big) then
  1365. begin
  1366. a_op_const_reg(list,OP_SHL,OS_INT,loadbitsize-sref.bitlen,tmpreg);
  1367. if not(slopt in [SL_REGNOSRCMASK,SL_SETMAX]) then
  1368. { mask left over bits }
  1369. a_op_const_reg(list,OP_AND,OS_INT,aint(((aword(1) shl sref.bitlen)-1) shl (loadbitsize-sref.bitlen)),tmpreg);
  1370. a_op_reg_reg(list,OP_SHR,OS_INT,sref.bitindexreg,tmpreg);
  1371. end
  1372. else
  1373. begin
  1374. if not(slopt in [SL_REGNOSRCMASK,SL_SETMAX]) then
  1375. { mask left over bits }
  1376. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),tmpreg);
  1377. a_op_reg_reg(list,OP_SHL,OS_INT,sref.bitindexreg,tmpreg);
  1378. end;
  1379. a_op_reg_reg(list,OP_OR,OS_INT,tmpreg,valuereg);
  1380. end;
  1381. valuereg := makeregsize(list,valuereg,loadsize);
  1382. a_load_reg_ref(list,loadsize,loadsize,valuereg,sref.ref);
  1383. a_load_ref_reg(list,loadsize,OS_INT,tmpref,extra_value_reg);
  1384. tmpindexreg := getintregister(list,OS_INT);
  1385. { load current array value }
  1386. if (slopt <> SL_SETZERO) then
  1387. begin
  1388. tmpreg := getintregister(list,OS_INT);
  1389. if (slopt <> SL_SETMAX) then
  1390. a_load_reg_reg(list,fromsize,OS_INT,fromreg,tmpreg)
  1391. else if (sref.bitlen <> AIntBits) then
  1392. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen) - 1), tmpreg)
  1393. else
  1394. a_load_const_reg(list,OS_INT,-1,tmpreg);
  1395. end;
  1396. { generate mask to zero the bits we have to insert }
  1397. if (slopt <> SL_SETMAX) then
  1398. begin
  1399. maskreg := getintregister(list,OS_INT);
  1400. if (target_info.endian = endian_big) then
  1401. begin
  1402. a_op_const_reg_reg(list,OP_ADD,OS_INT,sref.bitlen-2*loadbitsize,sref.bitindexreg,tmpindexreg);
  1403. a_op_reg_reg(list,OP_NEG,OS_INT,tmpindexreg,tmpindexreg);
  1404. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen)-1),maskreg);
  1405. a_op_reg_reg(list,OP_SHL,OS_INT,tmpindexreg,maskreg);
  1406. end
  1407. else
  1408. begin
  1409. { Y-x = -(Y-x) }
  1410. a_op_const_reg_reg(list,OP_SUB,OS_INT,loadbitsize,sref.bitindexreg,tmpindexreg);
  1411. a_op_reg_reg(list,OP_NEG,OS_INT,tmpindexreg,tmpindexreg);
  1412. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen)-1),maskreg);
  1413. a_op_reg_reg(list,OP_SHR,OS_INT,tmpindexreg,maskreg);
  1414. {$ifdef x86}
  1415. { on i386 "x shl 32 = x shl 0", on x86/64 "x shl 64 = x shl 0". Fix so it's 0. }
  1416. if (loadbitsize = AIntBits) then
  1417. begin
  1418. valuereg := getintregister(list,OS_INT);
  1419. { if (tmpindexreg >= cpu_bit_size) then valuereg := 1 else valuereg := 0 }
  1420. a_op_const_reg_reg(list,OP_SHR,OS_INT,{$ifdef cpu64bit}6{$else}5{$endif},tmpindexreg,valuereg);
  1421. { if (tmpindexreg = cpu_bit_size) then valuereg := 0 else valuereg := -1 }
  1422. a_op_const_reg(list,OP_SUB,OS_INT,1,valuereg);
  1423. { if (tmpindexreg = cpu_bit_size) then tmpreg := maskreg := 0 }
  1424. if (slopt <> SL_SETZERO) then
  1425. a_op_reg_reg(list,OP_AND,OS_INT,valuereg,tmpreg);
  1426. a_op_reg_reg(list,OP_AND,OS_INT,valuereg,maskreg);
  1427. end;
  1428. {$endif x86}
  1429. end;
  1430. a_op_reg_reg(list,OP_NOT,OS_INT,maskreg,maskreg);
  1431. a_op_reg_reg(list,OP_AND,OS_INT,maskreg,extra_value_reg);
  1432. end;
  1433. if (slopt <> SL_SETZERO) then
  1434. begin
  1435. if (target_info.endian = endian_big) then
  1436. a_op_reg_reg(list,OP_SHL,OS_INT,tmpindexreg,tmpreg)
  1437. else
  1438. begin
  1439. if not(slopt in [SL_REGNOSRCMASK,SL_SETMAX]) then
  1440. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),tmpreg);
  1441. a_op_reg_reg(list,OP_SHR,OS_INT,tmpindexreg,tmpreg);
  1442. end;
  1443. a_op_reg_reg(list,OP_OR,OS_INT,tmpreg,extra_value_reg);
  1444. end;
  1445. extra_value_reg := makeregsize(list,extra_value_reg,loadsize);
  1446. a_load_reg_ref(list,loadsize,loadsize,extra_value_reg,tmpref);
  1447. end;
  1448. end;
  1449. end;
  1450. procedure tcg.a_load_subsetref_subsetref(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsref, tosref: tsubsetreference);
  1451. var
  1452. tmpreg: tregister;
  1453. begin
  1454. tmpreg := getintregister(list,tosubsetsize);
  1455. a_load_subsetref_reg(list,fromsubsetsize,tosubsetsize,fromsref,tmpreg);
  1456. a_load_reg_subsetref(list,tosubsetsize,tosubsetsize,tmpreg,tosref);
  1457. end;
  1458. procedure tcg.a_load_subsetref_ref(list : TAsmList; subsetsize, tosize: tcgsize; const sref: tsubsetreference; const destref: treference);
  1459. var
  1460. tmpreg: tregister;
  1461. begin
  1462. tmpreg := getintregister(list,tosize);
  1463. a_load_subsetref_reg(list,subsetsize,tosize,sref,tmpreg);
  1464. a_load_reg_ref(list,tosize,tosize,tmpreg,destref);
  1465. end;
  1466. procedure tcg.a_load_ref_subsetref(list : TAsmList; fromsize, subsetsize: tcgsize; const fromref: treference; const sref: tsubsetreference);
  1467. var
  1468. tmpreg: tregister;
  1469. begin
  1470. tmpreg := getintregister(list,subsetsize);
  1471. a_load_ref_reg(list,fromsize,subsetsize,fromref,tmpreg);
  1472. a_load_reg_subsetref(list,subsetsize,subsetsize,tmpreg,sref);
  1473. end;
  1474. procedure tcg.a_load_const_subsetref(list: TAsmlist; subsetsize: tcgsize; a: aint; const sref: tsubsetreference);
  1475. var
  1476. tmpreg: tregister;
  1477. slopt: tsubsetloadopt;
  1478. begin
  1479. { perform masking of the source value in advance }
  1480. slopt := SL_REGNOSRCMASK;
  1481. if (sref.bitlen <> AIntBits) then
  1482. aword(a) := aword(a) and ((aword(1) shl sref.bitlen) -1);
  1483. if (
  1484. { broken x86 "x shl regbitsize = x" }
  1485. ((sref.bitlen <> AIntBits) and
  1486. ((aword(a) and ((aword(1) shl sref.bitlen) -1)) = (aword(1) shl sref.bitlen) -1)) or
  1487. ((sref.bitlen = AIntBits) and
  1488. (a = -1))
  1489. ) then
  1490. slopt := SL_SETMAX
  1491. else if (a = 0) then
  1492. slopt := SL_SETZERO;
  1493. tmpreg := getintregister(list,subsetsize);
  1494. if not(slopt in [SL_SETZERO,SL_SETMAX]) then
  1495. a_load_const_reg(list,subsetsize,a,tmpreg);
  1496. a_load_regconst_subsetref_intern(list,subsetsize,subsetsize,tmpreg,sref,slopt);
  1497. end;
  1498. procedure tcg.a_load_subsetref_loc(list: TAsmlist; subsetsize: tcgsize; const sref: tsubsetreference; const loc: tlocation);
  1499. begin
  1500. case loc.loc of
  1501. LOC_REFERENCE,LOC_CREFERENCE:
  1502. a_load_subsetref_ref(list,subsetsize,loc.size,sref,loc.reference);
  1503. LOC_REGISTER,LOC_CREGISTER:
  1504. a_load_subsetref_reg(list,subsetsize,loc.size,sref,loc.register);
  1505. LOC_SUBSETREG,LOC_CSUBSETREG:
  1506. a_load_subsetref_subsetreg(list,subsetsize,loc.size,sref,loc.sreg);
  1507. LOC_SUBSETREF,LOC_CSUBSETREF:
  1508. a_load_subsetref_subsetref(list,subsetsize,loc.size,sref,loc.sref);
  1509. else
  1510. internalerror(200608054);
  1511. end;
  1512. end;
  1513. procedure tcg.a_load_subsetref_subsetreg(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsref: tsubsetreference; const tosreg: tsubsetregister);
  1514. var
  1515. tmpreg: tregister;
  1516. begin
  1517. tmpreg := getintregister(list,tosubsetsize);
  1518. a_load_subsetref_reg(list,fromsubsetsize,tosubsetsize,fromsref,tmpreg);
  1519. a_load_reg_subsetreg(list,tosubsetsize,tosubsetsize,tmpreg,tosreg);
  1520. end;
  1521. procedure tcg.a_load_subsetreg_subsetref(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsreg: tsubsetregister; const tosref: tsubsetreference);
  1522. var
  1523. tmpreg: tregister;
  1524. begin
  1525. tmpreg := getintregister(list,tosubsetsize);
  1526. a_load_subsetreg_reg(list,fromsubsetsize,tosubsetsize,fromsreg,tmpreg);
  1527. a_load_reg_subsetref(list,tosubsetsize,tosubsetsize,tmpreg,tosref);
  1528. end;
  1529. {$ifdef rangeon}
  1530. {$r+}
  1531. {$undef rangeon}
  1532. {$endif}
  1533. {$ifdef overflowon}
  1534. {$q+}
  1535. {$undef overflowon}
  1536. {$endif}
  1537. procedure tcg.a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);
  1538. var
  1539. tmpreg: tregister;
  1540. begin
  1541. { verify if we have the same reference }
  1542. if references_equal(sref,dref) then
  1543. exit;
  1544. tmpreg:=getintregister(list,tosize);
  1545. a_load_ref_reg(list,fromsize,tosize,sref,tmpreg);
  1546. a_load_reg_ref(list,tosize,tosize,tmpreg,dref);
  1547. end;
  1548. procedure tcg.a_load_const_ref(list : TAsmList;size : tcgsize;a : aint;const ref : treference);
  1549. var
  1550. tmpreg: tregister;
  1551. begin
  1552. tmpreg:=getintregister(list,size);
  1553. a_load_const_reg(list,size,a,tmpreg);
  1554. a_load_reg_ref(list,size,size,tmpreg,ref);
  1555. end;
  1556. procedure tcg.a_load_const_loc(list : TAsmList;a : aint;const loc: tlocation);
  1557. begin
  1558. case loc.loc of
  1559. LOC_REFERENCE,LOC_CREFERENCE:
  1560. a_load_const_ref(list,loc.size,a,loc.reference);
  1561. LOC_REGISTER,LOC_CREGISTER:
  1562. a_load_const_reg(list,loc.size,a,loc.register);
  1563. LOC_SUBSETREG,LOC_CSUBSETREG:
  1564. a_load_const_subsetreg(list,loc.size,a,loc.sreg);
  1565. LOC_SUBSETREF,LOC_CSUBSETREF:
  1566. a_load_const_subsetref(list,loc.size,a,loc.sref);
  1567. else
  1568. internalerror(200203272);
  1569. end;
  1570. end;
  1571. procedure tcg.a_load_reg_loc(list : TAsmList;fromsize : tcgsize;reg : tregister;const loc: tlocation);
  1572. begin
  1573. case loc.loc of
  1574. LOC_REFERENCE,LOC_CREFERENCE:
  1575. a_load_reg_ref(list,fromsize,loc.size,reg,loc.reference);
  1576. LOC_REGISTER,LOC_CREGISTER:
  1577. a_load_reg_reg(list,fromsize,loc.size,reg,loc.register);
  1578. LOC_SUBSETREG,LOC_CSUBSETREG:
  1579. a_load_reg_subsetreg(list,fromsize,loc.size,reg,loc.sreg);
  1580. LOC_SUBSETREF,LOC_CSUBSETREF:
  1581. a_load_reg_subsetref(list,fromsize,loc.size,reg,loc.sref);
  1582. else
  1583. internalerror(200203271);
  1584. end;
  1585. end;
  1586. procedure tcg.a_load_loc_reg(list : TAsmList; tosize: tcgsize; const loc: tlocation; reg : tregister);
  1587. begin
  1588. case loc.loc of
  1589. LOC_REFERENCE,LOC_CREFERENCE:
  1590. a_load_ref_reg(list,loc.size,tosize,loc.reference,reg);
  1591. LOC_REGISTER,LOC_CREGISTER:
  1592. a_load_reg_reg(list,loc.size,tosize,loc.register,reg);
  1593. LOC_CONSTANT:
  1594. a_load_const_reg(list,tosize,loc.value,reg);
  1595. LOC_SUBSETREG,LOC_CSUBSETREG:
  1596. a_load_subsetreg_reg(list,loc.size,tosize,loc.sreg,reg);
  1597. LOC_SUBSETREF,LOC_CSUBSETREF:
  1598. a_load_subsetref_reg(list,loc.size,tosize,loc.sref,reg);
  1599. else
  1600. internalerror(200109092);
  1601. end;
  1602. end;
  1603. procedure tcg.a_load_loc_ref(list : TAsmList;tosize: tcgsize; const loc: tlocation; const ref : treference);
  1604. begin
  1605. case loc.loc of
  1606. LOC_REFERENCE,LOC_CREFERENCE:
  1607. a_load_ref_ref(list,loc.size,tosize,loc.reference,ref);
  1608. LOC_REGISTER,LOC_CREGISTER:
  1609. a_load_reg_ref(list,loc.size,tosize,loc.register,ref);
  1610. LOC_CONSTANT:
  1611. a_load_const_ref(list,tosize,loc.value,ref);
  1612. LOC_SUBSETREG,LOC_CSUBSETREG:
  1613. a_load_subsetreg_ref(list,loc.size,tosize,loc.sreg,ref);
  1614. LOC_SUBSETREF,LOC_CSUBSETREF:
  1615. a_load_subsetref_ref(list,loc.size,tosize,loc.sref,ref);
  1616. else
  1617. internalerror(200109302);
  1618. end;
  1619. end;
  1620. procedure tcg.a_load_loc_subsetreg(list : TAsmList; subsetsize: tcgsize; const loc: tlocation; const sreg : tsubsetregister);
  1621. begin
  1622. case loc.loc of
  1623. LOC_REFERENCE,LOC_CREFERENCE:
  1624. a_load_ref_subsetreg(list,loc.size,subsetsize,loc.reference,sreg);
  1625. LOC_REGISTER,LOC_CREGISTER:
  1626. a_load_reg_subsetreg(list,loc.size,subsetsize,loc.register,sreg);
  1627. LOC_CONSTANT:
  1628. a_load_const_subsetreg(list,subsetsize,loc.value,sreg);
  1629. LOC_SUBSETREG,LOC_CSUBSETREG:
  1630. a_load_subsetreg_subsetreg(list,loc.size,subsetsize,loc.sreg,sreg);
  1631. LOC_SUBSETREF,LOC_CSUBSETREF:
  1632. a_load_subsetref_subsetreg(list,loc.size,subsetsize,loc.sref,sreg);
  1633. else
  1634. internalerror(2006052310);
  1635. end;
  1636. end;
  1637. procedure tcg.a_load_subsetreg_loc(list: TAsmlist; subsetsize: tcgsize; const sreg: tsubsetregister; const loc: tlocation);
  1638. begin
  1639. case loc.loc of
  1640. LOC_REFERENCE,LOC_CREFERENCE:
  1641. a_load_subsetreg_ref(list,subsetsize,loc.size,sreg,loc.reference);
  1642. LOC_REGISTER,LOC_CREGISTER:
  1643. a_load_subsetreg_reg(list,subsetsize,loc.size,sreg,loc.register);
  1644. LOC_SUBSETREG,LOC_CSUBSETREG:
  1645. a_load_subsetreg_subsetreg(list,subsetsize,loc.size,sreg,loc.sreg);
  1646. LOC_SUBSETREF,LOC_CSUBSETREF:
  1647. a_load_subsetreg_subsetref(list,subsetsize,loc.size,sreg,loc.sref);
  1648. else
  1649. internalerror(2006051510);
  1650. end;
  1651. end;
  1652. procedure tcg.optimize_op_const(var op: topcg; var a : aint);
  1653. var
  1654. powerval : longint;
  1655. begin
  1656. case op of
  1657. OP_OR :
  1658. begin
  1659. { or with zero returns same result }
  1660. if a = 0 then
  1661. op:=OP_NONE
  1662. else
  1663. { or with max returns max }
  1664. if a = -1 then
  1665. op:=OP_MOVE;
  1666. end;
  1667. OP_AND :
  1668. begin
  1669. { and with max returns same result }
  1670. if (a = -1) then
  1671. op:=OP_NONE
  1672. else
  1673. { and with 0 returns 0 }
  1674. if a=0 then
  1675. op:=OP_MOVE;
  1676. end;
  1677. OP_DIV :
  1678. begin
  1679. { division by 1 returns result }
  1680. if a = 1 then
  1681. op:=OP_NONE
  1682. else if ispowerof2(int64(a), powerval) and not(cs_check_overflow in current_settings.localswitches) then
  1683. begin
  1684. a := powerval;
  1685. op:= OP_SHR;
  1686. end;
  1687. end;
  1688. OP_IDIV:
  1689. begin
  1690. if a = 1 then
  1691. op:=OP_NONE;
  1692. end;
  1693. OP_MUL,OP_IMUL:
  1694. begin
  1695. if a = 1 then
  1696. op:=OP_NONE
  1697. else
  1698. if a=0 then
  1699. op:=OP_MOVE
  1700. else if ispowerof2(int64(a), powerval) and not(cs_check_overflow in current_settings.localswitches) then
  1701. begin
  1702. a := powerval;
  1703. op:= OP_SHL;
  1704. end;
  1705. end;
  1706. OP_ADD,OP_SUB:
  1707. begin
  1708. if a = 0 then
  1709. op:=OP_NONE;
  1710. end;
  1711. OP_SAR,OP_SHL,OP_SHR:
  1712. begin
  1713. if a = 0 then
  1714. op:=OP_NONE;
  1715. end;
  1716. end;
  1717. end;
  1718. procedure tcg.a_loadfpu_loc_reg(list: TAsmList; tosize: tcgsize; const loc: tlocation; const reg: tregister);
  1719. begin
  1720. case loc.loc of
  1721. LOC_REFERENCE, LOC_CREFERENCE:
  1722. a_loadfpu_ref_reg(list,loc.size,tosize,loc.reference,reg);
  1723. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1724. a_loadfpu_reg_reg(list,loc.size,tosize,loc.register,reg);
  1725. else
  1726. internalerror(200203301);
  1727. end;
  1728. end;
  1729. procedure tcg.a_loadfpu_reg_loc(list: TAsmList; fromsize: tcgsize; const reg: tregister; const loc: tlocation);
  1730. begin
  1731. case loc.loc of
  1732. LOC_REFERENCE, LOC_CREFERENCE:
  1733. a_loadfpu_reg_ref(list,fromsize,loc.size,reg,loc.reference);
  1734. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1735. a_loadfpu_reg_reg(list,fromsize,loc.size,reg,loc.register);
  1736. else
  1737. internalerror(48991);
  1738. end;
  1739. end;
  1740. procedure tcg.a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const cgpara : TCGPara);
  1741. var
  1742. ref : treference;
  1743. begin
  1744. case cgpara.location^.loc of
  1745. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  1746. begin
  1747. cgpara.check_simple_location;
  1748. a_loadfpu_reg_reg(list,size,size,r,cgpara.location^.register);
  1749. end;
  1750. LOC_REFERENCE,LOC_CREFERENCE:
  1751. begin
  1752. cgpara.check_simple_location;
  1753. reference_reset_base(ref,cgpara.location^.reference.index,cgpara.location^.reference.offset);
  1754. a_loadfpu_reg_ref(list,size,size,r,ref);
  1755. end;
  1756. LOC_REGISTER,LOC_CREGISTER:
  1757. begin
  1758. { paramfpu_ref does the check_simpe_location check here if necessary }
  1759. tg.GetTemp(list,TCGSize2Size[size],tt_normal,ref);
  1760. a_loadfpu_reg_ref(list,size,size,r,ref);
  1761. a_paramfpu_ref(list,size,ref,cgpara);
  1762. tg.Ungettemp(list,ref);
  1763. end;
  1764. else
  1765. internalerror(2002071004);
  1766. end;
  1767. end;
  1768. procedure tcg.a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const cgpara : TCGPara);
  1769. var
  1770. href : treference;
  1771. begin
  1772. cgpara.check_simple_location;
  1773. case cgpara.location^.loc of
  1774. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  1775. a_loadfpu_ref_reg(list,size,size,ref,cgpara.location^.register);
  1776. LOC_REFERENCE,LOC_CREFERENCE:
  1777. begin
  1778. reference_reset_base(href,cgpara.location^.reference.index,cgpara.location^.reference.offset);
  1779. { concatcopy should choose the best way to copy the data }
  1780. g_concatcopy(list,ref,href,tcgsize2size[size]);
  1781. end;
  1782. else
  1783. internalerror(200402201);
  1784. end;
  1785. end;
  1786. procedure tcg.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference);
  1787. var
  1788. tmpreg : tregister;
  1789. begin
  1790. tmpreg:=getintregister(list,size);
  1791. a_load_ref_reg(list,size,size,ref,tmpreg);
  1792. a_op_const_reg(list,op,size,a,tmpreg);
  1793. a_load_reg_ref(list,size,size,tmpreg,ref);
  1794. end;
  1795. procedure tcg.a_op_const_subsetreg(list : TAsmList; Op : TOpCG; size, subsetsize : TCGSize; a : aint; const sreg: tsubsetregister);
  1796. var
  1797. tmpreg: tregister;
  1798. begin
  1799. tmpreg := cg.getintregister(list, size);
  1800. a_load_subsetreg_reg(list,subsetsize,size,sreg,tmpreg);
  1801. a_op_const_reg(list,op,size,a,tmpreg);
  1802. a_load_reg_subsetreg(list,size,subsetsize,tmpreg,sreg);
  1803. end;
  1804. procedure tcg.a_op_const_subsetref(list : TAsmList; Op : TOpCG; size, subsetsize : TCGSize; a : aint; const sref: tsubsetreference);
  1805. var
  1806. tmpreg: tregister;
  1807. begin
  1808. tmpreg := cg.getintregister(list, size);
  1809. a_load_subsetref_reg(list,subsetsize,size,sref,tmpreg);
  1810. a_op_const_reg(list,op,size,a,tmpreg);
  1811. a_load_reg_subsetref(list,size,subsetsize,tmpreg,sref);
  1812. end;
  1813. procedure tcg.a_op_const_loc(list : TAsmList; Op: TOpCG; a: aint; const loc: tlocation);
  1814. begin
  1815. case loc.loc of
  1816. LOC_REGISTER, LOC_CREGISTER:
  1817. a_op_const_reg(list,op,loc.size,a,loc.register);
  1818. LOC_REFERENCE, LOC_CREFERENCE:
  1819. a_op_const_ref(list,op,loc.size,a,loc.reference);
  1820. LOC_SUBSETREG, LOC_CSUBSETREG:
  1821. a_op_const_subsetreg(list,op,loc.size,loc.size,a,loc.sreg);
  1822. LOC_SUBSETREF, LOC_CSUBSETREF:
  1823. a_op_const_subsetref(list,op,loc.size,loc.size,a,loc.sref);
  1824. else
  1825. internalerror(200109061);
  1826. end;
  1827. end;
  1828. procedure tcg.a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference);
  1829. var
  1830. tmpreg : tregister;
  1831. begin
  1832. tmpreg:=getintregister(list,size);
  1833. a_load_ref_reg(list,size,size,ref,tmpreg);
  1834. a_op_reg_reg(list,op,size,reg,tmpreg);
  1835. a_load_reg_ref(list,size,size,tmpreg,ref);
  1836. end;
  1837. procedure tcg.a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister);
  1838. var
  1839. tmpreg: tregister;
  1840. begin
  1841. case op of
  1842. OP_NOT,OP_NEG:
  1843. { handle it as "load ref,reg; op reg" }
  1844. begin
  1845. a_load_ref_reg(list,size,size,ref,reg);
  1846. a_op_reg_reg(list,op,size,reg,reg);
  1847. end;
  1848. else
  1849. begin
  1850. tmpreg:=getintregister(list,size);
  1851. a_load_ref_reg(list,size,size,ref,tmpreg);
  1852. a_op_reg_reg(list,op,size,tmpreg,reg);
  1853. end;
  1854. end;
  1855. end;
  1856. procedure tcg.a_op_reg_subsetreg(list : TAsmList; Op : TOpCG; opsize, subsetsize : TCGSize; reg: TRegister; const sreg: tsubsetregister);
  1857. var
  1858. tmpreg: tregister;
  1859. begin
  1860. tmpreg := cg.getintregister(list, opsize);
  1861. a_load_subsetreg_reg(list,subsetsize,opsize,sreg,tmpreg);
  1862. a_op_reg_reg(list,op,opsize,reg,tmpreg);
  1863. a_load_reg_subsetreg(list,opsize,subsetsize,tmpreg,sreg);
  1864. end;
  1865. procedure tcg.a_op_reg_subsetref(list : TAsmList; Op : TOpCG; opsize, subsetsize : TCGSize; reg: TRegister; const sref: tsubsetreference);
  1866. var
  1867. tmpreg: tregister;
  1868. begin
  1869. tmpreg := cg.getintregister(list, opsize);
  1870. a_load_subsetref_reg(list,subsetsize,opsize,sref,tmpreg);
  1871. a_op_reg_reg(list,op,opsize,reg,tmpreg);
  1872. a_load_reg_subsetref(list,opsize,subsetsize,tmpreg,sref);
  1873. end;
  1874. procedure tcg.a_op_reg_loc(list : TAsmList; Op: TOpCG; reg: tregister; const loc: tlocation);
  1875. begin
  1876. case loc.loc of
  1877. LOC_REGISTER, LOC_CREGISTER:
  1878. a_op_reg_reg(list,op,loc.size,reg,loc.register);
  1879. LOC_REFERENCE, LOC_CREFERENCE:
  1880. a_op_reg_ref(list,op,loc.size,reg,loc.reference);
  1881. LOC_SUBSETREG, LOC_CSUBSETREG:
  1882. a_op_reg_subsetreg(list,op,loc.size,loc.size,reg,loc.sreg);
  1883. LOC_SUBSETREF, LOC_CSUBSETREF:
  1884. a_op_reg_subsetref(list,op,loc.size,loc.size,reg,loc.sref);
  1885. else
  1886. internalerror(200109061);
  1887. end;
  1888. end;
  1889. procedure tcg.a_op_ref_loc(list : TAsmList; Op: TOpCG; const ref: TReference; const loc: tlocation);
  1890. var
  1891. tmpreg: tregister;
  1892. begin
  1893. case loc.loc of
  1894. LOC_REGISTER,LOC_CREGISTER:
  1895. a_op_ref_reg(list,op,loc.size,ref,loc.register);
  1896. LOC_REFERENCE,LOC_CREFERENCE:
  1897. begin
  1898. tmpreg:=getintregister(list,loc.size);
  1899. a_load_ref_reg(list,loc.size,loc.size,ref,tmpreg);
  1900. a_op_reg_ref(list,op,loc.size,tmpreg,loc.reference);
  1901. end;
  1902. LOC_SUBSETREG, LOC_CSUBSETREG:
  1903. begin
  1904. tmpreg:=getintregister(list,loc.size);
  1905. a_load_subsetreg_reg(list,loc.size,loc.size,loc.sreg,tmpreg);
  1906. a_op_ref_reg(list,op,loc.size,ref,tmpreg);
  1907. a_load_reg_subsetreg(list,loc.size,loc.size,tmpreg,loc.sreg);
  1908. end;
  1909. LOC_SUBSETREF, LOC_CSUBSETREF:
  1910. begin
  1911. tmpreg:=getintregister(list,loc.size);
  1912. a_load_subsetreF_reg(list,loc.size,loc.size,loc.sref,tmpreg);
  1913. a_op_ref_reg(list,op,loc.size,ref,tmpreg);
  1914. a_load_reg_subsetref(list,loc.size,loc.size,tmpreg,loc.sref);
  1915. end;
  1916. else
  1917. internalerror(200109061);
  1918. end;
  1919. end;
  1920. procedure Tcg.a_op_const_reg_reg(list:TAsmList;op:Topcg;size:Tcgsize;
  1921. a:aint;src,dst:Tregister);
  1922. begin
  1923. a_load_reg_reg(list,size,size,src,dst);
  1924. a_op_const_reg(list,op,size,a,dst);
  1925. end;
  1926. procedure tcg.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  1927. size: tcgsize; src1, src2, dst: tregister);
  1928. var
  1929. tmpreg: tregister;
  1930. begin
  1931. if (dst<>src1) then
  1932. begin
  1933. a_load_reg_reg(list,size,size,src2,dst);
  1934. a_op_reg_reg(list,op,size,src1,dst);
  1935. end
  1936. else
  1937. begin
  1938. tmpreg:=getintregister(list,size);
  1939. a_load_reg_reg(list,size,size,src2,tmpreg);
  1940. a_op_reg_reg(list,op,size,src1,tmpreg);
  1941. a_load_reg_reg(list,size,size,tmpreg,dst);
  1942. end;
  1943. end;
  1944. procedure tcg.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  1945. begin
  1946. a_op_const_reg_reg(list,op,size,a,src,dst);
  1947. ovloc.loc:=LOC_VOID;
  1948. end;
  1949. procedure tcg.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  1950. begin
  1951. a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1952. ovloc.loc:=LOC_VOID;
  1953. end;
  1954. procedure tcg.a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  1955. l : tasmlabel);
  1956. var
  1957. tmpreg: tregister;
  1958. begin
  1959. tmpreg:=getintregister(list,size);
  1960. a_load_ref_reg(list,size,size,ref,tmpreg);
  1961. a_cmp_const_reg_label(list,size,cmp_op,a,tmpreg,l);
  1962. end;
  1963. procedure tcg.a_cmp_const_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;const loc : tlocation;
  1964. l : tasmlabel);
  1965. var
  1966. tmpreg : tregister;
  1967. begin
  1968. case loc.loc of
  1969. LOC_REGISTER,LOC_CREGISTER:
  1970. a_cmp_const_reg_label(list,size,cmp_op,a,loc.register,l);
  1971. LOC_REFERENCE,LOC_CREFERENCE:
  1972. a_cmp_const_ref_label(list,size,cmp_op,a,loc.reference,l);
  1973. LOC_SUBSETREG, LOC_CSUBSETREG:
  1974. begin
  1975. tmpreg:=getintregister(list,size);
  1976. a_load_subsetreg_reg(list,loc.size,size,loc.sreg,tmpreg);
  1977. a_cmp_const_reg_label(list,size,cmp_op,a,tmpreg,l);
  1978. end;
  1979. LOC_SUBSETREF, LOC_CSUBSETREF:
  1980. begin
  1981. tmpreg:=getintregister(list,size);
  1982. a_load_subsetref_reg(list,loc.size,size,loc.sref,tmpreg);
  1983. a_cmp_const_reg_label(list,size,cmp_op,a,tmpreg,l);
  1984. end;
  1985. else
  1986. internalerror(200109061);
  1987. end;
  1988. end;
  1989. procedure tcg.a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const ref: treference; reg : tregister; l : tasmlabel);
  1990. var
  1991. tmpreg: tregister;
  1992. begin
  1993. tmpreg:=getintregister(list,size);
  1994. a_load_ref_reg(list,size,size,ref,tmpreg);
  1995. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  1996. end;
  1997. procedure tcg.a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg : tregister; const ref: treference; l : tasmlabel);
  1998. var
  1999. tmpreg: tregister;
  2000. begin
  2001. tmpreg:=getintregister(list,size);
  2002. a_load_ref_reg(list,size,size,ref,tmpreg);
  2003. a_cmp_reg_reg_label(list,size,cmp_op,reg,tmpreg,l);
  2004. end;
  2005. procedure tcg.a_cmp_reg_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg: tregister; const loc: tlocation; l : tasmlabel);
  2006. begin
  2007. a_cmp_loc_reg_label(list,size,swap_opcmp(cmp_op),loc,reg,l);
  2008. end;
  2009. procedure tcg.a_cmp_loc_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const loc: tlocation; reg : tregister; l : tasmlabel);
  2010. begin
  2011. case loc.loc of
  2012. LOC_REGISTER,
  2013. LOC_CREGISTER:
  2014. a_cmp_reg_reg_label(list,size,cmp_op,loc.register,reg,l);
  2015. LOC_REFERENCE,
  2016. LOC_CREFERENCE :
  2017. a_cmp_ref_reg_label(list,size,cmp_op,loc.reference,reg,l);
  2018. LOC_CONSTANT:
  2019. a_cmp_const_reg_label(list,size,cmp_op,loc.value,reg,l);
  2020. LOC_SUBSETREG,
  2021. LOC_CSUBSETREG:
  2022. a_cmp_subsetreg_reg_label(list,loc.size,size,cmp_op,loc.sreg,reg,l);
  2023. LOC_SUBSETREF,
  2024. LOC_CSUBSETREF:
  2025. a_cmp_subsetref_reg_label(list,loc.size,size,cmp_op,loc.sref,reg,l);
  2026. else
  2027. internalerror(200203231);
  2028. end;
  2029. end;
  2030. procedure tcg.a_cmp_subsetreg_reg_label(list : TAsmList; subsetsize : tcgsize; cmpsize : tcgsize; cmp_op : topcmp; const sreg: tsubsetregister; reg : tregister; l : tasmlabel);
  2031. var
  2032. tmpreg: tregister;
  2033. begin
  2034. tmpreg:=getintregister(list, cmpsize);
  2035. a_load_subsetreg_reg(list,subsetsize,cmpsize,sreg,tmpreg);
  2036. a_cmp_reg_reg_label(list,cmpsize,cmp_op,tmpreg,reg,l);
  2037. end;
  2038. procedure tcg.a_cmp_subsetref_reg_label(list : TAsmList; subsetsize : tcgsize; cmpsize : tcgsize; cmp_op : topcmp; const sref: tsubsetreference; reg : tregister; l : tasmlabel);
  2039. var
  2040. tmpreg: tregister;
  2041. begin
  2042. tmpreg:=getintregister(list, cmpsize);
  2043. a_load_subsetref_reg(list,subsetsize,cmpsize,sref,tmpreg);
  2044. a_cmp_reg_reg_label(list,cmpsize,cmp_op,tmpreg,reg,l);
  2045. end;
  2046. procedure tcg.a_cmp_ref_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;const ref: treference;const loc : tlocation;
  2047. l : tasmlabel);
  2048. var
  2049. tmpreg: tregister;
  2050. begin
  2051. case loc.loc of
  2052. LOC_REGISTER,LOC_CREGISTER:
  2053. a_cmp_ref_reg_label(list,size,cmp_op,ref,loc.register,l);
  2054. LOC_REFERENCE,LOC_CREFERENCE:
  2055. begin
  2056. tmpreg:=getintregister(list,size);
  2057. a_load_ref_reg(list,size,size,loc.reference,tmpreg);
  2058. a_cmp_ref_reg_label(list,size,cmp_op,ref,tmpreg,l);
  2059. end;
  2060. LOC_SUBSETREG, LOC_CSUBSETREG:
  2061. begin
  2062. tmpreg:=getintregister(list, size);
  2063. a_load_ref_reg(list,size,size,loc.reference,tmpreg);
  2064. a_cmp_subsetreg_reg_label(list,loc.size,size,swap_opcmp(cmp_op),loc.sreg,tmpreg,l);
  2065. end;
  2066. LOC_SUBSETREF, LOC_CSUBSETREF:
  2067. begin
  2068. tmpreg:=getintregister(list, size);
  2069. a_load_ref_reg(list,size,size,loc.reference,tmpreg);
  2070. a_cmp_subsetref_reg_label(list,loc.size,size,swap_opcmp(cmp_op),loc.sref,tmpreg,l);
  2071. end;
  2072. else
  2073. internalerror(200109061);
  2074. end;
  2075. end;
  2076. procedure tcg.a_loadmm_loc_reg(list: TAsmList; size: tcgsize; const loc: tlocation; const reg: tregister;shuffle : pmmshuffle);
  2077. begin
  2078. case loc.loc of
  2079. LOC_MMREGISTER,LOC_CMMREGISTER:
  2080. a_loadmm_reg_reg(list,loc.size,size,loc.register,reg,shuffle);
  2081. LOC_REFERENCE,LOC_CREFERENCE:
  2082. a_loadmm_ref_reg(list,loc.size,size,loc.reference,reg,shuffle);
  2083. else
  2084. internalerror(200310121);
  2085. end;
  2086. end;
  2087. procedure tcg.a_loadmm_reg_loc(list: TAsmList; size: tcgsize; const reg: tregister; const loc: tlocation;shuffle : pmmshuffle);
  2088. begin
  2089. case loc.loc of
  2090. LOC_MMREGISTER,LOC_CMMREGISTER:
  2091. a_loadmm_reg_reg(list,size,loc.size,reg,loc.register,shuffle);
  2092. LOC_REFERENCE,LOC_CREFERENCE:
  2093. a_loadmm_reg_ref(list,size,loc.size,reg,loc.reference,shuffle);
  2094. else
  2095. internalerror(200310122);
  2096. end;
  2097. end;
  2098. procedure tcg.a_parammm_reg(list: TAsmList; size: tcgsize; reg: tregister;const cgpara : TCGPara;shuffle : pmmshuffle);
  2099. var
  2100. href : treference;
  2101. begin
  2102. cgpara.check_simple_location;
  2103. case cgpara.location^.loc of
  2104. LOC_MMREGISTER,LOC_CMMREGISTER:
  2105. a_loadmm_reg_reg(list,size,cgpara.location^.size,reg,cgpara.location^.register,shuffle);
  2106. LOC_REFERENCE,LOC_CREFERENCE:
  2107. begin
  2108. reference_reset_base(href,cgpara.location^.reference.index,cgpara.location^.reference.offset);
  2109. a_loadmm_reg_ref(list,size,cgpara.location^.size,reg,href,shuffle);
  2110. end
  2111. else
  2112. internalerror(200310123);
  2113. end;
  2114. end;
  2115. procedure tcg.a_parammm_ref(list: TAsmList; size: tcgsize;const ref: treference;const cgpara : TCGPara;shuffle : pmmshuffle);
  2116. var
  2117. hr : tregister;
  2118. hs : tmmshuffle;
  2119. begin
  2120. cgpara.check_simple_location;
  2121. hr:=getmmregister(list,cgpara.location^.size);
  2122. a_loadmm_ref_reg(list,size,cgpara.location^.size,ref,hr,shuffle);
  2123. if realshuffle(shuffle) then
  2124. begin
  2125. hs:=shuffle^;
  2126. removeshuffles(hs);
  2127. a_parammm_reg(list,cgpara.location^.size,hr,cgpara,@hs);
  2128. end
  2129. else
  2130. a_parammm_reg(list,cgpara.location^.size,hr,cgpara,shuffle);
  2131. end;
  2132. procedure tcg.a_parammm_loc(list: TAsmList;const loc: tlocation; const cgpara : TCGPara;shuffle : pmmshuffle);
  2133. begin
  2134. case loc.loc of
  2135. LOC_MMREGISTER,LOC_CMMREGISTER:
  2136. a_parammm_reg(list,loc.size,loc.register,cgpara,shuffle);
  2137. LOC_REFERENCE,LOC_CREFERENCE:
  2138. a_parammm_ref(list,loc.size,loc.reference,cgpara,shuffle);
  2139. else
  2140. internalerror(200310123);
  2141. end;
  2142. end;
  2143. procedure tcg.a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  2144. var
  2145. hr : tregister;
  2146. hs : tmmshuffle;
  2147. begin
  2148. hr:=getmmregister(list,size);
  2149. a_loadmm_ref_reg(list,size,size,ref,hr,shuffle);
  2150. if realshuffle(shuffle) then
  2151. begin
  2152. hs:=shuffle^;
  2153. removeshuffles(hs);
  2154. a_opmm_reg_reg(list,op,size,hr,reg,@hs);
  2155. end
  2156. else
  2157. a_opmm_reg_reg(list,op,size,hr,reg,shuffle);
  2158. end;
  2159. procedure tcg.a_opmm_reg_ref(list: TAsmList; Op: TOpCG; size : tcgsize;reg: tregister; const ref: treference; shuffle : pmmshuffle);
  2160. var
  2161. hr : tregister;
  2162. hs : tmmshuffle;
  2163. begin
  2164. hr:=getmmregister(list,size);
  2165. a_loadmm_ref_reg(list,size,size,ref,hr,shuffle);
  2166. if realshuffle(shuffle) then
  2167. begin
  2168. hs:=shuffle^;
  2169. removeshuffles(hs);
  2170. a_opmm_reg_reg(list,op,size,reg,hr,@hs);
  2171. a_loadmm_reg_ref(list,size,size,hr,ref,@hs);
  2172. end
  2173. else
  2174. begin
  2175. a_opmm_reg_reg(list,op,size,reg,hr,shuffle);
  2176. a_loadmm_reg_ref(list,size,size,hr,ref,shuffle);
  2177. end;
  2178. end;
  2179. procedure tcg.a_opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const loc: tlocation; reg: tregister;shuffle : pmmshuffle);
  2180. begin
  2181. case loc.loc of
  2182. LOC_CMMREGISTER,LOC_MMREGISTER:
  2183. a_opmm_reg_reg(list,op,size,loc.register,reg,shuffle);
  2184. LOC_CREFERENCE,LOC_REFERENCE:
  2185. a_opmm_ref_reg(list,op,size,loc.reference,reg,shuffle);
  2186. else
  2187. internalerror(200312232);
  2188. end;
  2189. end;
  2190. procedure tcg.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);
  2191. begin
  2192. g_concatcopy(list,source,dest,len);
  2193. end;
  2194. procedure tcg.g_copyshortstring(list : TAsmList;const source,dest : treference;len:byte);
  2195. var
  2196. cgpara1,cgpara2,cgpara3 : TCGPara;
  2197. begin
  2198. cgpara1.init;
  2199. cgpara2.init;
  2200. cgpara3.init;
  2201. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2202. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2203. paramanager.getintparaloc(pocall_default,3,cgpara3);
  2204. paramanager.allocparaloc(list,cgpara3);
  2205. a_paramaddr_ref(list,dest,cgpara3);
  2206. paramanager.allocparaloc(list,cgpara2);
  2207. a_paramaddr_ref(list,source,cgpara2);
  2208. paramanager.allocparaloc(list,cgpara1);
  2209. a_param_const(list,OS_INT,len,cgpara1);
  2210. paramanager.freeparaloc(list,cgpara3);
  2211. paramanager.freeparaloc(list,cgpara2);
  2212. paramanager.freeparaloc(list,cgpara1);
  2213. allocallcpuregisters(list);
  2214. a_call_name(list,'FPC_SHORTSTR_ASSIGN');
  2215. deallocallcpuregisters(list);
  2216. cgpara3.done;
  2217. cgpara2.done;
  2218. cgpara1.done;
  2219. end;
  2220. procedure tcg.g_copyvariant(list : TAsmList;const source,dest : treference);
  2221. var
  2222. cgpara1,cgpara2 : TCGPara;
  2223. begin
  2224. cgpara1.init;
  2225. cgpara2.init;
  2226. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2227. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2228. paramanager.allocparaloc(list,cgpara2);
  2229. a_paramaddr_ref(list,dest,cgpara2);
  2230. paramanager.allocparaloc(list,cgpara1);
  2231. a_paramaddr_ref(list,source,cgpara1);
  2232. paramanager.freeparaloc(list,cgpara2);
  2233. paramanager.freeparaloc(list,cgpara1);
  2234. allocallcpuregisters(list);
  2235. a_call_name(list,'FPC_VARIANT_COPY_OVERWRITE');
  2236. deallocallcpuregisters(list);
  2237. cgpara2.done;
  2238. cgpara1.done;
  2239. end;
  2240. procedure tcg.g_incrrefcount(list : TAsmList;t: tdef; const ref: treference);
  2241. var
  2242. href : treference;
  2243. incrfunc : string;
  2244. cgpara1,cgpara2 : TCGPara;
  2245. begin
  2246. cgpara1.init;
  2247. cgpara2.init;
  2248. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2249. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2250. if is_interfacecom(t) then
  2251. incrfunc:='FPC_INTF_INCR_REF'
  2252. else if is_ansistring(t) then
  2253. incrfunc:='FPC_ANSISTR_INCR_REF'
  2254. else if is_widestring(t) then
  2255. incrfunc:='FPC_WIDESTR_INCR_REF'
  2256. else if is_dynamic_array(t) then
  2257. incrfunc:='FPC_DYNARRAY_INCR_REF'
  2258. else
  2259. incrfunc:='';
  2260. { call the special incr function or the generic addref }
  2261. if incrfunc<>'' then
  2262. begin
  2263. paramanager.allocparaloc(list,cgpara1);
  2264. { widestrings aren't ref. counted on all platforms so we need the address
  2265. to create a real copy }
  2266. if is_widestring(t) then
  2267. a_paramaddr_ref(list,ref,cgpara1)
  2268. else
  2269. { these functions get the pointer by value }
  2270. a_param_ref(list,OS_ADDR,ref,cgpara1);
  2271. paramanager.freeparaloc(list,cgpara1);
  2272. allocallcpuregisters(list);
  2273. a_call_name(list,incrfunc);
  2274. deallocallcpuregisters(list);
  2275. end
  2276. else
  2277. begin
  2278. reference_reset_symbol(href,RTTIWriter.get_rtti_label(t,initrtti),0);
  2279. paramanager.allocparaloc(list,cgpara2);
  2280. a_paramaddr_ref(list,href,cgpara2);
  2281. paramanager.allocparaloc(list,cgpara1);
  2282. a_paramaddr_ref(list,ref,cgpara1);
  2283. paramanager.freeparaloc(list,cgpara1);
  2284. paramanager.freeparaloc(list,cgpara2);
  2285. allocallcpuregisters(list);
  2286. a_call_name(list,'FPC_ADDREF');
  2287. deallocallcpuregisters(list);
  2288. end;
  2289. cgpara2.done;
  2290. cgpara1.done;
  2291. end;
  2292. procedure tcg.g_decrrefcount(list : TAsmList;t: tdef; const ref: treference);
  2293. var
  2294. href : treference;
  2295. decrfunc : string;
  2296. needrtti : boolean;
  2297. cgpara1,cgpara2 : TCGPara;
  2298. tempreg1,tempreg2 : TRegister;
  2299. begin
  2300. cgpara1.init;
  2301. cgpara2.init;
  2302. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2303. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2304. needrtti:=false;
  2305. if is_interfacecom(t) then
  2306. decrfunc:='FPC_INTF_DECR_REF'
  2307. else if is_ansistring(t) then
  2308. decrfunc:='FPC_ANSISTR_DECR_REF'
  2309. else if is_widestring(t) then
  2310. decrfunc:='FPC_WIDESTR_DECR_REF'
  2311. else if is_dynamic_array(t) then
  2312. begin
  2313. decrfunc:='FPC_DYNARRAY_DECR_REF';
  2314. needrtti:=true;
  2315. end
  2316. else
  2317. decrfunc:='';
  2318. { call the special decr function or the generic decref }
  2319. if decrfunc<>'' then
  2320. begin
  2321. if needrtti then
  2322. begin
  2323. reference_reset_symbol(href,RTTIWriter.get_rtti_label(t,initrtti),0);
  2324. tempreg2:=getaddressregister(list);
  2325. a_loadaddr_ref_reg(list,href,tempreg2);
  2326. end;
  2327. tempreg1:=getaddressregister(list);
  2328. a_loadaddr_ref_reg(list,ref,tempreg1);
  2329. if needrtti then
  2330. begin
  2331. paramanager.allocparaloc(list,cgpara2);
  2332. a_param_reg(list,OS_ADDR,tempreg2,cgpara2);
  2333. paramanager.freeparaloc(list,cgpara2);
  2334. end;
  2335. paramanager.allocparaloc(list,cgpara1);
  2336. a_param_reg(list,OS_ADDR,tempreg1,cgpara1);
  2337. paramanager.freeparaloc(list,cgpara1);
  2338. allocallcpuregisters(list);
  2339. a_call_name(list,decrfunc);
  2340. deallocallcpuregisters(list);
  2341. end
  2342. else
  2343. begin
  2344. reference_reset_symbol(href,RTTIWriter.get_rtti_label(t,initrtti),0);
  2345. paramanager.allocparaloc(list,cgpara2);
  2346. a_paramaddr_ref(list,href,cgpara2);
  2347. paramanager.allocparaloc(list,cgpara1);
  2348. a_paramaddr_ref(list,ref,cgpara1);
  2349. paramanager.freeparaloc(list,cgpara1);
  2350. paramanager.freeparaloc(list,cgpara2);
  2351. allocallcpuregisters(list);
  2352. a_call_name(list,'FPC_DECREF');
  2353. deallocallcpuregisters(list);
  2354. end;
  2355. cgpara2.done;
  2356. cgpara1.done;
  2357. end;
  2358. procedure tcg.g_initialize(list : TAsmList;t : tdef;const ref : treference);
  2359. var
  2360. href : treference;
  2361. cgpara1,cgpara2 : TCGPara;
  2362. begin
  2363. cgpara1.init;
  2364. cgpara2.init;
  2365. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2366. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2367. if is_ansistring(t) or
  2368. is_widestring(t) or
  2369. is_interfacecom(t) or
  2370. is_dynamic_array(t) then
  2371. a_load_const_ref(list,OS_ADDR,0,ref)
  2372. else
  2373. begin
  2374. reference_reset_symbol(href,RTTIWriter.get_rtti_label(t,initrtti),0);
  2375. paramanager.allocparaloc(list,cgpara2);
  2376. a_paramaddr_ref(list,href,cgpara2);
  2377. paramanager.allocparaloc(list,cgpara1);
  2378. a_paramaddr_ref(list,ref,cgpara1);
  2379. paramanager.freeparaloc(list,cgpara1);
  2380. paramanager.freeparaloc(list,cgpara2);
  2381. allocallcpuregisters(list);
  2382. a_call_name(list,'FPC_INITIALIZE');
  2383. deallocallcpuregisters(list);
  2384. end;
  2385. cgpara1.done;
  2386. cgpara2.done;
  2387. end;
  2388. procedure tcg.g_finalize(list : TAsmList;t : tdef;const ref : treference);
  2389. var
  2390. href : treference;
  2391. cgpara1,cgpara2 : TCGPara;
  2392. begin
  2393. cgpara1.init;
  2394. cgpara2.init;
  2395. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2396. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2397. if is_ansistring(t) or
  2398. is_widestring(t) or
  2399. is_interfacecom(t) then
  2400. begin
  2401. g_decrrefcount(list,t,ref);
  2402. a_load_const_ref(list,OS_ADDR,0,ref);
  2403. end
  2404. else
  2405. begin
  2406. reference_reset_symbol(href,RTTIWriter.get_rtti_label(t,initrtti),0);
  2407. paramanager.allocparaloc(list,cgpara2);
  2408. a_paramaddr_ref(list,href,cgpara2);
  2409. paramanager.allocparaloc(list,cgpara1);
  2410. a_paramaddr_ref(list,ref,cgpara1);
  2411. paramanager.freeparaloc(list,cgpara1);
  2412. paramanager.freeparaloc(list,cgpara2);
  2413. allocallcpuregisters(list);
  2414. a_call_name(list,'FPC_FINALIZE');
  2415. deallocallcpuregisters(list);
  2416. end;
  2417. cgpara1.done;
  2418. cgpara2.done;
  2419. end;
  2420. procedure tcg.g_rangecheck(list: TAsmList; const l:tlocation;fromdef,todef: tdef);
  2421. { generate range checking code for the value at location p. The type }
  2422. { type used is checked against todefs ranges. fromdef (p.resultdef) }
  2423. { is the original type used at that location. When both defs are equal }
  2424. { the check is also insert (needed for succ,pref,inc,dec) }
  2425. const
  2426. aintmax=high(aint);
  2427. var
  2428. neglabel : tasmlabel;
  2429. hreg : tregister;
  2430. lto,hto,
  2431. lfrom,hfrom : TConstExprInt;
  2432. fromsize, tosize: cardinal;
  2433. from_signed, to_signed: boolean;
  2434. begin
  2435. { range checking on and range checkable value? }
  2436. if not(cs_check_range in current_settings.localswitches) or
  2437. not(fromdef.typ in [orddef,enumdef]) then
  2438. exit;
  2439. {$ifndef cpu64bit}
  2440. { handle 64bit rangechecks separate for 32bit processors }
  2441. if is_64bit(fromdef) or is_64bit(todef) then
  2442. begin
  2443. cg64.g_rangecheck64(list,l,fromdef,todef);
  2444. exit;
  2445. end;
  2446. {$endif cpu64bit}
  2447. { only check when assigning to scalar, subranges are different, }
  2448. { when todef=fromdef then the check is always generated }
  2449. getrange(fromdef,lfrom,hfrom);
  2450. getrange(todef,lto,hto);
  2451. from_signed := is_signed(fromdef);
  2452. to_signed := is_signed(todef);
  2453. { check the rangedef of the array, not the array itself }
  2454. { (only change now, since getrange needs the arraydef) }
  2455. if (todef.typ = arraydef) then
  2456. todef := tarraydef(todef).rangedef;
  2457. { no range check if from and to are equal and are both longint/dword }
  2458. { no range check if from and to are equal and are both longint/dword }
  2459. { (if we have a 32bit processor) or int64/qword, since such }
  2460. { operations can at most cause overflows (JM) }
  2461. { Note that these checks are mostly processor independent, they only }
  2462. { have to be changed once we introduce 64bit subrange types }
  2463. {$ifdef cpu64bit}
  2464. if (fromdef = todef) and
  2465. (fromdef.typ=orddef) and
  2466. (((((torddef(fromdef).ordtype = s64bit) and
  2467. (lfrom = low(int64)) and
  2468. (hfrom = high(int64))) or
  2469. ((torddef(fromdef).ordtype = u64bit) and
  2470. (lfrom = low(qword)) and
  2471. (hfrom = high(qword))) or
  2472. ((torddef(fromdef).ordtype = scurrency) and
  2473. (lfrom = low(int64)) and
  2474. (hfrom = high(int64)))))) then
  2475. exit;
  2476. {$else cpu64bit}
  2477. if (fromdef = todef) and
  2478. (fromdef.typ=orddef) and
  2479. (((((torddef(fromdef).ordtype = s32bit) and
  2480. (lfrom = low(longint)) and
  2481. (hfrom = high(longint))) or
  2482. ((torddef(fromdef).ordtype = u32bit) and
  2483. (lfrom = low(cardinal)) and
  2484. (hfrom = high(cardinal)))))) then
  2485. exit;
  2486. {$endif cpu64bit}
  2487. { optimize some range checks away in safe cases }
  2488. fromsize := fromdef.size;
  2489. tosize := todef.size;
  2490. if ((from_signed = to_signed) or
  2491. (not from_signed)) and
  2492. (lto<=lfrom) and (hto>=hfrom) and
  2493. (fromsize <= tosize) then
  2494. begin
  2495. { if fromsize < tosize, and both have the same signed-ness or }
  2496. { fromdef is unsigned, then all bit patterns from fromdef are }
  2497. { valid for todef as well }
  2498. if (fromsize < tosize) then
  2499. exit;
  2500. if (fromsize = tosize) and
  2501. (from_signed = to_signed) then
  2502. { only optimize away if all bit patterns which fit in fromsize }
  2503. { are valid for the todef }
  2504. begin
  2505. {$ifopt Q+}
  2506. {$define overflowon}
  2507. {$Q-}
  2508. {$endif}
  2509. if to_signed then
  2510. begin
  2511. { calculation of the low/high ranges must not overflow 64 bit
  2512. otherwise we end up comparing with zero for 64 bit data types on
  2513. 64 bit processors }
  2514. if (lto = (int64(-1) << (tosize * 8 - 1))) and
  2515. (hto = (-((int64(-1) << (tosize * 8 - 1))+1))) then
  2516. exit
  2517. end
  2518. else
  2519. begin
  2520. { calculation of the low/high ranges must not overflow 64 bit
  2521. otherwise we end up having all zeros for 64 bit data types on
  2522. 64 bit processors }
  2523. if (lto = 0) and
  2524. (qword(hto) = (qword(-1) >> (64-(tosize * 8))) ) then
  2525. exit
  2526. end;
  2527. {$ifdef overflowon}
  2528. {$Q+}
  2529. {$undef overflowon}
  2530. {$endif}
  2531. end
  2532. end;
  2533. { generate the rangecheck code for the def where we are going to }
  2534. { store the result }
  2535. { use the trick that }
  2536. { a <= x <= b <=> 0 <= x-a <= b-a <=> unsigned(x-a) <= unsigned(b-a) }
  2537. { To be able to do that, we have to make sure however that either }
  2538. { fromdef and todef are both signed or unsigned, or that we leave }
  2539. { the parts < 0 and > maxlongint out }
  2540. if from_signed xor to_signed then
  2541. begin
  2542. if from_signed then
  2543. { from is signed, to is unsigned }
  2544. begin
  2545. { if high(from) < 0 -> always range error }
  2546. if (hfrom < 0) or
  2547. { if low(to) > maxlongint also range error }
  2548. (lto > aintmax) then
  2549. begin
  2550. a_call_name(list,'FPC_RANGEERROR');
  2551. exit
  2552. end;
  2553. { from is signed and to is unsigned -> when looking at to }
  2554. { as an signed value, it must be < maxaint (otherwise }
  2555. { it will become negative, which is invalid since "to" is unsigned) }
  2556. if hto > aintmax then
  2557. hto := aintmax;
  2558. end
  2559. else
  2560. { from is unsigned, to is signed }
  2561. begin
  2562. if (lfrom > aintmax) or
  2563. (hto < 0) then
  2564. begin
  2565. a_call_name(list,'FPC_RANGEERROR');
  2566. exit
  2567. end;
  2568. { from is unsigned and to is signed -> when looking at to }
  2569. { as an unsigned value, it must be >= 0 (since negative }
  2570. { values are the same as values > maxlongint) }
  2571. if lto < 0 then
  2572. lto := 0;
  2573. end;
  2574. end;
  2575. hreg:=getintregister(list,OS_INT);
  2576. a_load_loc_reg(list,OS_INT,l,hreg);
  2577. a_op_const_reg(list,OP_SUB,OS_INT,aint(lto),hreg);
  2578. current_asmdata.getjumplabel(neglabel);
  2579. {
  2580. if from_signed then
  2581. a_cmp_const_reg_label(list,OS_INT,OC_GTE,aint(hto-lto),hreg,neglabel)
  2582. else
  2583. }
  2584. {$ifdef cpu64bit}
  2585. if qword(hto-lto)>qword(aintmax) then
  2586. a_cmp_const_reg_label(list,OS_INT,OC_BE,aintmax,hreg,neglabel)
  2587. else
  2588. {$endif cpu64bit}
  2589. a_cmp_const_reg_label(list,OS_INT,OC_BE,aint(hto-lto),hreg,neglabel);
  2590. a_call_name(list,'FPC_RANGEERROR');
  2591. a_label(list,neglabel);
  2592. end;
  2593. procedure tcg.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  2594. begin
  2595. g_overflowCheck(list,loc,def);
  2596. end;
  2597. procedure tcg.g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref:TReference);
  2598. var
  2599. tmpreg : tregister;
  2600. begin
  2601. tmpreg:=getintregister(list,size);
  2602. g_flags2reg(list,size,f,tmpreg);
  2603. a_load_reg_ref(list,size,size,tmpreg,ref);
  2604. end;
  2605. procedure tcg.g_maybe_testself(list : TAsmList;reg:tregister);
  2606. var
  2607. OKLabel : tasmlabel;
  2608. cgpara1 : TCGPara;
  2609. begin
  2610. if (cs_check_object in current_settings.localswitches) or
  2611. (cs_check_range in current_settings.localswitches) then
  2612. begin
  2613. current_asmdata.getjumplabel(oklabel);
  2614. a_cmp_const_reg_label(list,OS_ADDR,OC_NE,0,reg,oklabel);
  2615. cgpara1.init;
  2616. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2617. paramanager.allocparaloc(list,cgpara1);
  2618. a_param_const(list,OS_INT,210,cgpara1);
  2619. paramanager.freeparaloc(list,cgpara1);
  2620. a_call_name(list,'FPC_HANDLEERROR');
  2621. a_label(list,oklabel);
  2622. cgpara1.done;
  2623. end;
  2624. end;
  2625. procedure tcg.g_maybe_testvmt(list : TAsmList;reg:tregister;objdef:tobjectdef);
  2626. var
  2627. hrefvmt : treference;
  2628. cgpara1,cgpara2 : TCGPara;
  2629. begin
  2630. cgpara1.init;
  2631. cgpara2.init;
  2632. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2633. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2634. if (cs_check_object in current_settings.localswitches) then
  2635. begin
  2636. reference_reset_symbol(hrefvmt,current_asmdata.RefAsmSymbol(objdef.vmt_mangledname),0);
  2637. paramanager.allocparaloc(list,cgpara2);
  2638. a_paramaddr_ref(list,hrefvmt,cgpara2);
  2639. paramanager.allocparaloc(list,cgpara1);
  2640. a_param_reg(list,OS_ADDR,reg,cgpara1);
  2641. paramanager.freeparaloc(list,cgpara1);
  2642. paramanager.freeparaloc(list,cgpara2);
  2643. allocallcpuregisters(list);
  2644. a_call_name(list,'FPC_CHECK_OBJECT_EXT');
  2645. deallocallcpuregisters(list);
  2646. end
  2647. else
  2648. if (cs_check_range in current_settings.localswitches) then
  2649. begin
  2650. paramanager.allocparaloc(list,cgpara1);
  2651. a_param_reg(list,OS_ADDR,reg,cgpara1);
  2652. paramanager.freeparaloc(list,cgpara1);
  2653. allocallcpuregisters(list);
  2654. a_call_name(list,'FPC_CHECK_OBJECT');
  2655. deallocallcpuregisters(list);
  2656. end;
  2657. cgpara1.done;
  2658. cgpara2.done;
  2659. end;
  2660. {*****************************************************************************
  2661. Entry/Exit Code Functions
  2662. *****************************************************************************}
  2663. procedure tcg.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:aint;destreg:tregister);
  2664. var
  2665. sizereg,sourcereg,lenreg : tregister;
  2666. cgpara1,cgpara2,cgpara3 : TCGPara;
  2667. begin
  2668. { because some abis don't support dynamic stack allocation properly
  2669. open array value parameters are copied onto the heap
  2670. }
  2671. { calculate necessary memory }
  2672. { read/write operations on one register make the life of the register allocator hard }
  2673. if not(lenloc.loc in [LOC_REGISTER,LOC_CREGISTER]) then
  2674. begin
  2675. lenreg:=getintregister(list,OS_INT);
  2676. a_load_loc_reg(list,OS_INT,lenloc,lenreg);
  2677. end
  2678. else
  2679. lenreg:=lenloc.register;
  2680. sizereg:=getintregister(list,OS_INT);
  2681. a_op_const_reg_reg(list,OP_ADD,OS_INT,1,lenreg,sizereg);
  2682. a_op_const_reg(list,OP_IMUL,OS_INT,elesize,sizereg);
  2683. { load source }
  2684. sourcereg:=getaddressregister(list);
  2685. a_loadaddr_ref_reg(list,ref,sourcereg);
  2686. { do getmem call }
  2687. cgpara1.init;
  2688. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2689. paramanager.allocparaloc(list,cgpara1);
  2690. a_param_reg(list,OS_INT,sizereg,cgpara1);
  2691. paramanager.freeparaloc(list,cgpara1);
  2692. allocallcpuregisters(list);
  2693. a_call_name(list,'FPC_GETMEM');
  2694. deallocallcpuregisters(list);
  2695. cgpara1.done;
  2696. { return the new address }
  2697. a_load_reg_reg(list,OS_ADDR,OS_ADDR,NR_FUNCTION_RESULT_REG,destreg);
  2698. { do move call }
  2699. cgpara1.init;
  2700. cgpara2.init;
  2701. cgpara3.init;
  2702. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2703. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2704. paramanager.getintparaloc(pocall_default,3,cgpara3);
  2705. { load size }
  2706. paramanager.allocparaloc(list,cgpara3);
  2707. a_param_reg(list,OS_INT,sizereg,cgpara3);
  2708. { load destination }
  2709. paramanager.allocparaloc(list,cgpara2);
  2710. a_param_reg(list,OS_ADDR,destreg,cgpara2);
  2711. { load source }
  2712. paramanager.allocparaloc(list,cgpara1);
  2713. a_param_reg(list,OS_ADDR,sourcereg,cgpara1);
  2714. paramanager.freeparaloc(list,cgpara3);
  2715. paramanager.freeparaloc(list,cgpara2);
  2716. paramanager.freeparaloc(list,cgpara1);
  2717. allocallcpuregisters(list);
  2718. a_call_name(list,'FPC_MOVE');
  2719. deallocallcpuregisters(list);
  2720. cgpara3.done;
  2721. cgpara2.done;
  2722. cgpara1.done;
  2723. end;
  2724. procedure tcg.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  2725. var
  2726. cgpara1 : TCGPara;
  2727. begin
  2728. { do move call }
  2729. cgpara1.init;
  2730. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2731. { load source }
  2732. paramanager.allocparaloc(list,cgpara1);
  2733. a_param_loc(list,l,cgpara1);
  2734. paramanager.freeparaloc(list,cgpara1);
  2735. allocallcpuregisters(list);
  2736. a_call_name(list,'FPC_FREEMEM');
  2737. deallocallcpuregisters(list);
  2738. cgpara1.done;
  2739. end;
  2740. procedure tcg.g_save_standard_registers(list:TAsmList);
  2741. var
  2742. href : treference;
  2743. size : longint;
  2744. r : integer;
  2745. begin
  2746. { Get temp }
  2747. size:=0;
  2748. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  2749. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  2750. inc(size,sizeof(aint));
  2751. if size>0 then
  2752. begin
  2753. tg.GetTemp(list,size,tt_noreuse,current_procinfo.save_regs_ref);
  2754. { Copy registers to temp }
  2755. href:=current_procinfo.save_regs_ref;
  2756. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  2757. begin
  2758. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  2759. begin
  2760. a_load_reg_ref(list,OS_ADDR,OS_ADDR,newreg(R_INTREGISTER,saved_standard_registers[r],R_SUBWHOLE),href);
  2761. inc(href.offset,sizeof(aint));
  2762. end;
  2763. include(rg[R_INTREGISTER].preserved_by_proc,saved_standard_registers[r]);
  2764. end;
  2765. end;
  2766. end;
  2767. procedure tcg.g_restore_standard_registers(list:TAsmList);
  2768. var
  2769. href : treference;
  2770. r : integer;
  2771. hreg : tregister;
  2772. begin
  2773. { Copy registers from temp }
  2774. href:=current_procinfo.save_regs_ref;
  2775. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  2776. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  2777. begin
  2778. hreg:=newreg(R_INTREGISTER,saved_standard_registers[r],R_SUBWHOLE);
  2779. { Allocate register so the optimizer does not remove the load }
  2780. a_reg_alloc(list,hreg);
  2781. a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,hreg);
  2782. inc(href.offset,sizeof(aint));
  2783. end;
  2784. tg.UnGetTemp(list,current_procinfo.save_regs_ref);
  2785. end;
  2786. procedure tcg.g_profilecode(list : TAsmList);
  2787. begin
  2788. end;
  2789. procedure tcg.g_exception_reason_save(list : TAsmList; const href : treference);
  2790. begin
  2791. a_load_reg_ref(list, OS_INT, OS_INT, NR_FUNCTION_RESULT_REG, href);
  2792. end;
  2793. procedure tcg.g_exception_reason_save_const(list : TAsmList; const href : treference; a: aint);
  2794. begin
  2795. a_load_const_ref(list, OS_INT, a, href);
  2796. end;
  2797. procedure tcg.g_exception_reason_load(list : TAsmList; const href : treference);
  2798. begin
  2799. a_load_ref_reg(list, OS_INT, OS_INT, href, NR_FUNCTION_RESULT_REG);
  2800. end;
  2801. procedure tcg.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: aint);
  2802. var
  2803. hsym : tsym;
  2804. href : treference;
  2805. paraloc : tcgparalocation;
  2806. begin
  2807. { calculate the parameter info for the procdef }
  2808. if not procdef.has_paraloc_info then
  2809. begin
  2810. procdef.requiredargarea:=paramanager.create_paraloc_info(procdef,callerside);
  2811. procdef.has_paraloc_info:=true;
  2812. end;
  2813. hsym:=tsym(procdef.parast.Find('self'));
  2814. if not(assigned(hsym) and
  2815. (hsym.typ=paravarsym)) then
  2816. internalerror(200305251);
  2817. paraloc:=tparavarsym(hsym).paraloc[callerside].location^;
  2818. case paraloc.loc of
  2819. LOC_REGISTER:
  2820. cg.a_op_const_reg(list,OP_SUB,paraloc.size,ioffset,paraloc.register);
  2821. LOC_REFERENCE:
  2822. begin
  2823. { offset in the wrapper needs to be adjusted for the stored
  2824. return address }
  2825. reference_reset_base(href,paraloc.reference.index,paraloc.reference.offset+sizeof(aint));
  2826. cg.a_op_const_ref(list,OP_SUB,paraloc.size,ioffset,href);
  2827. end
  2828. else
  2829. internalerror(200309189);
  2830. end;
  2831. end;
  2832. procedure tcg.a_call_name_static(list : TAsmList;const s : string);
  2833. begin
  2834. a_call_name(list,s);
  2835. end;
  2836. function tcg.g_indirect_sym_load(list:TAsmList;const symname: string): tregister;
  2837. var
  2838. l: tasmsymbol;
  2839. ref: treference;
  2840. begin
  2841. result := NR_NO;
  2842. case target_info.system of
  2843. system_powerpc_darwin,
  2844. system_i386_darwin,
  2845. system_powerpc64_darwin,
  2846. system_x86_64_darwin:
  2847. begin
  2848. l:=current_asmdata.getasmsymbol('L'+symname+'$non_lazy_ptr');
  2849. if not(assigned(l)) then
  2850. begin
  2851. l:=current_asmdata.DefineAsmSymbol('L'+symname+'$non_lazy_ptr',AB_COMMON,AT_DATA);
  2852. current_asmdata.asmlists[al_picdata].concat(tai_symbol.create(l,0));
  2853. current_asmdata.asmlists[al_picdata].concat(tai_const.create_indirect_sym(current_asmdata.RefAsmSymbol(symname)));
  2854. {$ifdef cpu64bit}
  2855. current_asmdata.asmlists[al_picdata].concat(tai_const.create_64bit(0));
  2856. {$else cpu64bit}
  2857. current_asmdata.asmlists[al_picdata].concat(tai_const.create_32bit(0));
  2858. {$endif cpu64bit}
  2859. end;
  2860. result := cg.getaddressregister(list);
  2861. reference_reset_symbol(ref,l,0);
  2862. { ref.base:=current_procinfo.got;
  2863. ref.relsymbol:=current_procinfo.CurrGOTLabel;}
  2864. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,ref,result);
  2865. end;
  2866. end;
  2867. end;
  2868. {*****************************************************************************
  2869. TCG64
  2870. *****************************************************************************}
  2871. {$ifndef cpu64bit}
  2872. procedure tcg64.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  2873. begin
  2874. a_load64_reg_reg(list,regsrc,regdst);
  2875. a_op64_const_reg(list,op,size,value,regdst);
  2876. end;
  2877. procedure tcg64.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  2878. var
  2879. tmpreg64 : tregister64;
  2880. begin
  2881. { when src1=dst then we need to first create a temp to prevent
  2882. overwriting src1 with src2 }
  2883. if (regsrc1.reghi=regdst.reghi) or
  2884. (regsrc1.reglo=regdst.reghi) or
  2885. (regsrc1.reghi=regdst.reglo) or
  2886. (regsrc1.reglo=regdst.reglo) then
  2887. begin
  2888. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2889. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2890. a_load64_reg_reg(list,regsrc2,tmpreg64);
  2891. a_op64_reg_reg(list,op,size,regsrc1,tmpreg64);
  2892. a_load64_reg_reg(list,tmpreg64,regdst);
  2893. end
  2894. else
  2895. begin
  2896. a_load64_reg_reg(list,regsrc2,regdst);
  2897. a_op64_reg_reg(list,op,size,regsrc1,regdst);
  2898. end;
  2899. end;
  2900. procedure tcg64.a_op64_const_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; a : int64; const sref: tsubsetreference);
  2901. var
  2902. tmpreg64 : tregister64;
  2903. begin
  2904. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2905. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2906. a_load64_subsetref_reg(list,sref,tmpreg64);
  2907. a_op64_const_reg(list,op,size,a,tmpreg64);
  2908. a_load64_reg_subsetref(list,tmpreg64,sref);
  2909. end;
  2910. procedure tcg64.a_op64_reg_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; reg: tregister64; const sref: tsubsetreference);
  2911. var
  2912. tmpreg64 : tregister64;
  2913. begin
  2914. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2915. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2916. a_load64_subsetref_reg(list,sref,tmpreg64);
  2917. a_op64_reg_reg(list,op,size,reg,tmpreg64);
  2918. a_load64_reg_subsetref(list,tmpreg64,sref);
  2919. end;
  2920. procedure tcg64.a_op64_ref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ref: treference; const sref: tsubsetreference);
  2921. var
  2922. tmpreg64 : tregister64;
  2923. begin
  2924. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2925. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2926. a_load64_subsetref_reg(list,sref,tmpreg64);
  2927. a_op64_ref_reg(list,op,size,ref,tmpreg64);
  2928. a_load64_reg_subsetref(list,tmpreg64,sref);
  2929. end;
  2930. procedure tcg64.a_op64_subsetref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ssref,dsref: tsubsetreference);
  2931. var
  2932. tmpreg64 : tregister64;
  2933. begin
  2934. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2935. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2936. a_load64_subsetref_reg(list,ssref,tmpreg64);
  2937. a_op64_reg_subsetref(list,op,size,tmpreg64,dsref);
  2938. end;
  2939. procedure tcg64.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  2940. begin
  2941. a_op64_const_reg_reg(list,op,size,value,regsrc,regdst);
  2942. ovloc.loc:=LOC_VOID;
  2943. end;
  2944. procedure tcg64.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  2945. begin
  2946. a_op64_reg_reg_reg(list,op,size,regsrc1,regsrc2,regdst);
  2947. ovloc.loc:=LOC_VOID;
  2948. end;
  2949. procedure tcg64.a_load64_loc_subsetref(list : TAsmList;const l: tlocation; const sref : tsubsetreference);
  2950. begin
  2951. case l.loc of
  2952. LOC_REFERENCE, LOC_CREFERENCE:
  2953. a_load64_ref_subsetref(list,l.reference,sref);
  2954. LOC_REGISTER,LOC_CREGISTER:
  2955. a_load64_reg_subsetref(list,l.register64,sref);
  2956. LOC_CONSTANT :
  2957. a_load64_const_subsetref(list,l.value64,sref);
  2958. LOC_SUBSETREF,LOC_CSUBSETREF:
  2959. a_load64_subsetref_subsetref(list,l.sref,sref);
  2960. else
  2961. internalerror(2006082210);
  2962. end;
  2963. end;
  2964. procedure tcg64.a_load64_subsetref_loc(list: TAsmlist; const sref: tsubsetreference; const l: tlocation);
  2965. begin
  2966. case l.loc of
  2967. LOC_REFERENCE, LOC_CREFERENCE:
  2968. a_load64_subsetref_ref(list,sref,l.reference);
  2969. LOC_REGISTER,LOC_CREGISTER:
  2970. a_load64_subsetref_reg(list,sref,l.register64);
  2971. LOC_SUBSETREF,LOC_CSUBSETREF:
  2972. a_load64_subsetref_subsetref(list,sref,l.sref);
  2973. else
  2974. internalerror(2006082211);
  2975. end;
  2976. end;
  2977. {$endif cpu64bit}
  2978. initialization
  2979. ;
  2980. finalization
  2981. cg.free;
  2982. {$ifndef cpu64bit}
  2983. cg64.free;
  2984. {$endif cpu64bit}
  2985. end.