cgcpu.pas 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,cg64f32,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. TCgSparc=class(tcg)
  29. protected
  30. function IsSimpleRef(const ref:treference):boolean;
  31. public
  32. procedure init_register_allocators;override;
  33. procedure done_register_allocators;override;
  34. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. { sparc special, needed by cg64 }
  36. procedure make_simple_ref(list:TAsmList;var ref: treference);
  37. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  38. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  39. { parameter }
  40. procedure a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  41. procedure a_param_ref(list:TAsmList;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  42. procedure a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  44. procedure a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  45. procedure a_call_name(list:TAsmList;const s:string);override;
  46. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  47. { General purpose instructions }
  48. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  49. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  50. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  51. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  52. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  53. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. { move instructions }
  55. procedure a_load_const_reg(list:TAsmList;size:tcgsize;a:aint;reg:tregister);override;
  56. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:aint;const ref:TReference);override;
  57. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  58. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  59. procedure a_load_reg_reg(list:TAsmList;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  60. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  61. { fpu move instructions }
  62. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  63. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  64. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  65. { comparison operations }
  66. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  67. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  68. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  69. procedure a_jmp_name(list : TAsmList;const s : string);override;
  70. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  71. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  72. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  73. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  74. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  75. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  76. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  77. procedure g_restore_standard_registers(list:TAsmList);override;
  78. procedure g_save_standard_registers(list : TAsmList);override;
  79. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  80. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);override;
  81. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  82. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  83. end;
  84. TCg64Sparc=class(tcg64f32)
  85. private
  86. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  87. public
  88. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);override;
  89. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);override;
  90. procedure a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  91. procedure a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;
  92. procedure a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;
  93. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  94. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  95. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  96. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  97. end;
  98. const
  99. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  100. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR
  101. );
  102. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  103. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc
  104. );
  105. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  106. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  107. );
  108. implementation
  109. uses
  110. globals,verbose,systems,cutils,
  111. paramgr,fmodule,
  112. tgobj,
  113. procinfo,cpupi;
  114. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  115. begin
  116. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  117. InternalError(2002100804);
  118. result :=not(assigned(ref.symbol))and
  119. (((ref.index = NR_NO) and
  120. (ref.offset >= simm13lo) and
  121. (ref.offset <= simm13hi)) or
  122. ((ref.index <> NR_NO) and
  123. (ref.offset = 0)));
  124. end;
  125. procedure tcgsparc.make_simple_ref(list:TAsmList;var ref: treference);
  126. var
  127. tmpreg : tregister;
  128. tmpref : treference;
  129. begin
  130. tmpreg:=NR_NO;
  131. { Be sure to have a base register }
  132. if (ref.base=NR_NO) then
  133. begin
  134. ref.base:=ref.index;
  135. ref.index:=NR_NO;
  136. end;
  137. if (cs_create_pic in current_settings.moduleswitches) and
  138. assigned(ref.symbol) then
  139. begin
  140. tmpreg:=GetIntRegister(list,OS_INT);
  141. reference_reset(tmpref);
  142. tmpref.symbol:=ref.symbol;
  143. tmpref.refaddr:=addr_pic;
  144. if not(pi_needs_got in current_procinfo.flags) then
  145. internalerror(200501161);
  146. tmpref.index:=current_procinfo.got;
  147. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  148. ref.symbol:=nil;
  149. if (ref.index<>NR_NO) then
  150. begin
  151. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  152. ref.index:=tmpreg;
  153. end
  154. else
  155. begin
  156. if ref.base<>NR_NO then
  157. ref.index:=tmpreg
  158. else
  159. ref.base:=tmpreg;
  160. end;
  161. end;
  162. { When need to use SETHI, do it first }
  163. if assigned(ref.symbol) or
  164. (ref.offset<simm13lo) or
  165. (ref.offset>simm13hi) then
  166. begin
  167. tmpreg:=GetIntRegister(list,OS_INT);
  168. reference_reset(tmpref);
  169. tmpref.symbol:=ref.symbol;
  170. tmpref.offset:=ref.offset;
  171. tmpref.refaddr:=addr_hi;
  172. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  173. if (ref.offset=0) and (ref.index=NR_NO) and
  174. (ref.base=NR_NO) then
  175. begin
  176. ref.refaddr:=addr_lo;
  177. end
  178. else
  179. begin
  180. { Load the low part is left }
  181. tmpref.refaddr:=addr_lo;
  182. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  183. ref.offset:=0;
  184. { symbol is loaded }
  185. ref.symbol:=nil;
  186. end;
  187. if (ref.index<>NR_NO) then
  188. begin
  189. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  190. ref.index:=tmpreg;
  191. end
  192. else
  193. begin
  194. if ref.base<>NR_NO then
  195. ref.index:=tmpreg
  196. else
  197. ref.base:=tmpreg;
  198. end;
  199. end;
  200. if (ref.base<>NR_NO) then
  201. begin
  202. if (ref.index<>NR_NO) and
  203. ((ref.offset<>0) or assigned(ref.symbol)) then
  204. begin
  205. if tmpreg=NR_NO then
  206. tmpreg:=GetIntRegister(list,OS_INT);
  207. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  208. ref.base:=tmpreg;
  209. ref.index:=NR_NO;
  210. end;
  211. end;
  212. end;
  213. procedure tcgsparc.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  214. begin
  215. make_simple_ref(list,ref);
  216. if isstore then
  217. list.concat(taicpu.op_reg_ref(op,reg,ref))
  218. else
  219. list.concat(taicpu.op_ref_reg(op,ref,reg));
  220. end;
  221. procedure tcgsparc.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  222. var
  223. tmpreg : tregister;
  224. begin
  225. if (a<simm13lo) or
  226. (a>simm13hi) then
  227. begin
  228. tmpreg:=GetIntRegister(list,OS_INT);
  229. a_load_const_reg(list,OS_INT,a,tmpreg);
  230. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  231. end
  232. else
  233. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  234. end;
  235. {****************************************************************************
  236. Assembler code
  237. ****************************************************************************}
  238. procedure Tcgsparc.init_register_allocators;
  239. begin
  240. inherited init_register_allocators;
  241. if (cs_create_pic in current_settings.moduleswitches) and
  242. (pi_needs_got in current_procinfo.flags) then
  243. begin
  244. current_procinfo.got:=NR_L7;
  245. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  246. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  247. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  248. first_int_imreg,[]);
  249. end
  250. else
  251. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  252. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  253. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  254. first_int_imreg,[]);
  255. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  256. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  257. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  258. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  259. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  260. first_fpu_imreg,[]);
  261. { needs at least one element for rgobj not to crash }
  262. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  263. [RS_L0],first_mm_imreg,[]);
  264. end;
  265. procedure Tcgsparc.done_register_allocators;
  266. begin
  267. rg[R_INTREGISTER].free;
  268. rg[R_FPUREGISTER].free;
  269. rg[R_MMREGISTER].free;
  270. inherited done_register_allocators;
  271. end;
  272. function tcgsparc.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  273. begin
  274. if size=OS_F64 then
  275. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  276. else
  277. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  278. end;
  279. procedure TCgSparc.a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);
  280. var
  281. Ref:TReference;
  282. begin
  283. paraloc.check_simple_location;
  284. case paraloc.location^.loc of
  285. LOC_REGISTER,LOC_CREGISTER:
  286. a_load_const_reg(list,size,a,paraloc.location^.register);
  287. LOC_REFERENCE:
  288. begin
  289. { Code conventions need the parameters being allocated in %o6+92 }
  290. with paraloc.location^.Reference do
  291. begin
  292. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  293. InternalError(2002081104);
  294. reference_reset_base(ref,index,offset);
  295. end;
  296. a_load_const_ref(list,size,a,ref);
  297. end;
  298. else
  299. InternalError(2002122200);
  300. end;
  301. end;
  302. procedure TCgSparc.a_param_ref(list:TAsmList;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  303. var
  304. ref: treference;
  305. tmpreg:TRegister;
  306. begin
  307. paraloc.check_simple_location;
  308. with paraloc.location^ do
  309. begin
  310. case loc of
  311. LOC_REGISTER,LOC_CREGISTER :
  312. a_load_ref_reg(list,sz,sz,r,Register);
  313. LOC_REFERENCE:
  314. begin
  315. { Code conventions need the parameters being allocated in %o6+92 }
  316. with Reference do
  317. begin
  318. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  319. InternalError(2002081104);
  320. reference_reset_base(ref,index,offset);
  321. end;
  322. tmpreg:=GetIntRegister(list,OS_INT);
  323. a_load_ref_reg(list,sz,sz,r,tmpreg);
  324. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  325. end;
  326. else
  327. internalerror(2002081103);
  328. end;
  329. end;
  330. end;
  331. procedure TCgSparc.a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);
  332. var
  333. Ref:TReference;
  334. TmpReg:TRegister;
  335. begin
  336. paraloc.check_simple_location;
  337. with paraloc.location^ do
  338. begin
  339. case loc of
  340. LOC_REGISTER,LOC_CREGISTER:
  341. a_loadaddr_ref_reg(list,r,register);
  342. LOC_REFERENCE:
  343. begin
  344. reference_reset(ref);
  345. ref.base := reference.index;
  346. ref.offset := reference.offset;
  347. tmpreg:=GetAddressRegister(list);
  348. a_loadaddr_ref_reg(list,r,tmpreg);
  349. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  350. end;
  351. else
  352. internalerror(2002080701);
  353. end;
  354. end;
  355. end;
  356. procedure tcgsparc.a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  357. var
  358. href,href2 : treference;
  359. hloc : pcgparalocation;
  360. begin
  361. href:=ref;
  362. hloc:=paraloc.location;
  363. while assigned(hloc) do
  364. begin
  365. case hloc^.loc of
  366. LOC_REGISTER :
  367. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  368. LOC_REFERENCE :
  369. begin
  370. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  371. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  372. end;
  373. else
  374. internalerror(200408241);
  375. end;
  376. inc(href.offset,tcgsize2size[hloc^.size]);
  377. hloc:=hloc^.next;
  378. end;
  379. end;
  380. procedure tcgsparc.a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  381. var
  382. href : treference;
  383. begin
  384. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  385. a_loadfpu_reg_ref(list,size,size,r,href);
  386. a_paramfpu_ref(list,size,href,paraloc);
  387. tg.Ungettemp(list,href);
  388. end;
  389. procedure TCgSparc.a_call_name(list:TAsmList;const s:string);
  390. begin
  391. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s)));
  392. { Delay slot }
  393. list.concat(taicpu.op_none(A_NOP));
  394. end;
  395. procedure TCgSparc.a_call_reg(list:TAsmList;Reg:TRegister);
  396. begin
  397. list.concat(taicpu.op_reg(A_CALL,reg));
  398. { Delay slot }
  399. list.concat(taicpu.op_none(A_NOP));
  400. end;
  401. {********************** load instructions ********************}
  402. procedure TCgSparc.a_load_const_reg(list : TAsmList;size : TCGSize;a : aint;reg : TRegister);
  403. begin
  404. { we don't use the set instruction here because it could be evalutated to two
  405. instructions which would cause problems with the delay slot (FK) }
  406. if (a=0) then
  407. list.concat(taicpu.op_reg(A_CLR,reg))
  408. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  409. else if (a and aint($1fff))=0 then
  410. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  411. else if (a>=simm13lo) and (a<=simm13hi) then
  412. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  413. else
  414. begin
  415. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  416. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  417. end;
  418. end;
  419. procedure TCgSparc.a_load_const_ref(list : TAsmList;size : tcgsize;a : aint;const ref : TReference);
  420. begin
  421. if a=0 then
  422. a_load_reg_ref(list,size,size,NR_G0,ref)
  423. else
  424. inherited a_load_const_ref(list,size,a,ref);
  425. end;
  426. procedure TCgSparc.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  427. var
  428. op : tasmop;
  429. begin
  430. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  431. fromsize := tosize;
  432. case fromsize of
  433. { signed integer registers }
  434. OS_8,
  435. OS_S8:
  436. Op:=A_STB;
  437. OS_16,
  438. OS_S16:
  439. Op:=A_STH;
  440. OS_32,
  441. OS_S32:
  442. Op:=A_ST;
  443. else
  444. InternalError(2002122100);
  445. end;
  446. handle_load_store(list,true,op,reg,ref);
  447. end;
  448. procedure TCgSparc.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  449. var
  450. op : tasmop;
  451. begin
  452. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  453. fromsize := tosize;
  454. case fromsize of
  455. OS_S8:
  456. Op:=A_LDSB;{Load Signed Byte}
  457. OS_8:
  458. Op:=A_LDUB;{Load Unsigned Byte}
  459. OS_S16:
  460. Op:=A_LDSH;{Load Signed Halfword}
  461. OS_16:
  462. Op:=A_LDUH;{Load Unsigned Halfword}
  463. OS_S32,
  464. OS_32:
  465. Op:=A_LD;{Load Word}
  466. OS_S64,
  467. OS_64:
  468. Op:=A_LDD;{Load a Long Word}
  469. else
  470. InternalError(2002122101);
  471. end;
  472. handle_load_store(list,false,op,reg,ref);
  473. end;
  474. procedure TCgSparc.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  475. var
  476. instr : taicpu;
  477. begin
  478. if (tcgsize2size[tosize]<tcgsize2size[fromsize]) or
  479. (
  480. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  481. (tosize <> fromsize) and
  482. not(fromsize in [OS_32,OS_S32])
  483. ) then
  484. begin
  485. case tosize of
  486. OS_8 :
  487. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  488. OS_16 :
  489. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  490. OS_32,
  491. OS_S32 :
  492. begin
  493. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  494. list.Concat(instr);
  495. { Notify the register allocator that we have written a move instruction so
  496. it can try to eliminate it. }
  497. add_move_instruction(instr);
  498. end;
  499. OS_S8 :
  500. begin
  501. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  502. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  503. end;
  504. OS_S16 :
  505. begin
  506. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  507. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  508. end;
  509. else
  510. internalerror(2002090901);
  511. end;
  512. end
  513. else
  514. begin
  515. if reg1<>reg2 then
  516. begin
  517. { same size, only a register mov required }
  518. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  519. list.Concat(instr);
  520. { Notify the register allocator that we have written a move instruction so
  521. it can try to eliminate it. }
  522. add_move_instruction(instr);
  523. end;
  524. end;
  525. end;
  526. procedure TCgSparc.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  527. var
  528. tmpref,href : treference;
  529. hreg,tmpreg : tregister;
  530. begin
  531. href:=ref;
  532. if (href.base=NR_NO) and (href.index<>NR_NO) then
  533. internalerror(200306171);
  534. if (cs_create_pic in current_settings.moduleswitches) and
  535. assigned(href.symbol) then
  536. begin
  537. tmpreg:=GetIntRegister(list,OS_ADDR);
  538. reference_reset(tmpref);
  539. tmpref.symbol:=href.symbol;
  540. tmpref.refaddr:=addr_pic;
  541. if not(pi_needs_got in current_procinfo.flags) then
  542. internalerror(200501161);
  543. tmpref.base:=current_procinfo.got;
  544. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  545. href.symbol:=nil;
  546. if (href.index<>NR_NO) then
  547. begin
  548. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  549. href.index:=tmpreg;
  550. end
  551. else
  552. begin
  553. if href.base<>NR_NO then
  554. href.index:=tmpreg
  555. else
  556. href.base:=tmpreg;
  557. end;
  558. end;
  559. { At least big offset (need SETHI), maybe base and maybe index }
  560. if assigned(href.symbol) or
  561. (href.offset<simm13lo) or
  562. (href.offset>simm13hi) then
  563. begin
  564. hreg:=GetAddressRegister(list);
  565. reference_reset(tmpref);
  566. tmpref.symbol := href.symbol;
  567. tmpref.offset := href.offset;
  568. tmpref.refaddr := addr_hi;
  569. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  570. { Only the low part is left }
  571. tmpref.refaddr:=addr_lo;
  572. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  573. if href.base<>NR_NO then
  574. begin
  575. if href.index<>NR_NO then
  576. begin
  577. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  578. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  579. end
  580. else
  581. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  582. end
  583. else
  584. begin
  585. if hreg<>r then
  586. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  587. end;
  588. end
  589. else
  590. { At least small offset, maybe base and maybe index }
  591. if href.offset<>0 then
  592. begin
  593. if href.base<>NR_NO then
  594. begin
  595. if href.index<>NR_NO then
  596. begin
  597. hreg:=GetAddressRegister(list);
  598. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  599. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  600. end
  601. else
  602. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  603. end
  604. else
  605. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  606. end
  607. else
  608. { Both base and index }
  609. if href.index<>NR_NO then
  610. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  611. else
  612. { Only base }
  613. if href.base<>NR_NO then
  614. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  615. else
  616. { only offset, can be generated by absolute }
  617. a_load_const_reg(list,OS_ADDR,href.offset,r);
  618. end;
  619. procedure TCgSparc.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  620. const
  621. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  622. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  623. var
  624. op: TAsmOp;
  625. instr : taicpu;
  626. begin
  627. op:=fpumovinstr[fromsize,tosize];
  628. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  629. list.Concat(instr);
  630. { Notify the register allocator that we have written a move instruction so
  631. it can try to eliminate it. }
  632. if (op = A_FMOVS) or
  633. (op = A_FMOVD) then
  634. add_move_instruction(instr);
  635. end;
  636. procedure TCgSparc.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  637. const
  638. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  639. (A_LDF,A_LDDF);
  640. var
  641. tmpreg: tregister;
  642. begin
  643. if (fromsize<>tosize) then
  644. begin
  645. tmpreg:=reg;
  646. reg:=getfpuregister(list,fromsize);
  647. end;
  648. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  649. if (fromsize<>tosize) then
  650. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  651. end;
  652. procedure TCgSparc.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  653. const
  654. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  655. (A_STF,A_STDF);
  656. var
  657. tmpreg: tregister;
  658. begin
  659. if (fromsize<>tosize) then
  660. begin
  661. tmpreg:=getfpuregister(list,tosize);
  662. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  663. reg:=tmpreg;
  664. end;
  665. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  666. end;
  667. procedure TCgSparc.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  668. begin
  669. if Op in [OP_NEG,OP_NOT] then
  670. internalerror(200306011);
  671. if (a=0) then
  672. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  673. else
  674. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  675. end;
  676. procedure TCgSparc.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  677. var
  678. a : aint;
  679. begin
  680. Case Op of
  681. OP_NEG :
  682. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  683. OP_NOT :
  684. begin
  685. case size of
  686. OS_8 :
  687. a:=aint($ffffff00);
  688. OS_16 :
  689. a:=aint($ffff0000);
  690. else
  691. a:=0;
  692. end;
  693. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  694. end;
  695. else
  696. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  697. end;
  698. end;
  699. procedure TCgSparc.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  700. var
  701. power : longInt;
  702. begin
  703. case op of
  704. OP_MUL,
  705. OP_IMUL:
  706. begin
  707. if ispowerof2(a,power) then
  708. begin
  709. { can be done with a shift }
  710. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  711. exit;
  712. end;
  713. end;
  714. OP_SUB,
  715. OP_ADD :
  716. begin
  717. if (a=0) then
  718. begin
  719. a_load_reg_reg(list,size,size,src,dst);
  720. exit;
  721. end;
  722. end;
  723. end;
  724. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  725. end;
  726. procedure TCgSparc.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  727. begin
  728. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  729. end;
  730. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  731. var
  732. power : longInt;
  733. tmpreg1,tmpreg2 : tregister;
  734. begin
  735. ovloc.loc:=LOC_VOID;
  736. case op of
  737. OP_SUB,
  738. OP_ADD :
  739. begin
  740. if (a=0) then
  741. begin
  742. a_load_reg_reg(list,size,size,src,dst);
  743. exit;
  744. end;
  745. end;
  746. end;
  747. if setflags then
  748. begin
  749. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  750. case op of
  751. OP_MUL:
  752. begin
  753. tmpreg1:=GetIntRegister(list,OS_INT);
  754. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  755. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  756. ovloc.loc:=LOC_FLAGS;
  757. ovloc.resflags:=F_NE;
  758. end;
  759. OP_IMUL:
  760. begin
  761. tmpreg1:=GetIntRegister(list,OS_INT);
  762. tmpreg2:=GetIntRegister(list,OS_INT);
  763. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  764. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  765. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  766. ovloc.loc:=LOC_FLAGS;
  767. ovloc.resflags:=F_NE;
  768. end;
  769. end;
  770. end
  771. else
  772. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst)
  773. end;
  774. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  775. var
  776. tmpreg1,tmpreg2 : tregister;
  777. begin
  778. ovloc.loc:=LOC_VOID;
  779. if setflags then
  780. begin
  781. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  782. case op of
  783. OP_MUL:
  784. begin
  785. tmpreg1:=GetIntRegister(list,OS_INT);
  786. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  787. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  788. ovloc.loc:=LOC_FLAGS;
  789. ovloc.resflags:=F_NE;
  790. end;
  791. OP_IMUL:
  792. begin
  793. tmpreg1:=GetIntRegister(list,OS_INT);
  794. tmpreg2:=GetIntRegister(list,OS_INT);
  795. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  796. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  797. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  798. ovloc.loc:=LOC_FLAGS;
  799. ovloc.resflags:=F_NE;
  800. end;
  801. end;
  802. end
  803. else
  804. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst))
  805. end;
  806. {*************** compare instructructions ****************}
  807. procedure TCgSparc.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  808. begin
  809. if (a=0) then
  810. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  811. else
  812. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  813. a_jmp_cond(list,cmp_op,l);
  814. end;
  815. procedure TCgSparc.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  816. begin
  817. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  818. a_jmp_cond(list,cmp_op,l);
  819. end;
  820. procedure TCgSparc.a_jmp_always(List:TAsmList;l:TAsmLabel);
  821. begin
  822. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name)));
  823. { Delay slot }
  824. list.Concat(TAiCpu.Op_none(A_NOP));
  825. end;
  826. procedure tcgsparc.a_jmp_name(list : TAsmList;const s : string);
  827. begin
  828. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s)));
  829. { Delay slot }
  830. list.Concat(TAiCpu.Op_none(A_NOP));
  831. end;
  832. procedure TCgSparc.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  833. var
  834. ai:TAiCpu;
  835. begin
  836. ai:=TAiCpu.Op_sym(A_Bxx,l);
  837. ai.SetCondition(TOpCmp2AsmCond[cond]);
  838. list.Concat(ai);
  839. { Delay slot }
  840. list.Concat(TAiCpu.Op_none(A_NOP));
  841. end;
  842. procedure TCgSparc.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  843. var
  844. ai : taicpu;
  845. op : tasmop;
  846. begin
  847. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  848. op:=A_FBxx
  849. else
  850. op:=A_Bxx;
  851. ai := Taicpu.op_sym(op,l);
  852. ai.SetCondition(flags_to_cond(f));
  853. list.Concat(ai);
  854. { Delay slot }
  855. list.Concat(TAiCpu.Op_none(A_NOP));
  856. end;
  857. procedure TCgSparc.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  858. var
  859. hl : tasmlabel;
  860. begin
  861. current_asmdata.getjumplabel(hl);
  862. a_load_const_reg(list,size,1,reg);
  863. a_jmp_flags(list,f,hl);
  864. a_load_const_reg(list,size,0,reg);
  865. a_label(list,hl);
  866. end;
  867. procedure tcgsparc.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  868. var
  869. l : tlocation;
  870. begin
  871. l.loc:=LOC_VOID;
  872. g_overflowCheck_loc(list,loc,def,l);
  873. end;
  874. procedure TCgSparc.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  875. var
  876. hl : tasmlabel;
  877. ai:TAiCpu;
  878. hflags : tresflags;
  879. begin
  880. if not(cs_check_overflow in current_settings.localswitches) then
  881. exit;
  882. current_asmdata.getjumplabel(hl);
  883. case ovloc.loc of
  884. LOC_VOID:
  885. begin
  886. if not((def.typ=pointerdef) or
  887. ((def.typ=orddef) and
  888. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  889. begin
  890. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  891. ai.SetCondition(C_NO);
  892. list.Concat(ai);
  893. { Delay slot }
  894. list.Concat(TAiCpu.Op_none(A_NOP));
  895. end
  896. else
  897. a_jmp_cond(list,OC_AE,hl);
  898. end;
  899. LOC_FLAGS:
  900. begin
  901. hflags:=ovloc.resflags;
  902. inverse_flags(hflags);
  903. cg.a_jmp_flags(list,hflags,hl);
  904. end;
  905. else
  906. internalerror(200409281);
  907. end;
  908. a_call_name(list,'FPC_OVERFLOW');
  909. a_label(list,hl);
  910. end;
  911. { *********** entry/exit code and address loading ************ }
  912. procedure TCgSparc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  913. begin
  914. if nostackframe then
  915. exit;
  916. { Althogh the SPARC architecture require only word alignment, software
  917. convention and the operating system require every stack frame to be double word
  918. aligned }
  919. LocalSize:=align(LocalSize,8);
  920. { Execute the SAVE instruction to get a new register window and create a new
  921. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  922. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  923. after execution of that instruction is the called function stack pointer}
  924. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  925. if LocalSize>4096 then
  926. begin
  927. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  928. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  929. end
  930. else
  931. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  932. if (cs_create_pic in current_settings.moduleswitches) and
  933. (pi_needs_got in current_procinfo.flags) then
  934. begin
  935. current_procinfo.got:=NR_L7;
  936. end;
  937. end;
  938. procedure TCgSparc.g_restore_standard_registers(list:TAsmList);
  939. begin
  940. { The sparc port uses the sparc standard calling convetions so this function has no used }
  941. end;
  942. procedure TCgSparc.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  943. var
  944. hr : treference;
  945. begin
  946. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef.proccalloption) then
  947. begin
  948. reference_reset(hr);
  949. hr.offset:=12;
  950. hr.refaddr:=addr_full;
  951. if nostackframe then
  952. begin
  953. hr.base:=NR_O7;
  954. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  955. list.concat(Taicpu.op_none(A_NOP))
  956. end
  957. else
  958. begin
  959. { We use trivial restore in the delay slot of the JMPL instruction, as we
  960. already set result onto %i0 }
  961. hr.base:=NR_I7;
  962. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  963. list.concat(Taicpu.op_none(A_RESTORE));
  964. end;
  965. end
  966. else
  967. begin
  968. if nostackframe then
  969. begin
  970. { Here we need to use RETL instead of RET so it uses %o7 }
  971. list.concat(Taicpu.op_none(A_RETL));
  972. list.concat(Taicpu.op_none(A_NOP))
  973. end
  974. else
  975. begin
  976. { We use trivial restore in the delay slot of the JMPL instruction, as we
  977. already set result onto %i0 }
  978. list.concat(Taicpu.op_none(A_RET));
  979. list.concat(Taicpu.op_none(A_RESTORE));
  980. end;
  981. end;
  982. end;
  983. procedure TCgSparc.g_save_standard_registers(list : TAsmList);
  984. begin
  985. { The sparc port uses the sparc standard calling convetions so this function has no used }
  986. end;
  987. { ************* concatcopy ************ }
  988. procedure tcgsparc.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  989. var
  990. paraloc1,paraloc2,paraloc3 : TCGPara;
  991. begin
  992. paraloc1.init;
  993. paraloc2.init;
  994. paraloc3.init;
  995. paramanager.getintparaloc(pocall_default,1,paraloc1);
  996. paramanager.getintparaloc(pocall_default,2,paraloc2);
  997. paramanager.getintparaloc(pocall_default,3,paraloc3);
  998. paramanager.allocparaloc(list,paraloc3);
  999. a_param_const(list,OS_INT,len,paraloc3);
  1000. paramanager.allocparaloc(list,paraloc2);
  1001. a_paramaddr_ref(list,dest,paraloc2);
  1002. paramanager.allocparaloc(list,paraloc2);
  1003. a_paramaddr_ref(list,source,paraloc1);
  1004. paramanager.freeparaloc(list,paraloc3);
  1005. paramanager.freeparaloc(list,paraloc2);
  1006. paramanager.freeparaloc(list,paraloc1);
  1007. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1008. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1009. a_call_name(list,'FPC_MOVE');
  1010. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1011. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1012. paraloc3.done;
  1013. paraloc2.done;
  1014. paraloc1.done;
  1015. end;
  1016. procedure TCgSparc.g_concatcopy(list:TAsmList;const source,dest:treference;len:aint);
  1017. var
  1018. tmpreg1,
  1019. hreg,
  1020. countreg: TRegister;
  1021. src, dst: TReference;
  1022. lab: tasmlabel;
  1023. count, count2: aint;
  1024. begin
  1025. if len>high(longint) then
  1026. internalerror(2002072704);
  1027. { anybody wants to determine a good value here :)? }
  1028. if len>100 then
  1029. g_concatcopy_move(list,source,dest,len)
  1030. else
  1031. begin
  1032. reference_reset(src);
  1033. reference_reset(dst);
  1034. { load the address of source into src.base }
  1035. src.base:=GetAddressRegister(list);
  1036. a_loadaddr_ref_reg(list,source,src.base);
  1037. { load the address of dest into dst.base }
  1038. dst.base:=GetAddressRegister(list);
  1039. a_loadaddr_ref_reg(list,dest,dst.base);
  1040. { generate a loop }
  1041. count:=len div 4;
  1042. if count>4 then
  1043. begin
  1044. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1045. { have to be set to 8. I put an Inc there so debugging may be }
  1046. { easier (should offset be different from zero here, it will be }
  1047. { easy to notice in the generated assembler }
  1048. countreg:=GetIntRegister(list,OS_INT);
  1049. tmpreg1:=GetIntRegister(list,OS_INT);
  1050. a_load_const_reg(list,OS_INT,count,countreg);
  1051. { explicitely allocate R_O0 since it can be used safely here }
  1052. { (for holding date that's being copied) }
  1053. current_asmdata.getjumplabel(lab);
  1054. a_label(list, lab);
  1055. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1056. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1057. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1058. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1059. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1060. a_jmp_cond(list,OC_NE,lab);
  1061. list.concat(taicpu.op_none(A_NOP));
  1062. { keep the registers alive }
  1063. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1064. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1065. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1066. len := len mod 4;
  1067. end;
  1068. { unrolled loop }
  1069. count:=len div 4;
  1070. if count>0 then
  1071. begin
  1072. tmpreg1:=GetIntRegister(list,OS_INT);
  1073. for count2 := 1 to count do
  1074. begin
  1075. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1076. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1077. inc(src.offset,4);
  1078. inc(dst.offset,4);
  1079. end;
  1080. len := len mod 4;
  1081. end;
  1082. if (len and 4) <> 0 then
  1083. begin
  1084. hreg:=GetIntRegister(list,OS_INT);
  1085. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1086. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1087. inc(src.offset,4);
  1088. inc(dst.offset,4);
  1089. end;
  1090. { copy the leftovers }
  1091. if (len and 2) <> 0 then
  1092. begin
  1093. hreg:=GetIntRegister(list,OS_INT);
  1094. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1095. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1096. inc(src.offset,2);
  1097. inc(dst.offset,2);
  1098. end;
  1099. if (len and 1) <> 0 then
  1100. begin
  1101. hreg:=GetIntRegister(list,OS_INT);
  1102. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1103. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1104. end;
  1105. end;
  1106. end;
  1107. procedure tcgsparc.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);
  1108. var
  1109. src, dst: TReference;
  1110. tmpreg1,
  1111. countreg: TRegister;
  1112. i : aint;
  1113. lab: tasmlabel;
  1114. begin
  1115. if len>31 then
  1116. g_concatcopy_move(list,source,dest,len)
  1117. else
  1118. begin
  1119. reference_reset(src);
  1120. reference_reset(dst);
  1121. { load the address of source into src.base }
  1122. src.base:=GetAddressRegister(list);
  1123. a_loadaddr_ref_reg(list,source,src.base);
  1124. { load the address of dest into dst.base }
  1125. dst.base:=GetAddressRegister(list);
  1126. a_loadaddr_ref_reg(list,dest,dst.base);
  1127. { generate a loop }
  1128. if len>4 then
  1129. begin
  1130. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1131. { have to be set to 8. I put an Inc there so debugging may be }
  1132. { easier (should offset be different from zero here, it will be }
  1133. { easy to notice in the generated assembler }
  1134. countreg:=GetIntRegister(list,OS_INT);
  1135. tmpreg1:=GetIntRegister(list,OS_INT);
  1136. a_load_const_reg(list,OS_INT,len,countreg);
  1137. { explicitely allocate R_O0 since it can be used safely here }
  1138. { (for holding date that's being copied) }
  1139. current_asmdata.getjumplabel(lab);
  1140. a_label(list, lab);
  1141. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1142. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1143. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1144. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1145. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1146. a_jmp_cond(list,OC_NE,lab);
  1147. list.concat(taicpu.op_none(A_NOP));
  1148. { keep the registers alive }
  1149. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1150. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1151. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1152. end
  1153. else
  1154. begin
  1155. { unrolled loop }
  1156. tmpreg1:=GetIntRegister(list,OS_INT);
  1157. for i:=1 to len do
  1158. begin
  1159. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1160. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1161. inc(src.offset);
  1162. inc(dst.offset);
  1163. end;
  1164. end;
  1165. end;
  1166. end;
  1167. procedure tcgsparc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1168. var
  1169. make_global : boolean;
  1170. href : treference;
  1171. begin
  1172. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1173. Internalerror(200006137);
  1174. if not assigned(procdef._class) or
  1175. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1176. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1177. Internalerror(200006138);
  1178. if procdef.owner.symtabletype<>ObjectSymtable then
  1179. Internalerror(200109191);
  1180. make_global:=false;
  1181. if (not current_module.is_unit) or
  1182. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1183. make_global:=true;
  1184. if make_global then
  1185. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1186. else
  1187. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1188. { set param1 interface to self }
  1189. g_adjust_self_value(list,procdef,ioffset);
  1190. if po_virtualmethod in procdef.procoptions then
  1191. begin
  1192. if (procdef.extnumber=$ffff) then
  1193. Internalerror(200006139);
  1194. { mov 0(%rdi),%rax ; load vmt}
  1195. reference_reset_base(href,NR_O0,0);
  1196. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_L0);
  1197. { jmp *vmtoffs(%eax) ; method offs }
  1198. reference_reset_base(href,NR_L0,procdef._class.vmtmethodoffset(procdef.extnumber));
  1199. list.concat(taicpu.op_ref_reg(A_LD,href,NR_L1));
  1200. list.concat(taicpu.op_reg(A_JMP,NR_L1));
  1201. end
  1202. else
  1203. list.concat(taicpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1204. { Delay slot }
  1205. list.Concat(TAiCpu.Op_none(A_NOP));
  1206. List.concat(Tai_symbol_end.Createname(labelname));
  1207. end;
  1208. {****************************************************************************
  1209. TCG64Sparc
  1210. ****************************************************************************}
  1211. procedure tcg64sparc.a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);
  1212. var
  1213. tmpref: treference;
  1214. begin
  1215. { Override this function to prevent loading the reference twice }
  1216. tmpref:=ref;
  1217. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1218. inc(tmpref.offset,4);
  1219. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1220. end;
  1221. procedure tcg64sparc.a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);
  1222. var
  1223. tmpref: treference;
  1224. begin
  1225. { Override this function to prevent loading the reference twice }
  1226. tmpref:=ref;
  1227. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1228. inc(tmpref.offset,4);
  1229. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1230. end;
  1231. procedure tcg64sparc.a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);
  1232. var
  1233. hreg64 : tregister64;
  1234. begin
  1235. { Override this function to prevent loading the reference twice.
  1236. Use here some extra registers, but those are optimized away by the RA }
  1237. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1238. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1239. a_load64_ref_reg(list,r,hreg64);
  1240. a_param64_reg(list,hreg64,paraloc);
  1241. end;
  1242. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1243. begin
  1244. case op of
  1245. OP_ADD :
  1246. begin
  1247. op1:=A_ADDCC;
  1248. if checkoverflow then
  1249. op2:=A_ADDXCC
  1250. else
  1251. op2:=A_ADDX;
  1252. end;
  1253. OP_SUB :
  1254. begin
  1255. op1:=A_SUBCC;
  1256. if checkoverflow then
  1257. op2:=A_SUBXCC
  1258. else
  1259. op2:=A_SUBX;
  1260. end;
  1261. OP_XOR :
  1262. begin
  1263. op1:=A_XOR;
  1264. op2:=A_XOR;
  1265. end;
  1266. OP_OR :
  1267. begin
  1268. op1:=A_OR;
  1269. op2:=A_OR;
  1270. end;
  1271. OP_AND :
  1272. begin
  1273. op1:=A_AND;
  1274. op2:=A_AND;
  1275. end;
  1276. else
  1277. internalerror(200203241);
  1278. end;
  1279. end;
  1280. procedure TCg64Sparc.a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);
  1281. var
  1282. op1,op2 : TAsmOp;
  1283. begin
  1284. case op of
  1285. OP_NEG :
  1286. begin
  1287. { Use the simple code: y=0-z }
  1288. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1289. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1290. exit;
  1291. end;
  1292. OP_NOT :
  1293. begin
  1294. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1295. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1296. exit;
  1297. end;
  1298. end;
  1299. get_64bit_ops(op,op1,op2,false);
  1300. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1301. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1302. end;
  1303. procedure TCg64Sparc.a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);
  1304. var
  1305. op1,op2:TAsmOp;
  1306. begin
  1307. case op of
  1308. OP_NEG,
  1309. OP_NOT :
  1310. internalerror(200306017);
  1311. end;
  1312. get_64bit_ops(op,op1,op2,false);
  1313. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1314. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);
  1315. end;
  1316. procedure tcg64sparc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  1317. var
  1318. l : tlocation;
  1319. begin
  1320. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);
  1321. end;
  1322. procedure tcg64sparc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1323. var
  1324. l : tlocation;
  1325. begin
  1326. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);
  1327. end;
  1328. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1329. var
  1330. op1,op2:TAsmOp;
  1331. begin
  1332. case op of
  1333. OP_NEG,
  1334. OP_NOT :
  1335. internalerror(200306017);
  1336. end;
  1337. get_64bit_ops(op,op1,op2,setflags);
  1338. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1339. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1340. end;
  1341. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1342. var
  1343. op1,op2:TAsmOp;
  1344. begin
  1345. case op of
  1346. OP_NEG,
  1347. OP_NOT :
  1348. internalerror(200306017);
  1349. end;
  1350. get_64bit_ops(op,op1,op2,setflags);
  1351. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1352. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1353. end;
  1354. begin
  1355. cg:=TCgSparc.Create;
  1356. cg64:=TCg64Sparc.Create;
  1357. end.