cgcpu.pas 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. procedure do_register_allocation(list:TAsmList;headertai:tai);override;
  31. { passing parameter using push instead of mov }
  32. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  33. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  34. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  35. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  36. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  37. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);override;
  38. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);override;
  39. procedure g_exception_reason_save(list : TAsmList; const href : treference);override;
  40. procedure g_exception_reason_save_const(list : TAsmList; const href : treference; a: tcgint);override;
  41. procedure g_exception_reason_load(list : TAsmList; const href : treference);override;
  42. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  43. procedure g_maybe_got_init(list: TAsmList); override;
  44. end;
  45. tcg64f386 = class(tcg64f32)
  46. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  47. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  48. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  49. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  50. private
  51. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  52. end;
  53. procedure create_codegen;
  54. implementation
  55. uses
  56. globals,verbose,systems,cutils,
  57. paramgr,procinfo,fmodule,
  58. rgcpu,rgx86,cpuinfo;
  59. function use_push(const cgpara:tcgpara):boolean;
  60. begin
  61. result:=(not paramanager.use_fixed_stack) and
  62. assigned(cgpara.location) and
  63. (cgpara.location^.loc=LOC_REFERENCE) and
  64. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  65. end;
  66. procedure tcg386.init_register_allocators;
  67. begin
  68. inherited init_register_allocators;
  69. if not(target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  70. (cs_create_pic in current_settings.moduleswitches) then
  71. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP])
  72. else
  73. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  74. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  75. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  76. rgfpu:=Trgx86fpu.create;
  77. end;
  78. procedure tcg386.do_register_allocation(list:TAsmList;headertai:tai);
  79. begin
  80. if (pi_needs_got in current_procinfo.flags) then
  81. begin
  82. if getsupreg(current_procinfo.got) < first_int_imreg then
  83. include(rg[R_INTREGISTER].used_in_proc,getsupreg(current_procinfo.got));
  84. end;
  85. inherited do_register_allocation(list,headertai);
  86. end;
  87. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  88. var
  89. pushsize : tcgsize;
  90. begin
  91. check_register_size(size,r);
  92. if use_push(cgpara) then
  93. begin
  94. cgpara.check_simple_location;
  95. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  96. pushsize:=cgpara.location^.size
  97. else
  98. pushsize:=int_cgsize(cgpara.alignment);
  99. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  100. end
  101. else
  102. inherited a_load_reg_cgpara(list,size,r,cgpara);
  103. end;
  104. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  105. var
  106. pushsize : tcgsize;
  107. begin
  108. if use_push(cgpara) then
  109. begin
  110. cgpara.check_simple_location;
  111. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  112. pushsize:=cgpara.location^.size
  113. else
  114. pushsize:=int_cgsize(cgpara.alignment);
  115. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  116. end
  117. else
  118. inherited a_load_const_cgpara(list,size,a,cgpara);
  119. end;
  120. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  121. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  122. var
  123. pushsize : tcgsize;
  124. tmpreg : tregister;
  125. href : treference;
  126. begin
  127. if not assigned(paraloc) then
  128. exit;
  129. if (paraloc^.loc<>LOC_REFERENCE) or
  130. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  131. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  132. internalerror(200501162);
  133. { Pushes are needed in reverse order, add the size of the
  134. current location to the offset where to load from. This
  135. prevents wrong calculations for the last location when
  136. the size is not a power of 2 }
  137. if assigned(paraloc^.next) then
  138. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  139. { Push the data starting at ofs }
  140. href:=r;
  141. inc(href.offset,ofs);
  142. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  143. pushsize:=paraloc^.size
  144. else
  145. pushsize:=int_cgsize(cgpara.alignment);
  146. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  147. begin
  148. tmpreg:=getintregister(list,pushsize);
  149. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  150. list.concat(taicpu.op_reg(A_PUSH,TCgsize2opsize[pushsize],tmpreg));
  151. end
  152. else
  153. begin
  154. make_simple_ref(list,href);
  155. list.concat(taicpu.op_ref(A_PUSH,TCgsize2opsize[pushsize],href));
  156. end;
  157. end;
  158. var
  159. len : tcgint;
  160. href : treference;
  161. begin
  162. { cgpara.size=OS_NO requires a copy on the stack }
  163. if use_push(cgpara) then
  164. begin
  165. { Record copy? }
  166. if (cgpara.size in [OS_NO,OS_F64]) or (size=OS_NO) then
  167. begin
  168. cgpara.check_simple_location;
  169. len:=align(cgpara.intsize,cgpara.alignment);
  170. g_stackpointer_alloc(list,len);
  171. reference_reset_base(href,NR_STACK_POINTER_REG,0,4);
  172. g_concatcopy(list,r,href,len);
  173. end
  174. else
  175. begin
  176. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  177. internalerror(200501161);
  178. { We need to push the data in reverse order,
  179. therefor we use a recursive algorithm }
  180. pushdata(cgpara.location,0);
  181. end
  182. end
  183. else
  184. inherited a_load_ref_cgpara(list,size,r,cgpara);
  185. end;
  186. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  187. var
  188. tmpreg : tregister;
  189. opsize : topsize;
  190. tmpref : treference;
  191. begin
  192. with r do
  193. begin
  194. if (segment<>NR_NO) then
  195. cgmessage(cg_e_cant_use_far_pointer_there);
  196. if use_push(cgpara) then
  197. begin
  198. cgpara.check_simple_location;
  199. opsize:=tcgsize2opsize[OS_ADDR];
  200. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  201. begin
  202. if assigned(symbol) then
  203. begin
  204. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  205. ((r.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  206. (cs_create_pic in current_settings.moduleswitches)) then
  207. begin
  208. tmpreg:=getaddressregister(list);
  209. a_loadaddr_ref_reg(list,r,tmpreg);
  210. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  211. end
  212. else if cs_create_pic in current_settings.moduleswitches then
  213. begin
  214. if offset<>0 then
  215. begin
  216. tmpreg:=getaddressregister(list);
  217. a_loadaddr_ref_reg(list,r,tmpreg);
  218. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  219. end
  220. else
  221. begin
  222. reference_reset_symbol(tmpref,r.symbol,0,r.alignment);
  223. tmpref.refaddr:=addr_pic;
  224. tmpref.base:=current_procinfo.got;
  225. include(current_procinfo.flags,pi_needs_got);
  226. list.concat(taicpu.op_ref(A_PUSH,S_L,tmpref));
  227. end
  228. end
  229. else
  230. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset));
  231. end
  232. else
  233. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  234. end
  235. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  236. (offset=0) and (scalefactor=0) and (symbol=nil) then
  237. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  238. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  239. (offset=0) and (symbol=nil) then
  240. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  241. else
  242. begin
  243. tmpreg:=getaddressregister(list);
  244. a_loadaddr_ref_reg(list,r,tmpreg);
  245. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  246. end;
  247. end
  248. else
  249. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  250. end;
  251. end;
  252. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  253. var
  254. stacksize : longint;
  255. begin
  256. { MMX needs to call EMMS }
  257. if assigned(rg[R_MMXREGISTER]) and
  258. (rg[R_MMXREGISTER].uses_registers) then
  259. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  260. { remove stackframe }
  261. if not nostackframe then
  262. begin
  263. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  264. begin
  265. stacksize:=current_procinfo.calc_stackframe_size;
  266. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  267. ((stacksize <> 0) or
  268. (pi_do_call in current_procinfo.flags) or
  269. { can't detect if a call in this case -> use nostackframe }
  270. { if you (think you) know what you are doing }
  271. (po_assembler in current_procinfo.procdef.procoptions)) then
  272. stacksize := align(stacksize+sizeof(aint),16) - sizeof(aint);
  273. if (stacksize<>0) then
  274. cg.a_op_const_reg(list,OP_ADD,OS_ADDR,stacksize,current_procinfo.framepointer);
  275. end
  276. else
  277. list.concat(Taicpu.op_none(A_LEAVE,S_NO));
  278. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  279. end;
  280. { return from proc }
  281. if (po_interrupt in current_procinfo.procdef.procoptions) and
  282. { this messes up stack alignment }
  283. not(target_info.system in [system_i386_darwin,system_i386_iphonesim]) then
  284. begin
  285. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  286. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  287. begin
  288. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  289. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  290. else
  291. internalerror(2010053001);
  292. end
  293. else
  294. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  295. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  296. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  297. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  298. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  299. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  300. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  301. begin
  302. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  303. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  304. else
  305. internalerror(2010053002);
  306. end
  307. else
  308. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  309. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  310. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  311. { .... also the segment registers }
  312. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  313. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  314. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  315. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  316. { this restores the flags }
  317. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  318. end
  319. { Routines with the poclearstack flag set use only a ret }
  320. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  321. (not paramanager.use_fixed_stack) then
  322. begin
  323. { complex return values are removed from stack in C code PM }
  324. { but not on win32 }
  325. { and not for safecall with hidden exceptions, because the result }
  326. { wich contains the exception is passed in EAX }
  327. if (target_info.system <> system_i386_win32) and
  328. not ((current_procinfo.procdef.proccalloption = pocall_safecall) and
  329. (tf_safecall_exceptions in target_info.flags)) and
  330. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  331. current_procinfo.procdef.proccalloption) then
  332. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  333. else
  334. list.concat(Taicpu.Op_none(A_RET,S_NO));
  335. end
  336. { ... also routines with parasize=0 }
  337. else if (parasize=0) then
  338. list.concat(Taicpu.Op_none(A_RET,S_NO))
  339. else
  340. begin
  341. { parameters are limited to 65535 bytes because ret allows only imm16 }
  342. if (parasize>65535) then
  343. CGMessage(cg_e_parasize_too_big);
  344. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  345. end;
  346. end;
  347. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  348. var
  349. power,len : longint;
  350. opsize : topsize;
  351. {$ifndef __NOWINPECOFF__}
  352. again,ok : tasmlabel;
  353. {$endif}
  354. begin
  355. if paramanager.use_fixed_stack then
  356. begin
  357. inherited g_copyvaluepara_openarray(list,ref,lenloc,elesize,destreg);
  358. exit;
  359. end;
  360. { get stack space }
  361. getcpuregister(list,NR_EDI);
  362. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  363. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  364. { Now EDI contains (high+1). Copy it to ECX for later use. }
  365. getcpuregister(list,NR_ECX);
  366. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  367. if (elesize<>1) then
  368. begin
  369. if ispowerof2(elesize, power) then
  370. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  371. else
  372. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  373. end;
  374. {$ifndef __NOWINPECOFF__}
  375. { windows guards only a few pages for stack growing, }
  376. { so we have to access every page first }
  377. if target_info.system=system_i386_win32 then
  378. begin
  379. current_asmdata.getjumplabel(again);
  380. current_asmdata.getjumplabel(ok);
  381. a_label(list,again);
  382. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  383. a_jmp_cond(list,OC_B,ok);
  384. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  385. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  386. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  387. a_jmp_always(list,again);
  388. a_label(list,ok);
  389. end;
  390. {$endif __NOWINPECOFF__}
  391. { If we were probing pages, EDI=(size mod pagesize) and ESP is decremented
  392. by (size div pagesize)*pagesize, otherwise EDI=size.
  393. Either way, subtracting EDI from ESP will set ESP to desired final value. }
  394. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  395. { align stack on 4 bytes }
  396. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  397. { load destination, don't use a_load_reg_reg, that will add a move instruction
  398. that can confuse the reg allocator }
  399. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  400. { Allocate ESI and load it with source }
  401. getcpuregister(list,NR_ESI);
  402. a_loadaddr_ref_reg(list,ref,NR_ESI);
  403. { calculate size }
  404. len:=elesize;
  405. opsize:=S_B;
  406. if (len and 3)=0 then
  407. begin
  408. opsize:=S_L;
  409. len:=len shr 2;
  410. end
  411. else
  412. if (len and 1)=0 then
  413. begin
  414. opsize:=S_W;
  415. len:=len shr 1;
  416. end;
  417. if len>1 then
  418. begin
  419. if ispowerof2(len, power) then
  420. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_ECX))
  421. else
  422. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,len,NR_ECX));
  423. end;
  424. list.concat(Taicpu.op_none(A_REP,S_NO));
  425. case opsize of
  426. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  427. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  428. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  429. end;
  430. ungetcpuregister(list,NR_EDI);
  431. ungetcpuregister(list,NR_ECX);
  432. ungetcpuregister(list,NR_ESI);
  433. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  434. that can confuse the reg allocator }
  435. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  436. end;
  437. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  438. begin
  439. if paramanager.use_fixed_stack then
  440. begin
  441. inherited g_releasevaluepara_openarray(list,l);
  442. exit;
  443. end;
  444. { Nothing to release }
  445. end;
  446. procedure tcg386.g_exception_reason_save(list : TAsmList; const href : treference);
  447. begin
  448. if not paramanager.use_fixed_stack then
  449. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  450. else
  451. inherited g_exception_reason_save(list,href);
  452. end;
  453. procedure tcg386.g_exception_reason_save_const(list : TAsmList;const href : treference; a: tcgint);
  454. begin
  455. if not paramanager.use_fixed_stack then
  456. list.concat(Taicpu.op_const(A_PUSH,tcgsize2opsize[OS_INT],a))
  457. else
  458. inherited g_exception_reason_save_const(list,href,a);
  459. end;
  460. procedure tcg386.g_exception_reason_load(list : TAsmList; const href : treference);
  461. begin
  462. if not paramanager.use_fixed_stack then
  463. begin
  464. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  465. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  466. end
  467. else
  468. inherited g_exception_reason_load(list,href);
  469. end;
  470. procedure tcg386.g_maybe_got_init(list: TAsmList);
  471. var
  472. notdarwin: boolean;
  473. begin
  474. { allocate PIC register }
  475. if (cs_create_pic in current_settings.moduleswitches) and
  476. (tf_pic_uses_got in target_info.flags) and
  477. (pi_needs_got in current_procinfo.flags) then
  478. begin
  479. notdarwin:=not(target_info.system in [system_i386_darwin,system_i386_iphonesim]);
  480. { on darwin, the got register is virtual (and allocated earlier
  481. already) }
  482. if notdarwin then
  483. { ecx could be used in leaf procedures that don't use ecx to pass
  484. aparameter }
  485. current_procinfo.got:=NR_EBX;
  486. if notdarwin { needs testing before it can be enabled for non-darwin platforms
  487. and
  488. (current_settings.optimizecputype in [cpu_Pentium2,cpu_Pentium3,cpu_Pentium4]) } then
  489. begin
  490. current_module.requires_ebx_pic_helper:=true;
  491. cg.a_call_name_static(list,'fpc_geteipasebx');
  492. end
  493. else
  494. begin
  495. { call/pop is faster than call/ret/mov on Core Solo and later
  496. according to Apple's benchmarking -- and all Intel Macs
  497. have at least a Core Solo (furthermore, the i386 - Pentium 1
  498. don't have a return stack buffer) }
  499. a_call_name_static(list,current_procinfo.CurrGOTLabel.name);
  500. a_label(list,current_procinfo.CurrGotLabel);
  501. list.concat(taicpu.op_reg(A_POP,S_L,current_procinfo.got))
  502. end;
  503. if notdarwin then
  504. begin
  505. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_'),0,NR_PIC_OFFSET_REG));
  506. list.concat(tai_regalloc.alloc(NR_PIC_OFFSET_REG,nil));
  507. end;
  508. end;
  509. end;
  510. procedure tcg386.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  511. {
  512. possible calling conventions:
  513. default stdcall cdecl pascal register
  514. default(0): OK OK OK OK OK
  515. virtual(1): OK OK OK OK OK(2)
  516. (0):
  517. set self parameter to correct value
  518. jmp mangledname
  519. (1): The wrapper code use %eax to reach the virtual method address
  520. set self to correct value
  521. move self,%eax
  522. mov 0(%eax),%eax ; load vmt
  523. jmp vmtoffs(%eax) ; method offs
  524. (2): Virtual use values pushed on stack to reach the method address
  525. so the following code be generated:
  526. set self to correct value
  527. push %ebx ; allocate space for function address
  528. push %eax
  529. mov self,%eax
  530. mov 0(%eax),%eax ; load vmt
  531. mov vmtoffs(%eax),eax ; method offs
  532. mov %eax,4(%esp)
  533. pop %eax
  534. ret 0; jmp the address
  535. }
  536. procedure getselftoeax(offs: longint);
  537. var
  538. href : treference;
  539. selfoffsetfromsp : longint;
  540. begin
  541. { mov offset(%esp),%eax }
  542. if (procdef.proccalloption<>pocall_register) then
  543. begin
  544. { framepointer is pushed for nested procs }
  545. if procdef.parast.symtablelevel>normal_function_level then
  546. selfoffsetfromsp:=2*sizeof(aint)
  547. else
  548. selfoffsetfromsp:=sizeof(aint);
  549. reference_reset_base(href,NR_ESP,selfoffsetfromsp+offs,4);
  550. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  551. end;
  552. end;
  553. procedure loadvmttoeax;
  554. var
  555. href : treference;
  556. begin
  557. { mov 0(%eax),%eax ; load vmt}
  558. reference_reset_base(href,NR_EAX,0,4);
  559. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  560. end;
  561. procedure op_oneaxmethodaddr(op: TAsmOp);
  562. var
  563. href : treference;
  564. begin
  565. if (procdef.extnumber=$ffff) then
  566. Internalerror(200006139);
  567. { call/jmp vmtoffs(%eax) ; method offs }
  568. reference_reset_base(href,NR_EAX,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  569. list.concat(taicpu.op_ref(op,S_L,href));
  570. end;
  571. procedure loadmethodoffstoeax;
  572. var
  573. href : treference;
  574. begin
  575. if (procdef.extnumber=$ffff) then
  576. Internalerror(200006139);
  577. { mov vmtoffs(%eax),%eax ; method offs }
  578. reference_reset_base(href,NR_EAX,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  579. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  580. end;
  581. var
  582. lab : tasmsymbol;
  583. make_global : boolean;
  584. href : treference;
  585. begin
  586. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  587. Internalerror(200006137);
  588. if not assigned(procdef.struct) or
  589. (procdef.procoptions*[po_classmethod, po_staticmethod,
  590. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  591. Internalerror(200006138);
  592. if procdef.owner.symtabletype<>ObjectSymtable then
  593. Internalerror(200109191);
  594. make_global:=false;
  595. if (not current_module.is_unit) or
  596. create_smartlink or
  597. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  598. make_global:=true;
  599. if make_global then
  600. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  601. else
  602. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  603. { set param1 interface to self }
  604. g_adjust_self_value(list,procdef,ioffset);
  605. if (po_virtualmethod in procdef.procoptions) and
  606. not is_objectpascal_helper(procdef.struct) then
  607. begin
  608. if (procdef.proccalloption=pocall_register) then
  609. begin
  610. { case 2 }
  611. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EBX)); { allocate space for address}
  612. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  613. getselftoeax(8);
  614. loadvmttoeax;
  615. loadmethodoffstoeax;
  616. { mov %eax,4(%esp) }
  617. reference_reset_base(href,NR_ESP,4,4);
  618. list.concat(taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  619. { pop %eax }
  620. list.concat(taicpu.op_reg(A_POP,S_L,NR_EAX));
  621. { ret ; jump to the address }
  622. list.concat(taicpu.op_none(A_RET,S_L));
  623. end
  624. else
  625. begin
  626. { case 1 }
  627. getselftoeax(0);
  628. loadvmttoeax;
  629. op_oneaxmethodaddr(A_JMP);
  630. end;
  631. end
  632. { case 0 }
  633. else
  634. begin
  635. if (target_info.system <> system_i386_darwin) then
  636. begin
  637. lab:=current_asmdata.RefAsmSymbol(procdef.mangledname);
  638. list.concat(taicpu.op_sym(A_JMP,S_NO,lab))
  639. end
  640. else
  641. list.concat(taicpu.op_sym(A_JMP,S_NO,get_darwin_call_stub(procdef.mangledname,false)))
  642. end;
  643. List.concat(Tai_symbol_end.Createname(labelname));
  644. end;
  645. { ************* 64bit operations ************ }
  646. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  647. begin
  648. case op of
  649. OP_ADD :
  650. begin
  651. op1:=A_ADD;
  652. op2:=A_ADC;
  653. end;
  654. OP_SUB :
  655. begin
  656. op1:=A_SUB;
  657. op2:=A_SBB;
  658. end;
  659. OP_XOR :
  660. begin
  661. op1:=A_XOR;
  662. op2:=A_XOR;
  663. end;
  664. OP_OR :
  665. begin
  666. op1:=A_OR;
  667. op2:=A_OR;
  668. end;
  669. OP_AND :
  670. begin
  671. op1:=A_AND;
  672. op2:=A_AND;
  673. end;
  674. else
  675. internalerror(200203241);
  676. end;
  677. end;
  678. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  679. var
  680. op1,op2 : TAsmOp;
  681. tempref : treference;
  682. begin
  683. if not(op in [OP_NEG,OP_NOT]) then
  684. begin
  685. get_64bit_ops(op,op1,op2);
  686. tempref:=ref;
  687. tcgx86(cg).make_simple_ref(list,tempref);
  688. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  689. inc(tempref.offset,4);
  690. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  691. end
  692. else
  693. begin
  694. a_load64_ref_reg(list,ref,reg);
  695. a_op64_reg_reg(list,op,size,reg,reg);
  696. end;
  697. end;
  698. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  699. var
  700. op1,op2 : TAsmOp;
  701. begin
  702. case op of
  703. OP_NEG :
  704. begin
  705. if (regsrc.reglo<>regdst.reglo) then
  706. a_load64_reg_reg(list,regsrc,regdst);
  707. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  708. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  709. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  710. exit;
  711. end;
  712. OP_NOT :
  713. begin
  714. if (regsrc.reglo<>regdst.reglo) then
  715. a_load64_reg_reg(list,regsrc,regdst);
  716. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  717. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  718. exit;
  719. end;
  720. end;
  721. get_64bit_ops(op,op1,op2);
  722. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  723. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  724. end;
  725. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  726. var
  727. op1,op2 : TAsmOp;
  728. begin
  729. case op of
  730. OP_AND,OP_OR,OP_XOR:
  731. begin
  732. cg.a_op_const_reg(list,op,OS_32,tcgint(lo(value)),reg.reglo);
  733. cg.a_op_const_reg(list,op,OS_32,tcgint(hi(value)),reg.reghi);
  734. end;
  735. OP_ADD, OP_SUB:
  736. begin
  737. // can't use a_op_const_ref because this may use dec/inc
  738. get_64bit_ops(op,op1,op2);
  739. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  740. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  741. end;
  742. else
  743. internalerror(200204021);
  744. end;
  745. end;
  746. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  747. var
  748. op1,op2 : TAsmOp;
  749. tempref : treference;
  750. begin
  751. tempref:=ref;
  752. tcgx86(cg).make_simple_ref(list,tempref);
  753. case op of
  754. OP_AND,OP_OR,OP_XOR:
  755. begin
  756. cg.a_op_const_ref(list,op,OS_32,tcgint(lo(value)),tempref);
  757. inc(tempref.offset,4);
  758. cg.a_op_const_ref(list,op,OS_32,tcgint(hi(value)),tempref);
  759. end;
  760. OP_ADD, OP_SUB:
  761. begin
  762. get_64bit_ops(op,op1,op2);
  763. // can't use a_op_const_ref because this may use dec/inc
  764. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  765. inc(tempref.offset,4);
  766. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  767. end;
  768. else
  769. internalerror(200204022);
  770. end;
  771. end;
  772. procedure create_codegen;
  773. begin
  774. cg := tcg386.create;
  775. cg64 := tcg64f386.create;
  776. end;
  777. end.