pierre 75a9c5b500 Also avoid invalid typecast for RegLoadedWithNewValue method for mips, sparcgen and xtensa 4 years ago
..
aasmcpu.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 4 years ago
aoptcpu.pas 75a9c5b500 Also avoid invalid typecast for RegLoadedWithNewValue method for mips, sparcgen and xtensa 4 years ago
aoptcpub.pas 9b0ff05ee8 - get rid of MaxOps, it is redundant with max_operands 6 years ago
aoptcpud.pas 0c8546f94c * more MIPS code of David Zhang integrated 15 years ago
cgcpu.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 4 years ago
cpubase.pas e1e8986462 * patch by J. Gareth Moreton, issue #36271, part 3: support for the other architectures 5 years ago
cpuelf.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 4 years ago
cpugas.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 4 years ago
cpuinfo.pas 592df7fa59 * disable cs_opt_regvar on all platforms when compiled for LLVM (LLVM does 5 years ago
cpunode.pas a0efde8167 * automatically generate necessary indirect symbols when a new assembler 9 years ago
cpupara.pas 77658b925b * disable regular array -> dynamic array type coversion support unless 6 years ago
cpupi.pas 79dfd9fb51 + MIPS: take care of setnoat 5 years ago
cputarg.pas b2b26f84cf * partially merged the mips-embedded branch of Michael Ring: 11 years ago
hlcgcpu.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 4 years ago
itcpugas.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would 6 years ago
mipsreg.dat f870b0f8fc Fix stabs number for FPU register, which start at 38 instead of 32 8 years ago
ncpuadd.pas 01a351f804 Fix for bug report 38549 about wrong code generation 4 years ago
ncpucall.pas 4c68ea1000 * use pocalls_cdecl and cstylearrayofconst more consistently instead of 8 years ago
ncpucnv.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 4 years ago
ncpuinln.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 4 years ago
ncpuld.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would 6 years ago
ncpumat.pas 28f25b2df0 * reworked usage of tcgnotnode.handle_locjump 5 years ago
ncpuset.pas 07bd4ba517 * let all the case code generation work with tconstexprint instead of aint, 6 years ago
opcode.inc 4e7c908b0d + MIPS: added movn and movz instructions. 11 years ago
racpugas.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 4 years ago
rgcpu.pas 4686f61002 * keep track of the temp position separately from the offset in references, 7 years ago
rmipscon.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. 11 years ago
rmipsdwf.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 years ago
rmipsgas.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 years ago
rmipsgri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 years ago
rmipsgss.inc f58fcdf401 + basic mips stuff 20 years ago
rmipsnor.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 years ago
rmipsnum.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 years ago
rmipsrni.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 years ago
rmipssri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 years ago
rmipssta.inc fd6d3b4971 Regenerated after change in mipsreg.dat 8 years ago
rmipsstd.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 years ago
rmipssup.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. 11 years ago
strinst.inc 4e7c908b0d + MIPS: added movn and movz instructions. 11 years ago
symcpu.pas 7dd1d6aa77 o fixes handling of iso i/o parameters/program parameters: 10 years ago
tripletcpu.pas eb7ba1690e * mark all external assemblers using an LLVM tool using af_llvm 5 years ago