hlcg2ll.pas 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191
  1. {
  2. Copyright (c) 1998-2010 by Florian Klaempfl and Jonas Maebe
  3. Member of the Free Pascal development team
  4. This unit implements the high level code generator object for targets that
  5. only use the low-level code generator
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; if not, write to the Free Software
  16. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. ****************************************************************************
  18. }
  19. {# @abstract(High level code generator to low level)
  20. This class passes the high level code generator methods through to the
  21. low level code generator.
  22. }
  23. unit hlcg2ll;
  24. {$i fpcdefs.inc}
  25. { define hlcginline}
  26. interface
  27. uses
  28. globtype,constexp,
  29. cpubase,cgbase,cgutils,parabase,
  30. aasmbase,aasmtai,aasmdata,aasmcpu,
  31. symconst,symtype,symdef,
  32. node,hlcgobj
  33. ;
  34. type
  35. {# @abstract(Abstract high level code generator)
  36. This class implements an abstract instruction generator. All
  37. methods of this class are generic and are mapped to low level code
  38. generator methods by default. They have to be overridden for higher
  39. level targets
  40. }
  41. { thlcg2ll }
  42. thlcg2ll = class(thlcgobj)
  43. public
  44. {************************************************}
  45. { basic routines }
  46. constructor create;
  47. procedure init_register_allocators;override;
  48. {# Clean up the register allocators needed for the codegenerator.}
  49. procedure done_register_allocators;override;
  50. {# Set whether live_start or live_end should be updated when allocating registers, needed when e.g. generating initcode after the rest of the code. }
  51. procedure set_regalloc_live_range_direction(dir: TRADirection);override;
  52. {# Gets a register suitable to do integer operations on.}
  53. function getintregister(list:TAsmList;size:tdef):Tregister;override;
  54. {# Gets a register suitable to do integer operations on.}
  55. function getaddressregister(list:TAsmList;size:tdef):Tregister;override;
  56. function getfpuregister(list:TAsmList;size:tdef):Tregister;override;
  57. { warning: only works correctly for fpu types currently }
  58. function getmmregister(list:TAsmList;size:tdef):Tregister;override;
  59. function getflagregister(list:TAsmList;size:tdef):Tregister;override;
  60. {Does the generic cg need SIMD registers, like getmmxregister? Or should
  61. the cpu specific child cg object have such a method?}
  62. function uses_registers(rt:Tregistertype):boolean; inline;
  63. procedure do_register_allocation(list:TAsmList;headertai:tai); inline;
  64. procedure translate_register(var reg : tregister); inline;
  65. {# Allocates register r by inserting a pai_realloc record }
  66. procedure a_reg_alloc(list : TAsmList;r : tregister); inline;
  67. {# Deallocates register r by inserting a pa_regdealloc record}
  68. procedure a_reg_dealloc(list : TAsmList;r : tregister); inline;
  69. { Synchronize register, make sure it is still valid }
  70. procedure a_reg_sync(list : TAsmList;r : tregister); inline;
  71. {# Pass a parameter, which is located in a register, to a routine.
  72. This routine should push/send the parameter to the routine, as
  73. required by the specific processor ABI and routine modifiers.
  74. It must generate register allocation information for the cgpara in
  75. case it consists of cpuregisters.
  76. @param(size size of the operand in the register)
  77. @param(r register source of the operand)
  78. @param(cgpara where the parameter will be stored)
  79. }
  80. procedure a_load_reg_cgpara(list : TAsmList;size : tdef;r : tregister;const cgpara : TCGPara);override;
  81. {# Pass a parameter, which is a constant, to a routine.
  82. A generic version is provided. This routine should
  83. be overridden for optimization purposes if the cpu
  84. permits directly sending this type of parameter.
  85. It must generate register allocation information for the cgpara in
  86. case it consists of cpuregisters.
  87. @param(size size of the operand in constant)
  88. @param(a value of constant to send)
  89. @param(cgpara where the parameter will be stored)
  90. }
  91. procedure a_load_const_cgpara(list : TAsmList;tosize : tdef;a : tcgint;const cgpara : TCGPara);override;
  92. {# Pass the value of a parameter, which is located in memory, to a routine.
  93. A generic version is provided. This routine should
  94. be overridden for optimization purposes if the cpu
  95. permits directly sending this type of parameter.
  96. It must generate register allocation information for the cgpara in
  97. case it consists of cpuregisters.
  98. @param(size size of the operand in constant)
  99. @param(r Memory reference of value to send)
  100. @param(cgpara where the parameter will be stored)
  101. }
  102. procedure a_load_ref_cgpara(list : TAsmList;size : tdef;const r : treference;const cgpara : TCGPara);override;
  103. {# Pass the value of a parameter, which can be located either in a register or memory location,
  104. to a routine.
  105. A generic version is provided.
  106. @param(l location of the operand to send)
  107. @param(nr parameter number (starting from one) of routine (from left to right))
  108. @param(cgpara where the parameter will be stored)
  109. }
  110. procedure a_load_loc_cgpara(list : TAsmList;size : tdef; const l : tlocation;const cgpara : TCGPara);override;
  111. {# Pass the address of a reference to a routine. This routine
  112. will calculate the address of the reference, and pass this
  113. calculated address as a parameter.
  114. It must generate register allocation information for the cgpara in
  115. case it consists of cpuregisters.
  116. A generic version is provided. This routine should
  117. be overridden for optimization purposes if the cpu
  118. permits directly sending this type of parameter.
  119. @param(fromsize type of the reference we are taking the address of)
  120. @param(tosize type of the pointer that we get as a result)
  121. @param(r reference to get address from)
  122. }
  123. procedure a_loadaddr_ref_cgpara(list : TAsmList;fromsize : tdef;const r : treference;const cgpara : TCGPara);override;
  124. function a_call_name(list: TAsmList; pd: tprocdef; const s: TSymStr; const paras: array of pcgpara; forceresdef: tdef; weak: boolean): tcgpara; override;
  125. function a_call_reg(list : TAsmList;pd : tabstractprocdef;reg : tregister; const paras: array of pcgpara): tcgpara;override;
  126. { same as a_call_name, might be overridden on certain architectures to emit
  127. static calls without usage of a got trampoline }
  128. function a_call_name_static(list: TAsmList; pd: tprocdef; const s: TSymStr; const paras: array of pcgpara; forceresdef: tdef): tcgpara; override;
  129. { move instructions }
  130. procedure a_load_const_reg(list : TAsmList;tosize : tdef;a : tcgint;register : tregister);override;
  131. procedure a_load_const_ref(list : TAsmList;tosize : tdef;a : tcgint;const ref : treference);override;
  132. procedure a_load_const_loc(list : TAsmList;tosize : tdef;a : tcgint;const loc : tlocation);override;
  133. procedure a_load_reg_ref(list : TAsmList;fromsize, tosize : tdef;register : tregister;const ref : treference);override;
  134. procedure a_load_reg_ref_unaligned(list : TAsmList;fromsize, tosize : tdef;register : tregister;const ref : treference);override;
  135. procedure a_load_reg_reg(list : TAsmList;fromsize, tosize : tdef;reg1,reg2 : tregister);override;
  136. procedure a_load_reg_loc(list : TAsmList;fromsize, tosize : tdef;reg : tregister;const loc: tlocation);override;
  137. procedure a_load_ref_reg(list : TAsmList;fromsize, tosize : tdef;const ref : treference;register : tregister);override;
  138. procedure a_load_ref_reg_unaligned(list : TAsmList;fromsize, tosize : tdef;const ref : treference;register : tregister);override;
  139. procedure a_load_ref_ref(list : TAsmList;fromsize, tosize : tdef;const sref : treference;const dref : treference);override;
  140. procedure a_load_loc_reg(list : TAsmList;fromsize, tosize : tdef; const loc: tlocation; reg : tregister);override;
  141. procedure a_load_loc_ref(list : TAsmList;fromsize, tosize: tdef; const loc: tlocation; const ref : treference);override;
  142. procedure a_loadaddr_ref_reg(list : TAsmList;fromsize, tosize : tdef;const ref : treference;r : tregister);override;
  143. { bit scan instructions }
  144. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: tdef; src, dst: tregister); override;
  145. { fpu move instructions }
  146. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tdef; reg1, reg2: tregister); override;
  147. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tdef; const ref: treference; reg: tregister); override;
  148. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tdef; reg: tregister; const ref: treference); override;
  149. procedure a_loadfpu_ref_ref(list: TAsmList; fromsize, tosize: tdef; const ref1,ref2: treference);override;
  150. procedure a_loadfpu_loc_reg(list: TAsmList; fromsize, tosize: tdef; const loc: tlocation; const reg: tregister);override;
  151. procedure a_loadfpu_reg_loc(list: TAsmList; fromsize, tosize: tdef; const reg: tregister; const loc: tlocation);override;
  152. procedure a_loadfpu_reg_cgpara(list : TAsmList;fromsize: tdef;const r : tregister;const cgpara : TCGPara);override;
  153. procedure a_loadfpu_ref_cgpara(list : TAsmList;fromsize : tdef;const ref : treference;const cgpara : TCGPara);override;
  154. { vector register move instructions }
  155. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize: tdef;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  156. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize: tdef;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  157. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize: tdef;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  158. procedure a_loadmm_loc_reg(list: TAsmList; fromsize, tosize: tdef; const loc: tlocation; const reg: tregister;shuffle : pmmshuffle);override;
  159. procedure a_loadmm_reg_loc(list: TAsmList; fromsize, tosize: tdef; const reg: tregister; const loc: tlocation;shuffle : pmmshuffle);override;
  160. procedure a_loadmm_reg_cgpara(list: TAsmList; fromsize: tdef; reg: tregister;const cgpara : TCGPara;shuffle : pmmshuffle); override;
  161. procedure a_loadmm_ref_cgpara(list: TAsmList; fromsize: tdef; const ref: treference;const cgpara : TCGPara;shuffle : pmmshuffle); override;
  162. procedure a_loadmm_loc_cgpara(list: TAsmList; fromsize: tdef; const loc: tlocation; const cgpara : TCGPara;shuffle : pmmshuffle); override;
  163. procedure a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tdef;src,dst: tregister;shuffle : pmmshuffle); override;
  164. procedure a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tdef;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  165. procedure a_opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tdef;const loc: tlocation; reg: tregister;shuffle : pmmshuffle); override;
  166. procedure a_opmm_reg_ref(list: TAsmList; Op: TOpCG; size : tdef;reg: tregister;const ref: treference; shuffle : pmmshuffle); override;
  167. procedure a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize : tdef; intreg, mmreg: tregister; shuffle: pmmshuffle); override;
  168. procedure a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize : tdef; mmreg, intreg: tregister; shuffle : pmmshuffle); override;
  169. { basic arithmetic operations }
  170. { note: for operators which require only one argument (not, neg), use }
  171. { the op_reg_reg, op_reg_ref or op_reg_loc methods and keep in mind }
  172. { that in this case the *second* operand is used as both source and }
  173. { destination (JM) }
  174. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: tdef; a: tcgint; reg: TRegister); override;
  175. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: tdef; a: tcgint; const ref: TReference); override;
  176. procedure a_op_const_loc(list : TAsmList; Op: TOpCG; size: tdef; a: tcgint; const loc: tlocation);override;
  177. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: tdef; reg1, reg2: TRegister); override;
  178. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: tdef; reg: TRegister; const ref: TReference); override;
  179. procedure a_op_ref_reg(list : TAsmList; Op: TOpCG; size: tdef; const ref: TReference; reg: TRegister); override;
  180. procedure a_op_reg_loc(list : TAsmList; Op: TOpCG; size: tdef; reg: tregister; const loc: tlocation);override;
  181. procedure a_op_ref_loc(list : TAsmList; Op: TOpCG; size: tdef; const ref: TReference; const loc: tlocation);override;
  182. { trinary operations for processors that support them, 'emulated' }
  183. { on others. None with "ref" arguments since I don't think there }
  184. { are any processors that support it (JM) }
  185. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tdef; a: tcgint; src, dst: tregister); override;
  186. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg; size: tdef; src1, src2, dst: tregister); override;
  187. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tdef; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation); override;
  188. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tdef; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation); override;
  189. { unary operations (not, neg) }
  190. procedure a_op_reg(list : TAsmList; Op: TOpCG; size: tdef; reg: TRegister); override;
  191. procedure a_op_ref(list : TAsmList; Op: TOpCG; size: tdef; const ref: TReference); override;
  192. procedure a_op_loc(list : TAsmList; Op: TOpCG; size: tdef; const loc: tlocation); override;
  193. { comparison operations }
  194. procedure a_cmp_const_reg_label(list : TAsmList;size : tdef;cmp_op : topcmp;a : tcgint;reg : tregister;
  195. l : tasmlabel);override;
  196. procedure a_cmp_const_ref_label(list : TAsmList;size : tdef;cmp_op : topcmp;a : tcgint;const ref : treference;
  197. l : tasmlabel); override;
  198. procedure a_cmp_const_loc_label(list: TAsmList; size: tdef;cmp_op: topcmp; a: tcgint; const loc: tlocation;
  199. l : tasmlabel);override;
  200. procedure a_cmp_reg_reg_label(list : TAsmList;size : tdef;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  201. procedure a_cmp_ref_reg_label(list : TAsmList;size : tdef;cmp_op : topcmp; const ref: treference; reg : tregister; l : tasmlabel); override;
  202. procedure a_cmp_reg_ref_label(list : TAsmList;size : tdef;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); override;
  203. procedure a_cmp_loc_reg_label(list : TAsmList;size : tdef;cmp_op : topcmp; const loc: tlocation; reg : tregister; l : tasmlabel);override;
  204. procedure a_cmp_ref_loc_label(list: TAsmList; size: tdef;cmp_op: topcmp; const ref: treference; const loc: tlocation; l : tasmlabel);override;
  205. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  206. {$ifdef cpuflags}
  207. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  208. {# Depending on the value to check in the flags, either sets the register reg to one (if the flag is set)
  209. or zero (if the flag is cleared). The size parameter indicates the destination size register.
  210. }
  211. procedure g_flags2reg(list: TAsmList; size: tdef; const f: tresflags; reg: TRegister); override;
  212. procedure g_flags2ref(list: TAsmList; size: tdef; const f: tresflags; const ref:TReference); override;
  213. {$endif cpuflags}
  214. // procedure g_maybe_testvmt(list : TAsmList;reg:tregister;objdef:tobjectdef);
  215. {# This should emit the opcode to copy len bytes from the source
  216. to destination.
  217. It must be overridden for each new target processor.
  218. @param(source Source reference of copy)
  219. @param(dest Destination reference of copy)
  220. }
  221. procedure g_concatcopy(list : TAsmList;size: tdef; const source,dest : treference);override;
  222. {# This should emit the opcode to copy len bytes from the an unaligned source
  223. to destination.
  224. It must be overridden for each new target processor.
  225. @param(source Source reference of copy)
  226. @param(dest Destination reference of copy)
  227. }
  228. procedure g_concatcopy_unaligned(list : TAsmList;size: tdef; const source,dest : treference);override;
  229. {# Generates overflow checking code for a node }
  230. procedure g_overflowcheck(list: TAsmList; const Loc:tlocation; def:tdef); override;
  231. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;var ovloc : tlocation);override;
  232. {# Emits instructions when compilation is done in profile
  233. mode (this is set as a command line option). The default
  234. behavior does nothing, should be overridden as required.
  235. }
  236. procedure g_profilecode(list : TAsmList);override;
  237. {# Emits instruction for allocating @var(size) bytes at the stackpointer
  238. @param(size Number of bytes to allocate)
  239. }
  240. procedure g_stackpointer_alloc(list : TAsmList;size : longint);override;
  241. {# Emits instruction for allocating the locals in entry
  242. code of a routine. This is one of the first
  243. routine called in @var(genentrycode).
  244. @param(localsize Number of bytes to allocate as locals)
  245. }
  246. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  247. {# Emits instructions for returning from a subroutine.
  248. Should also restore the framepointer and stack.
  249. @param(parasize Number of bytes of parameters to deallocate from stack)
  250. }
  251. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  252. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: aint);override;
  253. { Generate code to exit an unwind-protected region. The default implementation
  254. produces a simple jump to destination label. }
  255. procedure g_local_unwind(list: TAsmList; l: TAsmLabel);override;
  256. procedure location_force_reg(list:TAsmList;var l:tlocation;src_size,dst_size:tdef;maybeconst:boolean);override;
  257. procedure location_force_mem(list:TAsmList;var l:tlocation;size:tdef);override;
  258. procedure location_force_mmregscalar(list:TAsmList;var l: tlocation;var size:tdef;maybeconst:boolean);override;
  259. // procedure location_force_mmreg(list:TAsmList;var l: tlocation;size:tdef;maybeconst:boolean);override;
  260. procedure maketojumpboollabels(list: TAsmList; p: tnode; truelabel, falselabel: tasmlabel); override;
  261. procedure gen_load_para_value(list:TAsmList);override;
  262. protected
  263. procedure gen_loadfpu_loc_cgpara(list: TAsmList; size: tdef; const l: tlocation;const cgpara: tcgpara;locintsize: longint);override;
  264. public
  265. procedure gen_load_loc_cgpara(list: TAsmList; vardef: tdef; const l: tlocation; const cgpara: tcgpara); override;
  266. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean); override;
  267. protected
  268. { returns the equivalent MM size for a vector register that contains
  269. a record, because in that case "size" will contain a cgsize
  270. representing an integer size}
  271. function getintmmcgsize(reg: tregister; size: tcgsize): tcgsize; virtual;
  272. end;
  273. implementation
  274. uses
  275. globals,systems,
  276. verbose,defutil,symsym,
  277. procinfo,paramgr,
  278. cgobj,tgobj,cutils,
  279. ncgutil;
  280. { thlcg2ll }
  281. constructor thlcg2ll.create;
  282. begin
  283. end;
  284. procedure thlcg2ll.init_register_allocators;
  285. begin
  286. cg.init_register_allocators;
  287. end;
  288. procedure thlcg2ll.done_register_allocators;
  289. begin
  290. cg.done_register_allocators;
  291. end;
  292. procedure thlcg2ll.set_regalloc_live_range_direction(dir: TRADirection);
  293. begin
  294. cg.set_regalloc_live_range_direction(dir);
  295. end;
  296. function thlcg2ll.getintregister(list: TAsmList; size: tdef): Tregister;
  297. begin
  298. result:=cg.getintregister(list,def_cgsize(size));
  299. end;
  300. function thlcg2ll.getaddressregister(list: TAsmList; size: tdef): Tregister;
  301. begin
  302. result:=cg.getaddressregister(list);
  303. end;
  304. function thlcg2ll.getfpuregister(list: TAsmList; size: tdef): Tregister;
  305. begin
  306. result:=cg.getfpuregister(list,def_cgsize(size));
  307. end;
  308. function thlcg2ll.getmmregister(list: TAsmList; size: tdef): Tregister;
  309. begin
  310. result:=cg.getmmregister(list,def_cgsize(size));
  311. end;
  312. (*
  313. function thlcg2ll.getmmregister(list: TAsmList; size: tdef): Tregister;
  314. begin
  315. result:=cg.getmmregister(list,def_cgsize(size));
  316. end;
  317. *)
  318. function thlcg2ll.getflagregister(list: TAsmList; size: tdef): Tregister;
  319. begin
  320. result:=cg.getflagregister(list,def_cgsize(size));
  321. end;
  322. function thlcg2ll.uses_registers(rt: Tregistertype): boolean;
  323. begin
  324. result:=cg.uses_registers(rt);
  325. end;
  326. procedure thlcg2ll.do_register_allocation(list: TAsmList; headertai: tai);
  327. begin
  328. cg.do_register_allocation(list,headertai);
  329. end;
  330. procedure thlcg2ll.translate_register(var reg: tregister);
  331. begin
  332. cg.translate_register(reg);
  333. end;
  334. procedure thlcg2ll.a_reg_alloc(list: TAsmList; r: tregister);
  335. begin
  336. cg.a_reg_alloc(list,r);
  337. end;
  338. procedure thlcg2ll.a_reg_dealloc(list: TAsmList; r: tregister);
  339. begin
  340. cg.a_reg_dealloc(list,r);
  341. end;
  342. procedure thlcg2ll.a_reg_sync(list: TAsmList; r: tregister);
  343. begin
  344. cg.a_reg_sync(list,r);
  345. end;
  346. procedure thlcg2ll.a_load_reg_cgpara(list: TAsmList; size: tdef; r: tregister; const cgpara: TCGPara);
  347. begin
  348. cg.a_load_reg_cgpara(list,def_cgsize(size),r,cgpara);
  349. end;
  350. procedure thlcg2ll.a_load_const_cgpara(list: TAsmList; tosize: tdef; a: tcgint; const cgpara: TCGPara);
  351. begin
  352. cg.a_load_const_cgpara(list,def_cgsize(tosize),a,cgpara);
  353. end;
  354. procedure thlcg2ll.a_load_ref_cgpara(list: TAsmList; size: tdef; const r: treference; const cgpara: TCGPara);
  355. begin
  356. cg.a_load_ref_cgpara(list,def_cgsize(size),r,cgpara);
  357. end;
  358. procedure thlcg2ll.a_load_loc_cgpara(list: TAsmList; size: tdef; const l: tlocation; const cgpara: TCGPara);
  359. begin
  360. cg.a_load_loc_cgpara(list,l,cgpara);
  361. end;
  362. procedure thlcg2ll.a_loadaddr_ref_cgpara(list: TAsmList; fromsize: tdef; const r: treference; const cgpara: TCGPara);
  363. begin
  364. cg.a_loadaddr_ref_cgpara(list,r,cgpara);
  365. end;
  366. function thlcg2ll.a_call_name(list: TAsmList; pd: tprocdef; const s: TSymStr; const paras: array of pcgpara; forceresdef: tdef; weak: boolean): tcgpara;
  367. begin
  368. cg.a_call_name(list,s,weak);
  369. result:=get_call_result_cgpara(pd,forceresdef);
  370. end;
  371. function thlcg2ll.a_call_reg(list: TAsmList; pd: tabstractprocdef; reg: tregister; const paras: array of pcgpara): tcgpara;
  372. begin
  373. cg.a_call_reg(list,reg);
  374. result:=get_call_result_cgpara(pd,nil);
  375. end;
  376. function thlcg2ll.a_call_name_static(list: TAsmList; pd: tprocdef; const s: TSymStr; const paras: array of pcgpara; forceresdef: tdef): tcgpara;
  377. begin
  378. cg.a_call_name_static(list,s);
  379. result:=get_call_result_cgpara(pd,forceresdef);
  380. end;
  381. procedure thlcg2ll.a_load_const_reg(list: TAsmList; tosize: tdef; a: tcgint; register: tregister);
  382. begin
  383. cg.a_load_const_reg(list,def_cgsize(tosize),a,register);
  384. end;
  385. procedure thlcg2ll.a_load_const_ref(list: TAsmList; tosize: tdef; a: tcgint; const ref: treference);
  386. begin
  387. cg.a_load_const_ref(list,def_cgsize(tosize),a,ref);
  388. end;
  389. procedure thlcg2ll.a_load_const_loc(list: TAsmList; tosize: tdef; a: tcgint; const loc: tlocation);
  390. begin
  391. case loc.loc of
  392. LOC_SUBSETREG,LOC_CSUBSETREG,
  393. LOC_SUBSETREF,LOC_CSUBSETREF:
  394. inherited
  395. else
  396. cg.a_load_const_loc(list,a,loc);
  397. end;
  398. end;
  399. procedure thlcg2ll.a_load_reg_ref(list: TAsmList; fromsize, tosize: tdef; register: tregister; const ref: treference);
  400. begin
  401. cg.a_load_reg_ref(list,def_cgsize(fromsize),def_cgsize(tosize),register,ref);
  402. end;
  403. procedure thlcg2ll.a_load_reg_ref_unaligned(list: TAsmList; fromsize, tosize: tdef; register: tregister; const ref: treference);
  404. begin
  405. cg.a_load_reg_ref_unaligned(list,def_cgsize(fromsize),def_cgsize(tosize),register,ref);
  406. end;
  407. procedure thlcg2ll.a_load_reg_reg(list: TAsmList; fromsize, tosize: tdef; reg1, reg2: tregister);
  408. begin
  409. cg.a_load_reg_reg(list,def_cgsize(fromsize),def_cgsize(tosize),reg1,reg2);
  410. end;
  411. procedure thlcg2ll.a_load_reg_loc(list: TAsmList; fromsize, tosize: tdef; reg: tregister; const loc: tlocation);
  412. var
  413. fromcgsize: tcgsize;
  414. begin
  415. case loc.loc of
  416. LOC_SUBSETREG,LOC_CSUBSETREG,
  417. LOC_SUBSETREF,LOC_CSUBSETREF:
  418. inherited;
  419. else
  420. begin
  421. { avoid problems with 3-byte records and the like }
  422. if (fromsize.typ<>floatdef) and
  423. (fromsize=tosize) then
  424. fromcgsize:=loc.size
  425. else
  426. { fromsize can be a floatdef (in case the destination is an
  427. MMREGISTER) -> use int_cgsize rather than def_cgsize to get the
  428. corresponding integer cgsize of the def }
  429. fromcgsize:=int_cgsize(fromsize.size);
  430. cg.a_load_reg_loc(list,fromcgsize,reg,loc);
  431. end;
  432. end;
  433. end;
  434. procedure thlcg2ll.a_load_ref_reg(list: TAsmList; fromsize, tosize: tdef; const ref: treference; register: tregister);
  435. begin
  436. cg.a_load_ref_reg(list,def_cgsize(fromsize),def_cgsize(tosize),ref,register);
  437. end;
  438. procedure thlcg2ll.a_load_ref_reg_unaligned(list: TAsmList; fromsize, tosize: tdef; const ref: treference; register: tregister);
  439. begin
  440. cg.a_load_ref_reg_unaligned(list,def_cgsize(fromsize),def_cgsize(tosize),ref,register);
  441. end;
  442. procedure thlcg2ll.a_load_ref_ref(list: TAsmList; fromsize, tosize: tdef; const sref: treference; const dref: treference);
  443. begin
  444. cg.a_load_ref_ref(list,def_cgsize(fromsize),def_cgsize(tosize),sref,dref);
  445. end;
  446. procedure thlcg2ll.a_load_loc_reg(list: TAsmList; fromsize, tosize: tdef; const loc: tlocation; reg: tregister);
  447. var
  448. tocgsize: tcgsize;
  449. begin
  450. case loc.loc of
  451. LOC_SUBSETREG,LOC_CSUBSETREG,
  452. LOC_SUBSETREF,LOC_CSUBSETREF:
  453. inherited
  454. else
  455. begin
  456. { avoid problems with 3-byte records and the like }
  457. if fromsize=tosize then
  458. tocgsize:=loc.size
  459. else
  460. tocgsize:=def_cgsize(tosize);
  461. cg.a_load_loc_reg(list,tocgsize,loc,reg);
  462. end;
  463. end;
  464. end;
  465. procedure thlcg2ll.a_load_loc_ref(list: TAsmList; fromsize, tosize: tdef; const loc: tlocation; const ref: treference);
  466. var
  467. tocgsize: tcgsize;
  468. begin
  469. case loc.loc of
  470. LOC_SUBSETREG,LOC_CSUBSETREG,
  471. LOC_SUBSETREF,LOC_CSUBSETREF:
  472. inherited
  473. else
  474. begin
  475. { avoid problems with 3-byte records and the like }
  476. if fromsize=tosize then
  477. tocgsize:=loc.size
  478. else
  479. tocgsize:=def_cgsize(tosize);
  480. cg.a_load_loc_ref(list,tocgsize,loc,ref);
  481. end;
  482. end;
  483. end;
  484. procedure thlcg2ll.a_loadaddr_ref_reg(list: TAsmList; fromsize, tosize: tdef; const ref: treference; r: tregister);
  485. begin
  486. cg.a_loadaddr_ref_reg(list,ref,r);
  487. end;
  488. procedure thlcg2ll.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: tdef; src, dst: tregister);
  489. begin
  490. cg.a_bit_scan_reg_reg(list,reverse,def_cgsize(srcsize),def_cgsize(dstsize),src,dst);
  491. end;
  492. procedure thlcg2ll.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tdef; reg1, reg2: tregister);
  493. begin
  494. cg.a_loadfpu_reg_reg(list,def_cgsize(fromsize),def_cgsize(tosize),reg1,reg2);
  495. end;
  496. procedure thlcg2ll.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tdef; const ref: treference; reg: tregister);
  497. begin
  498. cg.a_loadfpu_ref_reg(list,def_cgsize(fromsize),def_cgsize(tosize),ref,reg);
  499. end;
  500. procedure thlcg2ll.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tdef; reg: tregister; const ref: treference);
  501. begin
  502. cg.a_loadfpu_reg_ref(list,def_cgsize(fromsize),def_cgsize(tosize),reg,ref);
  503. end;
  504. procedure thlcg2ll.a_loadfpu_ref_ref(list: TAsmList; fromsize, tosize: tdef; const ref1, ref2: treference);
  505. begin
  506. cg.a_loadfpu_ref_ref(list,def_cgsize(fromsize),def_cgsize(tosize),ref1,ref2);
  507. end;
  508. procedure thlcg2ll.a_loadfpu_loc_reg(list: TAsmList; fromsize, tosize: tdef; const loc: tlocation; const reg: tregister);
  509. begin
  510. {$ifdef extdebug}
  511. if def_cgsize(fromsize)<>loc.size then
  512. internalerror(2010112102);
  513. {$endif}
  514. cg.a_loadfpu_loc_reg(list,def_cgsize(tosize),loc,reg);
  515. end;
  516. procedure thlcg2ll.a_loadfpu_reg_loc(list: TAsmList; fromsize, tosize: tdef; const reg: tregister; const loc: tlocation);
  517. var
  518. usesize: tcgsize;
  519. begin
  520. {$ifdef extdebug}
  521. if def_cgsize(tosize)<>loc.size then
  522. internalerror(2010112101);
  523. {$endif}
  524. { on some platforms, certain records are passed/returned in floating point
  525. registers -> def_cgsize() won't give us the result we need -> translate
  526. to corresponding fpu size }
  527. usesize:=def_cgsize(fromsize);
  528. if not(usesize in [OS_F32..OS_F128]) then
  529. usesize:=int_float_cgsize(tcgsize2size[usesize]);
  530. cg.a_loadfpu_reg_loc(list,usesize,reg,loc);
  531. end;
  532. procedure thlcg2ll.a_loadfpu_reg_cgpara(list: TAsmList; fromsize: tdef; const r: tregister; const cgpara: TCGPara);
  533. begin
  534. cg.a_loadfpu_reg_cgpara(list,def_cgsize(fromsize),r,cgpara);
  535. end;
  536. procedure thlcg2ll.a_loadfpu_ref_cgpara(list: TAsmList; fromsize: tdef; const ref: treference; const cgpara: TCGPara);
  537. begin
  538. cg.a_loadfpu_ref_cgpara(list,def_cgsize(fromsize),ref,cgpara);
  539. end;
  540. procedure thlcg2ll.a_loadmm_loc_reg(list: TAsmList; fromsize, tosize: tdef; const loc: tlocation; const reg: tregister;shuffle : pmmshuffle);
  541. var
  542. tmpreg: tregister;
  543. tocgsize: tcgsize;
  544. begin
  545. if def_cgmmsize(fromsize)<>loc.size then
  546. internalerror(2012071226);
  547. tocgsize:=getintmmcgsize(reg,def_cgmmsize(tosize));
  548. case loc.loc of
  549. LOC_CONSTANT,
  550. LOC_SUBSETREG,LOC_CSUBSETREG,
  551. LOC_SUBSETREF,LOC_CSUBSETREF:
  552. begin
  553. tmpreg:=cg.getintregister(list,loc.size);
  554. a_load_loc_reg(list,fromsize,fromsize,loc,tmpreg);
  555. { integer register -> no def_cgmmsize but plain }
  556. cg.a_loadmm_intreg_reg(list,def_cgsize(fromsize),tocgsize,tmpreg,reg,shuffle);
  557. end
  558. else
  559. cg.a_loadmm_loc_reg(list,tocgsize,loc,reg,shuffle);
  560. end;
  561. end;
  562. procedure thlcg2ll.a_loadmm_reg_reg(list: TAsmList; fromsize, tosize: tdef; reg1, reg2: tregister; shuffle: pmmshuffle);
  563. var
  564. fromcgsize: tcgsize;
  565. tocgsize: tcgsize;
  566. begin
  567. fromcgsize:=getintmmcgsize(reg1,def_cgmmsize(fromsize));
  568. tocgsize:=getintmmcgsize(reg2,def_cgmmsize(tosize));
  569. { records may be stored in mmregisters, but def_cgsize will return an
  570. integer size for them... }
  571. cg.a_loadmm_reg_reg(list,fromcgsize,tocgsize,reg1,reg2,shuffle);
  572. end;
  573. procedure thlcg2ll.a_loadmm_ref_reg(list: TAsmList; fromsize, tosize: tdef; const ref: treference; reg: tregister; shuffle: pmmshuffle);
  574. var
  575. tocgsize: tcgsize;
  576. begin
  577. { records may be stored in mmregisters, but def_cgsize will return an
  578. integer size for them... }
  579. tocgsize:=getintmmcgsize(reg,def_cgmmsize(tosize));
  580. cg.a_loadmm_ref_reg(list,def_cgmmsize(fromsize),tocgsize,ref,reg,shuffle);
  581. end;
  582. procedure thlcg2ll.a_loadmm_reg_ref(list: TAsmList; fromsize, tosize: tdef; reg: tregister; const ref: treference; shuffle: pmmshuffle);
  583. var
  584. fromcgsize: tcgsize;
  585. begin
  586. { records may be stored in mmregisters, but def_cgsize will return an
  587. integer size for them... }
  588. fromcgsize:=getintmmcgsize(reg,def_cgmmsize(fromsize));
  589. cg.a_loadmm_reg_ref(list,fromcgsize,def_cgmmsize(tosize),reg,ref,shuffle);
  590. end;
  591. procedure thlcg2ll.a_loadmm_reg_loc(list: TAsmList; fromsize, tosize: tdef; const reg: tregister; const loc: tlocation; shuffle: pmmshuffle);
  592. var
  593. fromcgsize: tcgsize;
  594. begin
  595. { sanity check }
  596. if def_cgmmsize(tosize)<>loc.size then
  597. internalerror(2012071216);
  598. { records may be stored in mmregisters, but def_cgsize will return an
  599. integer size for them... }
  600. fromcgsize:=getintmmcgsize(reg,def_cgmmsize(fromsize));
  601. cg.a_loadmm_reg_loc(list,fromcgsize,reg,loc,shuffle);
  602. end;
  603. procedure thlcg2ll.a_loadmm_reg_cgpara(list: TAsmList; fromsize: tdef; reg: tregister; const cgpara: TCGPara; shuffle: pmmshuffle);
  604. var
  605. fromcgsize: tcgsize;
  606. begin
  607. { records may be stored in mmregisters, but def_cgsize will return an
  608. integer size for them... }
  609. fromcgsize:=getintmmcgsize(reg,def_cgmmsize(fromsize));
  610. cg.a_loadmm_reg_cgpara(list,fromcgsize,reg,cgpara,shuffle);
  611. end;
  612. procedure thlcg2ll.a_loadmm_ref_cgpara(list: TAsmList; fromsize: tdef; const ref: treference; const cgpara: TCGPara; shuffle: pmmshuffle);
  613. begin
  614. cg.a_loadmm_ref_cgpara(list,def_cgmmsize(fromsize),ref,cgpara,shuffle);
  615. end;
  616. procedure thlcg2ll.a_loadmm_loc_cgpara(list: TAsmList; fromsize: tdef; const loc: tlocation; const cgpara: TCGPara; shuffle: pmmshuffle);
  617. begin
  618. { sanity check }
  619. if def_cgmmsize(fromsize)<>loc.size then
  620. internalerror(2012071220);
  621. cg.a_loadmm_loc_cgpara(list,loc,cgpara,shuffle);
  622. end;
  623. procedure thlcg2ll.a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size: tdef; src, dst: tregister; shuffle: pmmshuffle);
  624. begin
  625. cg.a_opmm_reg_reg(list,op,def_cgmmsize(size),src,dst,shuffle);
  626. end;
  627. procedure thlcg2ll.a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size: tdef; const ref: treference; reg: tregister; shuffle: pmmshuffle);
  628. begin
  629. cg.a_opmm_ref_reg(list,op,def_cgmmsize(size),ref,reg,shuffle);
  630. end;
  631. procedure thlcg2ll.a_opmm_loc_reg(list: TAsmList; Op: TOpCG; size: tdef; const loc: tlocation; reg: tregister; shuffle: pmmshuffle);
  632. begin
  633. cg.a_opmm_loc_reg(list,op,def_cgmmsize(size),loc,reg,shuffle);
  634. end;
  635. procedure thlcg2ll.a_opmm_reg_ref(list: TAsmList; Op: TOpCG; size: tdef; reg: tregister; const ref: treference; shuffle: pmmshuffle);
  636. begin
  637. cg.a_opmm_reg_ref(list,op,def_cgmmsize(size),reg,ref,shuffle);
  638. end;
  639. procedure thlcg2ll.a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize: tdef; intreg, mmreg: tregister; shuffle: pmmshuffle);
  640. var
  641. tocgsize: tcgsize;
  642. begin
  643. { records may be stored in mmregisters, but def_cgmmsize will return an
  644. integer size for them... }
  645. tocgsize:=getintmmcgsize(mmreg,def_cgmmsize(tosize));
  646. cg.a_loadmm_intreg_reg(list,def_cgsize(fromsize),tocgsize,intreg,mmreg,shuffle);
  647. end;
  648. procedure thlcg2ll.a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize: tdef; mmreg, intreg: tregister; shuffle: pmmshuffle);
  649. var
  650. fromcgsize: tcgsize;
  651. begin
  652. { records may be stored in mmregisters, but def_cgsize will return an
  653. integer size for them... }
  654. fromcgsize:=getintmmcgsize(mmreg,def_cgmmsize(fromsize));
  655. cg.a_loadmm_reg_intreg(list,fromcgsize,def_cgsize(tosize),mmreg,intreg,shuffle);
  656. end;
  657. procedure thlcg2ll.a_op_const_reg(list: TAsmList; Op: TOpCG; size: tdef; a: tcgint; reg: TRegister);
  658. begin
  659. cg.a_op_const_reg(list,op,def_cgsize(size),a,reg);
  660. end;
  661. procedure thlcg2ll.a_op_const_ref(list: TAsmList; Op: TOpCG; size: tdef; a: tcgint; const ref: TReference);
  662. begin
  663. cg.a_op_const_ref(list,op,def_cgsize(size),a,ref);
  664. end;
  665. procedure thlcg2ll.a_op_const_loc(list: TAsmList; Op: TOpCG; size: tdef; a: tcgint; const loc: tlocation);
  666. begin
  667. {$ifdef extdebug}
  668. if def_cgsize(size)<>loc.size then
  669. internalerror(2010112106);
  670. {$endif}
  671. case loc.loc of
  672. LOC_SUBSETREG,LOC_CSUBSETREG,
  673. LOC_SUBSETREF,LOC_CSUBSETREF:
  674. inherited
  675. else
  676. cg.a_op_const_loc(list,op,a,loc);
  677. end;
  678. end;
  679. procedure thlcg2ll.a_op_reg_reg(list: TAsmList; Op: TOpCG; size: tdef; reg1, reg2: TRegister);
  680. begin
  681. cg.a_op_reg_reg(list,op,def_cgsize(size),reg1,reg2);
  682. end;
  683. procedure thlcg2ll.a_op_reg_ref(list: TAsmList; Op: TOpCG; size: tdef; reg: TRegister; const ref: TReference);
  684. begin
  685. cg.a_op_reg_ref(list,op,def_cgsize(size),reg,ref);
  686. end;
  687. procedure thlcg2ll.a_op_ref_reg(list: TAsmList; Op: TOpCG; size: tdef; const ref: TReference; reg: TRegister);
  688. begin
  689. cg.a_op_ref_reg(list,op,def_cgsize(size),ref,reg);
  690. end;
  691. procedure thlcg2ll.a_op_reg_loc(list: TAsmList; Op: TOpCG; size: tdef; reg: tregister; const loc: tlocation);
  692. begin
  693. {$ifdef extdebug}
  694. if def_cgsize(size)<>loc.size then
  695. internalerror(2010112107);
  696. {$endif}
  697. case loc.loc of
  698. LOC_SUBSETREG,LOC_CSUBSETREG,
  699. LOC_SUBSETREF,LOC_CSUBSETREF:
  700. inherited
  701. else
  702. cg.a_op_reg_loc(list,op,reg,loc)
  703. end;
  704. end;
  705. procedure thlcg2ll.a_op_ref_loc(list: TAsmList; Op: TOpCG; size: tdef; const ref: TReference; const loc: tlocation);
  706. begin
  707. {$ifdef extdebug}
  708. if def_cgsize(size)<>loc.size then
  709. internalerror(2010112103);
  710. {$endif}
  711. case loc.loc of
  712. LOC_SUBSETREG,LOC_CSUBSETREG,
  713. LOC_SUBSETREF,LOC_CSUBSETREF:
  714. inherited
  715. else
  716. cg.a_op_ref_loc(list,op,ref,loc);
  717. end;
  718. end;
  719. procedure thlcg2ll.a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tdef; a: tcgint; src, dst: tregister);
  720. begin
  721. cg.a_op_const_reg_reg(list,op,def_cgsize(size),a,src,dst);
  722. end;
  723. procedure thlcg2ll.a_op_reg_reg_reg(list: TAsmList; op: TOpCg; size: tdef; src1, src2, dst: tregister);
  724. begin
  725. cg.a_op_reg_reg_reg(list,op,def_cgsize(size),src1,src2,dst);
  726. end;
  727. procedure thlcg2ll.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tdef; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation);
  728. begin
  729. cg.a_op_const_reg_reg_checkoverflow(list,op,def_cgsize(size),a,src,dst,setflags,ovloc);
  730. end;
  731. procedure thlcg2ll.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tdef; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation);
  732. begin
  733. cg.a_op_reg_reg_reg_checkoverflow(list,op,def_cgsize(size),src1,src2,dst,setflags,ovloc);
  734. end;
  735. procedure thlcg2ll.a_op_reg(list: TAsmList; Op: TOpCG; size: tdef; reg: TRegister);
  736. begin
  737. cg.a_op_reg(list,op,def_cgsize(size),reg);
  738. end;
  739. procedure thlcg2ll.a_op_ref(list: TAsmList; Op: TOpCG; size: tdef; const ref: TReference);
  740. begin
  741. cg.a_op_ref(list,op,def_cgsize(size),ref);
  742. end;
  743. procedure thlcg2ll.a_op_loc(list: TAsmList; Op: TOpCG; size: tdef; const loc: tlocation);
  744. begin
  745. {$ifdef extdebug}
  746. if def_cgsize(size)<>loc.size then
  747. internalerror(2020050704);
  748. {$endif}
  749. case loc.loc of
  750. LOC_SUBSETREG,LOC_CSUBSETREG,
  751. LOC_SUBSETREF,LOC_CSUBSETREF:
  752. inherited
  753. else
  754. cg.a_op_loc(list,op,loc);
  755. end;
  756. end;
  757. procedure thlcg2ll.a_cmp_const_reg_label(list: TAsmList; size: tdef; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  758. begin
  759. cg.a_cmp_const_reg_label(list,def_cgsize(size),cmp_op,a,reg,l);
  760. end;
  761. procedure thlcg2ll.a_cmp_const_ref_label(list: TAsmList; size: tdef; cmp_op: topcmp; a: tcgint; const ref: treference; l: tasmlabel);
  762. begin
  763. cg.a_cmp_const_ref_label(list,def_cgsize(size),cmp_op,a,ref,l);
  764. end;
  765. procedure thlcg2ll.a_cmp_const_loc_label(list: TAsmList; size: tdef; cmp_op: topcmp; a: tcgint; const loc: tlocation; l: tasmlabel);
  766. begin
  767. case loc.loc of
  768. LOC_SUBSETREG,LOC_CSUBSETREG,
  769. LOC_SUBSETREF,LOC_CSUBSETREF:
  770. inherited
  771. else
  772. cg.a_cmp_const_loc_label(list,def_cgsize(size),cmp_op,a,loc,l);
  773. end;
  774. end;
  775. procedure thlcg2ll.a_cmp_reg_reg_label(list: TAsmList; size: tdef; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  776. begin
  777. cg.a_cmp_reg_reg_label(list,def_cgsize(size),cmp_op,reg1,reg2,l);
  778. end;
  779. procedure thlcg2ll.a_cmp_ref_reg_label(list: TAsmList; size: tdef; cmp_op: topcmp; const ref: treference; reg: tregister; l: tasmlabel);
  780. begin
  781. cg.a_cmp_ref_reg_label(list,def_cgsize(size),cmp_op,ref,reg,l);
  782. end;
  783. procedure thlcg2ll.a_cmp_reg_ref_label(list: TAsmList; size: tdef; cmp_op: topcmp; reg: tregister; const ref: treference; l: tasmlabel);
  784. begin
  785. cg.a_cmp_reg_ref_label(list,def_cgsize(size),cmp_op,reg,ref,l);
  786. end;
  787. procedure thlcg2ll.a_cmp_loc_reg_label(list: TAsmList; size: tdef; cmp_op: topcmp; const loc: tlocation; reg: tregister; l: tasmlabel);
  788. begin
  789. case loc.loc of
  790. LOC_SUBSETREG,LOC_CSUBSETREG,
  791. LOC_SUBSETREF,LOC_CSUBSETREF:
  792. inherited
  793. else
  794. cg.a_cmp_loc_reg_label(list,def_cgsize(size),cmp_op,loc,reg,l);
  795. end;
  796. end;
  797. procedure thlcg2ll.a_cmp_ref_loc_label(list: TAsmList; size: tdef; cmp_op: topcmp; const ref: treference; const loc: tlocation; l: tasmlabel);
  798. begin
  799. case loc.loc of
  800. LOC_SUBSETREG,LOC_CSUBSETREG,
  801. LOC_SUBSETREF,LOC_CSUBSETREF:
  802. inherited
  803. else
  804. cg.a_cmp_ref_loc_label(list,def_cgsize(size),cmp_op,ref,loc,l);
  805. end;
  806. end;
  807. procedure thlcg2ll.a_jmp_always(list: TAsmList; l: tasmlabel);
  808. begin
  809. cg.a_jmp_always(list,l);
  810. end;
  811. {$ifdef cpuflags}
  812. procedure thlcg2ll.a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);
  813. begin
  814. cg.a_jmp_flags(list,f,l);
  815. end;
  816. procedure thlcg2ll.g_flags2reg(list: TAsmList; size: tdef; const f: tresflags; reg: TRegister);
  817. begin
  818. cg.g_flags2reg(list,def_cgsize(size),f,reg);
  819. end;
  820. procedure thlcg2ll.g_flags2ref(list: TAsmList; size: tdef; const f: tresflags; const ref: TReference);
  821. begin
  822. cg.g_flags2ref(list,def_cgsize(size),f,ref);
  823. end;
  824. {$endif cpuflags}
  825. procedure thlcg2ll.g_concatcopy(list: TAsmList; size: tdef; const source, dest: treference);
  826. begin
  827. cg.g_concatcopy(list,source,dest,size.size);
  828. end;
  829. procedure thlcg2ll.g_concatcopy_unaligned(list: TAsmList; size: tdef; const source, dest: treference);
  830. begin
  831. cg.g_concatcopy_unaligned(list,source,dest,size.size);
  832. end;
  833. procedure thlcg2ll.g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef);
  834. begin
  835. cg.g_overflowcheck(list,loc,def);
  836. end;
  837. procedure thlcg2ll.g_overflowCheck_loc(List: TAsmList; const Loc: TLocation; def: TDef; var ovloc: tlocation);
  838. begin
  839. cg.g_overflowCheck_loc(list,loc,def,ovloc);
  840. end;
  841. procedure thlcg2ll.g_profilecode(list: TAsmList);
  842. begin
  843. cg.g_profilecode(list);
  844. end;
  845. procedure thlcg2ll.g_stackpointer_alloc(list: TAsmList; size: longint);
  846. begin
  847. cg.g_stackpointer_alloc(list,size);
  848. end;
  849. procedure thlcg2ll.g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);
  850. begin
  851. cg.g_proc_entry(list,localsize,nostackframe);
  852. end;
  853. procedure thlcg2ll.g_proc_exit(list: TAsmList; parasize: longint; nostackframe: boolean);
  854. begin
  855. cg.g_proc_exit(list,parasize,nostackframe);
  856. end;
  857. procedure thlcg2ll.g_adjust_self_value(list: TAsmList; procdef: tprocdef; ioffset: aint);
  858. begin
  859. cg.g_adjust_self_value(list,procdef,ioffset);
  860. end;
  861. procedure thlcg2ll.g_local_unwind(list: TAsmList; l: TAsmLabel);
  862. begin
  863. cg.g_local_unwind(list, l);
  864. end;
  865. procedure thlcg2ll.location_force_reg(list: TAsmList; var l: tlocation; src_size, dst_size: tdef; maybeconst: boolean);
  866. var
  867. {$ifndef cpu64bitalu}
  868. hregisterhi,
  869. {$endif}
  870. hregister : tregister;
  871. {$ifndef cpu64bitalu}
  872. hreg64 : tregister64;
  873. {$endif}
  874. hl: tasmlabel;
  875. oldloc : tlocation;
  876. const_location: boolean;
  877. dst_cgsize,tmpsize: tcgsize;
  878. begin
  879. oldloc:=l;
  880. dst_cgsize:=def_cgsize(dst_size);
  881. {$ifndef cpu64bitalu}
  882. { handle transformations to 64bit separate }
  883. if dst_cgsize in [OS_64,OS_S64] then
  884. begin
  885. if not (l.size in [OS_64,OS_S64]) then
  886. begin
  887. { load a smaller size to OS_64 }
  888. if l.loc=LOC_REGISTER then
  889. begin
  890. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  891. { on avr, we cannot change the size of a register
  892. due to the nature how register with size > OS8 are handled
  893. }
  894. hregister:=cg.getintregister(list,OS_32);
  895. {$else}
  896. hregister:=cg.makeregsize(list,l.register64.reglo,OS_32);
  897. {$endif}
  898. end
  899. else
  900. hregister:=cg.getintregister(list,OS_32);
  901. { load value in low register }
  902. case l.loc of
  903. {$ifdef cpuflags}
  904. LOC_FLAGS :
  905. begin
  906. cg.g_flags2reg(list,OS_32,l.resflags,hregister);
  907. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  908. end;
  909. {$endif cpuflags}
  910. LOC_JUMP :
  911. begin
  912. cg.a_label(list,l.truelabel);
  913. cg.a_load_const_reg(list,OS_INT,1,hregister);
  914. current_asmdata.getjumplabel(hl);
  915. cg.a_jmp_always(list,hl);
  916. cg.a_label(list,l.falselabel);
  917. cg.a_load_const_reg(list,OS_INT,0,hregister);
  918. cg.a_label(list,hl);
  919. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  920. cg.a_load_reg_reg(list,OS_INT,OS_32,hregister,hregister);
  921. {$endif}
  922. end;
  923. else
  924. a_load_loc_reg(list,src_size,u32inttype,l,hregister);
  925. end;
  926. { reset hi part, take care of the signed bit of the current value }
  927. hregisterhi:=cg.getintregister(list,OS_32);
  928. if (l.size in [OS_S8,OS_S16,OS_S32]) then
  929. begin
  930. if l.loc=LOC_CONSTANT then
  931. begin
  932. if (longint(l.value)<0) then
  933. cg.a_load_const_reg(list,OS_32,longint($ffffffff),hregisterhi)
  934. else
  935. cg.a_load_const_reg(list,OS_32,0,hregisterhi);
  936. end
  937. else
  938. begin
  939. cg.a_op_const_reg_reg(list,OP_SAR,OS_32,31,hregister,
  940. hregisterhi);
  941. end;
  942. end
  943. else
  944. cg.a_load_const_reg(list,OS_32,0,hregisterhi);
  945. location_reset(l,LOC_REGISTER,dst_cgsize);
  946. l.register64.reglo:=hregister;
  947. l.register64.reghi:=hregisterhi;
  948. end
  949. else
  950. begin
  951. { 64bit to 64bit }
  952. if ((l.loc=LOC_CREGISTER) and maybeconst) then
  953. begin
  954. hregister:=l.register64.reglo;
  955. hregisterhi:=l.register64.reghi;
  956. const_location := true;
  957. end
  958. else
  959. begin
  960. hregister:=cg.getintregister(list,OS_32);
  961. hregisterhi:=cg.getintregister(list,OS_32);
  962. const_location := false;
  963. end;
  964. hreg64.reglo:=hregister;
  965. hreg64.reghi:=hregisterhi;
  966. { load value in new register }
  967. cg64.a_load64_loc_reg(list,l,hreg64);
  968. if not const_location then
  969. location_reset(l,LOC_REGISTER,dst_cgsize)
  970. else
  971. location_reset(l,LOC_CREGISTER,dst_cgsize);
  972. l.register64.reglo:=hregister;
  973. l.register64.reghi:=hregisterhi;
  974. end;
  975. end
  976. else
  977. {$endif cpu64bitalu}
  978. begin
  979. {Do not bother to recycle the existing register. The register
  980. allocator eliminates unnecessary moves, so it's not needed
  981. and trying to recycle registers can cause problems because
  982. the registers changes size and may need aditional constraints.
  983. Not if it's about LOC_CREGISTER's (JM)
  984. }
  985. const_location :=
  986. (maybeconst) and
  987. (l.loc = LOC_CREGISTER) and
  988. (TCGSize2Size[l.size] = TCGSize2Size[dst_cgsize]) and
  989. ((l.size = dst_cgsize) or
  990. (TCGSize2Size[l.size] = sizeof(aint)));
  991. if not const_location then
  992. hregister:=hlcg.getregisterfordef(list,dst_size)
  993. else
  994. hregister := l.register;
  995. { load value in new register }
  996. case l.loc of
  997. {$ifdef cpuflags}
  998. LOC_FLAGS :
  999. begin
  1000. cg.g_flags2reg(list,dst_cgsize,l.resflags,hregister);
  1001. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1002. end;
  1003. {$endif cpuflags}
  1004. LOC_JUMP :
  1005. begin
  1006. tmpsize:=dst_cgsize;
  1007. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  1008. if TCGSize2Size[dst_cgsize]>TCGSize2Size[OS_INT] then
  1009. tmpsize:=OS_INT;
  1010. {$endif}
  1011. cg.a_label(list,l.truelabel);
  1012. cg.a_load_const_reg(list,tmpsize,1,hregister);
  1013. current_asmdata.getjumplabel(hl);
  1014. cg.a_jmp_always(list,hl);
  1015. cg.a_label(list,l.falselabel);
  1016. cg.a_load_const_reg(list,tmpsize,0,hregister);
  1017. cg.a_label(list,hl);
  1018. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  1019. cg.a_load_reg_reg(list,tmpsize,dst_cgsize,hregister,hregister);
  1020. {$endif}
  1021. end;
  1022. else
  1023. begin
  1024. { load_loc_reg can only handle size >= l.size, when the
  1025. new size is smaller then we need to adjust the size
  1026. of the orignal and maybe recalculate l.register for i386 }
  1027. if (TCGSize2Size[dst_cgsize]<TCGSize2Size[l.size]) then
  1028. begin
  1029. if (l.loc in [LOC_REGISTER,LOC_CREGISTER]) then
  1030. begin
  1031. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  1032. if TCGSize2Size[dst_cgsize]<=TCGSize2Size[OS_INT] then
  1033. {$endif}
  1034. l.register:=cg.makeregsize(list,l.register,dst_cgsize);
  1035. end;
  1036. { for big endian systems, the reference's offset must }
  1037. { be increased in this case, since they have the }
  1038. { MSB first in memory and e.g. byte(word_var) should }
  1039. { return the second byte in this case (JM) }
  1040. if (target_info.endian = ENDIAN_BIG) and
  1041. (l.loc in [LOC_REFERENCE,LOC_CREFERENCE]) then
  1042. begin
  1043. inc(l.reference.offset,TCGSize2Size[l.size]-TCGSize2Size[dst_cgsize]);
  1044. l.reference.alignment:=newalignment(l.reference.alignment,TCGSize2Size[l.size]-TCGSize2Size[dst_cgsize]);
  1045. end;
  1046. {$ifdef x86}
  1047. if not (l.loc in [LOC_SUBSETREG,LOC_CSUBSETREG]) then
  1048. begin
  1049. l.size:=dst_cgsize;
  1050. src_size:=dst_size;
  1051. end;
  1052. {$endif x86}
  1053. end;
  1054. a_load_loc_reg(list,src_size,dst_size,l,hregister);
  1055. if (TCGSize2Size[dst_cgsize]<TCGSize2Size[l.size])
  1056. {$ifdef x86}
  1057. and (l.loc in [LOC_SUBSETREG,LOC_CSUBSETREG])
  1058. {$endif x86}
  1059. then
  1060. l.size:=dst_cgsize;
  1061. end;
  1062. end;
  1063. if not const_location then
  1064. location_reset(l,LOC_REGISTER,dst_cgsize)
  1065. else
  1066. location_reset(l,LOC_CREGISTER,dst_cgsize);
  1067. l.register:=hregister;
  1068. end;
  1069. { Release temp when it was a reference }
  1070. if oldloc.loc=LOC_REFERENCE then
  1071. location_freetemp(list,oldloc);
  1072. end;
  1073. procedure thlcg2ll.location_force_mem(list: TAsmList; var l: tlocation; size: tdef);
  1074. var
  1075. r: treference;
  1076. begin
  1077. case l.loc of
  1078. LOC_FPUREGISTER,
  1079. LOC_CFPUREGISTER :
  1080. begin
  1081. { implement here using tcg because some platforms store records
  1082. in fpu registers in some cases, and a_loadfpu* can't deal with
  1083. record "size" parameters }
  1084. tg.gethltemp(list,size,size.size,tt_normal,r);
  1085. cg.a_loadfpu_reg_ref(list,l.size,l.size,l.register,r);
  1086. location_reset_ref(l,LOC_REFERENCE,l.size,size.alignment,[]);
  1087. l.reference:=r;
  1088. end;
  1089. LOC_MMREGISTER,
  1090. LOC_CMMREGISTER:
  1091. begin
  1092. tg.gethltemp(list,size,size.size,tt_normal,r);
  1093. cg.a_loadmm_reg_ref(list,l.size,l.size,l.register,r,mms_movescalar);
  1094. location_reset_ref(l,LOC_REFERENCE,l.size,size.alignment,[]);
  1095. l.reference:=r;
  1096. end;
  1097. LOC_CONSTANT,
  1098. LOC_REGISTER,
  1099. LOC_CREGISTER :
  1100. begin
  1101. tg.gethltemp(list,size,size.size,tt_normal,r);
  1102. {$ifdef cpu64bitalu}
  1103. if l.size in [OS_128,OS_S128] then
  1104. cg128.a_load128_loc_ref(list,l,r)
  1105. else
  1106. {$else cpu64bitalu}
  1107. if l.size in [OS_64,OS_S64] then
  1108. cg64.a_load64_loc_ref(list,l,r)
  1109. else
  1110. {$endif cpu64bitalu}
  1111. a_load_loc_ref(list,size,size,l,r);
  1112. location_reset_ref(l,LOC_REFERENCE,l.size,size.alignment,[]);
  1113. l.reference:=r;
  1114. end;
  1115. else
  1116. inherited;
  1117. end;
  1118. end;
  1119. procedure thlcg2ll.location_force_mmregscalar(list: TAsmList; var l: tlocation; var size: tdef; maybeconst: boolean);
  1120. var
  1121. reg : tregister;
  1122. href : treference;
  1123. newsize : tdef;
  1124. begin
  1125. if (l.loc<>LOC_MMREGISTER) and
  1126. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  1127. begin
  1128. { if it's in an fpu register, store to memory first }
  1129. if (l.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER]) then
  1130. begin
  1131. tg.GetTemp(list,tcgsize2size[l.size],tcgsize2size[l.size],tt_normal,href);
  1132. cg.a_loadfpu_reg_ref(list,l.size,l.size,l.register,href);
  1133. location_reset_ref(l,LOC_REFERENCE,l.size,size.alignment,[]);
  1134. l.reference:=href;
  1135. end;
  1136. {$ifndef cpu64bitalu}
  1137. if (l.loc in [LOC_REGISTER,LOC_CREGISTER]) and
  1138. (l.size in [OS_64,OS_S64]) then
  1139. begin
  1140. reg:=cg.getmmregister(list,OS_F64);
  1141. cg64.a_loadmm_intreg64_reg(list,OS_F64,l.register64,reg);
  1142. l.size:=OS_F64;
  1143. size:=s64floattype;
  1144. end
  1145. else
  1146. {$endif not cpu64bitalu}
  1147. begin
  1148. { on ARM, CFP values may be located in integer registers,
  1149. and its second_int_to_real() also uses this routine to
  1150. force integer (memory) values in an mmregister }
  1151. if (l.size in [OS_32,OS_S32]) then
  1152. begin
  1153. size:=cgsize_orddef(l.size);
  1154. newsize:=s32floattype;
  1155. end
  1156. else if (l.size in [OS_64,OS_S64]) then
  1157. begin
  1158. size:=cgsize_orddef(l.size);
  1159. newsize:=s64floattype;
  1160. end
  1161. else
  1162. newsize:=size;
  1163. reg:=getmmregister(list,newsize);
  1164. a_loadmm_loc_reg(list,size,newsize,l,reg,mms_movescalar);
  1165. l.size:=def_cgsize(newsize);
  1166. size:=newsize;
  1167. end;
  1168. location_freetemp(list,l);
  1169. location_reset(l,LOC_MMREGISTER,l.size);
  1170. l.register:=reg;
  1171. end;
  1172. end;
  1173. (*
  1174. procedure thlcg2ll.location_force_mmreg(list: TAsmList; var l: tlocation; size: tdef; maybeconst: boolean);
  1175. begin
  1176. ncgutil.location_force_mmreg(list,l,maybeconst);
  1177. end;
  1178. *)
  1179. procedure thlcg2ll.maketojumpboollabels(list: TAsmList; p: tnode; truelabel, falselabel: tasmlabel);
  1180. begin
  1181. { loadregvars parameter is no longer used, should be removed from
  1182. ncgutil version as well }
  1183. ncgutil.maketojumpboollabels(list,p,truelabel,falselabel);
  1184. end;
  1185. {$if first_mm_imreg = 0}
  1186. {$WARN 4044 OFF} { Comparison might be always false ... }
  1187. {$endif}
  1188. procedure thlcg2ll.gen_load_para_value(list: TAsmList);
  1189. procedure get_para(const paraloc:TCGParaLocation);
  1190. begin
  1191. case paraloc.loc of
  1192. LOC_REGISTER :
  1193. begin
  1194. if getsupreg(paraloc.register)<first_int_imreg then
  1195. cg.getcpuregister(list,paraloc.register);
  1196. end;
  1197. LOC_MMREGISTER :
  1198. begin
  1199. if getsupreg(paraloc.register)<first_mm_imreg then
  1200. cg.getcpuregister(list,paraloc.register);
  1201. end;
  1202. LOC_FPUREGISTER :
  1203. begin
  1204. if getsupreg(paraloc.register)<first_fpu_imreg then
  1205. cg.getcpuregister(list,paraloc.register);
  1206. end;
  1207. else
  1208. ;
  1209. end;
  1210. end;
  1211. var
  1212. i : longint;
  1213. currpara : tparavarsym;
  1214. paraloc : pcgparalocation;
  1215. begin
  1216. if (po_assembler in current_procinfo.procdef.procoptions) or
  1217. { exceptfilters have a single hidden 'parentfp' parameter, which
  1218. is handled by tcg.g_proc_entry. }
  1219. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  1220. exit;
  1221. { Allocate registers used by parameters }
  1222. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1223. begin
  1224. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1225. paraloc:=currpara.paraloc[calleeside].location;
  1226. while assigned(paraloc) do
  1227. begin
  1228. if paraloc^.loc in [LOC_REGISTER,LOC_FPUREGISTER,LOC_MMREGISTER] then
  1229. get_para(paraloc^);
  1230. paraloc:=paraloc^.next;
  1231. end;
  1232. end;
  1233. { Copy parameters to local references/registers }
  1234. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1235. begin
  1236. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1237. { don't use currpara.vardef, as this will be wrong in case of
  1238. call-by-reference parameters (it won't contain the pointerdef) }
  1239. gen_load_cgpara_loc(list,currpara.paraloc[calleeside].def,currpara.paraloc[calleeside],currpara.initialloc,paramanager.param_use_paraloc(currpara.paraloc[calleeside]));
  1240. { gen_load_cgpara_loc() already allocated the initialloc
  1241. -> don't allocate again }
  1242. if currpara.initialloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMREGISTER] then
  1243. begin
  1244. gen_alloc_regvar(list,currpara,false);
  1245. hlcg.varsym_set_localloc(list,currpara);
  1246. end;
  1247. end;
  1248. { generate copies of call by value parameters, must be done before
  1249. the initialization and body is parsed because the refcounts are
  1250. incremented using the local copies }
  1251. current_procinfo.procdef.parast.SymList.ForEachCall(@hlcg.g_copyvalueparas,list);
  1252. if not(po_assembler in current_procinfo.procdef.procoptions) then
  1253. begin
  1254. { initialize refcounted paras, and trash others. Needed here
  1255. instead of in gen_initialize_code, because when a reference is
  1256. intialised or trashed while the pointer to that reference is kept
  1257. in a regvar, we add a register move and that one again has to
  1258. come after the parameter loading code as far as the register
  1259. allocator is concerned }
  1260. current_procinfo.procdef.parast.SymList.ForEachCall(@init_paras,list);
  1261. end;
  1262. end;
  1263. procedure thlcg2ll.gen_loadfpu_loc_cgpara(list: TAsmList; size: tdef; const l: tlocation; const cgpara: tcgpara; locintsize: longint);
  1264. var
  1265. locsize : tcgsize;
  1266. tmploc : tlocation;
  1267. begin
  1268. if not(l.size in [OS_32,OS_S32,OS_64,OS_S64,OS_128,OS_S128]) then
  1269. locsize:=l.size
  1270. else
  1271. locsize:=int_float_cgsize(tcgsize2size[l.size]);
  1272. case l.loc of
  1273. LOC_MMREGISTER,
  1274. LOC_CMMREGISTER:
  1275. case cgpara.location^.loc of
  1276. LOC_REFERENCE,
  1277. LOC_CREFERENCE,
  1278. LOC_MMREGISTER,
  1279. LOC_CMMREGISTER,
  1280. LOC_REGISTER,
  1281. LOC_CREGISTER :
  1282. cg.a_loadmm_reg_cgpara(list,locsize,l.register,cgpara,mms_movescalar);
  1283. LOC_FPUREGISTER,
  1284. LOC_CFPUREGISTER:
  1285. begin
  1286. tmploc:=l;
  1287. location_force_fpureg(list,tmploc,size,false);
  1288. cg.a_loadfpu_reg_cgpara(list,tmploc.size,tmploc.register,cgpara);
  1289. end;
  1290. else
  1291. internalerror(200204249);
  1292. end;
  1293. LOC_FPUREGISTER,
  1294. LOC_CFPUREGISTER:
  1295. case cgpara.location^.loc of
  1296. LOC_MMREGISTER,
  1297. LOC_CMMREGISTER:
  1298. begin
  1299. tmploc:=l;
  1300. location_force_mmregscalar(list,tmploc,size,false);
  1301. cg.a_loadmm_reg_cgpara(list,tmploc.size,tmploc.register,cgpara,mms_movescalar);
  1302. end;
  1303. { Some targets pass floats in normal registers }
  1304. LOC_REGISTER,
  1305. LOC_CREGISTER,
  1306. LOC_REFERENCE,
  1307. LOC_CREFERENCE,
  1308. LOC_FPUREGISTER,
  1309. LOC_CFPUREGISTER:
  1310. cg.a_loadfpu_reg_cgpara(list,locsize,l.register,cgpara);
  1311. else
  1312. internalerror(2002042433);
  1313. end;
  1314. LOC_REFERENCE,
  1315. LOC_CREFERENCE:
  1316. case cgpara.location^.loc of
  1317. LOC_MMREGISTER,
  1318. LOC_CMMREGISTER:
  1319. cg.a_loadmm_ref_cgpara(list,locsize,l.reference,cgpara,mms_movescalar);
  1320. { Some targets pass floats in normal registers }
  1321. LOC_REFERENCE,
  1322. LOC_CREFERENCE:
  1323. if use_vectorfpu(size) then
  1324. cg.a_loadmm_ref_cgpara(list,locsize,l.reference,cgpara,mms_movescalar)
  1325. else
  1326. cg.a_loadfpu_ref_cgpara(list,locsize,l.reference,cgpara);
  1327. LOC_REGISTER,
  1328. LOC_CREGISTER,
  1329. LOC_FPUREGISTER,
  1330. LOC_CFPUREGISTER:
  1331. cg.a_loadfpu_ref_cgpara(list,locsize,l.reference,cgpara);
  1332. else
  1333. internalerror(2002042431);
  1334. end;
  1335. LOC_REGISTER,
  1336. LOC_CREGISTER :
  1337. begin
  1338. {$ifndef cpu64bitalu}
  1339. { Only a_load_ref_cgpara supports multiple locations, when the
  1340. value is still a const or in a register then write it
  1341. to a reference first. This situation can be triggered
  1342. by typecasting an int64 constant to a record of 8 bytes }
  1343. if locsize = OS_F64 then
  1344. begin
  1345. if (cgpara.Location^.Next=nil) and (l.size in [OS_64,OS_S64]) and
  1346. (cgpara.size in [OS_64,OS_S64]) then
  1347. cg64.a_load64_reg_cgpara(list,l.register64,cgpara)
  1348. else
  1349. begin
  1350. tmploc:=l;
  1351. location_force_mem(list,tmploc,size);
  1352. cg.a_load_loc_cgpara(list,tmploc,cgpara);
  1353. location_freetemp(list,tmploc);
  1354. end;
  1355. end
  1356. else
  1357. {$endif not cpu64bitalu}
  1358. case cgpara.location^.loc of
  1359. LOC_FPUREGISTER,
  1360. LOC_CFPUREGISTER:
  1361. begin
  1362. tmploc:=l;
  1363. location_force_mem(list,tmploc,size);
  1364. cg.a_loadfpu_ref_cgpara(list,locsize,tmploc.reference,cgpara);
  1365. end;
  1366. LOC_MMREGISTER,
  1367. LOC_CMMREGISTER:
  1368. begin
  1369. tmploc:=l;
  1370. location_force_mem(list,tmploc,size);
  1371. cg.a_loadmm_ref_cgpara(list,locsize,tmploc.reference,cgpara,mms_movescalar);
  1372. end;
  1373. else
  1374. cg.a_load_loc_cgpara(list,l,cgpara);
  1375. end;
  1376. end;
  1377. else
  1378. internalerror(2002042432);
  1379. end;
  1380. end;
  1381. procedure thlcg2ll.gen_load_loc_cgpara(list: TAsmList; vardef: tdef; const l: tlocation; const cgpara: tcgpara);
  1382. var
  1383. tmploc: tlocation;
  1384. begin
  1385. { skip e.g. empty records }
  1386. if (cgpara.location^.loc = LOC_VOID) then
  1387. exit;
  1388. { Handle Floating point types differently
  1389. This doesn't depend on emulator settings, emulator settings should
  1390. be handled by cpupara }
  1391. if (vardef.typ=floatdef) or
  1392. { some ABIs return certain records in an fpu register }
  1393. (l.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER]) or
  1394. (assigned(cgpara.location) and
  1395. (cgpara.Location^.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER])) then
  1396. begin
  1397. gen_loadfpu_loc_cgpara(list,vardef,l,cgpara,vardef.size);
  1398. exit;
  1399. end;
  1400. case l.loc of
  1401. LOC_CONSTANT,
  1402. LOC_REGISTER,
  1403. LOC_CREGISTER,
  1404. LOC_REFERENCE,
  1405. LOC_CREFERENCE :
  1406. begin
  1407. {$ifdef cpu64bitalu}
  1408. { use cg128 only if no "chained" location is used }
  1409. if is_methodpointer(cgpara.def) and (l.size in [OS_128,OS_S128]) and (cgpara.Size in [OS_128,OS_S128]) then
  1410. cg128.a_load128_loc_cgpara(list,l,cgpara)
  1411. else
  1412. {$else cpu64bitalu}
  1413. { use cg64 only for int64, not for 8 byte records; in particular,
  1414. filter out records passed in fpu/mm register}
  1415. if (l.size in [OS_64,OS_S64]) and (cgpara.Size in [OS_64,OS_S64]) and (cgpara.location^.loc in [LOC_REGISTER,LOC_REFERENCE]) then
  1416. cg64.a_load64_loc_cgpara(list,l,cgpara)
  1417. else
  1418. {$endif cpu64bitalu}
  1419. begin
  1420. { Only a_load_ref_cgpara supports multiple locations, when the
  1421. value is still a const or in a register then write it
  1422. to a reference first. This situation can be triggered
  1423. by typecasting an int64 constant to a record of 8 bytes }
  1424. {$ifdef cpu64bitalu}
  1425. if l.size in [OS_128,OS_S128] then
  1426. {$else cpu64bitalu}
  1427. if l.size in [OS_64,OS_S64] then
  1428. {$endif cpu64bitalu}
  1429. begin
  1430. tmploc:=l;
  1431. location_force_mem(list,tmploc,vardef);
  1432. a_load_loc_cgpara(list,vardef,tmploc,cgpara);
  1433. { do not free the tmploc in case the original value was
  1434. already in memory, because the caller (ncgcal) will then
  1435. free it again later }
  1436. if not(l.loc in [LOC_REFERENCE,LOC_CREFERENCE]) then
  1437. location_freetemp(list,tmploc);
  1438. end
  1439. else
  1440. a_load_loc_cgpara(list,vardef,l,cgpara);
  1441. end;
  1442. end;
  1443. LOC_MMREGISTER,
  1444. LOC_CMMREGISTER:
  1445. begin
  1446. case l.size of
  1447. OS_F32,
  1448. OS_F64:
  1449. cg.a_loadmm_loc_cgpara(list,l,cgpara,mms_movescalar);
  1450. else
  1451. cg.a_loadmm_loc_cgpara(list,l,cgpara,nil);
  1452. end;
  1453. end;
  1454. {$ifdef SUPPORT_MMX}
  1455. LOC_MMXREGISTER,
  1456. LOC_CMMXREGISTER:
  1457. cg.a_loadmm_reg_cgpara(list,OS_M64,l.register,cgpara,nil);
  1458. {$endif SUPPORT_MMX}
  1459. else
  1460. internalerror(200204241);
  1461. end;
  1462. end;
  1463. procedure thlcg2ll.gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  1464. procedure unget_para(const paraloc:TCGParaLocation);
  1465. begin
  1466. case paraloc.loc of
  1467. LOC_REGISTER :
  1468. begin
  1469. if getsupreg(paraloc.register)<first_int_imreg then
  1470. cg.ungetcpuregister(list,paraloc.register);
  1471. end;
  1472. LOC_MMREGISTER :
  1473. begin
  1474. if getsupreg(paraloc.register)<first_mm_imreg then
  1475. cg.ungetcpuregister(list,paraloc.register);
  1476. end;
  1477. LOC_FPUREGISTER :
  1478. begin
  1479. if getsupreg(paraloc.register)<first_fpu_imreg then
  1480. cg.ungetcpuregister(list,paraloc.register);
  1481. end;
  1482. else
  1483. ;
  1484. end;
  1485. end;
  1486. var
  1487. paraloc : pcgparalocation;
  1488. href : treference;
  1489. sizeleft : aint;
  1490. tempref : treference;
  1491. loadsize : tcgint;
  1492. tempreg : tregister;
  1493. {$ifdef mips}
  1494. //tmpreg : tregister;
  1495. {$endif mips}
  1496. {$ifndef cpu64bitalu}
  1497. reg64 : tregister64;
  1498. {$if defined(cpu8bitalu)}
  1499. curparaloc : PCGParaLocation;
  1500. {$endif defined(cpu8bitalu)}
  1501. {$endif not cpu64bitalu}
  1502. begin
  1503. paraloc:=para.location;
  1504. if not assigned(paraloc) then
  1505. internalerror(200408203);
  1506. { skip e.g. empty records }
  1507. if (paraloc^.loc = LOC_VOID) then
  1508. exit;
  1509. case destloc.loc of
  1510. LOC_REFERENCE :
  1511. begin
  1512. { If the parameter location is reused we don't need to copy
  1513. anything }
  1514. if not reusepara then
  1515. begin
  1516. href:=destloc.reference;
  1517. sizeleft:=para.intsize;
  1518. while assigned(paraloc) do
  1519. begin
  1520. if (paraloc^.size=OS_NO) then
  1521. begin
  1522. { Can only be a reference that contains the rest
  1523. of the parameter }
  1524. if (paraloc^.loc<>LOC_REFERENCE) or
  1525. assigned(paraloc^.next) then
  1526. internalerror(2005013010);
  1527. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1528. inc(href.offset,sizeleft);
  1529. sizeleft:=0;
  1530. end
  1531. else
  1532. begin
  1533. { the min(...) call ensures that we do not store more than place is left as
  1534. paraloc^.size could be bigger than destloc.size of a parameter occupies a full register
  1535. and as on big endian system the parameters might be left aligned, we have to work
  1536. with the full register size for paraloc^.size }
  1537. if tcgsize2size[destloc.size]<>0 then
  1538. loadsize:=min(min(tcgsize2size[paraloc^.size],tcgsize2size[destloc.size]),sizeleft)
  1539. else
  1540. loadsize:=min(tcgsize2size[paraloc^.size],sizeleft);
  1541. cg.a_load_cgparaloc_ref(list,paraloc^,href,loadsize,destloc.reference.alignment);
  1542. inc(href.offset,loadsize);
  1543. dec(sizeleft,loadsize);
  1544. end;
  1545. unget_para(paraloc^);
  1546. paraloc:=paraloc^.next;
  1547. end;
  1548. end;
  1549. end;
  1550. LOC_REGISTER,
  1551. LOC_CREGISTER :
  1552. begin
  1553. {$ifdef cpu64bitalu}
  1554. if (para.size in [OS_128,OS_S128,OS_F128]) and
  1555. ({ in case of fpu emulation, or abi's that pass fpu values
  1556. via integer registers }
  1557. (vardef.typ=floatdef) or
  1558. is_methodpointer(vardef) or
  1559. is_record(vardef)) then
  1560. begin
  1561. case paraloc^.loc of
  1562. LOC_REGISTER,
  1563. LOC_MMREGISTER:
  1564. begin
  1565. if not assigned(paraloc^.next) then
  1566. internalerror(200410104);
  1567. case tcgsize2size[paraloc^.size] of
  1568. 8:
  1569. begin
  1570. if (target_info.endian=ENDIAN_BIG) then
  1571. begin
  1572. { paraloc^ -> high
  1573. paraloc^.next -> low }
  1574. unget_para(paraloc^);
  1575. gen_alloc_regloc(list,destloc,vardef);
  1576. { reg->reg, alignment is irrelevant }
  1577. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reghi,8);
  1578. unget_para(paraloc^.next^);
  1579. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reglo,8);
  1580. end
  1581. else
  1582. begin
  1583. { paraloc^ -> low
  1584. paraloc^.next -> high }
  1585. unget_para(paraloc^);
  1586. gen_alloc_regloc(list,destloc,vardef);
  1587. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reglo,8);
  1588. unget_para(paraloc^.next^);
  1589. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reghi,8);
  1590. end;
  1591. end;
  1592. 4:
  1593. begin
  1594. { The 128-bit parameter is located in 4 32-bit MM registers.
  1595. It is needed to copy them to 2 64-bit int registers.
  1596. A code generator or a target cpu must support loading of a 32-bit MM register to
  1597. a 64-bit int register, zero extending it. }
  1598. if target_info.endian=ENDIAN_BIG then
  1599. internalerror(2018101702); // Big endian support not implemented yet
  1600. gen_alloc_regloc(list,destloc,vardef);
  1601. tempreg:=cg.getintregister(list,OS_64);
  1602. // Low part of the 128-bit param
  1603. unget_para(paraloc^);
  1604. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,tempreg,4);
  1605. paraloc:=paraloc^.next;
  1606. if paraloc=nil then
  1607. internalerror(2018101703);
  1608. unget_para(paraloc^);
  1609. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reglo,4);
  1610. cg.a_op_const_reg(list,OP_SHL,OS_64,32,destloc.register128.reglo);
  1611. cg.a_op_reg_reg(list,OP_OR,OS_64,tempreg,destloc.register128.reglo);
  1612. // High part of the 128-bit param
  1613. paraloc:=paraloc^.next;
  1614. if paraloc=nil then
  1615. internalerror(2018101704);
  1616. unget_para(paraloc^);
  1617. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,tempreg,4);
  1618. paraloc:=paraloc^.next;
  1619. if paraloc=nil then
  1620. internalerror(2018101705);
  1621. unget_para(paraloc^);
  1622. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reghi,4);
  1623. cg.a_op_const_reg(list,OP_SHL,OS_64,32,destloc.register128.reghi);
  1624. cg.a_op_reg_reg(list,OP_OR,OS_64,tempreg,destloc.register128.reghi);
  1625. end
  1626. else
  1627. internalerror(2018101701);
  1628. end;
  1629. end;
  1630. LOC_REFERENCE:
  1631. begin
  1632. gen_alloc_regloc(list,destloc,vardef);
  1633. reference_reset_base(href,cpointerdef.getreusable(vardef),paraloc^.reference.index,paraloc^.reference.offset,ctempposinvalid,para.alignment,[]);
  1634. cg128.a_load128_ref_reg(list,href,destloc.register128);
  1635. unget_para(paraloc^);
  1636. end;
  1637. else
  1638. internalerror(2012090607);
  1639. end
  1640. end
  1641. else
  1642. {$else cpu64bitalu}
  1643. if (para.size in [OS_64,OS_S64,OS_F64]) and
  1644. (is_64bit(vardef) or
  1645. { in case of fpu emulation, or abi's that pass fpu values
  1646. via integer registers }
  1647. (vardef.typ=floatdef) or
  1648. is_methodpointer(vardef) or
  1649. is_record(vardef)) then
  1650. begin
  1651. case paraloc^.loc of
  1652. LOC_REGISTER:
  1653. begin
  1654. case para.locations_count of
  1655. {$if defined(cpu8bitalu)}
  1656. { 8 paralocs? }
  1657. 8:
  1658. if (target_info.endian=ENDIAN_BIG) then
  1659. begin
  1660. { is there any big endian 8 bit ALU/16 bit Addr CPU? }
  1661. internalerror(2015041003);
  1662. { paraloc^ -> high
  1663. paraloc^.next^.next^.next^.next -> low }
  1664. unget_para(paraloc^);
  1665. gen_alloc_regloc(list,destloc,vardef);
  1666. { reg->reg, alignment is irrelevant }
  1667. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,cg.GetNextReg(destloc.register64.reghi),1);
  1668. unget_para(paraloc^.next^);
  1669. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,destloc.register64.reghi,1);
  1670. unget_para(paraloc^.next^.next^);
  1671. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,cg.GetNextReg(destloc.register64.reglo),1);
  1672. unget_para(paraloc^.next^.next^.next^);
  1673. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,destloc.register64.reglo,1);
  1674. end
  1675. else
  1676. begin
  1677. { paraloc^ -> low
  1678. paraloc^.next^.next^.next^.next -> high }
  1679. curparaloc:=paraloc;
  1680. unget_para(curparaloc^);
  1681. gen_alloc_regloc(list,destloc,vardef);
  1682. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^,destloc.register64.reglo,2);
  1683. unget_para(curparaloc^.next^);
  1684. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^,cg.GetNextReg(destloc.register64.reglo),1);
  1685. unget_para(curparaloc^.next^.next^);
  1686. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,cg.GetNextReg(cg.GetNextReg(destloc.register64.reglo)),1);
  1687. unget_para(curparaloc^.next^.next^.next^);
  1688. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^.next^,cg.GetNextReg(cg.GetNextReg(cg.GetNextReg(destloc.register64.reglo))),1);
  1689. curparaloc:=paraloc^.next^.next^.next^.next;
  1690. unget_para(curparaloc^);
  1691. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^,destloc.register64.reghi,2);
  1692. unget_para(curparaloc^.next^);
  1693. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^,cg.GetNextReg(destloc.register64.reghi),1);
  1694. unget_para(curparaloc^.next^.next^);
  1695. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,cg.GetNextReg(cg.GetNextReg(destloc.register64.reghi)),1);
  1696. unget_para(curparaloc^.next^.next^.next^);
  1697. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^.next^,cg.GetNextReg(cg.GetNextReg(cg.GetNextReg(destloc.register64.reghi))),1);
  1698. end;
  1699. {$endif defined(cpu8bitalu)}
  1700. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  1701. { 4 paralocs? }
  1702. 4:
  1703. if (target_info.endian=ENDIAN_BIG) then
  1704. begin
  1705. { paraloc^ -> high
  1706. paraloc^.next^.next -> low }
  1707. unget_para(paraloc^);
  1708. gen_alloc_regloc(list,destloc,vardef);
  1709. { reg->reg, alignment is irrelevant }
  1710. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,cg.GetNextReg(destloc.register64.reghi),2);
  1711. unget_para(paraloc^.next^);
  1712. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,destloc.register64.reghi,2);
  1713. unget_para(paraloc^.next^.next^);
  1714. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,cg.GetNextReg(destloc.register64.reglo),2);
  1715. unget_para(paraloc^.next^.next^.next^);
  1716. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,destloc.register64.reglo,2);
  1717. end
  1718. else
  1719. begin
  1720. { paraloc^ -> low
  1721. paraloc^.next^.next -> high }
  1722. unget_para(paraloc^);
  1723. gen_alloc_regloc(list,destloc,vardef);
  1724. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,destloc.register64.reglo,2);
  1725. unget_para(paraloc^.next^);
  1726. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,cg.GetNextReg(destloc.register64.reglo),2);
  1727. unget_para(paraloc^.next^.next^);
  1728. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,destloc.register64.reghi,2);
  1729. unget_para(paraloc^.next^.next^.next^);
  1730. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,cg.GetNextReg(destloc.register64.reghi),2);
  1731. end;
  1732. {$endif defined(cpu16bitalu) or defined(cpu8bitalu)}
  1733. 2:
  1734. if (target_info.endian=ENDIAN_BIG) then
  1735. begin
  1736. { paraloc^ -> high
  1737. paraloc^.next -> low }
  1738. unget_para(paraloc^);
  1739. gen_alloc_regloc(list,destloc,vardef);
  1740. { reg->reg, alignment is irrelevant }
  1741. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reghi,4);
  1742. unget_para(paraloc^.next^);
  1743. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reglo,4);
  1744. end
  1745. else
  1746. begin
  1747. { paraloc^ -> low
  1748. paraloc^.next -> high }
  1749. unget_para(paraloc^);
  1750. gen_alloc_regloc(list,destloc,vardef);
  1751. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reglo,4);
  1752. unget_para(paraloc^.next^);
  1753. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reghi,4);
  1754. end;
  1755. else
  1756. { unexpected number of paralocs }
  1757. internalerror(200410104);
  1758. end;
  1759. end;
  1760. LOC_REFERENCE:
  1761. begin
  1762. gen_alloc_regloc(list,destloc,vardef);
  1763. reference_reset_base(href,cpointerdef.getreusable(vardef),paraloc^.reference.index,paraloc^.reference.offset,ctempposinvalid,para.alignment,[]);
  1764. cg64.a_load64_ref_reg(list,href,destloc.register64);
  1765. unget_para(paraloc^);
  1766. end;
  1767. else
  1768. internalerror(2005101501);
  1769. end
  1770. end
  1771. else
  1772. {$endif cpu64bitalu}
  1773. begin
  1774. if assigned(paraloc^.next) then
  1775. begin
  1776. if (destloc.size in [OS_PAIR,OS_SPAIR]) and
  1777. (para.Size in [OS_PAIR,OS_SPAIR]) then
  1778. begin
  1779. unget_para(paraloc^);
  1780. gen_alloc_regloc(list,destloc,vardef);
  1781. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^,destloc.register,sizeof(aint));
  1782. unget_para(paraloc^.Next^);
  1783. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  1784. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,cg.GetNextReg(destloc.register),sizeof(aint));
  1785. {$else}
  1786. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,destloc.registerhi,sizeof(aint));
  1787. {$endif}
  1788. end
  1789. {$if defined(cpu8bitalu)}
  1790. else if (destloc.size in [OS_32,OS_S32]) and
  1791. (para.Size in [OS_32,OS_S32]) then
  1792. begin
  1793. unget_para(paraloc^);
  1794. gen_alloc_regloc(list,destloc,vardef);
  1795. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^,destloc.register,sizeof(aint));
  1796. unget_para(paraloc^.Next^);
  1797. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^,cg.GetNextReg(destloc.register),sizeof(aint));
  1798. unget_para(paraloc^.Next^.Next^);
  1799. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^.Next^,cg.GetNextReg(cg.GetNextReg(destloc.register)),sizeof(aint));
  1800. unget_para(paraloc^.Next^.Next^.Next^);
  1801. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^.Next^.Next^,cg.GetNextReg(cg.GetNextReg(cg.GetNextReg(destloc.register))),sizeof(aint));
  1802. end
  1803. {$endif defined(cpu8bitalu)}
  1804. else
  1805. begin
  1806. { this can happen if a parameter is spread over
  1807. multiple paralocs, e.g. if a record with two single
  1808. fields must be passed in two single precision
  1809. registers }
  1810. { does it fit in the register of destloc? }
  1811. sizeleft:=para.intsize;
  1812. if sizeleft<>vardef.size then
  1813. internalerror(2014122806);
  1814. if sizeleft<>tcgsize2size[destloc.size] then
  1815. internalerror(200410105);
  1816. { store everything first to memory, then load it in
  1817. destloc }
  1818. tg.gettemp(list,sizeleft,sizeleft,tt_persistent,tempref);
  1819. gen_alloc_regloc(list,destloc,vardef);
  1820. while sizeleft>0 do
  1821. begin
  1822. if not assigned(paraloc) then
  1823. internalerror(2014122807);
  1824. unget_para(paraloc^);
  1825. cg.a_load_cgparaloc_ref(list,paraloc^,tempref,sizeleft,newalignment(para.alignment,para.intsize-sizeleft));
  1826. if (paraloc^.size=OS_NO) and
  1827. assigned(paraloc^.next) then
  1828. internalerror(2014122805);
  1829. inc(tempref.offset,tcgsize2size[paraloc^.size]);
  1830. dec(sizeleft,tcgsize2size[paraloc^.size]);
  1831. paraloc:=paraloc^.next;
  1832. end;
  1833. dec(tempref.offset,para.intsize);
  1834. cg.a_load_ref_reg(list,para.size,para.size,tempref,destloc.register);
  1835. tg.ungettemp(list,tempref);
  1836. end;
  1837. end
  1838. else
  1839. begin
  1840. unget_para(paraloc^);
  1841. gen_alloc_regloc(list,destloc,vardef);
  1842. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,sizeof(aint));
  1843. end;
  1844. end;
  1845. end;
  1846. LOC_FPUREGISTER,
  1847. LOC_CFPUREGISTER :
  1848. begin
  1849. {$ifdef mips}
  1850. if (destloc.size = paraloc^.Size) and
  1851. (paraloc^.Loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER,LOC_REFERENCE,LOC_CREFERENCE]) then
  1852. begin
  1853. unget_para(paraloc^);
  1854. gen_alloc_regloc(list,destloc,vardef);
  1855. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,para.alignment);
  1856. end
  1857. else if (destloc.size = OS_F32) and
  1858. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  1859. begin
  1860. gen_alloc_regloc(list,destloc,vardef);
  1861. unget_para(paraloc^);
  1862. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,destloc.register));
  1863. end
  1864. { TODO: Produces invalid code, needs fixing together with regalloc setup. }
  1865. {
  1866. else if (destloc.size = OS_F64) and
  1867. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) and
  1868. (paraloc^.next^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  1869. begin
  1870. gen_alloc_regloc(list,destloc,vardef);
  1871. tmpreg:=destloc.register;
  1872. unget_para(paraloc^);
  1873. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,tmpreg));
  1874. setsupreg(tmpreg,getsupreg(tmpreg)+1);
  1875. unget_para(paraloc^.next^);
  1876. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.Next^.register,tmpreg));
  1877. end
  1878. }
  1879. else
  1880. begin
  1881. sizeleft := TCGSize2Size[destloc.size];
  1882. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1883. href:=tempref;
  1884. while assigned(paraloc) do
  1885. begin
  1886. unget_para(paraloc^);
  1887. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1888. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1889. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1890. paraloc:=paraloc^.next;
  1891. end;
  1892. gen_alloc_regloc(list,destloc,vardef);
  1893. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1894. tg.UnGetTemp(list,tempref);
  1895. end;
  1896. {$else mips}
  1897. {$if defined(sparc) or defined(arm)}
  1898. { Arm and Sparc passes floats in int registers, when loading to fpu register
  1899. we need a temp }
  1900. sizeleft := TCGSize2Size[destloc.size];
  1901. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1902. href:=tempref;
  1903. while assigned(paraloc) do
  1904. begin
  1905. unget_para(paraloc^);
  1906. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1907. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1908. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1909. paraloc:=paraloc^.next;
  1910. end;
  1911. gen_alloc_regloc(list,destloc,vardef);
  1912. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1913. tg.UnGetTemp(list,tempref);
  1914. {$else defined(sparc) or defined(arm)}
  1915. unget_para(paraloc^);
  1916. gen_alloc_regloc(list,destloc,vardef);
  1917. { from register to register -> alignment is irrelevant }
  1918. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1919. if assigned(paraloc^.next) then
  1920. internalerror(200410109);
  1921. {$endif defined(sparc) or defined(arm)}
  1922. {$endif mips}
  1923. end;
  1924. LOC_MMREGISTER,
  1925. LOC_CMMREGISTER :
  1926. begin
  1927. {$ifndef cpu64bitalu}
  1928. { ARM vfp floats are passed in integer registers }
  1929. if (para.size=OS_F64) and
  1930. (paraloc^.size in [OS_32,OS_S32]) and
  1931. use_vectorfpu(vardef) then
  1932. begin
  1933. { we need 2x32bit reg }
  1934. if not assigned(paraloc^.next) or
  1935. assigned(paraloc^.next^.next) then
  1936. internalerror(2009112421);
  1937. unget_para(paraloc^.next^);
  1938. case paraloc^.next^.loc of
  1939. LOC_REGISTER:
  1940. tempreg:=paraloc^.next^.register;
  1941. LOC_REFERENCE:
  1942. begin
  1943. tempreg:=cg.getintregister(list,OS_32);
  1944. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,tempreg,4);
  1945. end;
  1946. else
  1947. internalerror(2012051301);
  1948. end;
  1949. { don't free before the above, because then the getintregister
  1950. could reallocate this register and overwrite it }
  1951. unget_para(paraloc^);
  1952. gen_alloc_regloc(list,destloc,vardef);
  1953. if (target_info.endian=endian_big) then
  1954. { paraloc^ -> high
  1955. paraloc^.next -> low }
  1956. reg64:=joinreg64(tempreg,paraloc^.register)
  1957. else
  1958. reg64:=joinreg64(paraloc^.register,tempreg);
  1959. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,destloc.register);
  1960. end
  1961. else
  1962. {$endif not cpu64bitalu}
  1963. begin
  1964. if not assigned(paraloc^.next) then
  1965. begin
  1966. unget_para(paraloc^);
  1967. gen_alloc_regloc(list,destloc,vardef);
  1968. { from register to register -> alignment is irrelevant }
  1969. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1970. end
  1971. else
  1972. begin
  1973. internalerror(200410108);
  1974. end;
  1975. { data could come in two memory locations, for now
  1976. we simply ignore the sanity check (FK)
  1977. if assigned(paraloc^.next) then
  1978. internalerror(200410108);
  1979. }
  1980. end;
  1981. end;
  1982. else
  1983. internalerror(2010052903);
  1984. end;
  1985. end;
  1986. function thlcg2ll.getintmmcgsize(reg: tregister; size: tcgsize): tcgsize;
  1987. begin
  1988. result:=size;
  1989. if getregtype(reg)=R_MMREGISTER then
  1990. begin
  1991. case size of
  1992. OS_32:
  1993. result:=OS_F32;
  1994. OS_64:
  1995. result:=OS_F64;
  1996. OS_128:
  1997. result:=OS_M128;
  1998. else
  1999. ;
  2000. end;
  2001. end;
  2002. end;
  2003. end.