ncgmat.pas 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Generate generic mathematical nodes
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit ncgmat;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,nmat,cpubase,cgbase;
  22. type
  23. tcgunaryminusnode = class(tunaryminusnode)
  24. protected
  25. { This routine is called to change the sign of the
  26. floating point value in the floating point
  27. register r.
  28. This routine should be overriden, since
  29. the generic version is not optimal at all. The
  30. generic version assumes that floating
  31. point values are stored in the register
  32. in IEEE-754 format.
  33. }
  34. procedure emit_float_sign_change(r: tregister; _size : tcgsize);virtual;
  35. {$ifdef SUPPORT_MMX}
  36. procedure second_mmx;virtual;abstract;
  37. {$endif SUPPORT_MMX}
  38. {$ifndef cpu64bitalu}
  39. procedure second_64bit;virtual;
  40. {$endif not cpu64bitalu}
  41. procedure second_integer;virtual;
  42. procedure second_float;virtual;
  43. public
  44. procedure pass_generate_code;override;
  45. end;
  46. tcgmoddivnode = class(tmoddivnode)
  47. procedure pass_generate_code;override;
  48. protected
  49. { This routine must do an actual 32-bit division, be it
  50. signed or unsigned. The result must set into the the
  51. @var(num) register.
  52. @param(signed Indicates if the division must be signed)
  53. @param(denum Register containing the denominator
  54. @param(num Register containing the numerator, will also receive result)
  55. The actual optimizations regarding shifts have already
  56. been done and emitted, so this should really a do a divide.
  57. }
  58. procedure emit_div_reg_reg(signed: boolean;denum,num : tregister);virtual;abstract;
  59. { This routine must do an actual 32-bit modulo, be it
  60. signed or unsigned. The result must set into the the
  61. @var(num) register.
  62. @param(signed Indicates if the modulo must be signed)
  63. @param(denum Register containing the denominator
  64. @param(num Register containing the numerator, will also receive result)
  65. The actual optimizations regarding shifts have already
  66. been done and emitted, so this should really a do a modulo.
  67. }
  68. procedure emit_mod_reg_reg(signed: boolean;denum,num : tregister);virtual;abstract;
  69. {$ifndef cpu64bitalu}
  70. { This routine must do an actual 64-bit division, be it
  71. signed or unsigned. The result must set into the the
  72. @var(num) register.
  73. @param(signed Indicates if the division must be signed)
  74. @param(denum Register containing the denominator
  75. @param(num Register containing the numerator, will also receive result)
  76. The actual optimizations regarding shifts have already
  77. been done and emitted, so this should really a do a divide.
  78. Currently, this routine should only be implemented on
  79. 64-bit systems, otherwise a helper is called in 1st pass.
  80. }
  81. procedure emit64_div_reg_reg(signed: boolean;denum,num : tregister64);virtual;
  82. {$endif not cpu64bitalu}
  83. end;
  84. tcgshlshrnode = class(tshlshrnode)
  85. {$ifndef cpu64bitalu}
  86. procedure second_64bit;virtual;
  87. {$endif not cpu64bitalu}
  88. procedure second_integer;virtual;
  89. procedure pass_generate_code;override;
  90. end;
  91. tcgnotnode = class(tnotnode)
  92. protected
  93. procedure second_boolean;virtual;abstract;
  94. {$ifdef SUPPORT_MMX}
  95. procedure second_mmx;virtual;abstract;
  96. {$endif SUPPORT_MMX}
  97. {$ifndef cpu64bitalu}
  98. procedure second_64bit;virtual;
  99. {$endif not cpu64bitalu}
  100. procedure second_integer;virtual;
  101. public
  102. procedure pass_generate_code;override;
  103. end;
  104. implementation
  105. uses
  106. globtype,systems,
  107. cutils,verbose,globals,
  108. symconst,aasmbase,aasmtai,aasmdata,aasmcpu,defutil,
  109. parabase,
  110. pass_2,
  111. ncon,
  112. tgobj,ncgutil,cgobj,cgutils,paramgr
  113. {$ifndef cpu64bitalu}
  114. ,cg64f32
  115. {$endif not cpu64bitalu}
  116. ;
  117. {*****************************************************************************
  118. TCGUNARYMINUSNODE
  119. *****************************************************************************}
  120. procedure tcgunaryminusnode.emit_float_sign_change(r: tregister; _size : tcgsize);
  121. var
  122. href,
  123. href2 : treference;
  124. begin
  125. { get a temporary memory reference to store the floating
  126. point value
  127. }
  128. tg.gettemp(current_asmdata.CurrAsmList,tcgsize2size[_size],tcgsize2size[_size],tt_normal,href);
  129. { store the floating point value in the temporary memory area }
  130. cg.a_loadfpu_reg_ref(current_asmdata.CurrAsmList,_size,_size,r,href);
  131. { only single and double ieee are supported, for little endian
  132. the signed bit is in the second dword }
  133. href2:=href;
  134. case _size of
  135. OS_F64 :
  136. if target_info.endian = endian_little then
  137. inc(href2.offset,4);
  138. OS_F32 :
  139. ;
  140. else
  141. internalerror(200406021);
  142. end;
  143. { flip sign-bit (bit 31/63) of single/double }
  144. cg.a_op_const_ref(current_asmdata.CurrAsmList,OP_XOR,OS_32,aint($80000000),href2);
  145. cg.a_loadfpu_ref_reg(current_asmdata.CurrAsmList,_size,_size,href,r);
  146. tg.ungetiftemp(current_asmdata.CurrAsmList,href);
  147. end;
  148. {$ifndef cpu64bitalu}
  149. procedure tcgunaryminusnode.second_64bit;
  150. var
  151. tr: tregister;
  152. hl: tasmlabel;
  153. begin
  154. secondpass(left);
  155. location_reset(location,LOC_REGISTER,left.location.size);
  156. location.register64.reglo:=cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  157. location.register64.reghi:=cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  158. cg64.a_op64_loc_reg(current_asmdata.CurrAsmList,OP_NEG,OS_S64,
  159. left.location,joinreg64(location.register64.reglo,location.register64.reghi));
  160. { there's only overflow in case left was low(int64) -> -left = left }
  161. if (cs_check_overflow in current_settings.localswitches) then
  162. begin
  163. tr:=cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  164. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList,OP_XOR,OS_INT,
  165. aint($80000000),location.register64.reghi,tr);
  166. cg.a_op_reg_reg(current_asmdata.CurrAsmList,OP_OR,OS_INT,
  167. location.register64.reglo,tr);
  168. current_asmdata.getjumplabel(hl);
  169. cg.a_cmp_const_reg_label(current_asmdata.CurrAsmList,OS_INT,OC_NE,0,tr,hl);
  170. cg.a_call_name(current_asmdata.CurrAsmList,'FPC_OVERFLOW',false);
  171. cg.a_label(current_asmdata.CurrAsmList,hl);
  172. end;
  173. end;
  174. {$endif not cpu64bitalu}
  175. procedure tcgunaryminusnode.second_float;
  176. begin
  177. secondpass(left);
  178. location_reset(location,LOC_FPUREGISTER,def_cgsize(resultdef));
  179. case left.location.loc of
  180. LOC_REFERENCE,
  181. LOC_CREFERENCE :
  182. begin
  183. location.register:=cg.getfpuregister(current_asmdata.CurrAsmList,location.size);
  184. cg.a_loadfpu_ref_reg(current_asmdata.CurrAsmList,
  185. left.location.size,location.size,
  186. left.location.reference,location.register);
  187. emit_float_sign_change(location.register,def_cgsize(left.resultdef));
  188. end;
  189. LOC_FPUREGISTER:
  190. begin
  191. location.register:=left.location.register;
  192. emit_float_sign_change(location.register,def_cgsize(left.resultdef));
  193. end;
  194. LOC_CFPUREGISTER:
  195. begin
  196. location.register:=cg.getfpuregister(current_asmdata.CurrAsmList,location.size);
  197. cg.a_loadfpu_reg_reg(current_asmdata.CurrAsmList,left.location.size,location.size,left.location.register,location.register);
  198. emit_float_sign_change(location.register,def_cgsize(left.resultdef));
  199. end;
  200. else
  201. internalerror(200306021);
  202. end;
  203. end;
  204. procedure tcgunaryminusnode.second_integer;
  205. var
  206. hl: tasmlabel;
  207. begin
  208. secondpass(left);
  209. { load left operator in a register }
  210. location_copy(location,left.location);
  211. location_force_reg(current_asmdata.CurrAsmList,location,OS_SINT,false);
  212. cg.a_op_reg_reg(current_asmdata.CurrAsmList,OP_NEG,OS_SINT,location.register,location.register);
  213. if (cs_check_overflow in current_settings.localswitches) then
  214. begin
  215. current_asmdata.getjumplabel(hl);
  216. cg.a_cmp_const_reg_label(current_asmdata.CurrAsmList,OS_SINT,OC_NE,low(aint),location.register,hl);
  217. cg.a_call_name(current_asmdata.CurrAsmList,'FPC_OVERFLOW',false);
  218. cg.a_label(current_asmdata.CurrAsmList,hl);
  219. end;
  220. end;
  221. procedure tcgunaryminusnode.pass_generate_code;
  222. begin
  223. {$ifndef cpu64bitalu}
  224. if is_64bit(left.resultdef) then
  225. second_64bit
  226. else
  227. {$endif not cpu64bitalu}
  228. {$ifdef SUPPORT_MMX}
  229. if (cs_mmx in current_settings.localswitches) and is_mmx_able_array(left.resultdef) then
  230. second_mmx
  231. else
  232. {$endif SUPPORT_MMX}
  233. if (left.resultdef.typ=floatdef) then
  234. second_float
  235. else
  236. second_integer;
  237. end;
  238. {*****************************************************************************
  239. TCGMODDIVNODE
  240. *****************************************************************************}
  241. {$ifndef cpu64bitalu}
  242. procedure tcgmoddivnode.emit64_div_reg_reg(signed: boolean; denum,num:tregister64);
  243. begin
  244. { handled in pass_1 already, unless pass_1 is
  245. overriden
  246. }
  247. { should be handled in pass_1 (JM) }
  248. internalerror(200109052);
  249. end;
  250. {$endif not cpu64bitalu}
  251. procedure tcgmoddivnode.pass_generate_code;
  252. var
  253. hreg1 : tregister;
  254. hdenom : tregister;
  255. power : longint;
  256. hl : tasmlabel;
  257. paraloc1 : tcgpara;
  258. opsize : tcgsize;
  259. begin
  260. secondpass(left);
  261. if codegenerror then
  262. exit;
  263. secondpass(right);
  264. if codegenerror then
  265. exit;
  266. location_copy(location,left.location);
  267. {$ifndef cpu64bitalu}
  268. if is_64bit(resultdef) then
  269. begin
  270. if is_signed(left.resultdef) then
  271. opsize:=OS_S64
  272. else
  273. opsize:=OS_64;
  274. { this code valid for 64-bit cpu's only ,
  275. otherwise helpers are called in pass_1
  276. }
  277. location_force_reg(current_asmdata.CurrAsmList,location,opsize,false);
  278. location_copy(location,left.location);
  279. location_force_reg(current_asmdata.CurrAsmList,right.location,opsize,false);
  280. emit64_div_reg_reg(is_signed(left.resultdef),
  281. joinreg64(right.location.register64.reglo,right.location.register64.reghi),
  282. joinreg64(location.register64.reglo,location.register64.reghi));
  283. end
  284. else
  285. {$endif not cpu64bitalu}
  286. begin
  287. if is_signed(left.resultdef) then
  288. opsize:=OS_SINT
  289. else
  290. opsize:=OS_INT;
  291. { put numerator in register }
  292. location_force_reg(current_asmdata.CurrAsmList,left.location,opsize,false);
  293. hreg1:=left.location.register;
  294. if (nodetype=divn) and
  295. (right.nodetype=ordconstn) and
  296. ispowerof2(tordconstnode(right).value.svalue,power) then
  297. Begin
  298. { for signed numbers, the numerator must be adjusted before the
  299. shift instruction, but not wih unsigned numbers! Otherwise,
  300. "Cardinal($ffffffff) div 16" overflows! (JM) }
  301. If is_signed(left.resultdef) Then
  302. Begin
  303. current_asmdata.getjumplabel(hl);
  304. cg.a_cmp_const_reg_label(current_asmdata.CurrAsmList,OS_INT,OC_GT,0,hreg1,hl);
  305. if power=1 then
  306. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_ADD,OS_INT,1,hreg1)
  307. else
  308. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_ADD,OS_INT,Tordconstnode(right).value.svalue-1,hreg1);
  309. cg.a_label(current_asmdata.CurrAsmList,hl);
  310. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_SAR,OS_INT,power,hreg1);
  311. End
  312. Else { not signed }
  313. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_SHR,OS_INT,power,hreg1);
  314. End
  315. else
  316. begin
  317. { bring denominator to hdenom }
  318. { hdenom is always free, it's }
  319. { only used for temporary }
  320. { purposes }
  321. hdenom := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  322. cg.a_load_loc_reg(current_asmdata.CurrAsmList,right.location.size,right.location,hdenom);
  323. { verify if the divisor is zero, if so return an error
  324. immediately
  325. }
  326. current_asmdata.getjumplabel(hl);
  327. cg.a_cmp_const_reg_label(current_asmdata.CurrAsmList,OS_INT,OC_NE,0,hdenom,hl);
  328. paraloc1.init;
  329. paramanager.getintparaloc(pocall_default,1,paraloc1);
  330. paramanager.allocparaloc(current_asmdata.CurrAsmList,paraloc1);
  331. cg.a_param_const(current_asmdata.CurrAsmList,OS_S32,200,paraloc1);
  332. paramanager.freeparaloc(current_asmdata.CurrAsmList,paraloc1);
  333. cg.a_call_name(current_asmdata.CurrAsmList,'FPC_HANDLEERROR',false);
  334. paraloc1.done;
  335. cg.a_label(current_asmdata.CurrAsmList,hl);
  336. if nodetype = modn then
  337. emit_mod_reg_reg(is_signed(left.resultdef),hdenom,hreg1)
  338. else
  339. emit_div_reg_reg(is_signed(left.resultdef),hdenom,hreg1);
  340. end;
  341. location_reset(location,LOC_REGISTER,opsize);
  342. location.register:=hreg1;
  343. end;
  344. cg.g_overflowcheck(current_asmdata.CurrAsmList,location,resultdef);
  345. end;
  346. {*****************************************************************************
  347. TCGSHLRSHRNODE
  348. *****************************************************************************}
  349. {$ifndef cpu64bitalu}
  350. procedure tcgshlshrnode.second_64bit;
  351. begin
  352. { already hanled in 1st pass }
  353. internalerror(2002081501);
  354. end;
  355. {$endif not cpu64bitalu}
  356. procedure tcgshlshrnode.second_integer;
  357. var
  358. op : topcg;
  359. hcountreg : tregister;
  360. opsize : tcgsize;
  361. begin
  362. { determine operator }
  363. case nodetype of
  364. shln: op:=OP_SHL;
  365. shrn: op:=OP_SHR;
  366. end;
  367. { load left operators in a register }
  368. location_copy(location,left.location);
  369. if is_signed(left.resultdef) then
  370. opsize:=OS_SINT
  371. else
  372. opsize:=OS_INT;
  373. location_force_reg(current_asmdata.CurrAsmList,location,opsize,false);
  374. { shifting by a constant directly coded: }
  375. if (right.nodetype=ordconstn) then
  376. begin
  377. { l shl 32 should 0 imho, but neither TP nor Delphi do it in this way (FK)
  378. if right.value<=31 then
  379. }
  380. cg.a_op_const_reg(current_asmdata.CurrAsmList,op,location.size,
  381. tordconstnode(right).value.uvalue and 31,location.register);
  382. {
  383. else
  384. emit_reg_reg(A_XOR,S_L,hregister1,
  385. hregister1);
  386. }
  387. end
  388. else
  389. begin
  390. { load right operators in a register - this
  391. is done since most target cpu which will use this
  392. node do not support a shift count in a mem. location (cec)
  393. }
  394. if right.location.loc<>LOC_REGISTER then
  395. begin
  396. hcountreg:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  397. cg.a_load_loc_reg(current_asmdata.CurrAsmList,right.location.size,right.location,hcountreg);
  398. end
  399. else
  400. hcountreg:=right.location.register;
  401. cg.a_op_reg_reg(current_asmdata.CurrAsmList,op,opsize,hcountreg,location.register);
  402. end;
  403. end;
  404. procedure tcgshlshrnode.pass_generate_code;
  405. begin
  406. secondpass(left);
  407. secondpass(right);
  408. {$ifndef cpu64bitalu}
  409. if is_64bit(left.resultdef) then
  410. second_64bit
  411. else
  412. {$endif not cpu64bitalu}
  413. second_integer;
  414. end;
  415. {*****************************************************************************
  416. TCGNOTNODE
  417. *****************************************************************************}
  418. {$ifndef cpu64bitalu}
  419. procedure tcgnotnode.second_64bit;
  420. begin
  421. secondpass(left);
  422. location_force_reg(current_asmdata.CurrAsmList,left.location,def_cgsize(left.resultdef),false);
  423. location_copy(location,left.location);
  424. { perform the NOT operation }
  425. cg64.a_op64_reg_reg(current_asmdata.CurrAsmList,OP_NOT,location.size,left.location.register64,location.register64);
  426. end;
  427. {$endif not cpu64bitalu}
  428. procedure tcgnotnode.second_integer;
  429. begin
  430. secondpass(left);
  431. location_force_reg(current_asmdata.CurrAsmList,left.location,def_cgsize(left.resultdef),false);
  432. location_copy(location,left.location);
  433. { perform the NOT operation }
  434. cg.a_op_reg_reg(current_asmdata.CurrAsmList,OP_NOT,location.size,location.register,location.register);
  435. end;
  436. procedure tcgnotnode.pass_generate_code;
  437. begin
  438. if is_boolean(resultdef) then
  439. second_boolean
  440. {$ifdef SUPPORT_MMX}
  441. else if (cs_mmx in current_settings.localswitches) and is_mmx_able_array(left.resultdef) then
  442. second_mmx
  443. {$endif SUPPORT_MMX}
  444. {$ifndef cpu64bitalu}
  445. else if is_64bit(left.resultdef) then
  446. second_64bit
  447. {$endif not cpu64bitalu}
  448. else
  449. second_integer;
  450. end;
  451. begin
  452. cmoddivnode:=tcgmoddivnode;
  453. cunaryminusnode:=tcgunaryminusnode;
  454. cshlshrnode:=tcgshlshrnode;
  455. cnotnode:=tcgnotnode;
  456. end.