cgcpu.pas 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,cg64f32,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. TCgSparc=class(tcg)
  29. protected
  30. function IsSimpleRef(const ref:treference):boolean;
  31. public
  32. procedure init_register_allocators;override;
  33. procedure done_register_allocators;override;
  34. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. { sparc special, needed by cg64 }
  36. procedure make_simple_ref(list:TAsmList;var ref: treference);
  37. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  38. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  39. { parameter }
  40. procedure a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  41. procedure a_param_ref(list:TAsmList;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  42. procedure a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  44. procedure a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  45. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  46. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  47. { General purpose instructions }
  48. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  49. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  50. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  51. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  52. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. { move instructions }
  56. procedure a_load_const_reg(list:TAsmList;size:tcgsize;a:aint;reg:tregister);override;
  57. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:aint;const ref:TReference);override;
  58. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  59. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  60. procedure a_load_reg_reg(list:TAsmList;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  61. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  64. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  65. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  68. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  69. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  70. procedure a_jmp_name(list : TAsmList;const s : string);override;
  71. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  72. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  73. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  74. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  75. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  76. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  77. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  78. procedure g_restore_registers(list:TAsmList);override;
  79. procedure g_save_registers(list : TAsmList);override;
  80. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  81. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);override;
  82. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  83. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  84. end;
  85. TCg64Sparc=class(tcg64f32)
  86. private
  87. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  88. public
  89. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);override;
  90. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);override;
  91. procedure a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  92. procedure a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;
  93. procedure a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;
  94. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  95. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  96. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  97. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  98. end;
  99. procedure create_codegen;
  100. const
  101. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  102. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  103. );
  104. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  105. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc,A_NONE,A_NONE
  106. );
  107. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  108. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  109. );
  110. implementation
  111. uses
  112. globals,verbose,systems,cutils,
  113. paramgr,fmodule,
  114. tgobj,
  115. procinfo,cpupi;
  116. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  117. begin
  118. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  119. InternalError(2002100804);
  120. result :=not(assigned(ref.symbol))and
  121. (((ref.index = NR_NO) and
  122. (ref.offset >= simm13lo) and
  123. (ref.offset <= simm13hi)) or
  124. ((ref.index <> NR_NO) and
  125. (ref.offset = 0)));
  126. end;
  127. procedure tcgsparc.make_simple_ref(list:TAsmList;var ref: treference);
  128. var
  129. tmpreg : tregister;
  130. tmpref : treference;
  131. begin
  132. tmpreg:=NR_NO;
  133. { Be sure to have a base register }
  134. if (ref.base=NR_NO) then
  135. begin
  136. ref.base:=ref.index;
  137. ref.index:=NR_NO;
  138. end;
  139. if (cs_create_pic in current_settings.moduleswitches) and
  140. assigned(ref.symbol) then
  141. begin
  142. tmpreg:=GetIntRegister(list,OS_INT);
  143. reference_reset(tmpref,ref.alignment);
  144. tmpref.symbol:=ref.symbol;
  145. tmpref.refaddr:=addr_pic;
  146. if not(pi_needs_got in current_procinfo.flags) then
  147. internalerror(200501161);
  148. tmpref.index:=current_procinfo.got;
  149. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  150. ref.symbol:=nil;
  151. if (ref.index<>NR_NO) then
  152. begin
  153. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  154. ref.index:=tmpreg;
  155. end
  156. else
  157. begin
  158. if ref.base<>NR_NO then
  159. ref.index:=tmpreg
  160. else
  161. ref.base:=tmpreg;
  162. end;
  163. end;
  164. { When need to use SETHI, do it first }
  165. if assigned(ref.symbol) or
  166. (ref.offset<simm13lo) or
  167. (ref.offset>simm13hi) then
  168. begin
  169. tmpreg:=GetIntRegister(list,OS_INT);
  170. reference_reset(tmpref,ref.alignment);
  171. tmpref.symbol:=ref.symbol;
  172. tmpref.offset:=ref.offset;
  173. tmpref.refaddr:=addr_high;
  174. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  175. if (ref.offset=0) and (ref.index=NR_NO) and
  176. (ref.base=NR_NO) then
  177. begin
  178. ref.refaddr:=addr_low;
  179. end
  180. else
  181. begin
  182. { Load the low part is left }
  183. tmpref.refaddr:=addr_low;
  184. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  185. ref.offset:=0;
  186. { symbol is loaded }
  187. ref.symbol:=nil;
  188. end;
  189. if (ref.index<>NR_NO) then
  190. begin
  191. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  192. ref.index:=tmpreg;
  193. end
  194. else
  195. begin
  196. if ref.base<>NR_NO then
  197. ref.index:=tmpreg
  198. else
  199. ref.base:=tmpreg;
  200. end;
  201. end;
  202. if (ref.base<>NR_NO) then
  203. begin
  204. if (ref.index<>NR_NO) and
  205. ((ref.offset<>0) or assigned(ref.symbol)) then
  206. begin
  207. if tmpreg=NR_NO then
  208. tmpreg:=GetIntRegister(list,OS_INT);
  209. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  210. ref.base:=tmpreg;
  211. ref.index:=NR_NO;
  212. end;
  213. end;
  214. end;
  215. procedure tcgsparc.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  216. begin
  217. make_simple_ref(list,ref);
  218. if isstore then
  219. list.concat(taicpu.op_reg_ref(op,reg,ref))
  220. else
  221. list.concat(taicpu.op_ref_reg(op,ref,reg));
  222. end;
  223. procedure tcgsparc.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  224. var
  225. tmpreg : tregister;
  226. begin
  227. if (a<simm13lo) or
  228. (a>simm13hi) then
  229. begin
  230. tmpreg:=GetIntRegister(list,OS_INT);
  231. a_load_const_reg(list,OS_INT,a,tmpreg);
  232. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  233. end
  234. else
  235. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  236. end;
  237. {****************************************************************************
  238. Assembler code
  239. ****************************************************************************}
  240. procedure Tcgsparc.init_register_allocators;
  241. begin
  242. inherited init_register_allocators;
  243. if (cs_create_pic in current_settings.moduleswitches) and
  244. (pi_needs_got in current_procinfo.flags) then
  245. begin
  246. current_procinfo.got:=NR_L7;
  247. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  248. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  249. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  250. first_int_imreg,[]);
  251. end
  252. else
  253. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  254. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  255. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  256. first_int_imreg,[]);
  257. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  258. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  259. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  260. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  261. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  262. first_fpu_imreg,[]);
  263. { needs at least one element for rgobj not to crash }
  264. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  265. [RS_L0],first_mm_imreg,[]);
  266. end;
  267. procedure Tcgsparc.done_register_allocators;
  268. begin
  269. rg[R_INTREGISTER].free;
  270. rg[R_FPUREGISTER].free;
  271. rg[R_MMREGISTER].free;
  272. inherited done_register_allocators;
  273. end;
  274. function tcgsparc.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  275. begin
  276. if size=OS_F64 then
  277. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  278. else
  279. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  280. end;
  281. procedure TCgSparc.a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);
  282. var
  283. Ref:TReference;
  284. begin
  285. paraloc.check_simple_location;
  286. case paraloc.location^.loc of
  287. LOC_REGISTER,LOC_CREGISTER:
  288. a_load_const_reg(list,size,a,paraloc.location^.register);
  289. LOC_REFERENCE:
  290. begin
  291. { Code conventions need the parameters being allocated in %o6+92 }
  292. with paraloc.location^.Reference do
  293. begin
  294. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  295. InternalError(2002081104);
  296. reference_reset_base(ref,index,offset,paraloc.alignment);
  297. end;
  298. a_load_const_ref(list,size,a,ref);
  299. end;
  300. else
  301. InternalError(2002122200);
  302. end;
  303. end;
  304. procedure TCgSparc.a_param_ref(list:TAsmList;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  305. var
  306. ref: treference;
  307. tmpreg:TRegister;
  308. begin
  309. paraloc.check_simple_location;
  310. with paraloc.location^ do
  311. begin
  312. case loc of
  313. LOC_REGISTER,LOC_CREGISTER :
  314. a_load_ref_reg(list,sz,sz,r,Register);
  315. LOC_REFERENCE:
  316. begin
  317. { Code conventions need the parameters being allocated in %o6+92 }
  318. with Reference do
  319. begin
  320. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  321. InternalError(2002081104);
  322. reference_reset_base(ref,index,offset,paraloc.alignment);
  323. end;
  324. tmpreg:=GetIntRegister(list,OS_INT);
  325. a_load_ref_reg(list,sz,sz,r,tmpreg);
  326. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  327. end;
  328. else
  329. internalerror(2002081103);
  330. end;
  331. end;
  332. end;
  333. procedure TCgSparc.a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);
  334. var
  335. Ref:TReference;
  336. TmpReg:TRegister;
  337. begin
  338. paraloc.check_simple_location;
  339. with paraloc.location^ do
  340. begin
  341. case loc of
  342. LOC_REGISTER,LOC_CREGISTER:
  343. a_loadaddr_ref_reg(list,r,register);
  344. LOC_REFERENCE:
  345. begin
  346. reference_reset(ref,paraloc.alignment);
  347. ref.base := reference.index;
  348. ref.offset := reference.offset;
  349. tmpreg:=GetAddressRegister(list);
  350. a_loadaddr_ref_reg(list,r,tmpreg);
  351. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  352. end;
  353. else
  354. internalerror(2002080701);
  355. end;
  356. end;
  357. end;
  358. procedure tcgsparc.a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  359. var
  360. href,href2 : treference;
  361. hloc : pcgparalocation;
  362. begin
  363. href:=ref;
  364. hloc:=paraloc.location;
  365. while assigned(hloc) do
  366. begin
  367. case hloc^.loc of
  368. LOC_REGISTER :
  369. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  370. LOC_REFERENCE :
  371. begin
  372. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset,paraloc.alignment);
  373. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  374. end;
  375. else
  376. internalerror(200408241);
  377. end;
  378. inc(href.offset,tcgsize2size[hloc^.size]);
  379. hloc:=hloc^.next;
  380. end;
  381. end;
  382. procedure tcgsparc.a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  383. var
  384. href : treference;
  385. begin
  386. tg.GetTemp(list,TCGSize2Size[size],TCGSize2Size[size],tt_normal,href);
  387. a_loadfpu_reg_ref(list,size,size,r,href);
  388. a_paramfpu_ref(list,size,href,paraloc);
  389. tg.Ungettemp(list,href);
  390. end;
  391. procedure TCgSparc.a_call_name(list:TAsmList;const s:string; weak: boolean);
  392. begin
  393. if not weak then
  394. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s)))
  395. else
  396. list.concat(taicpu.op_sym(A_CALL,current_asmdata.WeakRefAsmSymbol(s)));
  397. { Delay slot }
  398. list.concat(taicpu.op_none(A_NOP));
  399. end;
  400. procedure TCgSparc.a_call_reg(list:TAsmList;Reg:TRegister);
  401. begin
  402. list.concat(taicpu.op_reg(A_CALL,reg));
  403. { Delay slot }
  404. list.concat(taicpu.op_none(A_NOP));
  405. end;
  406. {********************** load instructions ********************}
  407. procedure TCgSparc.a_load_const_reg(list : TAsmList;size : TCGSize;a : aint;reg : TRegister);
  408. begin
  409. { we don't use the set instruction here because it could be evalutated to two
  410. instructions which would cause problems with the delay slot (FK) }
  411. if (a=0) then
  412. list.concat(taicpu.op_reg(A_CLR,reg))
  413. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  414. else if (a and aint($1fff))=0 then
  415. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  416. else if (a>=simm13lo) and (a<=simm13hi) then
  417. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  418. else
  419. begin
  420. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  421. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  422. end;
  423. end;
  424. procedure TCgSparc.a_load_const_ref(list : TAsmList;size : tcgsize;a : aint;const ref : TReference);
  425. begin
  426. if a=0 then
  427. a_load_reg_ref(list,size,size,NR_G0,ref)
  428. else
  429. inherited a_load_const_ref(list,size,a,ref);
  430. end;
  431. procedure TCgSparc.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  432. var
  433. op : tasmop;
  434. begin
  435. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  436. fromsize := tosize;
  437. if (ref.alignment<>0) and
  438. (ref.alignment<tcgsize2size[tosize]) then
  439. begin
  440. a_load_reg_ref_unaligned(list,FromSize,ToSize,reg,ref);
  441. end
  442. else
  443. begin
  444. case tosize of
  445. { signed integer registers }
  446. OS_8,
  447. OS_S8:
  448. Op:=A_STB;
  449. OS_16,
  450. OS_S16:
  451. Op:=A_STH;
  452. OS_32,
  453. OS_S32:
  454. Op:=A_ST;
  455. else
  456. InternalError(2002122100);
  457. end;
  458. handle_load_store(list,true,op,reg,ref);
  459. end;
  460. end;
  461. procedure TCgSparc.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  462. var
  463. op : tasmop;
  464. begin
  465. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  466. fromsize := tosize;
  467. if (ref.alignment<>0) and
  468. (ref.alignment<tcgsize2size[fromsize]) then
  469. begin
  470. a_load_ref_reg_unaligned(list,FromSize,ToSize,ref,reg);
  471. end
  472. else
  473. begin
  474. case fromsize of
  475. OS_S8:
  476. Op:=A_LDSB;{Load Signed Byte}
  477. OS_8:
  478. Op:=A_LDUB;{Load Unsigned Byte}
  479. OS_S16:
  480. Op:=A_LDSH;{Load Signed Halfword}
  481. OS_16:
  482. Op:=A_LDUH;{Load Unsigned Halfword}
  483. OS_S32,
  484. OS_32:
  485. Op:=A_LD;{Load Word}
  486. OS_S64,
  487. OS_64:
  488. Op:=A_LDD;{Load a Long Word}
  489. else
  490. InternalError(2002122101);
  491. end;
  492. handle_load_store(list,false,op,reg,ref);
  493. if (fromsize=OS_S8) and
  494. (tosize=OS_16) then
  495. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  496. end;
  497. end;
  498. procedure TCgSparc.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  499. var
  500. instr : taicpu;
  501. begin
  502. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  503. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and
  504. (fromsize <> tosize)) or
  505. { needs to mask out the sign in the top 16 bits }
  506. ((fromsize = OS_S8) and
  507. (tosize = OS_16)) then
  508. case tosize of
  509. OS_8 :
  510. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  511. OS_16 :
  512. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  513. OS_32,
  514. OS_S32 :
  515. begin
  516. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  517. list.Concat(instr);
  518. { Notify the register allocator that we have written a move instruction so
  519. it can try to eliminate it. }
  520. add_move_instruction(instr);
  521. end;
  522. OS_S8 :
  523. begin
  524. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  525. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  526. end;
  527. OS_S16 :
  528. begin
  529. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  530. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  531. end;
  532. else
  533. internalerror(2002090901);
  534. end
  535. else
  536. begin
  537. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  538. list.Concat(instr);
  539. { Notify the register allocator that we have written a move instruction so
  540. it can try to eliminate it. }
  541. add_move_instruction(instr);
  542. end;
  543. end;
  544. procedure TCgSparc.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  545. var
  546. tmpref,href : treference;
  547. hreg,tmpreg : tregister;
  548. begin
  549. href:=ref;
  550. if (href.base=NR_NO) and (href.index<>NR_NO) then
  551. internalerror(200306171);
  552. if (cs_create_pic in current_settings.moduleswitches) and
  553. assigned(href.symbol) then
  554. begin
  555. tmpreg:=GetIntRegister(list,OS_ADDR);
  556. reference_reset(tmpref,href.alignment);
  557. tmpref.symbol:=href.symbol;
  558. tmpref.refaddr:=addr_pic;
  559. if not(pi_needs_got in current_procinfo.flags) then
  560. internalerror(200501161);
  561. tmpref.base:=current_procinfo.got;
  562. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  563. href.symbol:=nil;
  564. if (href.index<>NR_NO) then
  565. begin
  566. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  567. href.index:=tmpreg;
  568. end
  569. else
  570. begin
  571. if href.base<>NR_NO then
  572. href.index:=tmpreg
  573. else
  574. href.base:=tmpreg;
  575. end;
  576. end;
  577. { At least big offset (need SETHI), maybe base and maybe index }
  578. if assigned(href.symbol) or
  579. (href.offset<simm13lo) or
  580. (href.offset>simm13hi) then
  581. begin
  582. hreg:=GetAddressRegister(list);
  583. reference_reset(tmpref,href.alignment);
  584. tmpref.symbol := href.symbol;
  585. tmpref.offset := href.offset;
  586. tmpref.refaddr := addr_high;
  587. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  588. { Only the low part is left }
  589. tmpref.refaddr:=addr_low;
  590. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  591. if href.base<>NR_NO then
  592. begin
  593. if href.index<>NR_NO then
  594. begin
  595. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  596. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  597. end
  598. else
  599. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  600. end
  601. else
  602. begin
  603. if hreg<>r then
  604. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  605. end;
  606. end
  607. else
  608. { At least small offset, maybe base and maybe index }
  609. if href.offset<>0 then
  610. begin
  611. if href.base<>NR_NO then
  612. begin
  613. if href.index<>NR_NO then
  614. begin
  615. hreg:=GetAddressRegister(list);
  616. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  617. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  618. end
  619. else
  620. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  621. end
  622. else
  623. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  624. end
  625. else
  626. { Both base and index }
  627. if href.index<>NR_NO then
  628. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  629. else
  630. { Only base }
  631. if href.base<>NR_NO then
  632. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  633. else
  634. { only offset, can be generated by absolute }
  635. a_load_const_reg(list,OS_ADDR,href.offset,r);
  636. end;
  637. procedure TCgSparc.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  638. const
  639. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  640. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  641. var
  642. op: TAsmOp;
  643. instr : taicpu;
  644. begin
  645. op:=fpumovinstr[fromsize,tosize];
  646. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  647. list.Concat(instr);
  648. { Notify the register allocator that we have written a move instruction so
  649. it can try to eliminate it. }
  650. if (op = A_FMOVS) or
  651. (op = A_FMOVD) then
  652. add_move_instruction(instr);
  653. end;
  654. procedure TCgSparc.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  655. const
  656. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  657. (A_LDF,A_LDDF);
  658. var
  659. tmpreg: tregister;
  660. begin
  661. if (fromsize<>tosize) then
  662. begin
  663. tmpreg:=reg;
  664. reg:=getfpuregister(list,fromsize);
  665. end;
  666. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  667. if (fromsize<>tosize) then
  668. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  669. end;
  670. procedure TCgSparc.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  671. const
  672. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  673. (A_STF,A_STDF);
  674. var
  675. tmpreg: tregister;
  676. begin
  677. if (fromsize<>tosize) then
  678. begin
  679. tmpreg:=getfpuregister(list,tosize);
  680. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  681. reg:=tmpreg;
  682. end;
  683. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  684. end;
  685. procedure tcgsparc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  686. const
  687. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  688. begin
  689. if (op in overflowops) and
  690. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  691. a_load_reg_reg(list,OS_32,size,dst,dst);
  692. end;
  693. procedure TCgSparc.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  694. begin
  695. if Op in [OP_NEG,OP_NOT] then
  696. internalerror(200306011);
  697. if (a=0) then
  698. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  699. else
  700. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  701. maybeadjustresult(list,op,size,reg);
  702. end;
  703. procedure TCgSparc.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  704. var
  705. a : aint;
  706. begin
  707. Case Op of
  708. OP_NEG :
  709. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  710. OP_NOT :
  711. begin
  712. case size of
  713. OS_8 :
  714. a:=aint($ffffff00);
  715. OS_16 :
  716. a:=aint($ffff0000);
  717. else
  718. a:=0;
  719. end;
  720. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  721. end;
  722. else
  723. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  724. end;
  725. maybeadjustresult(list,op,size,dst);
  726. end;
  727. procedure TCgSparc.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  728. var
  729. power : longInt;
  730. begin
  731. case op of
  732. OP_MUL,
  733. OP_IMUL:
  734. begin
  735. if ispowerof2(a,power) then
  736. begin
  737. { can be done with a shift }
  738. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  739. exit;
  740. end;
  741. end;
  742. OP_SUB,
  743. OP_ADD :
  744. begin
  745. if (a=0) then
  746. begin
  747. a_load_reg_reg(list,size,size,src,dst);
  748. exit;
  749. end;
  750. end;
  751. end;
  752. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  753. maybeadjustresult(list,op,size,dst);
  754. end;
  755. procedure TCgSparc.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  756. begin
  757. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  758. maybeadjustresult(list,op,size,dst);
  759. end;
  760. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  761. var
  762. power : longInt;
  763. tmpreg1,tmpreg2 : tregister;
  764. begin
  765. ovloc.loc:=LOC_VOID;
  766. case op of
  767. OP_SUB,
  768. OP_ADD :
  769. begin
  770. if (a=0) then
  771. begin
  772. a_load_reg_reg(list,size,size,src,dst);
  773. exit;
  774. end;
  775. end;
  776. end;
  777. if setflags then
  778. begin
  779. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  780. case op of
  781. OP_MUL:
  782. begin
  783. tmpreg1:=GetIntRegister(list,OS_INT);
  784. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  785. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  786. ovloc.loc:=LOC_FLAGS;
  787. ovloc.resflags:=F_NE;
  788. end;
  789. OP_IMUL:
  790. begin
  791. tmpreg1:=GetIntRegister(list,OS_INT);
  792. tmpreg2:=GetIntRegister(list,OS_INT);
  793. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  794. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  795. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  796. ovloc.loc:=LOC_FLAGS;
  797. ovloc.resflags:=F_NE;
  798. end;
  799. end;
  800. end
  801. else
  802. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  803. maybeadjustresult(list,op,size,dst);
  804. end;
  805. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  806. var
  807. tmpreg1,tmpreg2 : tregister;
  808. begin
  809. ovloc.loc:=LOC_VOID;
  810. if setflags then
  811. begin
  812. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  813. case op of
  814. OP_MUL:
  815. begin
  816. tmpreg1:=GetIntRegister(list,OS_INT);
  817. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  818. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  819. ovloc.loc:=LOC_FLAGS;
  820. ovloc.resflags:=F_NE;
  821. end;
  822. OP_IMUL:
  823. begin
  824. tmpreg1:=GetIntRegister(list,OS_INT);
  825. tmpreg2:=GetIntRegister(list,OS_INT);
  826. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  827. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  828. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  829. ovloc.loc:=LOC_FLAGS;
  830. ovloc.resflags:=F_NE;
  831. end;
  832. end;
  833. end
  834. else
  835. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  836. maybeadjustresult(list,op,size,dst);
  837. end;
  838. {*************** compare instructructions ****************}
  839. procedure TCgSparc.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  840. begin
  841. if (a=0) then
  842. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  843. else
  844. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  845. a_jmp_cond(list,cmp_op,l);
  846. end;
  847. procedure TCgSparc.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  848. begin
  849. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  850. a_jmp_cond(list,cmp_op,l);
  851. end;
  852. procedure TCgSparc.a_jmp_always(List:TAsmList;l:TAsmLabel);
  853. begin
  854. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name)));
  855. { Delay slot }
  856. list.Concat(TAiCpu.Op_none(A_NOP));
  857. end;
  858. procedure tcgsparc.a_jmp_name(list : TAsmList;const s : string);
  859. begin
  860. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s)));
  861. { Delay slot }
  862. list.Concat(TAiCpu.Op_none(A_NOP));
  863. end;
  864. procedure TCgSparc.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  865. var
  866. ai:TAiCpu;
  867. begin
  868. ai:=TAiCpu.Op_sym(A_Bxx,l);
  869. ai.SetCondition(TOpCmp2AsmCond[cond]);
  870. list.Concat(ai);
  871. { Delay slot }
  872. list.Concat(TAiCpu.Op_none(A_NOP));
  873. end;
  874. procedure TCgSparc.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  875. var
  876. ai : taicpu;
  877. op : tasmop;
  878. begin
  879. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  880. op:=A_FBxx
  881. else
  882. op:=A_Bxx;
  883. ai := Taicpu.op_sym(op,l);
  884. ai.SetCondition(flags_to_cond(f));
  885. list.Concat(ai);
  886. { Delay slot }
  887. list.Concat(TAiCpu.Op_none(A_NOP));
  888. end;
  889. procedure TCgSparc.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  890. var
  891. hl : tasmlabel;
  892. begin
  893. current_asmdata.getjumplabel(hl);
  894. a_load_const_reg(list,size,1,reg);
  895. a_jmp_flags(list,f,hl);
  896. a_load_const_reg(list,size,0,reg);
  897. a_label(list,hl);
  898. end;
  899. procedure tcgsparc.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  900. var
  901. l : tlocation;
  902. begin
  903. l.loc:=LOC_VOID;
  904. g_overflowCheck_loc(list,loc,def,l);
  905. end;
  906. procedure TCgSparc.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  907. var
  908. hl : tasmlabel;
  909. ai:TAiCpu;
  910. hflags : tresflags;
  911. begin
  912. if not(cs_check_overflow in current_settings.localswitches) then
  913. exit;
  914. current_asmdata.getjumplabel(hl);
  915. case ovloc.loc of
  916. LOC_VOID:
  917. begin
  918. if not((def.typ=pointerdef) or
  919. ((def.typ=orddef) and
  920. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,pasbool]))) then
  921. begin
  922. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  923. ai.SetCondition(C_NO);
  924. list.Concat(ai);
  925. { Delay slot }
  926. list.Concat(TAiCpu.Op_none(A_NOP));
  927. end
  928. else
  929. a_jmp_cond(list,OC_AE,hl);
  930. end;
  931. LOC_FLAGS:
  932. begin
  933. hflags:=ovloc.resflags;
  934. inverse_flags(hflags);
  935. cg.a_jmp_flags(list,hflags,hl);
  936. end;
  937. else
  938. internalerror(200409281);
  939. end;
  940. a_call_name(list,'FPC_OVERFLOW',false);
  941. a_label(list,hl);
  942. end;
  943. { *********** entry/exit code and address loading ************ }
  944. procedure TCgSparc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  945. begin
  946. if nostackframe then
  947. exit;
  948. { Althogh the SPARC architecture require only word alignment, software
  949. convention and the operating system require every stack frame to be double word
  950. aligned }
  951. LocalSize:=align(LocalSize,8);
  952. { Execute the SAVE instruction to get a new register window and create a new
  953. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  954. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  955. after execution of that instruction is the called function stack pointer}
  956. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  957. if LocalSize>4096 then
  958. begin
  959. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  960. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  961. end
  962. else
  963. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  964. if (cs_create_pic in current_settings.moduleswitches) and
  965. (pi_needs_got in current_procinfo.flags) then
  966. begin
  967. current_procinfo.got:=NR_L7;
  968. end;
  969. end;
  970. procedure TCgSparc.g_restore_registers(list:TAsmList);
  971. begin
  972. { The sparc port uses the sparc standard calling convetions so this function has no used }
  973. end;
  974. procedure TCgSparc.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  975. var
  976. hr : treference;
  977. begin
  978. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef.proccalloption) then
  979. begin
  980. reference_reset(hr,sizeof(pint));
  981. hr.offset:=12;
  982. hr.refaddr:=addr_full;
  983. if nostackframe then
  984. begin
  985. hr.base:=NR_O7;
  986. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  987. list.concat(Taicpu.op_none(A_NOP))
  988. end
  989. else
  990. begin
  991. { We use trivial restore in the delay slot of the JMPL instruction, as we
  992. already set result onto %i0 }
  993. hr.base:=NR_I7;
  994. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  995. list.concat(Taicpu.op_none(A_RESTORE));
  996. end;
  997. end
  998. else
  999. begin
  1000. if nostackframe then
  1001. begin
  1002. { Here we need to use RETL instead of RET so it uses %o7 }
  1003. list.concat(Taicpu.op_none(A_RETL));
  1004. list.concat(Taicpu.op_none(A_NOP))
  1005. end
  1006. else
  1007. begin
  1008. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1009. already set result onto %i0 }
  1010. list.concat(Taicpu.op_none(A_RET));
  1011. list.concat(Taicpu.op_none(A_RESTORE));
  1012. end;
  1013. end;
  1014. end;
  1015. procedure TCgSparc.g_save_registers(list : TAsmList);
  1016. begin
  1017. { The sparc port uses the sparc standard calling convetions so this function has no used }
  1018. end;
  1019. { ************* concatcopy ************ }
  1020. procedure tcgsparc.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  1021. var
  1022. paraloc1,paraloc2,paraloc3 : TCGPara;
  1023. begin
  1024. paraloc1.init;
  1025. paraloc2.init;
  1026. paraloc3.init;
  1027. paramanager.getintparaloc(pocall_default,1,paraloc1);
  1028. paramanager.getintparaloc(pocall_default,2,paraloc2);
  1029. paramanager.getintparaloc(pocall_default,3,paraloc3);
  1030. paramanager.allocparaloc(list,paraloc3);
  1031. a_param_const(list,OS_INT,len,paraloc3);
  1032. paramanager.allocparaloc(list,paraloc2);
  1033. a_paramaddr_ref(list,dest,paraloc2);
  1034. paramanager.allocparaloc(list,paraloc2);
  1035. a_paramaddr_ref(list,source,paraloc1);
  1036. paramanager.freeparaloc(list,paraloc3);
  1037. paramanager.freeparaloc(list,paraloc2);
  1038. paramanager.freeparaloc(list,paraloc1);
  1039. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1040. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1041. a_call_name(list,'FPC_MOVE',false);
  1042. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1043. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1044. paraloc3.done;
  1045. paraloc2.done;
  1046. paraloc1.done;
  1047. end;
  1048. procedure TCgSparc.g_concatcopy(list:TAsmList;const source,dest:treference;len:aint);
  1049. var
  1050. tmpreg1,
  1051. hreg,
  1052. countreg: TRegister;
  1053. src, dst: TReference;
  1054. lab: tasmlabel;
  1055. count, count2: aint;
  1056. begin
  1057. if len>high(longint) then
  1058. internalerror(2002072704);
  1059. { anybody wants to determine a good value here :)? }
  1060. if len>100 then
  1061. g_concatcopy_move(list,source,dest,len)
  1062. else
  1063. begin
  1064. reference_reset(src,source.alignment);
  1065. reference_reset(dst,dest.alignment);
  1066. { load the address of source into src.base }
  1067. src.base:=GetAddressRegister(list);
  1068. a_loadaddr_ref_reg(list,source,src.base);
  1069. { load the address of dest into dst.base }
  1070. dst.base:=GetAddressRegister(list);
  1071. a_loadaddr_ref_reg(list,dest,dst.base);
  1072. { generate a loop }
  1073. count:=len div 4;
  1074. if count>4 then
  1075. begin
  1076. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1077. { have to be set to 8. I put an Inc there so debugging may be }
  1078. { easier (should offset be different from zero here, it will be }
  1079. { easy to notice in the generated assembler }
  1080. countreg:=GetIntRegister(list,OS_INT);
  1081. tmpreg1:=GetIntRegister(list,OS_INT);
  1082. a_load_const_reg(list,OS_INT,count,countreg);
  1083. { explicitely allocate R_O0 since it can be used safely here }
  1084. { (for holding date that's being copied) }
  1085. current_asmdata.getjumplabel(lab);
  1086. a_label(list, lab);
  1087. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1088. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1089. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1090. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1091. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1092. a_jmp_cond(list,OC_NE,lab);
  1093. list.concat(taicpu.op_none(A_NOP));
  1094. { keep the registers alive }
  1095. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1096. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1097. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1098. len := len mod 4;
  1099. end;
  1100. { unrolled loop }
  1101. count:=len div 4;
  1102. if count>0 then
  1103. begin
  1104. tmpreg1:=GetIntRegister(list,OS_INT);
  1105. for count2 := 1 to count do
  1106. begin
  1107. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1108. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1109. inc(src.offset,4);
  1110. inc(dst.offset,4);
  1111. end;
  1112. len := len mod 4;
  1113. end;
  1114. if (len and 4) <> 0 then
  1115. begin
  1116. hreg:=GetIntRegister(list,OS_INT);
  1117. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1118. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1119. inc(src.offset,4);
  1120. inc(dst.offset,4);
  1121. end;
  1122. { copy the leftovers }
  1123. if (len and 2) <> 0 then
  1124. begin
  1125. hreg:=GetIntRegister(list,OS_INT);
  1126. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1127. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1128. inc(src.offset,2);
  1129. inc(dst.offset,2);
  1130. end;
  1131. if (len and 1) <> 0 then
  1132. begin
  1133. hreg:=GetIntRegister(list,OS_INT);
  1134. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1135. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1136. end;
  1137. end;
  1138. end;
  1139. procedure tcgsparc.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);
  1140. var
  1141. src, dst: TReference;
  1142. tmpreg1,
  1143. countreg: TRegister;
  1144. i : aint;
  1145. lab: tasmlabel;
  1146. begin
  1147. if len>31 then
  1148. g_concatcopy_move(list,source,dest,len)
  1149. else
  1150. begin
  1151. reference_reset(src,source.alignment);
  1152. reference_reset(dst,dst.alignment);
  1153. { load the address of source into src.base }
  1154. src.base:=GetAddressRegister(list);
  1155. a_loadaddr_ref_reg(list,source,src.base);
  1156. { load the address of dest into dst.base }
  1157. dst.base:=GetAddressRegister(list);
  1158. a_loadaddr_ref_reg(list,dest,dst.base);
  1159. { generate a loop }
  1160. if len>4 then
  1161. begin
  1162. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1163. { have to be set to 8. I put an Inc there so debugging may be }
  1164. { easier (should offset be different from zero here, it will be }
  1165. { easy to notice in the generated assembler }
  1166. countreg:=GetIntRegister(list,OS_INT);
  1167. tmpreg1:=GetIntRegister(list,OS_INT);
  1168. a_load_const_reg(list,OS_INT,len,countreg);
  1169. { explicitely allocate R_O0 since it can be used safely here }
  1170. { (for holding date that's being copied) }
  1171. current_asmdata.getjumplabel(lab);
  1172. a_label(list, lab);
  1173. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1174. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1175. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1176. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1177. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1178. a_jmp_cond(list,OC_NE,lab);
  1179. list.concat(taicpu.op_none(A_NOP));
  1180. { keep the registers alive }
  1181. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1182. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1183. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1184. end
  1185. else
  1186. begin
  1187. { unrolled loop }
  1188. tmpreg1:=GetIntRegister(list,OS_INT);
  1189. for i:=1 to len do
  1190. begin
  1191. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1192. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1193. inc(src.offset);
  1194. inc(dst.offset);
  1195. end;
  1196. end;
  1197. end;
  1198. end;
  1199. procedure tcgsparc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1200. var
  1201. make_global : boolean;
  1202. href : treference;
  1203. begin
  1204. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1205. Internalerror(200006137);
  1206. if not assigned(procdef._class) or
  1207. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1208. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1209. Internalerror(200006138);
  1210. if procdef.owner.symtabletype<>ObjectSymtable then
  1211. Internalerror(200109191);
  1212. make_global:=false;
  1213. if (not current_module.is_unit) or
  1214. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1215. make_global:=true;
  1216. if make_global then
  1217. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1218. else
  1219. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1220. { set param1 interface to self }
  1221. g_adjust_self_value(list,procdef,ioffset);
  1222. if po_virtualmethod in procdef.procoptions then
  1223. begin
  1224. if (procdef.extnumber=$ffff) then
  1225. Internalerror(200006139);
  1226. { mov 0(%rdi),%rax ; load vmt}
  1227. reference_reset_base(href,NR_O0,0,sizeof(pint));
  1228. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_G1);
  1229. { jmp *vmtoffs(%eax) ; method offs }
  1230. reference_reset_base(href,NR_G1,procdef._class.vmtmethodoffset(procdef.extnumber),sizeof(pint));
  1231. list.concat(taicpu.op_ref_reg(A_LD,href,NR_G1));
  1232. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1233. end
  1234. else
  1235. begin
  1236. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(procdef.mangledname),0,sizeof(pint));
  1237. href.refaddr := addr_high;
  1238. list.concat(taicpu.op_ref_reg(A_SETHI,href,NR_G1));
  1239. href.refaddr := addr_low;
  1240. list.concat(taicpu.op_reg_ref_reg(A_OR,NR_G1,href,NR_G1));
  1241. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1242. end;
  1243. { Delay slot }
  1244. list.Concat(TAiCpu.Op_none(A_NOP));
  1245. List.concat(Tai_symbol_end.Createname(labelname));
  1246. end;
  1247. {****************************************************************************
  1248. TCG64Sparc
  1249. ****************************************************************************}
  1250. procedure tcg64sparc.a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);
  1251. var
  1252. tmpref: treference;
  1253. begin
  1254. { Override this function to prevent loading the reference twice }
  1255. tmpref:=ref;
  1256. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1257. inc(tmpref.offset,4);
  1258. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1259. end;
  1260. procedure tcg64sparc.a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);
  1261. var
  1262. tmpref: treference;
  1263. begin
  1264. { Override this function to prevent loading the reference twice }
  1265. tmpref:=ref;
  1266. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1267. inc(tmpref.offset,4);
  1268. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1269. end;
  1270. procedure tcg64sparc.a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);
  1271. var
  1272. hreg64 : tregister64;
  1273. begin
  1274. { Override this function to prevent loading the reference twice.
  1275. Use here some extra registers, but those are optimized away by the RA }
  1276. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1277. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1278. a_load64_ref_reg(list,r,hreg64);
  1279. a_param64_reg(list,hreg64,paraloc);
  1280. end;
  1281. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1282. begin
  1283. case op of
  1284. OP_ADD :
  1285. begin
  1286. op1:=A_ADDCC;
  1287. if checkoverflow then
  1288. op2:=A_ADDXCC
  1289. else
  1290. op2:=A_ADDX;
  1291. end;
  1292. OP_SUB :
  1293. begin
  1294. op1:=A_SUBCC;
  1295. if checkoverflow then
  1296. op2:=A_SUBXCC
  1297. else
  1298. op2:=A_SUBX;
  1299. end;
  1300. OP_XOR :
  1301. begin
  1302. op1:=A_XOR;
  1303. op2:=A_XOR;
  1304. end;
  1305. OP_OR :
  1306. begin
  1307. op1:=A_OR;
  1308. op2:=A_OR;
  1309. end;
  1310. OP_AND :
  1311. begin
  1312. op1:=A_AND;
  1313. op2:=A_AND;
  1314. end;
  1315. else
  1316. internalerror(200203241);
  1317. end;
  1318. end;
  1319. procedure TCg64Sparc.a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);
  1320. var
  1321. op1,op2 : TAsmOp;
  1322. begin
  1323. case op of
  1324. OP_NEG :
  1325. begin
  1326. { Use the simple code: y=0-z }
  1327. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1328. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1329. exit;
  1330. end;
  1331. OP_NOT :
  1332. begin
  1333. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1334. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1335. exit;
  1336. end;
  1337. end;
  1338. get_64bit_ops(op,op1,op2,false);
  1339. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1340. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1341. end;
  1342. procedure TCg64Sparc.a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);
  1343. var
  1344. op1,op2:TAsmOp;
  1345. begin
  1346. case op of
  1347. OP_NEG,
  1348. OP_NOT :
  1349. internalerror(200306017);
  1350. end;
  1351. get_64bit_ops(op,op1,op2,false);
  1352. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1353. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);
  1354. end;
  1355. procedure tcg64sparc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  1356. var
  1357. l : tlocation;
  1358. begin
  1359. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);
  1360. end;
  1361. procedure tcg64sparc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1362. var
  1363. l : tlocation;
  1364. begin
  1365. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);
  1366. end;
  1367. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1368. var
  1369. op1,op2:TAsmOp;
  1370. begin
  1371. case op of
  1372. OP_NEG,
  1373. OP_NOT :
  1374. internalerror(200306017);
  1375. end;
  1376. get_64bit_ops(op,op1,op2,setflags);
  1377. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1378. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1379. end;
  1380. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1381. var
  1382. op1,op2:TAsmOp;
  1383. begin
  1384. case op of
  1385. OP_NEG,
  1386. OP_NOT :
  1387. internalerror(200306017);
  1388. end;
  1389. get_64bit_ops(op,op1,op2,setflags);
  1390. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1391. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1392. end;
  1393. procedure create_codegen;
  1394. begin
  1395. cg:=TCgSparc.Create;
  1396. cg64:=TCg64Sparc.Create;
  1397. end;
  1398. end.