cpubase.pas 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468
  1. {
  2. Copyright (c) 2006 by Florian Klaempfl
  3. Contains the base types for the AVR
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {# Base unit for processor information. This unit contains
  18. enumerations of registers, opcodes, sizes, and other
  19. such things which are processor specific.
  20. }
  21. unit cpubase;
  22. {$i fpcdefs.inc}
  23. interface
  24. uses
  25. cutils,cclasses,
  26. globtype,globals,
  27. cpuinfo,
  28. aasmbase,
  29. cgbase
  30. ;
  31. {*****************************************************************************
  32. Assembler Opcodes
  33. *****************************************************************************}
  34. type
  35. TAsmOp=(A_None,
  36. A_ADD,A_ADC,A_ADIW,A_SUB,A_SUBI,A_SBC,A_SBCI,A_SBRC,A_SBRS,A_SBIW,A_AND,A_ANDI,
  37. A_OR,A_ORI,A_EOR,A_COM,A_NEG,A_SBR,A_CBR,A_INC,A_DEC,A_TST,
  38. A_MUL,A_MULS,A_MULSU,A_FMUL,A_FMULS,A_FMULSU,A_RJMP,A_IJMP,
  39. A_EIJMP,A_JMP,A_RCALL,A_ICALL,R_EICALL,A_CALL,A_RET,A_RETI,A_CPSE,
  40. A_CP,A_CPC,A_CPI,A_SBIC,A_SBIS,A_BRxx,A_MOV,A_MOVW,A_LDI,A_LDS,A_LD,A_LDD,
  41. A_STS,A_ST,A_STD,A_LPM,A_ELPM,A_SPM,A_IN,A_OUT,A_PUSH,A_POP,
  42. A_LSL,A_LSR,A_ROL,A_ROR,A_ASR,A_SWAP,A_BSET,A_BCLR,A_SBI,A_CBI,
  43. A_SEC,A_SEH,A_SEI,A_SEN,A_SER,A_SES,A_SET,A_SEV,A_SEZ,
  44. A_CLC,A_CLH,A_CLI,A_CLN,A_CLR,A_CLS,A_CLT,A_CLV,A_CLZ,
  45. A_BST,A_BLD,A_BREAK,A_NOP,A_SLEEP,A_WDR,A_XCH);
  46. { This should define the array of instructions as string }
  47. op2strtable=array[tasmop] of string[11];
  48. const
  49. { First value of opcode enumeration }
  50. firstop = low(tasmop);
  51. { Last value of opcode enumeration }
  52. lastop = high(tasmop);
  53. { call/reg instructions (A_RCALL,A_ICALL,A_CALL,A_RET,A_RETI) are not considered as jmp instructions for the usage cases of
  54. this set }
  55. jmp_instructions = [A_BRxx,A_SBIC,A_SBIS,A_JMP,A_EIJMP,A_RJMP,A_CPSE,A_IJMP];
  56. call_jmp_instructions = [A_ICALL,A_RCALL,A_CALL,A_RET,A_RETI]+jmp_instructions;
  57. {*****************************************************************************
  58. Registers
  59. *****************************************************************************}
  60. type
  61. { Number of registers used for indexing in tables }
  62. tregisterindex=0..{$i ravrnor.inc}-1;
  63. const
  64. { Available Superregisters }
  65. {$i ravrsup.inc}
  66. { No Subregisters }
  67. R_SUBWHOLE = R_SUBNONE;
  68. { Available Registers }
  69. {$i ravrcon.inc}
  70. NR_XLO = NR_R26;
  71. NR_XHI = NR_R27;
  72. NR_YLO = NR_R28;
  73. NR_YHI = NR_R29;
  74. NR_ZLO = NR_R30;
  75. NR_ZHI = NR_R31;
  76. NIO_SREG = $3f;
  77. NIO_SP_LO = $3d;
  78. NIO_SP_HI = $3e;
  79. { Integer Super registers first and last }
  80. first_int_supreg = RS_R0;
  81. first_int_imreg = $20;
  82. { Float Super register first and last }
  83. first_fpu_supreg = RS_INVALID;
  84. first_fpu_imreg = 0;
  85. { MM Super register first and last }
  86. first_mm_supreg = RS_INVALID;
  87. first_mm_imreg = 0;
  88. regnumber_table : array[tregisterindex] of tregister = (
  89. {$i ravrnum.inc}
  90. );
  91. regstabs_table : array[tregisterindex] of shortint = (
  92. {$i ravrsta.inc}
  93. );
  94. regdwarf_table : array[tregisterindex] of shortint = (
  95. {$i ravrdwa.inc}
  96. );
  97. { registers which may be destroyed by calls }
  98. VOLATILE_INTREGISTERS = [RS_R0,RS_R1,RS_R18..RS_R27,RS_R30,RS_R31];
  99. VOLATILE_FPUREGISTERS = [];
  100. type
  101. totherregisterset = set of tregisterindex;
  102. {*****************************************************************************
  103. Conditions
  104. *****************************************************************************}
  105. type
  106. TAsmCond=(C_None,
  107. C_CC,C_CS,C_EQ,C_GE,C_HC,C_HS,C_ID,C_IE,C_LO,C_LT,
  108. C_MI,C_NE,C_PL,C_SH,C_TC,C_TS,C_VC,C_VS
  109. );
  110. const
  111. cond2str : array[TAsmCond] of string[2]=('',
  112. 'cc','cs','eq','ge','hc','hs','id','ie','lo','lt',
  113. 'mi','ne','pl','sh','tc','ts','vc','vs'
  114. );
  115. uppercond2str : array[TAsmCond] of string[2]=('',
  116. 'CC','CS','EQ','GE','HC','HS','ID','IE','LO','LT',
  117. 'MI','NE','PL','SH','TC','TS','VC','VS'
  118. );
  119. {*****************************************************************************
  120. Flags
  121. *****************************************************************************}
  122. type
  123. TResFlags = (F_NotPossible,F_CC,F_CS,F_EQ,F_GE,F_LO,F_LT,
  124. F_NE,F_SH,F_VC,F_VS,F_PL,F_MI);
  125. {*****************************************************************************
  126. Operands
  127. *****************************************************************************}
  128. taddressmode = (AM_UNCHANGED,AM_POSTINCREMENT,AM_PREDECREMENT);
  129. {*****************************************************************************
  130. Constants
  131. *****************************************************************************}
  132. const
  133. max_operands = 2;
  134. maxintregs = 15;
  135. maxfpuregs = 0;
  136. maxaddrregs = 0;
  137. {*****************************************************************************
  138. Operand Sizes
  139. *****************************************************************************}
  140. type
  141. topsize = (S_NO,
  142. S_B,S_W,S_L,S_BW,S_BL,S_WL,
  143. S_IS,S_IL,S_IQ,
  144. S_FS,S_FL,S_FX,S_D,S_Q,S_FV,S_FXX
  145. );
  146. {*****************************************************************************
  147. Constants
  148. *****************************************************************************}
  149. const
  150. firstsaveintreg = RS_R4;
  151. lastsaveintreg = RS_R10;
  152. firstsavefpureg = RS_INVALID;
  153. lastsavefpureg = RS_INVALID;
  154. firstsavemmreg = RS_INVALID;
  155. lastsavemmreg = RS_INVALID;
  156. maxvarregs = 7;
  157. varregs : Array [1..maxvarregs] of tsuperregister =
  158. (RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,RS_R10);
  159. maxfpuvarregs = 1;
  160. fpuvarregs : Array [1..maxfpuvarregs] of tsuperregister =
  161. (RS_INVALID);
  162. {*****************************************************************************
  163. Default generic sizes
  164. *****************************************************************************}
  165. { Defines the default address size for a processor, }
  166. OS_ADDR = OS_16;
  167. { the natural int size for a processor,
  168. has to match osuinttype/ossinttype as initialized in psystem,
  169. initially, this was OS_16/OS_S16 on avr, but experience has
  170. proven that it is better to make it 8 Bit thus having the same
  171. size as a register.
  172. }
  173. OS_INT = OS_8;
  174. OS_SINT = OS_S8;
  175. { the maximum float size for a processor, }
  176. OS_FLOAT = OS_F64;
  177. { the size of a vector register for a processor }
  178. OS_VECTOR = OS_M32;
  179. {*****************************************************************************
  180. Generic Register names
  181. *****************************************************************************}
  182. { Stack pointer register }
  183. NR_STACK_POINTER_REG = NR_INVALID;
  184. RS_STACK_POINTER_REG = RS_INVALID;
  185. { Frame pointer register }
  186. RS_FRAME_POINTER_REG = RS_R28;
  187. NR_FRAME_POINTER_REG = NR_R28;
  188. { Register for addressing absolute data in a position independant way,
  189. such as in PIC code. The exact meaning is ABI specific. For
  190. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  191. }
  192. NR_PIC_OFFSET_REG = NR_R9;
  193. { Results are returned in this register (32-bit values) }
  194. NR_FUNCTION_RETURN_REG = NR_R24;
  195. RS_FUNCTION_RETURN_REG = RS_R24;
  196. { Low part of 64bit return value }
  197. NR_FUNCTION_RETURN64_LOW_REG = NR_R22;
  198. RS_FUNCTION_RETURN64_LOW_REG = RS_R22;
  199. { High part of 64bit return value }
  200. NR_FUNCTION_RETURN64_HIGH_REG = NR_R1;
  201. RS_FUNCTION_RETURN64_HIGH_REG = RS_R1;
  202. { The value returned from a function is available in this register }
  203. NR_FUNCTION_RESULT_REG = NR_FUNCTION_RETURN_REG;
  204. RS_FUNCTION_RESULT_REG = RS_FUNCTION_RETURN_REG;
  205. { The lowh part of 64bit value returned from a function }
  206. NR_FUNCTION_RESULT64_LOW_REG = NR_FUNCTION_RETURN64_LOW_REG;
  207. RS_FUNCTION_RESULT64_LOW_REG = RS_FUNCTION_RETURN64_LOW_REG;
  208. { The high part of 64bit value returned from a function }
  209. NR_FUNCTION_RESULT64_HIGH_REG = NR_FUNCTION_RETURN64_HIGH_REG;
  210. RS_FUNCTION_RESULT64_HIGH_REG = RS_FUNCTION_RETURN64_HIGH_REG;
  211. NR_FPU_RESULT_REG = NR_NO;
  212. NR_MM_RESULT_REG = NR_NO;
  213. NR_RETURN_ADDRESS_REG = NR_FUNCTION_RETURN_REG;
  214. { Offset where the parent framepointer is pushed }
  215. PARENT_FRAMEPOINTER_OFFSET = 0;
  216. NR_DEFAULTFLAGS = NR_SREG;
  217. RS_DEFAULTFLAGS = RS_SREG;
  218. {*****************************************************************************
  219. GCC /ABI linking information
  220. *****************************************************************************}
  221. const
  222. { Required parameter alignment when calling a routine declared as
  223. stdcall and cdecl. The alignment value should be the one defined
  224. by GCC or the target ABI.
  225. The value of this constant is equal to the constant
  226. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  227. }
  228. std_param_align = 4;
  229. {*****************************************************************************
  230. Helpers
  231. *****************************************************************************}
  232. { Returns the tcgsize corresponding with the size of reg.}
  233. function reg_cgsize(const reg: tregister) : tcgsize;
  234. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  235. procedure inverse_flags(var f: TResFlags);
  236. function flags_to_cond(const f: TResFlags) : TAsmCond;
  237. function findreg_by_number(r:Tregister):tregisterindex;
  238. function std_regnum_search(const s:string):Tregister;
  239. function std_regname(r:Tregister):string;
  240. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  241. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  242. function dwarf_reg(r:tregister):byte;
  243. function dwarf_reg_no_error(r:tregister):shortint;
  244. function is_calljmp(o:tasmop):boolean;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  245. function GetDefaultTmpReg : TRegister;
  246. function GetDefaultZeroReg : TRegister;
  247. implementation
  248. uses
  249. rgBase,verbose;
  250. const
  251. std_regname_table : TRegNameTable = (
  252. {$i ravrstd.inc}
  253. );
  254. regnumber_index : array[tregisterindex] of tregisterindex = (
  255. {$i ravrrni.inc}
  256. );
  257. std_regname_index : array[tregisterindex] of tregisterindex = (
  258. {$i ravrsri.inc}
  259. );
  260. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  261. begin
  262. cgsize2subreg:=R_SUBWHOLE;
  263. end;
  264. function reg_cgsize(const reg: tregister): tcgsize;
  265. begin
  266. case getregtype(reg) of
  267. R_INTREGISTER :
  268. reg_cgsize:=OS_8;
  269. R_ADDRESSREGISTER :
  270. reg_cgsize:=OS_16;
  271. else
  272. internalerror(2011021905);
  273. end;
  274. end;
  275. procedure inverse_flags(var f: TResFlags);
  276. const
  277. inv_flags: array[TResFlags] of TResFlags =
  278. (F_NotPossible,F_CS,F_CC,F_NE,F_LT,F_SH,F_GE,
  279. F_NE,F_LO,F_VS,F_VC,F_MI,F_PL);
  280. begin
  281. f:=inv_flags[f];
  282. end;
  283. function flags_to_cond(const f: TResFlags) : TAsmCond;
  284. const
  285. flag_2_cond: array[F_CC..F_MI] of TAsmCond =
  286. (C_CC,C_CS,C_EQ,C_GE,C_LO,C_LT,
  287. C_NE,C_SH,C_VC,C_VS,C_PL,C_MI);
  288. begin
  289. if f=F_NotPossible then
  290. internalerror(2011022101);
  291. if f>high(flag_2_cond) then
  292. internalerror(200112301);
  293. result:=flag_2_cond[f];
  294. end;
  295. function findreg_by_number(r:Tregister):tregisterindex;
  296. begin
  297. result:=rgBase.findreg_by_number_table(r,regnumber_index);
  298. end;
  299. function std_regnum_search(const s:string):Tregister;
  300. begin
  301. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  302. end;
  303. function std_regname(r:Tregister):string;
  304. var
  305. p : tregisterindex;
  306. begin
  307. p:=findreg_by_number_table(r,regnumber_index);
  308. if p<>0 then
  309. result:=std_regname_table[p]
  310. else
  311. result:=generic_regname(r);
  312. end;
  313. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  314. const
  315. inverse: array[TAsmCond] of TAsmCond=(C_None,
  316. C_CS,C_CC,C_NE,C_LT,C_HS,C_HC,C_IE,C_ID,C_SH,C_GE,
  317. C_PL,C_EQ,C_MI,C_LO,C_TS,C_TC,C_VS,C_VC);
  318. begin
  319. result := inverse[c];
  320. end;
  321. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  322. begin
  323. result := c1 = c2;
  324. end;
  325. function rotl(d : dword;b : byte) : dword;
  326. begin
  327. result:=(d shr (32-b)) or (d shl b);
  328. end;
  329. function dwarf_reg(r:tregister):byte;
  330. var
  331. reg : shortint;
  332. begin
  333. reg:=regdwarf_table[findreg_by_number(r)];
  334. if reg=-1 then
  335. internalerror(200603251);
  336. result:=reg;
  337. end;
  338. function dwarf_reg_no_error(r:tregister):shortint;
  339. begin
  340. result:=regdwarf_table[findreg_by_number(r)];
  341. end;
  342. function eh_return_data_regno(nr: longint): longint;
  343. begin
  344. result:=-1;
  345. end;
  346. function is_calljmp(o:tasmop):boolean;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  347. begin
  348. is_calljmp:= o in call_jmp_instructions;
  349. end;
  350. function GetDefaultTmpReg: TRegister;
  351. begin
  352. if CPUAVR_16_REGS in cpu_capabilities[current_settings.cputype] then
  353. Result:=NR_R16
  354. else
  355. Result:=NR_R0;
  356. end;
  357. function GetDefaultZeroReg: TRegister;
  358. begin
  359. if CPUAVR_16_REGS in cpu_capabilities[current_settings.cputype] then
  360. Result:=NR_R17
  361. else
  362. Result:=NR_R1;
  363. end;
  364. end.