atmega1284p.pp 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602
  1. unit ATmega1284P;
  2. {$goto on}
  3. interface
  4. var
  5. // ANALOG_COMPARATOR
  6. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  7. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  8. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  9. // USART0
  10. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  11. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  12. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  13. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  14. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  15. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  16. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  17. // PORTA
  18. PORTA : byte absolute $00+$22; // Port A Data Register
  19. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  20. PINA : byte absolute $00+$20; // Port A Input Pins
  21. // PORTB
  22. PORTB : byte absolute $00+$25; // Port B Data Register
  23. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  24. PINB : byte absolute $00+$23; // Port B Input Pins
  25. // PORTC
  26. PORTC : byte absolute $00+$28; // Port C Data Register
  27. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  28. PINC : byte absolute $00+$26; // Port C Input Pins
  29. // PORTD
  30. PORTD : byte absolute $00+$2B; // Port D Data Register
  31. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  32. PIND : byte absolute $00+$29; // Port D Input Pins
  33. // TIMER_COUNTER_0
  34. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  35. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  36. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  37. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  38. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  39. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  40. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  41. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  42. // TIMER_COUNTER_1
  43. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  44. TIFR1 : byte absolute $00+$36; // Timer/Counter Interrupt Flag register
  45. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  46. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  47. TCCR1C : byte absolute $00+$82; // Timer/Counter1 Control Register C
  48. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  49. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  50. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  51. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  52. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  53. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  54. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  55. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  56. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  57. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  58. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  59. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  60. // TIMER_COUNTER_2
  61. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  62. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  63. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register A
  64. TCCR2B : byte absolute $00+$B1; // Timer/Counter2 Control Register B
  65. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  66. OCR2B : byte absolute $00+$B4; // Timer/Counter2 Output Compare Register B
  67. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register A
  68. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  69. // TIMER_COUNTER_3
  70. TIMSK3 : byte absolute $00+$71; // Timer/Counter3 Interrupt Mask Register
  71. TIFR3 : byte absolute $00+$38; // Timer/Counter Interrupt Flag register
  72. TCCR3A : byte absolute $00+$90; // Timer/Counter3 Control Register A
  73. TCCR3B : byte absolute $00+$91; // Timer/Counter3 Control Register B
  74. TCCR3C : byte absolute $00+$92; // Timer/Counter3 Control Register C
  75. TCNT3 : word absolute $00+$94; // Timer/Counter3 Bytes
  76. TCNT3L : byte absolute $00+$94; // Timer/Counter3 Bytes
  77. TCNT3H : byte absolute $00+$94+1; // Timer/Counter3 Bytes
  78. OCR3A : word absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  79. OCR3AL : byte absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  80. OCR3AH : byte absolute $00+$98+1; // Timer/Counter3 Output Compare Register A Bytes
  81. OCR3B : word absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  82. OCR3BL : byte absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  83. OCR3BH : byte absolute $00+$9A+1; // Timer/Counter3 Output Compare Register B Bytes
  84. ICR3 : word absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  85. ICR3L : byte absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  86. ICR3H : byte absolute $00+$96+1; // Timer/Counter3 Input Capture Register Bytes
  87. // BOOT_LOAD
  88. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  89. // EXTERNAL_INTERRUPT
  90. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  91. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  92. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  93. PCMSK3 : byte absolute $00+$73; // Pin Change Mask Register 3
  94. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  95. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  96. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  97. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  98. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  99. // AD_CONVERTER
  100. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  101. ADC : word absolute $00+$78; // ADC Data Register Bytes
  102. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  103. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  104. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register A
  105. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register
  106. // JTAG
  107. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  108. MCUCR : byte absolute $00+$55; // MCU Control Register
  109. MCUSR : byte absolute $00+$54; // MCU Status Register
  110. // EEPROM
  111. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  112. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  113. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  114. EEDR : byte absolute $00+$40; // EEPROM Data Register
  115. EECR : byte absolute $00+$3F; // EEPROM Control Register
  116. // TWI
  117. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  118. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  119. TWCR : byte absolute $00+$BC; // TWI Control Register
  120. TWSR : byte absolute $00+$B9; // TWI Status Register
  121. TWDR : byte absolute $00+$BB; // TWI Data register
  122. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  123. // USART1
  124. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  125. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  126. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  127. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  128. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  129. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  130. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  131. // SPI
  132. SPDR : byte absolute $00+$4E; // SPI Data Register
  133. SPSR : byte absolute $00+$4D; // SPI Status Register
  134. SPCR : byte absolute $00+$4C; // SPI Control Register
  135. // WATCHDOG
  136. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  137. // CPU
  138. SREG : byte absolute $00+$5F; // Status Register
  139. SP : word absolute $00+$5D; // Stack Pointer
  140. SPL : byte absolute $00+$5D; // Stack Pointer
  141. SPH : byte absolute $00+$5D+1; // Stack Pointer
  142. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  143. CLKPR : byte absolute $00+$61; //
  144. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  145. RAMPZ : byte absolute $00+$5B; // RAM Page Z Select Register
  146. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  147. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  148. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  149. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  150. PRR1 : byte absolute $00+$65; // Power Reduction Register1
  151. const
  152. // ADCSRB
  153. ACME = 6; // Analog Comparator Multiplexer Enable
  154. // ACSR
  155. ACD = 7; // Analog Comparator Disable
  156. ACBG = 6; // Analog Comparator Bandgap Select
  157. ACO = 5; // Analog Compare Output
  158. ACI = 4; // Analog Comparator Interrupt Flag
  159. ACIE = 3; // Analog Comparator Interrupt Enable
  160. ACIC = 2; // Analog Comparator Input Capture Enable
  161. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  162. // DIDR1
  163. AIN1D = 1; // AIN1 Digital Input Disable
  164. AIN0D = 0; // AIN0 Digital Input Disable
  165. // UCSR0A
  166. RXC0 = 7; // USART Receive Complete
  167. TXC0 = 6; // USART Transmitt Complete
  168. UDRE0 = 5; // USART Data Register Empty
  169. FE0 = 4; // Framing Error
  170. DOR0 = 3; // Data overRun
  171. UPE0 = 2; // Parity Error
  172. U2X0 = 1; // Double the USART transmission speed
  173. MPCM0 = 0; // Multi-processor Communication Mode
  174. // UCSR0B
  175. RXCIE0 = 7; // RX Complete Interrupt Enable
  176. TXCIE0 = 6; // TX Complete Interrupt Enable
  177. UDRIE0 = 5; // USART Data register Empty Interrupt Enable
  178. RXEN0 = 4; // Receiver Enable
  179. TXEN0 = 3; // Transmitter Enable
  180. UCSZ02 = 2; // Character Size
  181. RXB80 = 1; // Receive Data Bit 8
  182. TXB80 = 0; // Transmit Data Bit 8
  183. // UCSR0C
  184. UMSEL0 = 6; // USART Mode Select
  185. UPM0 = 4; // Parity Mode Bits
  186. USBS0 = 3; // Stop Bit Select
  187. UCSZ0 = 1; // Character Size
  188. UCPOL0 = 0; // Clock Polarity
  189. // TCCR0B
  190. FOC0A = 7; // Force Output Compare A
  191. FOC0B = 6; // Force Output Compare B
  192. WGM02 = 3; //
  193. CS0 = 0; // Clock Select
  194. // TCCR0A
  195. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  196. COM0B = 4; // Compare Output Mode, Fast PWm
  197. WGM0 = 0; // Waveform Generation Mode
  198. // TIMSK0
  199. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  200. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  201. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  202. // TIFR0
  203. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  204. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  205. TOV0 = 0; // Timer/Counter0 Overflow Flag
  206. // GTCCR
  207. TSM = 7; // Timer/Counter Synchronization Mode
  208. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  209. // TIMSK1
  210. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  211. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  212. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  213. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  214. // TIFR1
  215. ICF1 = 5; // Timer/Counter1 Input Capture Flag
  216. OCF1B = 2; // Timer/Counter1 Output Compare B Match Flag
  217. OCF1A = 1; // Timer/Counter1 Output Compare A Match Flag
  218. TOV1 = 0; // Timer/Counter1 Overflow Flag
  219. // TCCR1A
  220. COM1A = 6; // Compare Output Mode 1A, bits
  221. COM1B = 4; // Compare Output Mode 1B, bits
  222. WGM1 = 0; // Pulse Width Modulator Select Bits
  223. // TCCR1B
  224. ICNC1 = 7; // Input Capture 1 Noise Canceler
  225. ICES1 = 6; // Input Capture 1 Edge Select
  226. CS1 = 0; // Clock Select1 bits
  227. // TCCR1C
  228. FOC1A = 7; // Force Output Compare for Channel A
  229. FOC1B = 6; // Force Output Compare for Channel B
  230. // TIMSK2
  231. OCIE2B = 2; // Timer/Counter2 Output Compare Match B Interrupt Enable
  232. OCIE2A = 1; // Timer/Counter2 Output Compare Match A Interrupt Enable
  233. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  234. // TIFR2
  235. OCF2B = 2; // Output Compare Flag 2B
  236. OCF2A = 1; // Output Compare Flag 2A
  237. TOV2 = 0; // Timer/Counter2 Overflow Flag
  238. // TCCR2A
  239. COM2A = 6; // Compare Output Mode bits
  240. COM2B = 4; // Compare Output Mode bits
  241. WGM2 = 0; // Waveform Genration Mode
  242. // TCCR2B
  243. FOC2A = 7; // Force Output Compare A
  244. FOC2B = 6; // Force Output Compare B
  245. WGM22 = 3; // Waveform Generation Mode
  246. CS2 = 0; // Clock Select bits
  247. // ASSR
  248. EXCLK = 6; // Enable External Clock Input
  249. AS2 = 5; // Asynchronous Timer/Counter2
  250. TCN2UB = 4; // Timer/Counter2 Update Busy
  251. OCR2AUB = 3; // Output Compare Register2 Update Busy
  252. OCR2BUB = 2; // Output Compare Register 2 Update Busy
  253. TCR2AUB = 1; // Timer/Counter Control Register2 Update Busy
  254. TCR2BUB = 0; // Timer/Counter Control Register2 Update Busy
  255. // GTCCR
  256. PSRASY = 1; // Prescaler Reset Timer/Counter2
  257. // TIMSK3
  258. ICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  259. OCIE3B = 2; // Timer/Counter3 Output Compare B Match Interrupt Enable
  260. OCIE3A = 1; // Timer/Counter3 Output Compare A Match Interrupt Enable
  261. TOIE3 = 0; // Timer/Counter3 Overflow Interrupt Enable
  262. // TIFR3
  263. ICF3 = 5; // Timer/Counter3 Input Capture Flag
  264. OCF3B = 2; // Timer/Counter3 Output Compare B Match Flag
  265. OCF3A = 1; // Timer/Counter3 Output Compare A Match Flag
  266. TOV3 = 0; // Timer/Counter3 Overflow Flag
  267. // TCCR3A
  268. COM3A = 6; // Compare Output Mode 3A, bits
  269. COM3B = 4; // Compare Output Mode 3B, bits
  270. WGM3 = 0; // Pulse Width Modulator Select Bits
  271. // TCCR3B
  272. ICNC3 = 7; // Input Capture 3 Noise Canceler
  273. ICES3 = 6; // Input Capture 3 Edge Select
  274. CS3 = 0; // Clock Select3 bits
  275. // TCCR3C
  276. FOC3A = 7; // Force Output Compare for Channel A
  277. FOC3B = 6; // Force Output Compare for Channel B
  278. // SPMCSR
  279. SPMIE = 7; // SPM Interrupt Enable
  280. RWWSB = 6; // Read While Write Section Busy
  281. SIGRD = 5; // Signature Row Read
  282. RWWSRE = 4; // Read While Write section read enable
  283. BLBSET = 3; // Boot Lock Bit Set
  284. PGWRT = 2; // Page Write
  285. PGERS = 1; // Page Erase
  286. SPMEN = 0; // Store Program Memory Enable
  287. // EICRA
  288. ISC2 = 4; // External Interrupt Sense Control Bit
  289. ISC1 = 2; // External Interrupt Sense Control Bit
  290. ISC0 = 0; // External Interrupt Sense Control Bit
  291. // EIMSK
  292. INT = 0; // External Interrupt Request 2 Enable
  293. // EIFR
  294. INTF = 0; // External Interrupt Flags
  295. // PCMSK3
  296. PCINT = 0; // Pin Change Enable Masks
  297. // PCMSK2
  298. // PCMSK1
  299. // PCMSK0
  300. // PCIFR
  301. PCIF = 0; // Pin Change Interrupt Flags
  302. // PCICR
  303. PCIE = 0; // Pin Change Interrupt Enables
  304. // ADMUX
  305. REFS = 6; // Reference Selection Bits
  306. ADLAR = 5; // Left Adjust Result
  307. MUX = 0; // Analog Channel and Gain Selection Bits
  308. // ADCSRA
  309. ADEN = 7; // ADC Enable
  310. ADSC = 6; // ADC Start Conversion
  311. ADATE = 5; // ADC Auto Trigger Enable
  312. ADIF = 4; // ADC Interrupt Flag
  313. ADIE = 3; // ADC Interrupt Enable
  314. ADPS = 0; // ADC Prescaler Select Bits
  315. // ADCSRB
  316. ADTS = 0; // ADC Auto Trigger Source bits
  317. // DIDR0
  318. ADC7D = 7; //
  319. ADC6D = 6; //
  320. ADC5D = 5; //
  321. ADC4D = 4; //
  322. ADC3D = 3; //
  323. ADC2D = 2; //
  324. ADC1D = 1; //
  325. ADC0D = 0; //
  326. // MCUCR
  327. JTD = 7; // JTAG Interface Disable
  328. // MCUSR
  329. JTRF = 4; // JTAG Reset Flag
  330. // EECR
  331. EEPM = 4; // EEPROM Programming Mode Bits
  332. EERIE = 3; // EEPROM Ready Interrupt Enable
  333. EEMPE = 2; // EEPROM Master Write Enable
  334. EEPE = 1; // EEPROM Write Enable
  335. EERE = 0; // EEPROM Read Enable
  336. // TWAMR
  337. TWAM = 1; //
  338. // TWCR
  339. TWINT = 7; // TWI Interrupt Flag
  340. TWEA = 6; // TWI Enable Acknowledge Bit
  341. TWSTA = 5; // TWI Start Condition Bit
  342. TWSTO = 4; // TWI Stop Condition Bit
  343. TWWC = 3; // TWI Write Collition Flag
  344. TWEN = 2; // TWI Enable Bit
  345. TWIE = 0; // TWI Interrupt Enable
  346. // TWSR
  347. TWS = 3; // TWI Status
  348. TWPS = 0; // TWI Prescaler
  349. // TWAR
  350. TWA = 1; // TWI (Slave) Address register Bits
  351. TWGCE = 0; // TWI General Call Recognition Enable Bit
  352. // UCSR1A
  353. RXC1 = 7; // USART Receive Complete
  354. TXC1 = 6; // USART Transmitt Complete
  355. UDRE1 = 5; // USART Data Register Empty
  356. FE1 = 4; // Framing Error
  357. DOR1 = 3; // Data overRun
  358. UPE1 = 2; // Parity Error
  359. U2X1 = 1; // Double the USART transmission speed
  360. MPCM1 = 0; // Multi-processor Communication Mode
  361. // UCSR1B
  362. RXCIE1 = 7; // RX Complete Interrupt Enable
  363. TXCIE1 = 6; // TX Complete Interrupt Enable
  364. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  365. RXEN1 = 4; // Receiver Enable
  366. TXEN1 = 3; // Transmitter Enable
  367. UCSZ12 = 2; // Character Size
  368. RXB81 = 1; // Receive Data Bit 8
  369. TXB81 = 0; // Transmit Data Bit 8
  370. // UCSR1C
  371. UMSEL1 = 6; // USART Mode Select
  372. UPM1 = 4; // Parity Mode Bits
  373. USBS1 = 3; // Stop Bit Select
  374. UCSZ1 = 1; // Character Size
  375. UCPOL1 = 0; // Clock Polarity
  376. // SPSR
  377. SPIF = 7; // SPI Interrupt Flag
  378. WCOL = 6; // Write Collision Flag
  379. SPI2X = 0; // Double SPI Speed Bit
  380. // SPCR
  381. SPIE = 7; // SPI Interrupt Enable
  382. SPE = 6; // SPI Enable
  383. DORD = 5; // Data Order
  384. MSTR = 4; // Master/Slave Select
  385. CPOL = 3; // Clock polarity
  386. CPHA = 2; // Clock Phase
  387. SPR = 0; // SPI Clock Rate Selects
  388. // WDTCSR
  389. WDIF = 7; // Watchdog Timeout Interrupt Flag
  390. WDIE = 6; // Watchdog Timeout Interrupt Enable
  391. WDP = 0; // Watchdog Timer Prescaler Bits
  392. WDCE = 4; // Watchdog Change Enable
  393. WDE = 3; // Watch Dog Enable
  394. // SREG
  395. I = 7; // Global Interrupt Enable
  396. T = 6; // Bit Copy Storage
  397. H = 5; // Half Carry Flag
  398. S = 4; // Sign Bit
  399. V = 3; // Two's Complement Overflow Flag
  400. N = 2; // Negative Flag
  401. Z = 1; // Zero Flag
  402. C = 0; // Carry Flag
  403. // MCUCR
  404. BODS = 6; // BOD Power Down in Sleep
  405. BODSE = 5; // BOD Power Down in Sleep Enable
  406. PUD = 4; // Pull-up disable
  407. IVSEL = 1; // Interrupt Vector Select
  408. IVCE = 0; // Interrupt Vector Change Enable
  409. // MCUSR
  410. WDRF = 3; // Watchdog Reset Flag
  411. BORF = 2; // Brown-out Reset Flag
  412. EXTRF = 1; // External Reset Flag
  413. PORF = 0; // Power-on reset flag
  414. // CLKPR
  415. CLKPCE = 7; //
  416. CLKPS = 0; //
  417. // SMCR
  418. SM = 1; // Sleep Mode Select bits
  419. SE = 0; // Sleep Enable
  420. // GPIOR2
  421. GPIOR = 0; // General Purpose IO Register 2 bis
  422. // GPIOR1
  423. // GPIOR0
  424. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  425. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  426. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  427. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  428. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  429. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  430. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  431. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  432. // PRR0
  433. PRTWI = 7; // Power Reduction TWI
  434. PRTIM2 = 6; // Power Reduction Timer/Counter2
  435. PRTIM0 = 5; // Power Reduction Timer/Counter0
  436. PRUSART = 1; // Power Reduction USARTs
  437. PRTIM1 = 3; // Power Reduction Timer/Counter1
  438. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  439. PRADC = 0; // Power Reduction ADC
  440. // PRR1
  441. PRTIM3 = 0; // Power Reduction Timer/Counter3
  442. implementation
  443. {$i avrcommon.inc}
  444. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  445. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  446. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  447. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 4 Pin Change Interrupt Request 0
  448. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 5 Pin Change Interrupt Request 1
  449. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 6 Pin Change Interrupt Request 2
  450. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 7 Pin Change Interrupt Request 3
  451. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 8 Watchdog Time-out Interrupt
  452. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 9 Timer/Counter2 Compare Match A
  453. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 10 Timer/Counter2 Compare Match B
  454. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 11 Timer/Counter2 Overflow
  455. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 12 Timer/Counter1 Capture Event
  456. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 13 Timer/Counter1 Compare Match A
  457. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 14 Timer/Counter1 Compare Match B
  458. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 15 Timer/Counter1 Overflow
  459. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 16 Timer/Counter0 Compare Match A
  460. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 17 Timer/Counter0 Compare Match B
  461. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 18 Timer/Counter0 Overflow
  462. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 19 SPI Serial Transfer Complete
  463. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 20 USART0, Rx Complete
  464. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 21 USART0 Data register Empty
  465. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 22 USART0, Tx Complete
  466. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 23 Analog Comparator
  467. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 24 ADC Conversion Complete
  468. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 25 EEPROM Ready
  469. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 26 2-wire Serial Interface
  470. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 27 Store Program Memory Read
  471. procedure USART1_RX_ISR; external name 'USART1_RX_ISR'; // Interrupt 28 USART1 RX complete
  472. procedure USART1_UDRE_ISR; external name 'USART1_UDRE_ISR'; // Interrupt 29 USART1 Data Register Empty
  473. procedure USART1_TX_ISR; external name 'USART1_TX_ISR'; // Interrupt 30 USART1 TX complete
  474. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 31 Timer/Counter3 Capture Event
  475. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 32 Timer/Counter3 Compare Match A
  476. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 33 Timer/Counter3 Compare Match B
  477. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 34 Timer/Counter3 Overflow
  478. procedure _FPC_start; assembler; nostackframe;
  479. label
  480. _start;
  481. asm
  482. .init
  483. .globl _start
  484. jmp _start
  485. jmp INT0_ISR
  486. jmp INT1_ISR
  487. jmp INT2_ISR
  488. jmp PCINT0_ISR
  489. jmp PCINT1_ISR
  490. jmp PCINT2_ISR
  491. jmp PCINT3_ISR
  492. jmp WDT_ISR
  493. jmp TIMER2_COMPA_ISR
  494. jmp TIMER2_COMPB_ISR
  495. jmp TIMER2_OVF_ISR
  496. jmp TIMER1_CAPT_ISR
  497. jmp TIMER1_COMPA_ISR
  498. jmp TIMER1_COMPB_ISR
  499. jmp TIMER1_OVF_ISR
  500. jmp TIMER0_COMPA_ISR
  501. jmp TIMER0_COMPB_ISR
  502. jmp TIMER0_OVF_ISR
  503. jmp SPI__STC_ISR
  504. jmp USART0__RX_ISR
  505. jmp USART0__UDRE_ISR
  506. jmp USART0__TX_ISR
  507. jmp ANALOG_COMP_ISR
  508. jmp ADC_ISR
  509. jmp EE_READY_ISR
  510. jmp TWI_ISR
  511. jmp SPM_READY_ISR
  512. jmp USART1_RX_ISR
  513. jmp USART1_UDRE_ISR
  514. jmp USART1_TX_ISR
  515. jmp TIMER3_CAPT_ISR
  516. jmp TIMER3_COMPA_ISR
  517. jmp TIMER3_COMPB_ISR
  518. jmp TIMER3_OVF_ISR
  519. {$i start.inc}
  520. .weak INT0_ISR
  521. .weak INT1_ISR
  522. .weak INT2_ISR
  523. .weak PCINT0_ISR
  524. .weak PCINT1_ISR
  525. .weak PCINT2_ISR
  526. .weak PCINT3_ISR
  527. .weak WDT_ISR
  528. .weak TIMER2_COMPA_ISR
  529. .weak TIMER2_COMPB_ISR
  530. .weak TIMER2_OVF_ISR
  531. .weak TIMER1_CAPT_ISR
  532. .weak TIMER1_COMPA_ISR
  533. .weak TIMER1_COMPB_ISR
  534. .weak TIMER1_OVF_ISR
  535. .weak TIMER0_COMPA_ISR
  536. .weak TIMER0_COMPB_ISR
  537. .weak TIMER0_OVF_ISR
  538. .weak SPI__STC_ISR
  539. .weak USART0__RX_ISR
  540. .weak USART0__UDRE_ISR
  541. .weak USART0__TX_ISR
  542. .weak ANALOG_COMP_ISR
  543. .weak ADC_ISR
  544. .weak EE_READY_ISR
  545. .weak TWI_ISR
  546. .weak SPM_READY_ISR
  547. .weak USART1_RX_ISR
  548. .weak USART1_UDRE_ISR
  549. .weak USART1_TX_ISR
  550. .weak TIMER3_CAPT_ISR
  551. .weak TIMER3_COMPA_ISR
  552. .weak TIMER3_COMPB_ISR
  553. .weak TIMER3_OVF_ISR
  554. .set INT0_ISR, Default_IRQ_handler
  555. .set INT1_ISR, Default_IRQ_handler
  556. .set INT2_ISR, Default_IRQ_handler
  557. .set PCINT0_ISR, Default_IRQ_handler
  558. .set PCINT1_ISR, Default_IRQ_handler
  559. .set PCINT2_ISR, Default_IRQ_handler
  560. .set PCINT3_ISR, Default_IRQ_handler
  561. .set WDT_ISR, Default_IRQ_handler
  562. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  563. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  564. .set TIMER2_OVF_ISR, Default_IRQ_handler
  565. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  566. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  567. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  568. .set TIMER1_OVF_ISR, Default_IRQ_handler
  569. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  570. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  571. .set TIMER0_OVF_ISR, Default_IRQ_handler
  572. .set SPI__STC_ISR, Default_IRQ_handler
  573. .set USART0__RX_ISR, Default_IRQ_handler
  574. .set USART0__UDRE_ISR, Default_IRQ_handler
  575. .set USART0__TX_ISR, Default_IRQ_handler
  576. .set ANALOG_COMP_ISR, Default_IRQ_handler
  577. .set ADC_ISR, Default_IRQ_handler
  578. .set EE_READY_ISR, Default_IRQ_handler
  579. .set TWI_ISR, Default_IRQ_handler
  580. .set SPM_READY_ISR, Default_IRQ_handler
  581. .set USART1_RX_ISR, Default_IRQ_handler
  582. .set USART1_UDRE_ISR, Default_IRQ_handler
  583. .set USART1_TX_ISR, Default_IRQ_handler
  584. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  585. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  586. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  587. .set TIMER3_OVF_ISR, Default_IRQ_handler
  588. end;
  589. end.