atmega164a.pp 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. unit ATmega164A;
  2. {$goto on}
  3. interface
  4. var
  5. // ANALOG_COMPARATOR
  6. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  7. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  8. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  9. // USART0
  10. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  11. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  12. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  13. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  14. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  15. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  16. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  17. // PORTA
  18. PORTA : byte absolute $00+$22; // Port A Data Register
  19. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  20. PINA : byte absolute $00+$20; // Port A Input Pins
  21. // PORTB
  22. PORTB : byte absolute $00+$25; // Port B Data Register
  23. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  24. PINB : byte absolute $00+$23; // Port B Input Pins
  25. // PORTC
  26. PORTC : byte absolute $00+$28; // Port C Data Register
  27. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  28. PINC : byte absolute $00+$26; // Port C Input Pins
  29. // PORTD
  30. PORTD : byte absolute $00+$2B; // Port D Data Register
  31. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  32. PIND : byte absolute $00+$29; // Port D Input Pins
  33. // TIMER_COUNTER_0
  34. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  35. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  36. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  37. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  38. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  39. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  40. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  41. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  42. // TIMER_COUNTER_2
  43. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  44. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  45. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register A
  46. TCCR2B : byte absolute $00+$B1; // Timer/Counter2 Control Register B
  47. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  48. OCR2B : byte absolute $00+$B4; // Timer/Counter2 Output Compare Register B
  49. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register A
  50. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  51. // WATCHDOG
  52. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  53. // JTAG
  54. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  55. MCUCR : byte absolute $00+$55; // MCU Control Register
  56. MCUSR : byte absolute $00+$54; // MCU Status Register
  57. // BOOT_LOAD
  58. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  59. // EXTERNAL_INTERRUPT
  60. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  61. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  62. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  63. PCMSK3 : byte absolute $00+$73; // Pin Change Mask Register 3
  64. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  65. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  66. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  67. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  68. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  69. // AD_CONVERTER
  70. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  71. ADC : word absolute $00+$78; // ADC Data Register Bytes
  72. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  73. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  74. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register A
  75. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register
  76. // TIMER_COUNTER_1
  77. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  78. TIFR1 : byte absolute $00+$36; // Timer/Counter Interrupt Flag register
  79. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  80. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  81. TCCR1C : byte absolute $00+$82; // Timer/Counter1 Control Register C
  82. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  83. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  84. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  85. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  86. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  87. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  88. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  89. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  90. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  91. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  92. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  93. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  94. // EEPROM
  95. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  96. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  97. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  98. EEDR : byte absolute $00+$40; // EEPROM Data Register
  99. EECR : byte absolute $00+$3F; // EEPROM Control Register
  100. // SPI
  101. SPDR0 : byte absolute $00+$4E; // SPI Data Register
  102. SPSR0 : byte absolute $00+$4D; // SPI Status Register
  103. SPCR0 : byte absolute $00+$4C; // SPI Control Register
  104. // TWI
  105. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  106. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  107. TWCR : byte absolute $00+$BC; // TWI Control Register
  108. TWSR : byte absolute $00+$B9; // TWI Status Register
  109. TWDR : byte absolute $00+$BB; // TWI Data register
  110. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  111. // USART1
  112. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  113. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  114. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  115. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  116. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  117. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  118. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  119. // CPU
  120. SREG : byte absolute $00+$5F; // Status Register
  121. SP : word absolute $00+$5D; // Stack Pointer
  122. SPL : byte absolute $00+$5D; // Stack Pointer
  123. SPH : byte absolute $00+$5D+1; // Stack Pointer
  124. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  125. CLKPR : byte absolute $00+$61; //
  126. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  127. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  128. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  129. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  130. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  131. const
  132. // ADCSRB
  133. ACME = 6; // Analog Comparator Multiplexer Enable
  134. // ACSR
  135. ACD = 7; // Analog Comparator Disable
  136. ACBG = 6; // Analog Comparator Bandgap Select
  137. ACO = 5; // Analog Compare Output
  138. ACI = 4; // Analog Comparator Interrupt Flag
  139. ACIE = 3; // Analog Comparator Interrupt Enable
  140. ACIC = 2; // Analog Comparator Input Capture Enable
  141. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  142. // DIDR1
  143. AIN1D = 1; // AIN1 Digital Input Disable
  144. AIN0D = 0; // AIN0 Digital Input Disable
  145. // UCSR0A
  146. RXC0 = 7; // USART Receive Complete
  147. TXC0 = 6; // USART Transmitt Complete
  148. UDRE0 = 5; // USART Data Register Empty
  149. FE0 = 4; // Framing Error
  150. DOR0 = 3; // Data overRun
  151. UPE0 = 2; // Parity Error
  152. U2X0 = 1; // Double the USART transmission speed
  153. MPCM0 = 0; // Multi-processor Communication Mode
  154. // UCSR0B
  155. RXCIE0 = 7; // RX Complete Interrupt Enable
  156. TXCIE0 = 6; // TX Complete Interrupt Enable
  157. UDRIE0 = 5; // USART Data register Empty Interrupt Enable
  158. RXEN0 = 4; // Receiver Enable
  159. TXEN0 = 3; // Transmitter Enable
  160. UCSZ02 = 2; // Character Size
  161. RXB80 = 1; // Receive Data Bit 8
  162. TXB80 = 0; // Transmit Data Bit 8
  163. // UCSR0C
  164. UMSEL0 = 6; // USART Mode Select
  165. UPM0 = 4; // Parity Mode Bits
  166. USBS0 = 3; // Stop Bit Select
  167. UCSZ0 = 1; // Character Size
  168. UCPOL0 = 0; // Clock Polarity
  169. // TCCR0B
  170. FOC0A = 7; // Force Output Compare A
  171. FOC0B = 6; // Force Output Compare B
  172. WGM02 = 3; //
  173. CS0 = 0; // Clock Select
  174. // TCCR0A
  175. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  176. COM0B = 4; // Compare Output Mode, Fast PWm
  177. WGM0 = 0; // Waveform Generation Mode
  178. // TIMSK0
  179. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  180. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  181. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  182. // TIFR0
  183. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  184. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  185. TOV0 = 0; // Timer/Counter0 Overflow Flag
  186. // GTCCR
  187. TSM = 7; // Timer/Counter Synchronization Mode
  188. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  189. // TIMSK2
  190. OCIE2B = 2; // Timer/Counter2 Output Compare Match B Interrupt Enable
  191. OCIE2A = 1; // Timer/Counter2 Output Compare Match A Interrupt Enable
  192. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  193. // TIFR2
  194. OCF2B = 2; // Output Compare Flag 2B
  195. OCF2A = 1; // Output Compare Flag 2A
  196. TOV2 = 0; // Timer/Counter2 Overflow Flag
  197. // TCCR2A
  198. COM2A = 6; // Compare Output Mode bits
  199. COM2B = 4; // Compare Output Mode bits
  200. WGM2 = 0; // Waveform Genration Mode
  201. // TCCR2B
  202. FOC2A = 7; // Force Output Compare A
  203. FOC2B = 6; // Force Output Compare B
  204. WGM22 = 3; // Waveform Generation Mode
  205. CS2 = 0; // Clock Select bits
  206. // ASSR
  207. EXCLK = 6; // Enable External Clock Input
  208. AS2 = 5; // Asynchronous Timer/Counter2
  209. TCN2UB = 4; // Timer/Counter2 Update Busy
  210. OCR2AUB = 3; // Output Compare Register2 Update Busy
  211. OCR2BUB = 2; // Output Compare Register 2 Update Busy
  212. TCR2AUB = 1; // Timer/Counter Control Register2 Update Busy
  213. TCR2BUB = 0; // Timer/Counter Control Register2 Update Busy
  214. // GTCCR
  215. PSRASY = 1; // Prescaler Reset Timer/Counter2
  216. // WDTCSR
  217. WDIF = 7; // Watchdog Timeout Interrupt Flag
  218. WDIE = 6; // Watchdog Timeout Interrupt Enable
  219. WDP = 0; // Watchdog Timer Prescaler Bits
  220. WDCE = 4; // Watchdog Change Enable
  221. WDE = 3; // Watch Dog Enable
  222. // MCUCR
  223. JTD = 7; // JTAG Interface Disable
  224. // MCUSR
  225. JTRF = 4; // JTAG Reset Flag
  226. // SPMCSR
  227. SPMIE = 7; // SPM Interrupt Enable
  228. RWWSB = 6; // Read While Write Section Busy
  229. SIGRD = 5; // Signature Row Read
  230. RWWSRE = 4; // Read While Write section read enable
  231. BLBSET = 3; // Boot Lock Bit Set
  232. PGWRT = 2; // Page Write
  233. PGERS = 1; // Page Erase
  234. SPMEN = 0; // Store Program Memory Enable
  235. // EICRA
  236. ISC2 = 4; // External Interrupt Sense Control Bit
  237. ISC1 = 2; // External Interrupt Sense Control Bit
  238. ISC0 = 0; // External Interrupt Sense Control Bit
  239. // EIMSK
  240. INT = 0; // External Interrupt Request 2 Enable
  241. // EIFR
  242. INTF = 0; // External Interrupt Flags
  243. // PCMSK3
  244. PCINT = 0; // Pin Change Enable Masks
  245. // PCMSK2
  246. // PCMSK1
  247. // PCMSK0
  248. // PCIFR
  249. PCIF = 0; // Pin Change Interrupt Flags
  250. // PCICR
  251. PCIE = 0; // Pin Change Interrupt Enables
  252. // ADMUX
  253. REFS = 6; // Reference Selection Bits
  254. ADLAR = 5; // Left Adjust Result
  255. MUX = 0; // Analog Channel and Gain Selection Bits
  256. // ADCSRA
  257. ADEN = 7; // ADC Enable
  258. ADSC = 6; // ADC Start Conversion
  259. ADATE = 5; // ADC Auto Trigger Enable
  260. ADIF = 4; // ADC Interrupt Flag
  261. ADIE = 3; // ADC Interrupt Enable
  262. ADPS = 0; // ADC Prescaler Select Bits
  263. // ADCSRB
  264. ADTS = 0; // ADC Auto Trigger Source bits
  265. // DIDR0
  266. ADC7D = 7; //
  267. ADC6D = 6; //
  268. ADC5D = 5; //
  269. ADC4D = 4; //
  270. ADC3D = 3; //
  271. ADC2D = 2; //
  272. ADC1D = 1; //
  273. ADC0D = 0; //
  274. // TIMSK1
  275. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  276. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  277. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  278. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  279. // TIFR1
  280. ICF1 = 5; // Timer/Counter1 Input Capture Flag
  281. OCF1B = 2; // Timer/Counter1 Output Compare B Match Flag
  282. OCF1A = 1; // Timer/Counter1 Output Compare A Match Flag
  283. TOV1 = 0; // Timer/Counter1 Overflow Flag
  284. // TCCR1A
  285. COM1A = 6; // Compare Output Mode 1A, bits
  286. COM1B = 4; // Compare Output Mode 1B, bits
  287. WGM1 = 0; // Pulse Width Modulator Select Bits
  288. // TCCR1B
  289. ICNC1 = 7; // Input Capture 1 Noise Canceler
  290. ICES1 = 6; // Input Capture 1 Edge Select
  291. CS1 = 0; // Clock Select1 bits
  292. // TCCR1C
  293. FOC1A = 7; // Force Output Compare for Channel A
  294. FOC1B = 6; // Force Output Compare for Channel B
  295. // EECR
  296. EEPM = 4; // EEPROM Programming Mode Bits
  297. EERIE = 3; // EEPROM Ready Interrupt Enable
  298. EEMPE = 2; // EEPROM Master Write Enable
  299. EEPE = 1; // EEPROM Write Enable
  300. EERE = 0; // EEPROM Read Enable
  301. // SPSR0
  302. SPIF0 = 7; // SPI Interrupt Flag
  303. WCOL0 = 6; // Write Collision Flag
  304. SPI2X0 = 0; // Double SPI Speed Bit
  305. // SPCR0
  306. SPIE0 = 7; // SPI Interrupt Enable
  307. SPE0 = 6; // SPI Enable
  308. DORD0 = 5; // Data Order
  309. MSTR0 = 4; // Master/Slave Select
  310. CPOL0 = 3; // Clock polarity
  311. CPHA0 = 2; // Clock Phase
  312. SPR10 = 1; // SPI Clock Rate Select 1
  313. SPR00 = 0; // SPI Clock Rate Select 0
  314. // TWAMR
  315. TWAM = 1; //
  316. // TWCR
  317. TWINT = 7; // TWI Interrupt Flag
  318. TWEA = 6; // TWI Enable Acknowledge Bit
  319. TWSTA = 5; // TWI Start Condition Bit
  320. TWSTO = 4; // TWI Stop Condition Bit
  321. TWWC = 3; // TWI Write Collition Flag
  322. TWEN = 2; // TWI Enable Bit
  323. TWIE = 0; // TWI Interrupt Enable
  324. // TWSR
  325. TWS = 3; // TWI Status
  326. TWPS = 0; // TWI Prescaler
  327. // TWAR
  328. TWA = 1; // TWI (Slave) Address register Bits
  329. TWGCE = 0; // TWI General Call Recognition Enable Bit
  330. // UCSR1A
  331. RXC1 = 7; // USART Receive Complete
  332. TXC1 = 6; // USART Transmitt Complete
  333. UDRE1 = 5; // USART Data Register Empty
  334. FE1 = 4; // Framing Error
  335. DOR1 = 3; // Data overRun
  336. UPE1 = 2; // Parity Error
  337. U2X1 = 1; // Double the USART transmission speed
  338. MPCM1 = 0; // Multi-processor Communication Mode
  339. // UCSR1B
  340. RXCIE1 = 7; // RX Complete Interrupt Enable
  341. TXCIE1 = 6; // TX Complete Interrupt Enable
  342. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  343. RXEN1 = 4; // Receiver Enable
  344. TXEN1 = 3; // Transmitter Enable
  345. UCSZ12 = 2; // Character Size
  346. RXB81 = 1; // Receive Data Bit 8
  347. TXB81 = 0; // Transmit Data Bit 8
  348. // UCSR1C
  349. UMSEL1 = 6; // USART Mode Select
  350. UPM1 = 4; // Parity Mode Bits
  351. USBS1 = 3; // Stop Bit Select
  352. UCSZ1 = 1; // Character Size
  353. UCPOL1 = 0; // Clock Polarity
  354. // SREG
  355. I = 7; // Global Interrupt Enable
  356. T = 6; // Bit Copy Storage
  357. H = 5; // Half Carry Flag
  358. S = 4; // Sign Bit
  359. V = 3; // Two's Complement Overflow Flag
  360. N = 2; // Negative Flag
  361. Z = 1; // Zero Flag
  362. C = 0; // Carry Flag
  363. // MCUCR
  364. PUD = 4; // Pull-up disable
  365. IVSEL = 1; // Interrupt Vector Select
  366. IVCE = 0; // Interrupt Vector Change Enable
  367. // MCUSR
  368. WDRF = 3; // Watchdog Reset Flag
  369. BORF = 2; // Brown-out Reset Flag
  370. EXTRF = 1; // External Reset Flag
  371. PORF = 0; // Power-on reset flag
  372. // CLKPR
  373. CLKPCE = 7; //
  374. CLKPS = 0; //
  375. // SMCR
  376. SM = 1; // Sleep Mode Select bits
  377. SE = 0; // Sleep Enable
  378. // GPIOR2
  379. GPIOR = 0; // General Purpose IO Register 2 bis
  380. // GPIOR1
  381. // GPIOR0
  382. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  383. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  384. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  385. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  386. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  387. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  388. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  389. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  390. // PRR0
  391. PRTWI = 7; // Power Reduction TWI
  392. PRTIM2 = 6; // Power Reduction Timer/Counter2
  393. PRTIM0 = 5; // Power Reduction Timer/Counter0
  394. PRUSART = 1; // Power Reduction USARTs
  395. PRTIM1 = 3; // Power Reduction Timer/Counter1
  396. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  397. PRADC = 0; // Power Reduction ADC
  398. implementation
  399. {$i avrcommon.inc}
  400. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  401. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  402. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  403. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 4 Pin Change Interrupt Request 0
  404. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 5 Pin Change Interrupt Request 1
  405. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 6 Pin Change Interrupt Request 2
  406. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 7 Pin Change Interrupt Request 3
  407. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 8 Watchdog Time-out Interrupt
  408. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 9 Timer/Counter2 Compare Match A
  409. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 10 Timer/Counter2 Compare Match B
  410. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 11 Timer/Counter2 Overflow
  411. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 12 Timer/Counter1 Capture Event
  412. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 13 Timer/Counter1 Compare Match A
  413. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 14 Timer/Counter1 Compare Match B
  414. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 15 Timer/Counter1 Overflow
  415. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 16 Timer/Counter0 Compare Match A
  416. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 17 Timer/Counter0 Compare Match B
  417. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 18 Timer/Counter0 Overflow
  418. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 19 SPI Serial Transfer Complete
  419. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 20 USART0, Rx Complete
  420. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 21 USART0 Data register Empty
  421. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 22 USART0, Tx Complete
  422. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 23 Analog Comparator
  423. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 24 ADC Conversion Complete
  424. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 25 EEPROM Ready
  425. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 26 2-wire Serial Interface
  426. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 27 Store Program Memory Read
  427. procedure USART1_RX_ISR; external name 'USART1_RX_ISR'; // Interrupt 28 USART1 RX complete
  428. procedure USART1_UDRE_ISR; external name 'USART1_UDRE_ISR'; // Interrupt 29 USART1 Data Register Empty
  429. procedure USART1_TX_ISR; external name 'USART1_TX_ISR'; // Interrupt 30 USART1 TX complete
  430. procedure _FPC_start; assembler; nostackframe;
  431. label
  432. _start;
  433. asm
  434. .init
  435. .globl _start
  436. jmp _start
  437. jmp INT0_ISR
  438. jmp INT1_ISR
  439. jmp INT2_ISR
  440. jmp PCINT0_ISR
  441. jmp PCINT1_ISR
  442. jmp PCINT2_ISR
  443. jmp PCINT3_ISR
  444. jmp WDT_ISR
  445. jmp TIMER2_COMPA_ISR
  446. jmp TIMER2_COMPB_ISR
  447. jmp TIMER2_OVF_ISR
  448. jmp TIMER1_CAPT_ISR
  449. jmp TIMER1_COMPA_ISR
  450. jmp TIMER1_COMPB_ISR
  451. jmp TIMER1_OVF_ISR
  452. jmp TIMER0_COMPA_ISR
  453. jmp TIMER0_COMPB_ISR
  454. jmp TIMER0_OVF_ISR
  455. jmp SPI__STC_ISR
  456. jmp USART0__RX_ISR
  457. jmp USART0__UDRE_ISR
  458. jmp USART0__TX_ISR
  459. jmp ANALOG_COMP_ISR
  460. jmp ADC_ISR
  461. jmp EE_READY_ISR
  462. jmp TWI_ISR
  463. jmp SPM_READY_ISR
  464. jmp USART1_RX_ISR
  465. jmp USART1_UDRE_ISR
  466. jmp USART1_TX_ISR
  467. {$i start.inc}
  468. .weak INT0_ISR
  469. .weak INT1_ISR
  470. .weak INT2_ISR
  471. .weak PCINT0_ISR
  472. .weak PCINT1_ISR
  473. .weak PCINT2_ISR
  474. .weak PCINT3_ISR
  475. .weak WDT_ISR
  476. .weak TIMER2_COMPA_ISR
  477. .weak TIMER2_COMPB_ISR
  478. .weak TIMER2_OVF_ISR
  479. .weak TIMER1_CAPT_ISR
  480. .weak TIMER1_COMPA_ISR
  481. .weak TIMER1_COMPB_ISR
  482. .weak TIMER1_OVF_ISR
  483. .weak TIMER0_COMPA_ISR
  484. .weak TIMER0_COMPB_ISR
  485. .weak TIMER0_OVF_ISR
  486. .weak SPI__STC_ISR
  487. .weak USART0__RX_ISR
  488. .weak USART0__UDRE_ISR
  489. .weak USART0__TX_ISR
  490. .weak ANALOG_COMP_ISR
  491. .weak ADC_ISR
  492. .weak EE_READY_ISR
  493. .weak TWI_ISR
  494. .weak SPM_READY_ISR
  495. .weak USART1_RX_ISR
  496. .weak USART1_UDRE_ISR
  497. .weak USART1_TX_ISR
  498. .set INT0_ISR, Default_IRQ_handler
  499. .set INT1_ISR, Default_IRQ_handler
  500. .set INT2_ISR, Default_IRQ_handler
  501. .set PCINT0_ISR, Default_IRQ_handler
  502. .set PCINT1_ISR, Default_IRQ_handler
  503. .set PCINT2_ISR, Default_IRQ_handler
  504. .set PCINT3_ISR, Default_IRQ_handler
  505. .set WDT_ISR, Default_IRQ_handler
  506. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  507. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  508. .set TIMER2_OVF_ISR, Default_IRQ_handler
  509. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  510. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  511. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  512. .set TIMER1_OVF_ISR, Default_IRQ_handler
  513. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  514. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  515. .set TIMER0_OVF_ISR, Default_IRQ_handler
  516. .set SPI__STC_ISR, Default_IRQ_handler
  517. .set USART0__RX_ISR, Default_IRQ_handler
  518. .set USART0__UDRE_ISR, Default_IRQ_handler
  519. .set USART0__TX_ISR, Default_IRQ_handler
  520. .set ANALOG_COMP_ISR, Default_IRQ_handler
  521. .set ADC_ISR, Default_IRQ_handler
  522. .set EE_READY_ISR, Default_IRQ_handler
  523. .set TWI_ISR, Default_IRQ_handler
  524. .set SPM_READY_ISR, Default_IRQ_handler
  525. .set USART1_RX_ISR, Default_IRQ_handler
  526. .set USART1_UDRE_ISR, Default_IRQ_handler
  527. .set USART1_TX_ISR, Default_IRQ_handler
  528. end;
  529. end.