atmega165p.pp 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. unit ATmega165P;
  2. {$goto on}
  3. interface
  4. var
  5. // TIMER_COUNTER_0
  6. TCCR0A : byte absolute $00+$44; // Timer/Counter0 Control Register
  7. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  8. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  9. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  10. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  11. GTCCR : byte absolute $00+$43; // General Timer/Control Register
  12. // TIMER_COUNTER_1
  13. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  14. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  15. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  16. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  17. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  18. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  19. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  20. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  21. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  22. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  23. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  24. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  25. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  26. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  27. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  28. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  29. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  30. // TIMER_COUNTER_2
  31. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register
  32. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  33. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register
  34. TIMSK2 : byte absolute $00+$70; // Timer/Counter2 Interrupt Mask register
  35. TIFR2 : byte absolute $00+$37; // Timer/Counter2 Interrupt Flag Register
  36. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  37. // WATCHDOG
  38. WDTCR : byte absolute $00+$60; // Watchdog Timer Control Register
  39. // EEPROM
  40. EEAR : word absolute $00+$41; // EEPROM Address Register Bytes
  41. EEARL : byte absolute $00+$41; // EEPROM Address Register Bytes
  42. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Bytes
  43. EEDR : byte absolute $00+$40; // EEPROM Data Register
  44. EECR : byte absolute $00+$3F; // EEPROM Control Register
  45. // SPI
  46. SPCR : byte absolute $00+$4C; // SPI Control Register
  47. SPSR : byte absolute $00+$4D; // SPI Status Register
  48. SPDR : byte absolute $00+$4E; // SPI Data Register
  49. // PORTA
  50. PORTA : byte absolute $00+$22; // Port A Data Register
  51. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  52. PINA : byte absolute $00+$20; // Port A Input Pins
  53. // PORTB
  54. PORTB : byte absolute $00+$25; // Port B Data Register
  55. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  56. PINB : byte absolute $00+$23; // Port B Input Pins
  57. // PORTC
  58. PORTC : byte absolute $00+$28; // Port C Data Register
  59. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  60. PINC : byte absolute $00+$26; // Port C Input Pins
  61. // PORTD
  62. PORTD : byte absolute $00+$2B; // Port D Data Register
  63. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  64. PIND : byte absolute $00+$29; // Port D Input Pins
  65. // ANALOG_COMPARATOR
  66. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  67. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  68. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  69. // PORTE
  70. PORTE : byte absolute $00+$2E; // Data Register, Port E
  71. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  72. PINE : byte absolute $00+$2C; // Input Pins, Port E
  73. // PORTF
  74. PORTF : byte absolute $00+$31; // Data Register, Port F
  75. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  76. PINF : byte absolute $00+$2F; // Input Pins, Port F
  77. // PORTG
  78. PORTG : byte absolute $00+$34; // Port G Data Register
  79. DDRG : byte absolute $00+$33; // Port G Data Direction Register
  80. PING : byte absolute $00+$32; // Port G Input Pins
  81. // JTAG
  82. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  83. MCUCR : byte absolute $00+$55; // MCU Control Register
  84. MCUSR : byte absolute $00+$54; // MCU Status Register
  85. // EXTERNAL_INTERRUPT
  86. EICRA : byte absolute $00+$69; // External Interrupt Control Register
  87. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  88. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  89. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  90. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  91. // USI
  92. USIDR : byte absolute $00+$BA; // USI Data Register
  93. USISR : byte absolute $00+$B9; // USI Status Register
  94. USICR : byte absolute $00+$B8; // USI Control Register
  95. // AD_CONVERTER
  96. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  97. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  98. ADC : word absolute $00+$78; // ADC Data Register Bytes
  99. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  100. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  101. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  102. // BOOT_LOAD
  103. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  104. // USART0
  105. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  106. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  107. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  108. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  109. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  110. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  111. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  112. // CPU
  113. SREG : byte absolute $00+$5F; // Status Register
  114. SP : word absolute $00+$5D; // Stack Pointer
  115. SPL : byte absolute $00+$5D; // Stack Pointer
  116. SPH : byte absolute $00+$5D+1; // Stack Pointer
  117. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  118. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  119. PRR : byte absolute $00+$64; // Power Reduction Register
  120. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  121. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  122. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  123. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  124. const
  125. // TCCR0A
  126. FOC0A = 7; // Force Output Compare
  127. WGM00 = 6; // Waveform Generation Mode 0
  128. COM0A = 4; // Compare Match Output Modes
  129. WGM01 = 3; // Waveform Generation Mode 1
  130. CS0 = 0; // Clock Selects
  131. // TIMSK0
  132. OCIE0A = 1; // Timer/Counter0 Output Compare Match Interrupt Enable
  133. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  134. // TIFR0
  135. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0
  136. TOV0 = 0; // Timer/Counter0 Overflow Flag
  137. // GTCCR
  138. TSM = 7; // Timer/Counter Synchronization Mode
  139. PSR310 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  140. // TCCR1A
  141. COM1A = 6; // Compare Output Mode 1A, bits
  142. COM1B = 4; // Compare Output Mode 1B, bits
  143. WGM1 = 0; // Waveform Generation Mode
  144. // TCCR1B
  145. ICNC1 = 7; // Input Capture 1 Noise Canceler
  146. ICES1 = 6; // Input Capture 1 Edge Select
  147. CS1 = 0; // Prescaler source of Timer/Counter 1
  148. // TCCR1C
  149. FOC1A = 7; // Force Output Compare 1A
  150. FOC1B = 6; // Force Output Compare 1B
  151. // TIMSK1
  152. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  153. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  154. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  155. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  156. // TIFR1
  157. ICF1 = 5; // Input Capture Flag 1
  158. OCF1B = 2; // Output Compare Flag 1B
  159. OCF1A = 1; // Output Compare Flag 1A
  160. TOV1 = 0; // Timer/Counter1 Overflow Flag
  161. // TCCR2A
  162. FOC2A = 7; // Force Output Compare A
  163. WGM20 = 6; // Waveform Generation Mode
  164. COM2A = 4; // Compare Output Mode bits
  165. WGM21 = 3; // Waveform Generation Mode
  166. CS2 = 0; // Clock Select bits
  167. // TIMSK2
  168. OCIE2A = 1; // Timer/Counter2 Output Compare Match Interrupt Enable
  169. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  170. // TIFR2
  171. OCF2A = 1; // Timer/Counter2 Output Compare Flag 2
  172. TOV2 = 0; // Timer/Counter2 Overflow Flag
  173. // GTCCR
  174. PSR2 = 1; // Prescaler Reset Timer/Counter2
  175. // ASSR
  176. EXCLK = 4; // Enable External Clock Interrupt
  177. AS2 = 3; // AS2: Asynchronous Timer/Counter2
  178. TCN2UB = 2; // TCN2UB: Timer/Counter2 Update Busy
  179. OCR2UB = 1; // Output Compare Register2 Update Busy
  180. TCR2UB = 0; // TCR2UB: Timer/Counter Control Register2 Update Busy
  181. // WDTCR
  182. WDCE = 4; // Watchdog Change Enable
  183. WDE = 3; // Watch Dog Enable
  184. WDP = 0; // Watch Dog Timer Prescaler bits
  185. // EECR
  186. EERIE = 3; // EEPROM Ready Interrupt Enable
  187. EEMWE = 2; // EEPROM Master Write Enable
  188. EEWE = 1; // EEPROM Write Enable
  189. EERE = 0; // EEPROM Read Enable
  190. // SPCR
  191. SPIE = 7; // SPI Interrupt Enable
  192. SPE = 6; // SPI Enable
  193. DORD = 5; // Data Order
  194. MSTR = 4; // Master/Slave Select
  195. CPOL = 3; // Clock polarity
  196. CPHA = 2; // Clock Phase
  197. SPR = 0; // SPI Clock Rate Selects
  198. // SPSR
  199. SPIF = 7; // SPI Interrupt Flag
  200. WCOL = 6; // Write Collision Flag
  201. SPI2X = 0; // Double SPI Speed Bit
  202. // ADCSRB
  203. ACME = 6; // Analog Comparator Multiplexer Enable
  204. // ACSR
  205. ACD = 7; // Analog Comparator Disable
  206. ACBG = 6; // Analog Comparator Bandgap Select
  207. ACO = 5; // Analog Compare Output
  208. ACI = 4; // Analog Comparator Interrupt Flag
  209. ACIE = 3; // Analog Comparator Interrupt Enable
  210. ACIC = 2; // Analog Comparator Input Capture Enable
  211. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  212. // DIDR1
  213. AIN1D = 1; // AIN1 Digital Input Disable
  214. AIN0D = 0; // AIN0 Digital Input Disable
  215. // MCUCR
  216. JTD = 7; // JTAG Interface Disable
  217. // MCUSR
  218. JTRF = 4; // JTAG Reset Flag
  219. // EICRA
  220. ISC01 = 1; // External Interrupt Sense Control 0 Bit 1
  221. ISC00 = 0; // External Interrupt Sense Control 0 Bit 0
  222. // EIMSK
  223. PCIE = 6; // Pin Change Interrupt Enables
  224. INT0 = 0; // External Interrupt Request 0 Enable
  225. // EIFR
  226. PCIF = 6; // Pin Change Interrupt Flags
  227. INTF0 = 0; // External Interrupt Flag 0
  228. // PCMSK1
  229. PCINT = 0; // Pin Change Enable Masks
  230. // PCMSK0
  231. // USISR
  232. USISIF = 7; // Start Condition Interrupt Flag
  233. USIOIF = 6; // Counter Overflow Interrupt Flag
  234. USIPF = 5; // Stop Condition Flag
  235. USIDC = 4; // Data Output Collision
  236. USICNT = 0; // USI Counter Value Bits
  237. // USICR
  238. USISIE = 7; // Start Condition Interrupt Enable
  239. USIOIE = 6; // Counter Overflow Interrupt Enable
  240. USIWM = 4; // USI Wire Mode Bits
  241. USICS = 2; // USI Clock Source Select Bits
  242. USICLK = 1; // Clock Strobe
  243. USITC = 0; // Toggle Clock Port Pin
  244. // ADMUX
  245. REFS = 6; // Reference Selection Bits
  246. ADLAR = 5; // Left Adjust Result
  247. MUX = 0; // Analog Channel and Gain Selection Bits
  248. // ADCSRA
  249. ADEN = 7; // ADC Enable
  250. ADSC = 6; // ADC Start Conversion
  251. ADATE = 5; // ADC Auto Trigger Enable
  252. ADIF = 4; // ADC Interrupt Flag
  253. ADIE = 3; // ADC Interrupt Enable
  254. ADPS = 0; // ADC Prescaler Select Bits
  255. // ADCSRB
  256. ADTS = 0; // ADC Auto Trigger Sources
  257. // DIDR0
  258. ADC7D = 7; // ADC7 Digital input Disable
  259. ADC6D = 6; // ADC6 Digital input Disable
  260. ADC5D = 5; // ADC5 Digital input Disable
  261. ADC4D = 4; // ADC4 Digital input Disable
  262. ADC3D = 3; // ADC3 Digital input Disable
  263. ADC2D = 2; // ADC2 Digital input Disable
  264. ADC1D = 1; // ADC1 Digital input Disable
  265. ADC0D = 0; // ADC0 Digital input Disable
  266. // SPMCSR
  267. SPMIE = 7; // SPM Interrupt Enable
  268. RWWSB = 6; // Read While Write Section Busy
  269. RWWSRE = 4; // Read While Write section read enable
  270. BLBSET = 3; // Boot Lock Bit Set
  271. PGWRT = 2; // Page Write
  272. PGERS = 1; // Page Erase
  273. SPMEN = 0; // Store Program Memory Enable
  274. // UCSR0A
  275. RXC0 = 7; // USART Receive Complete
  276. TXC0 = 6; // USART Transmit Complete
  277. UDRE0 = 5; // USART Data Register Empty
  278. FE0 = 4; // Framing Error
  279. DOR0 = 3; // Data OverRun
  280. UPE0 = 2; // USART Parity Error
  281. U2X0 = 1; // Double the USART Transmission Speed
  282. MPCM0 = 0; // Multi-processor Communication Mode
  283. // UCSR0B
  284. RXCIE0 = 7; // RX Complete Interrupt Enable
  285. TXCIE0 = 6; // TX Complete Interrupt Enable
  286. UDRIE0 = 5; // USART Data Register Empty Interrupt Enable
  287. RXEN0 = 4; // Receiver Enable
  288. TXEN0 = 3; // Transmitter Enable
  289. UCSZ02 = 2; // Character Size
  290. RXB80 = 1; // Receive Data Bit 8
  291. TXB80 = 0; // Transmit Data Bit 8
  292. // UCSR0C
  293. UMSEL0 = 6; // USART Mode Select
  294. UPM0 = 4; // Parity Mode Bits
  295. USBS0 = 3; // Stop Bit Select
  296. UCSZ0 = 1; // Character Size
  297. UCPOL0 = 0; // Clock Polarity
  298. // SREG
  299. I = 7; // Global Interrupt Enable
  300. T = 6; // Bit Copy Storage
  301. H = 5; // Half Carry Flag
  302. S = 4; // Sign Bit
  303. V = 3; // Two's Complement Overflow Flag
  304. N = 2; // Negative Flag
  305. Z = 1; // Zero Flag
  306. C = 0; // Carry Flag
  307. // MCUCR
  308. PUD = 4; // Pull-up disable
  309. IVSEL = 1; // Interrupt Vector Select
  310. IVCE = 0; // Interrupt Vector Change Enable
  311. // MCUSR
  312. WDRF = 3; // Watchdog Reset Flag
  313. BORF = 2; // Brown-out Reset Flag
  314. EXTRF = 1; // External Reset Flag
  315. PORF = 0; // Power-on reset flag
  316. // CLKPR
  317. CLKPCE = 7; // Clock Prescaler Change Enable
  318. CLKPS = 0; // Clock Prescaler Select Bits
  319. // PRR
  320. PRTIM1 = 3; // Power Reduction Timer/Counter1
  321. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  322. PRUSART0 = 1; // Power Reduction USART
  323. PRADC = 0; // Power Reduction ADC
  324. // SMCR
  325. SM = 1; // Sleep Mode Select bits
  326. SE = 0; // Sleep Enable
  327. implementation
  328. {$i avrcommon.inc}
  329. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  330. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin Change Interrupt Request 0
  331. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 3 Pin Change Interrupt Request 1
  332. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 4 Timer/Counter2 Compare Match
  333. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 5 Timer/Counter2 Overflow
  334. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 6 Timer/Counter1 Capture Event
  335. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 7 Timer/Counter1 Compare Match A
  336. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 8 Timer/Counter Compare Match B
  337. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 9 Timer/Counter1 Overflow
  338. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 10 Timer/Counter0 Compare Match
  339. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 11 Timer/Counter0 Overflow
  340. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 12 SPI Serial Transfer Complete
  341. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 13 USART0, Rx Complete
  342. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 14 USART0 Data register Empty
  343. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 15 USART0, Tx Complete
  344. procedure USI_START_ISR; external name 'USI_START_ISR'; // Interrupt 16 USI Start Condition
  345. procedure USI_OVERFLOW_ISR; external name 'USI_OVERFLOW_ISR'; // Interrupt 17 USI Overflow
  346. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 18 Analog Comparator
  347. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 19 ADC Conversion Complete
  348. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 20 EEPROM Ready
  349. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 21 Store Program Memory Read
  350. procedure _FPC_start; assembler; nostackframe;
  351. label
  352. _start;
  353. asm
  354. .init
  355. .globl _start
  356. jmp _start
  357. jmp INT0_ISR
  358. jmp PCINT0_ISR
  359. jmp PCINT1_ISR
  360. jmp TIMER2_COMP_ISR
  361. jmp TIMER2_OVF_ISR
  362. jmp TIMER1_CAPT_ISR
  363. jmp TIMER1_COMPA_ISR
  364. jmp TIMER1_COMPB_ISR
  365. jmp TIMER1_OVF_ISR
  366. jmp TIMER0_COMP_ISR
  367. jmp TIMER0_OVF_ISR
  368. jmp SPI__STC_ISR
  369. jmp USART0__RX_ISR
  370. jmp USART0__UDRE_ISR
  371. jmp USART0__TX_ISR
  372. jmp USI_START_ISR
  373. jmp USI_OVERFLOW_ISR
  374. jmp ANALOG_COMP_ISR
  375. jmp ADC_ISR
  376. jmp EE_READY_ISR
  377. jmp SPM_READY_ISR
  378. {$i start.inc}
  379. .weak INT0_ISR
  380. .weak PCINT0_ISR
  381. .weak PCINT1_ISR
  382. .weak TIMER2_COMP_ISR
  383. .weak TIMER2_OVF_ISR
  384. .weak TIMER1_CAPT_ISR
  385. .weak TIMER1_COMPA_ISR
  386. .weak TIMER1_COMPB_ISR
  387. .weak TIMER1_OVF_ISR
  388. .weak TIMER0_COMP_ISR
  389. .weak TIMER0_OVF_ISR
  390. .weak SPI__STC_ISR
  391. .weak USART0__RX_ISR
  392. .weak USART0__UDRE_ISR
  393. .weak USART0__TX_ISR
  394. .weak USI_START_ISR
  395. .weak USI_OVERFLOW_ISR
  396. .weak ANALOG_COMP_ISR
  397. .weak ADC_ISR
  398. .weak EE_READY_ISR
  399. .weak SPM_READY_ISR
  400. .set INT0_ISR, Default_IRQ_handler
  401. .set PCINT0_ISR, Default_IRQ_handler
  402. .set PCINT1_ISR, Default_IRQ_handler
  403. .set TIMER2_COMP_ISR, Default_IRQ_handler
  404. .set TIMER2_OVF_ISR, Default_IRQ_handler
  405. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  406. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  407. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  408. .set TIMER1_OVF_ISR, Default_IRQ_handler
  409. .set TIMER0_COMP_ISR, Default_IRQ_handler
  410. .set TIMER0_OVF_ISR, Default_IRQ_handler
  411. .set SPI__STC_ISR, Default_IRQ_handler
  412. .set USART0__RX_ISR, Default_IRQ_handler
  413. .set USART0__UDRE_ISR, Default_IRQ_handler
  414. .set USART0__TX_ISR, Default_IRQ_handler
  415. .set USI_START_ISR, Default_IRQ_handler
  416. .set USI_OVERFLOW_ISR, Default_IRQ_handler
  417. .set ANALOG_COMP_ISR, Default_IRQ_handler
  418. .set ADC_ISR, Default_IRQ_handler
  419. .set EE_READY_ISR, Default_IRQ_handler
  420. .set SPM_READY_ISR, Default_IRQ_handler
  421. end;
  422. end.