atmega3250.pp 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. unit ATmega3250;
  2. {$goto on}
  3. interface
  4. var
  5. // TIMER_COUNTER_0
  6. TCCR0A : byte absolute $00+$44; // Timer/Counter0 Control Register
  7. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  8. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  9. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  10. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  11. GTCCR : byte absolute $00+$43; // General Timer/Control Register
  12. // TIMER_COUNTER_1
  13. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  14. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  15. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  16. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  17. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  18. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  19. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  20. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  21. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  22. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  23. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  24. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  25. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  26. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  27. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  28. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  29. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  30. // TIMER_COUNTER_2
  31. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register
  32. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  33. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register
  34. TIMSK2 : byte absolute $00+$70; // Timer/Counter2 Interrupt Mask register
  35. TIFR2 : byte absolute $00+$37; // Timer/Counter2 Interrupt Flag Register
  36. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  37. // WATCHDOG
  38. WDTCR : byte absolute $00+$60; // Watchdog Timer Control Register
  39. // EEPROM
  40. EEAR : word absolute $00+$41; // EEPROM Read/Write Access Bytes
  41. EEARL : byte absolute $00+$41; // EEPROM Read/Write Access Bytes
  42. EEARH : byte absolute $00+$41+1; // EEPROM Read/Write Access Bytes
  43. EEDR : byte absolute $00+$40; // EEPROM Data Register
  44. EECR : byte absolute $00+$3F; // EEPROM Control Register
  45. // SPI
  46. SPCR : byte absolute $00+$4C; // SPI Control Register
  47. SPSR : byte absolute $00+$4D; // SPI Status Register
  48. SPDR : byte absolute $00+$4E; // SPI Data Register
  49. // PORTA
  50. PORTA : byte absolute $00+$22; // Port A Data Register
  51. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  52. PINA : byte absolute $00+$20; // Port A Input Pins
  53. // PORTB
  54. PORTB : byte absolute $00+$25; // Port B Data Register
  55. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  56. PINB : byte absolute $00+$23; // Port B Input Pins
  57. // PORTC
  58. PORTC : byte absolute $00+$28; // Port C Data Register
  59. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  60. PINC : byte absolute $00+$26; // Port C Input Pins
  61. // PORTD
  62. PORTD : byte absolute $00+$2B; // Port D Data Register
  63. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  64. PIND : byte absolute $00+$29; // Port D Input Pins
  65. // ANALOG_COMPARATOR
  66. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  67. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  68. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  69. // PORTE
  70. PORTE : byte absolute $00+$2E; // Data Register, Port E
  71. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  72. PINE : byte absolute $00+$2C; // Input Pins, Port E
  73. // PORTF
  74. PORTF : byte absolute $00+$31; // Data Register, Port F
  75. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  76. PINF : byte absolute $00+$2F; // Input Pins, Port F
  77. // PORTG
  78. PORTG : byte absolute $00+$34; // Port G Data Register
  79. DDRG : byte absolute $00+$33; // Port G Data Direction Register
  80. PING : byte absolute $00+$32; // Port G Input Pins
  81. // JTAG
  82. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  83. MCUCR : byte absolute $00+$55; // MCU Control Register
  84. MCUSR : byte absolute $00+$54; // MCU Status Register
  85. // EXTERNAL_INTERRUPT
  86. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  87. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  88. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  89. PCMSK3 : byte absolute $00+$73; // Pin Change Mask Register 3
  90. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  91. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  92. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  93. // CPU
  94. SREG : byte absolute $00+$5F; // Status Register
  95. SP : word absolute $00+$5D; // Stack Pointer
  96. SPL : byte absolute $00+$5D; // Stack Pointer
  97. SPH : byte absolute $00+$5D+1; // Stack Pointer
  98. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  99. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  100. PRR : byte absolute $00+$64; // Power Reduction Register
  101. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  102. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  103. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  104. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  105. // USI
  106. USIDR : byte absolute $00+$BA; // USI Data Register
  107. USISR : byte absolute $00+$B9; // USI Status Register
  108. USICR : byte absolute $00+$B8; // USI Control Register
  109. // AD_CONVERTER
  110. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  111. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  112. ADC : word absolute $00+$78; // ADC Data Register Bytes
  113. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  114. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  115. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  116. // BOOT_LOAD
  117. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  118. // USART0
  119. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  120. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  121. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  122. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  123. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  124. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  125. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  126. // PORTH
  127. PORTH : byte absolute $00+$DA; // PORT H Data Register
  128. DDRH : byte absolute $00+$D9; // PORT H Data Direction Register
  129. PINH : byte absolute $00+$D8; // PORT H Input Pins
  130. // PORTJ
  131. PORTJ : byte absolute $00+$DD; // PORT J Data Register
  132. DDRJ : byte absolute $00+$DC; // PORT J Data Direction Register
  133. PINJ : byte absolute $00+$DB; // PORT J Input Pins
  134. const
  135. // TCCR0A
  136. FOC0A = 7; // Force Output Compare
  137. WGM00 = 6; // Waveform Generation Mode 0
  138. COM0A = 4; // Compare Match Output Modes
  139. WGM01 = 3; // Waveform Generation Mode 1
  140. CS0 = 0; // Clock Selects
  141. // TIMSK0
  142. OCIE0A = 1; // Timer/Counter0 Output Compare Match Interrupt Enable
  143. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  144. // TIFR0
  145. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0
  146. TOV0 = 0; // Timer/Counter0 Overflow Flag
  147. // GTCCR
  148. TSM = 7; // Timer/Counter Synchronization Mode
  149. PSR310 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  150. // TCCR1A
  151. COM1A = 6; // Compare Output Mode 1A, bits
  152. COM1B = 4; // Compare Output Mode 1B, bits
  153. WGM1 = 0; // Waveform Generation Mode
  154. // TCCR1B
  155. ICNC1 = 7; // Input Capture 1 Noise Canceler
  156. ICES1 = 6; // Input Capture 1 Edge Select
  157. CS1 = 0; // Prescaler source of Timer/Counter 1
  158. // TCCR1C
  159. FOC1A = 7; // Force Output Compare 1A
  160. FOC1B = 6; // Force Output Compare 1B
  161. // TIMSK1
  162. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  163. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  164. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  165. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  166. // TIFR1
  167. ICF1 = 5; // Input Capture Flag 1
  168. OCF1B = 2; // Output Compare Flag 1B
  169. OCF1A = 1; // Output Compare Flag 1A
  170. TOV1 = 0; // Timer/Counter1 Overflow Flag
  171. // TCCR2A
  172. FOC2A = 7; // Force Output Compare A
  173. WGM20 = 6; // Waveform Generation Mode
  174. COM2A = 4; // Compare Output Mode bits
  175. WGM21 = 3; // Waveform Generation Mode
  176. CS2 = 0; // Clock Select bits
  177. // TIMSK2
  178. OCIE2A = 1; // Timer/Counter2 Output Compare Match Interrupt Enable
  179. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  180. // TIFR2
  181. OCF2A = 1; // Timer/Counter2 Output Compare Flag 2
  182. TOV2 = 0; // Timer/Counter2 Overflow Flag
  183. // GTCCR
  184. PSR2 = 1; // Prescaler Reset Timer/Counter2
  185. // ASSR
  186. EXCLK = 4; // Enable External Clock Interrupt
  187. AS2 = 3; // AS2: Asynchronous Timer/Counter2
  188. TCN2UB = 2; // TCN2UB: Timer/Counter2 Update Busy
  189. OCR2UB = 1; // Output Compare Register2 Update Busy
  190. TCR2UB = 0; // TCR2UB: Timer/Counter Control Register2 Update Busy
  191. // WDTCR
  192. WDCE = 4; // Watchdog Change Enable
  193. WDE = 3; // Watch Dog Enable
  194. WDP = 0; // Watch Dog Timer Prescaler bits
  195. // EECR
  196. EERIE = 3; // EEPROM Ready Interrupt Enable
  197. EEMWE = 2; // EEPROM Master Write Enable
  198. EEWE = 1; // EEPROM Write Enable
  199. EERE = 0; // EEPROM Read Enable
  200. // SPCR
  201. SPIE = 7; // SPI Interrupt Enable
  202. SPE = 6; // SPI Enable
  203. DORD = 5; // Data Order
  204. MSTR = 4; // Master/Slave Select
  205. CPOL = 3; // Clock polarity
  206. CPHA = 2; // Clock Phase
  207. SPR = 0; // SPI Clock Rate Selects
  208. // SPSR
  209. SPIF = 7; // SPI Interrupt Flag
  210. WCOL = 6; // Write Collision Flag
  211. SPI2X = 0; // Double SPI Speed Bit
  212. // ADCSRB
  213. ACME = 6; // Analog Comparator Multiplexer Enable
  214. // ACSR
  215. ACD = 7; // Analog Comparator Disable
  216. ACBG = 6; // Analog Comparator Bandgap Select
  217. ACO = 5; // Analog Compare Output
  218. ACI = 4; // Analog Comparator Interrupt Flag
  219. ACIE = 3; // Analog Comparator Interrupt Enable
  220. ACIC = 2; // Analog Comparator Input Capture Enable
  221. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  222. // DIDR1
  223. AIN1D = 1; // AIN1 Digital Input Disable
  224. AIN0D = 0; // AIN0 Digital Input Disable
  225. // MCUCR
  226. JTD = 7; // JTAG Interface Disable
  227. // MCUSR
  228. JTRF = 4; // JTAG Reset Flag
  229. // EICRA
  230. ISC01 = 1; // External Interrupt Sense Control 0 Bit 1
  231. ISC00 = 0; // External Interrupt Sense Control 0 Bit 0
  232. // EIMSK
  233. PCIE = 4; // Pin Change Interrupt Enables
  234. INT0 = 0; // External Interrupt Request 0 Enable
  235. // EIFR
  236. PCIF = 4; // Pin Change Interrupt Flags
  237. INTF0 = 0; // External Interrupt Flag 0
  238. // SREG
  239. I = 7; // Global Interrupt Enable
  240. T = 6; // Bit Copy Storage
  241. H = 5; // Half Carry Flag
  242. S = 4; // Sign Bit
  243. V = 3; // Two's Complement Overflow Flag
  244. N = 2; // Negative Flag
  245. Z = 1; // Zero Flag
  246. C = 0; // Carry Flag
  247. // MCUCR
  248. PUD = 4; // Pull-up disable
  249. IVSEL = 1; // Interrupt Vector Select
  250. IVCE = 0; // Interrupt Vector Change Enable
  251. // MCUSR
  252. WDRF = 3; // Watchdog Reset Flag
  253. BORF = 2; // Brown-out Reset Flag
  254. EXTRF = 1; // External Reset Flag
  255. PORF = 0; // Power-on reset flag
  256. // CLKPR
  257. CLKPCE = 7; // Clock Prescaler Change Enable
  258. CLKPS = 0; // Clock Prescaler Select Bits
  259. // PRR
  260. PRLCD = 4; // Power Reduction LCD
  261. PRTIM1 = 3; // Power Reduction Timer/Counter1
  262. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  263. PRUSART0 = 1; // Power Reduction USART
  264. PRADC = 0; // Power Reduction ADC
  265. // SMCR
  266. SM = 1; // Sleep Mode Select bits
  267. SE = 0; // Sleep Enable
  268. // USISR
  269. USISIF = 7; // Start Condition Interrupt Flag
  270. USIOIF = 6; // Counter Overflow Interrupt Flag
  271. USIPF = 5; // Stop Condition Flag
  272. USIDC = 4; // Data Output Collision
  273. USICNT = 0; // USI Counter Value Bits
  274. // USICR
  275. USISIE = 7; // Start Condition Interrupt Enable
  276. USIOIE = 6; // Counter Overflow Interrupt Enable
  277. USIWM = 4; // USI Wire Mode Bits
  278. USICS = 2; // USI Clock Source Select Bits
  279. USICLK = 1; // Clock Strobe
  280. USITC = 0; // Toggle Clock Port Pin
  281. // ADMUX
  282. REFS = 6; // Reference Selection Bits
  283. ADLAR = 5; // Left Adjust Result
  284. MUX = 0; // Analog Channel and Gain Selection Bits
  285. // ADCSRA
  286. ADEN = 7; // ADC Enable
  287. ADSC = 6; // ADC Start Conversion
  288. ADATE = 5; // ADC Auto Trigger Enable
  289. ADIF = 4; // ADC Interrupt Flag
  290. ADIE = 3; // ADC Interrupt Enable
  291. ADPS = 0; // ADC Prescaler Select Bits
  292. // ADCSRB
  293. ADTS = 0; // ADC Auto Trigger Sources
  294. // DIDR0
  295. ADC7D = 7; // ADC7 Digital input Disable
  296. ADC6D = 6; // ADC6 Digital input Disable
  297. ADC5D = 5; // ADC5 Digital input Disable
  298. ADC4D = 4; // ADC4 Digital input Disable
  299. ADC3D = 3; // ADC3 Digital input Disable
  300. ADC2D = 2; // ADC2 Digital input Disable
  301. ADC1D = 1; // ADC1 Digital input Disable
  302. ADC0D = 0; // ADC0 Digital input Disable
  303. // SPMCSR
  304. SPMIE = 7; // SPM Interrupt Enable
  305. RWWSB = 6; // Read While Write Section Busy
  306. RWWSRE = 4; // Read While Write section read enable
  307. BLBSET = 3; // Boot Lock Bit Set
  308. PGWRT = 2; // Page Write
  309. PGERS = 1; // Page Erase
  310. SPMEN = 0; // Store Program Memory Enable
  311. // UCSR0A
  312. RXC0 = 7; // USART Receive Complete
  313. TXC0 = 6; // USART Transmit Complete
  314. UDRE0 = 5; // USART Data Register Empty
  315. FE0 = 4; // Framing Error
  316. DOR0 = 3; // Data OverRun
  317. UPE0 = 2; // USART Parity Error
  318. U2X0 = 1; // Double the USART Transmission Speed
  319. MPCM0 = 0; // Multi-processor Communication Mode
  320. // UCSR0B
  321. RXCIE0 = 7; // RX Complete Interrupt Enable
  322. TXCIE0 = 6; // TX Complete Interrupt Enable
  323. UDRIE0 = 5; // USART Data Register Empty Interrupt Enable
  324. RXEN0 = 4; // Receiver Enable
  325. TXEN0 = 3; // Transmitter Enable
  326. UCSZ02 = 2; // Character Size
  327. RXB80 = 1; // Receive Data Bit 8
  328. TXB80 = 0; // Transmit Data Bit 8
  329. // UCSR0C
  330. UMSEL0 = 6; // USART Mode Select
  331. UPM0 = 4; // Parity Mode Bits
  332. USBS0 = 3; // Stop Bit Select
  333. UCSZ0 = 1; // Character Size
  334. UCPOL0 = 0; // Clock Polarity
  335. implementation
  336. {$i avrcommon.inc}
  337. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  338. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin Change Interrupt Request 0
  339. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 3 Pin Change Interrupt Request 1
  340. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 4 Timer/Counter2 Compare Match
  341. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 5 Timer/Counter2 Overflow
  342. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 6 Timer/Counter1 Capture Event
  343. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 7 Timer/Counter1 Compare Match A
  344. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 8 Timer/Counter Compare Match B
  345. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 9 Timer/Counter1 Overflow
  346. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 10 Timer/Counter0 Compare Match
  347. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 11 Timer/Counter0 Overflow
  348. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 12 SPI Serial Transfer Complete
  349. procedure USART__RX_ISR; external name 'USART__RX_ISR'; // Interrupt 13 USART, Rx Complete
  350. procedure USART__UDRE_ISR; external name 'USART__UDRE_ISR'; // Interrupt 14 USART Data register Empty
  351. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 15 USART0, Tx Complete
  352. procedure USI_START_ISR; external name 'USI_START_ISR'; // Interrupt 16 USI Start Condition
  353. procedure USI_OVERFLOW_ISR; external name 'USI_OVERFLOW_ISR'; // Interrupt 17 USI Overflow
  354. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 18 Analog Comparator
  355. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 19 ADC Conversion Complete
  356. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 20 EEPROM Ready
  357. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 21 Store Program Memory Read
  358. procedure NOT_USED_ISR; external name 'NOT_USED_ISR'; // Interrupt 22 RESERVED
  359. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 23 Pin Change Interrupt Request 2
  360. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 24 Pin Change Interrupt Request 3
  361. procedure _FPC_start; assembler; nostackframe;
  362. label
  363. _start;
  364. asm
  365. .init
  366. .globl _start
  367. jmp _start
  368. jmp INT0_ISR
  369. jmp PCINT0_ISR
  370. jmp PCINT1_ISR
  371. jmp TIMER2_COMP_ISR
  372. jmp TIMER2_OVF_ISR
  373. jmp TIMER1_CAPT_ISR
  374. jmp TIMER1_COMPA_ISR
  375. jmp TIMER1_COMPB_ISR
  376. jmp TIMER1_OVF_ISR
  377. jmp TIMER0_COMP_ISR
  378. jmp TIMER0_OVF_ISR
  379. jmp SPI__STC_ISR
  380. jmp USART__RX_ISR
  381. jmp USART__UDRE_ISR
  382. jmp USART0__TX_ISR
  383. jmp USI_START_ISR
  384. jmp USI_OVERFLOW_ISR
  385. jmp ANALOG_COMP_ISR
  386. jmp ADC_ISR
  387. jmp EE_READY_ISR
  388. jmp SPM_READY_ISR
  389. jmp NOT_USED_ISR
  390. jmp PCINT2_ISR
  391. jmp PCINT3_ISR
  392. {$i start.inc}
  393. .weak INT0_ISR
  394. .weak PCINT0_ISR
  395. .weak PCINT1_ISR
  396. .weak TIMER2_COMP_ISR
  397. .weak TIMER2_OVF_ISR
  398. .weak TIMER1_CAPT_ISR
  399. .weak TIMER1_COMPA_ISR
  400. .weak TIMER1_COMPB_ISR
  401. .weak TIMER1_OVF_ISR
  402. .weak TIMER0_COMP_ISR
  403. .weak TIMER0_OVF_ISR
  404. .weak SPI__STC_ISR
  405. .weak USART__RX_ISR
  406. .weak USART__UDRE_ISR
  407. .weak USART0__TX_ISR
  408. .weak USI_START_ISR
  409. .weak USI_OVERFLOW_ISR
  410. .weak ANALOG_COMP_ISR
  411. .weak ADC_ISR
  412. .weak EE_READY_ISR
  413. .weak SPM_READY_ISR
  414. .weak NOT_USED_ISR
  415. .weak PCINT2_ISR
  416. .weak PCINT3_ISR
  417. .set INT0_ISR, Default_IRQ_handler
  418. .set PCINT0_ISR, Default_IRQ_handler
  419. .set PCINT1_ISR, Default_IRQ_handler
  420. .set TIMER2_COMP_ISR, Default_IRQ_handler
  421. .set TIMER2_OVF_ISR, Default_IRQ_handler
  422. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  423. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  424. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  425. .set TIMER1_OVF_ISR, Default_IRQ_handler
  426. .set TIMER0_COMP_ISR, Default_IRQ_handler
  427. .set TIMER0_OVF_ISR, Default_IRQ_handler
  428. .set SPI__STC_ISR, Default_IRQ_handler
  429. .set USART__RX_ISR, Default_IRQ_handler
  430. .set USART__UDRE_ISR, Default_IRQ_handler
  431. .set USART0__TX_ISR, Default_IRQ_handler
  432. .set USI_START_ISR, Default_IRQ_handler
  433. .set USI_OVERFLOW_ISR, Default_IRQ_handler
  434. .set ANALOG_COMP_ISR, Default_IRQ_handler
  435. .set ADC_ISR, Default_IRQ_handler
  436. .set EE_READY_ISR, Default_IRQ_handler
  437. .set SPM_READY_ISR, Default_IRQ_handler
  438. .set NOT_USED_ISR, Default_IRQ_handler
  439. .set PCINT2_ISR, Default_IRQ_handler
  440. .set PCINT3_ISR, Default_IRQ_handler
  441. end;
  442. end.